











TPS7B4254-Q1

ZHCSF00A - APRIL 2016-REVISED MAY 2016

# TPS7B4254-Q1 跟踪容差为 4mV 的 150mA、40V 电压跟踪 LDO

# 1 特性

- 适用于汽车电子 应用
- 符合 AEC-Q100 标准的下列结果
  - 器件温度等级 1: 环境运行温度范围为 -40°C 至 125°C
  - 器件人体放电模式 (HBM) 静电放电 (ESD) 分类 等级 3A
  - 器件组件充电模式 (CDM) ESD 分类等级 C6
- -40V 至 45V 宽输入电压范围 (最大值)
- 可调输出电压范围: 2V 到 40V
- 150mA 输出电流能力
- ±4mV 超低输出跟踪容差
- 160mV 低压降 (I<sub>OUT</sub> = 100mA 时)
- 低静态电流 (I<sub>O</sub>):
  - < 4µA (ADJ = 低电平时)</li>
  - 轻负载时的典型值为 60µA
- 超宽等效串联电阻 (ESR) 范围
  - 10µF 至 500µF 的陶瓷输出电容
  - 等效串联电阻 (ESR) 范围为 1mΩ 至 20Ω
- 反极性保护
- 限流和热关断保护
- 针对接地和电源的输出短路保护
- 输出引脚感性钳位
- 8 引脚小外形尺寸 (SO) PowerPAD™封装,带外露散热焊盘

# 2 应用

- 非板载传感器电源
- 高精度电压跟踪
- 非板载负载的电源开关

# 3 说明

对于汽车非板载传感器和低电流非板载模块,电源通过一条长电缆连接主板。在这类情况下,电源器件需要为非板载负载提供保护,防止板载组件在接地短路或者电缆破损造成的电池短路期间受损。非板载传感器需要与板载组件采用相同的电源,以确保数据采集的高精度。

TPS7B4254-Q1 器件设计用于 具有 45V 负载突降问题的汽车类应用。该器件可用作一个跟踪低压降 (LDO) 稳压器或者电压跟踪器,通过板载主电源为非板载传感器构建一个封闭电源环路。该器件的输出由 ADJ 引脚的基准电压精准调节。

为了给非板载模块提供精确的电源,该器件的 ADJ 与FB 引脚间在运行温度范围内具有 4mV 超低跟踪容差。PMOS 背靠背拓扑消除了反极性条件下对外部二极管的需求。TPS7B4254-Q1 器件还包括热关断、感性钳位、过载和电池短路保护,防止板载组件在极限条件下受损。

# 器件信息<sup>(1)</sup>

| 器件型号         | 封装              | 封装尺寸 (标称值)      |
|--------------|-----------------|-----------------|
| TPS7B4254-Q1 | SO PowerPAD (8) | 4.89mm × 3.90mm |

(1) 要了解所有可用封装,请参见数据表末尾的可订购产品附录。

#### 典型应用电路原理图



Copyright © 2016, Texas Instruments Incorporated



|   | 目录                                     |    |                                |    |
|---|----------------------------------------|----|--------------------------------|----|
| 1 | 特性1                                    |    | 7.3 Feature Description        | 10 |
| 2 | 应用 1                                   |    | 7.4 Device Functional Modes    | 13 |
| 3 | 说明1                                    | 8  | Application and Implementation | 14 |
| 4 | 修订历史记录 2                               |    | 8.1 Application Information    | 14 |
| 5 | Pin Configuration and Functions        |    | 8.2 Typical Applications       | 14 |
| 6 | Specifications4                        | 9  | Power Supply Recommendations   | 17 |
|   | 6.1 Absolute Maximum Ratings           | 10 | Layout                         | 18 |
|   | 6.2 ESD Ratings 4                      |    | 10.1 Layout Guidelines         |    |
|   | 6.3 Recommended Operating Conditions 4 |    | 10.2 Layout Example            |    |
|   | 6.4 Thermal Information5               | 11 | 器件和文档支持                        | 19 |
|   | 6.5 Electrical Characteristics5        |    | 11.1 社区资源                      | 19 |
|   | 6.6 Typical Characteristics6           |    | 11.2 商标                        | 19 |
| 7 | Detailed Description 10                |    | 11.3 静电放电警告                    | 19 |
|   | 7.1 Overview 10                        |    | 11.4 Glossary                  | 19 |
|   | 7.2 Functional Block Diagram           | 12 | 机械、封装和可订购信息                    | 19 |
|   |                                        |    |                                |    |

# 4 修订历史记录

| 4  | 沙川川文山水                                          |      |
|----|-------------------------------------------------|------|
| Ch | nanges from Original (April 2016) to Revision A | Page |
| •  | 己将数据表状态由"产品预览"改为"量产数据"                          |      |



# 5 Pin Configuration and Functions

## DDA Package 8-Pin HSOP With Exposed Thermal Pad Top View



NC - No internal connection

#### Pin Functions

| PIN           |         | TYPE <sup>(1)</sup> | DESCRIPTION                                                                                                                                                                                                                                                                                  |
|---------------|---------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME          | NO.     | TTPE\/              | DESCRIPTION                                                                                                                                                                                                                                                                                  |
| ADJ           | 5       | I                   | Connect the reference to this pin. A low signal disables the device and a high signal enables the device. The reference voltage can be connected directly or by a voltage divider for lower output voltages. To compensate for line influences, connect a capacitor close to the device pin. |
| FB            | 4       | 1                   | This pin is the feedback pin, which can connect to the external resistor divider to select the output voltage.                                                                                                                                                                               |
| GND           | 3, 6    | G                   | Ground reference                                                                                                                                                                                                                                                                             |
| IN            | 8       | I                   | This pin is the device supply. To compensate for line influences, connect a capacitor close to the device pin.                                                                                                                                                                               |
| NC            | 2, 7    | NC                  | Not internally connected.                                                                                                                                                                                                                                                                    |
| OUT           | 1       | 0                   | Block to GND with a capacitor close to the device pins with respect to the capacitance and ESR requirements listed in the <i>Output Capacitor</i> section.                                                                                                                                   |
| Exposed therr | nal pad | _                   | Connect the thermal pad to the GND pin or leave it floating.                                                                                                                                                                                                                                 |

<sup>(1)</sup> I = input, O = output, G = ground, NC = no internal connection



# 6 Specifications

## 6.1 Absolute Maximum Ratings

over operating ambient temperature range (unless otherwise noted)<sup>(1)</sup>

|                                                 |                         | MIN  | MAX | UNIT     |
|-------------------------------------------------|-------------------------|------|-----|----------|
| Unregulated input voltage                       | IN <sup>(2)</sup>       | -40  | 45  | V        |
| Regulated output voltage                        | OUT <sup>(2)(3)</sup>   | -1   | 45  | V        |
| Voltage difference between the input and output | IN – OUT                | -40  | 45  | <b>V</b> |
| Reference voltage                               | ADJ <sup>(2)</sup>      | -0.3 | 45  | V        |
| Feedback input voltage for the tracker          | FB <sup>(2)</sup>       | -1   | 45  | V        |
| Reference voltage minus the input voltage       | ADJ – IN <sup>(4)</sup> |      | 18  | <b>V</b> |
| Operating junction temperature, T <sub>J</sub>  |                         | -40  | 150 | °C       |
| Storage temperature, T <sub>stg</sub>           |                         | -65  | 150 | °C       |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltage values are with respect to the GND pin.

# 6.2 ESD Ratings

|                    | -                       |                                       |                    | VALUE | UNIT |
|--------------------|-------------------------|---------------------------------------|--------------------|-------|------|
|                    |                         | Human-body model (HBM), per AEC       | All pins except NC | ±4000 |      |
| V <sub>(ESD)</sub> | Liectiostatic discharge | Q100-002 <sup>(1)</sup>               | NC pins            | ±2000 | V    |
|                    |                         | Charged-device model (CDM), per AEC C | ±1000              |       |      |

<sup>(1)</sup> AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

# 6.3 Recommended Operating Conditions

over operating ambient temperature range (unless otherwise noted)(1)

|                  |                                        | MIN   | MAX | UNIT |
|------------------|----------------------------------------|-------|-----|------|
| $V_{IN}$         | Unregulated input voltage (2)          | 4     | 40  | V    |
| $V_{ADJ}$        | Reference input voltage                | 1.5   | 18  | V    |
| $V_{FB}$         | Feedback input voltage for the tracker | 1.5   | 18  | V    |
| $V_{OUT}$        | Regulated output voltage               | 1.5   | 40  | V    |
| C <sub>OUT</sub> | Output capacitor requirements (3)      | 10    | 500 | μF   |
|                  | Output ESR requirements (4)            | 0.001 | 20  | Ω    |
| TJ               | Operating junction temperature         | -40   | 150 | °C   |

<sup>(1)</sup> Within the functional range the device operates as described in the circuit description. The electrical characteristics are specified within the conditions given in the related *Electrical Characteristics* table.

 $(2) V_{IN} > V_{ADJ} + V_{DROPOUT}$ 

(4) Relevant ESR value at f = 10 kHz

<sup>3)</sup> An internal diode is connected between the OUT and GND pins with 600-mA dc current capability for inductive clamp protection.

<sup>(4)</sup> When the (ADJ – IN) voltage is higher than 18 V, the (ADJ – OUT) voltage should be maintained lower than 18 V, otherwise the device can be damaged.

<sup>(3)</sup> The minimum output capacitance requirement is applicable for a worst-case capacitance tolerance of 30%. When a resistor divider is connected between the OUT and FB pins (the output voltage is higher than reference voltage), a 47-nF feedforward capacitor is required to be connected between the OUT and FB pins for loop stability, and the ESR range of the output capacitor is required to be from 0.001 to 10 Ω.



#### 6.4 Thermal Information

|                       |                                              | TPS7B4254-Q1 |      |
|-----------------------|----------------------------------------------|--------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | DDA (HSOP)   | UNIT |
|                       |                                              | 8 PINS       |      |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | 45.4         | °C/W |
| $R_{\theta JC(top)}$  | Junction-to-case (top) thermal resistance    | 51.1         | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 27           | °C/W |
| ΨЈТ                   | Junction-to-top characterization parameter   | 8.2          | °C/W |
| ΨЈВ                   | Junction-to-board characterization parameter | 26.9         | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 6.4          | °C/W |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

## 6.5 Electrical Characteristics

 $V_{IN} = 13.5 \text{ V}, V_{ADJ} \ge 2 \text{ V}, T_{J} = -40^{\circ}\text{C}$  to 150°C, over operating ambient temperature range (unless otherwise noted)

|                             | PARAMETER                                            | TEST CONDITIONS                                                                                                                                                                                               | MIN | TYP | MAX  | UNIT |
|-----------------------------|------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|------|------|
| \/                          | IN undervolte as detection                           | V <sub>IN</sub> rising                                                                                                                                                                                        |     |     | 3.65 | V    |
| $V_{IN(UVLO)}$              | IN undervoltage detection                            | V <sub>IN</sub> falling                                                                                                                                                                                       |     |     | 2.8  | V    |
| ΔV <sub>OUT</sub>           | Output voltage tracking accuracy <sup>(1)</sup>      | $ \begin{aligned} &I_{OUT} = 100 \ \mu\text{A to } 150 \ \text{mA}, \ V_{IN} = 4 \ \text{to} \\ &40 \ \text{V} \\ &V_{ADJ} < V_{IN} - 1 \ \text{V} \\ &2 \ \text{V} < V_{ADJ} < 18 \ \text{V} \end{aligned} $ | -4  |     | 4    | mV   |
| $\Delta V_{OUT(\Delta IO)}$ | Load regulation, steady-state                        | I <sub>OUT</sub> = 0.1 to 150 mA, V <sub>ADJ</sub> = 5 V                                                                                                                                                      |     |     | 4    | mV   |
| $\Delta V_{OUT(\Delta VI)}$ | Line regulation, steady-state                        | $I_{OUT} = 10 \text{ mA}, V_{IN} = 6 \text{ to } 40 \text{ V}, V_{ADJ}$<br>= 5 V                                                                                                                              |     |     | 4    | mV   |
| PSRR                        | Power-supply ripple rejection                        | $f_{rip} = 100 \text{ Hz}, V_{rip} = 0.5 \text{ VPP}, C_{OUT} = 10 \mu\text{F}, I_{OUT} = 100 \text{ mA}$                                                                                                     |     | 70  |      | dB   |
| V <sub>DROPOUT</sub>        | Dropout voltage ( $V_{DROPOUT} = V_{IN} - V_{OUT}$ ) | $I_{OUT} = 100 \text{ mA}, V_{IN} = V_{ADJ} \ge 4 \text{ V}^{(2)}$                                                                                                                                            |     | 160 | 260  | mV   |
| I <sub>OUT(LIM)</sub>       | Output current limitation                            | V <sub>ADJ</sub> = 5 V, OUT short to GND                                                                                                                                                                      | 151 | 450 | 520  | mA   |
| I <sub>R(IN)</sub>          | Reverse current at IN                                | V <sub>IN</sub> = 0 V, V <sub>OUT</sub> = 40 V, V <sub>ADJ</sub> = 5 V                                                                                                                                        | -2  |     | 0    | μA   |
| I <sub>R(-IN)</sub>         | Reverse current at negative IN                       | $V_{IN} = -40 \text{ V}, V_{OUT} = 0 \text{ V}, V_{ADJ} = 5 \text{ V}$                                                                                                                                        | -10 |     |      | μΑ   |
| T <sub>SD</sub>             | Thermal shutdown temperature                         |                                                                                                                                                                                                               |     | 175 |      | ٥С   |
| T <sub>SD_hys</sub>         | Thermal shutdown hysteresis                          |                                                                                                                                                                                                               |     | 15  |      | ٥C   |
|                             |                                                      | $4 \text{ V} \leq V_{IN} \leq 40 \text{ V}, V_{ADJ} = 0 \text{ V}$                                                                                                                                            |     | 2   | 4    | μΑ   |
| I <sub>Q</sub>              | Current consumption                                  | $4 \text{ V} \le \text{V}_{\text{IN}} \le 40 \text{ V}, \text{ V}_{\text{ADJ}} = 5 \text{ V}, \text{ I}_{\text{OUT}} < 100 \mu\text{A}$                                                                       |     | 60  | 100  | μΑ   |
|                             |                                                      | $4 \text{ V} \le \text{V}_{\text{IN}} \le 40 \text{ V}, \text{V}_{\text{ADJ}} = 5 \text{ V}, \text{I}_{\text{OUT}} < 150 \text{ mA}$                                                                          |     | 210 | 260  | μΑ   |
| I <sub>Q(DROPOUT</sub> )    | Current consumption in dropout region                | $V_{IN} = V_{ADJ} = 5 \text{ V}, I_{OUT} = 100 \mu\text{A}$                                                                                                                                                   |     | 70  | 140  | μΑ   |
| I <sub>ADJ</sub>            | Reference input current                              | V <sub>ADJ</sub> = V <sub>FB</sub> = 5 V                                                                                                                                                                      |     |     | 5.5  | μA   |
| V <sub>ADJ(LOW)</sub>       | Reference low signal valid                           | V <sub>OUT</sub> = 0 V                                                                                                                                                                                        | 0   |     | 0.7  | V    |
| V <sub>ADJ(HIGH)</sub>      | Reference high signal valid                          | $ V_{OUT} - V_{ADJ}  < 4 \text{ mV}$                                                                                                                                                                          | 2   |     | 18   | V    |
| I <sub>FB</sub>             | FB bias current                                      | $V_{ADJ} = V_{FB} = 5 \text{ V}$                                                                                                                                                                              |     |     | 0.5  | μA   |

<sup>(1)</sup> The tracking accuracy is specified when the FB pin is directly connected to the OUT pin which means V<sub>ADJ</sub> = V<sub>OUT</sub>, external resistor divider variance is not included.

<sup>(2)</sup> Measured when the output voltage, V<sub>OUT</sub>, has dropped 10 mV from the nominal value.

# TEXAS INSTRUMENTS

# 6.6 Typical Characteristics





# **Typical Characteristics (continued)**



# TEXAS INSTRUMENTS

# **Typical Characteristics (continued)**





# **Typical Characteristics (continued)**



# 7 Detailed Description

#### 7.1 Overview

The TPS7B4254-Q1 device is a monolithic integrated low-dropout voltage tracker with an ultralow tracking tolerance. Key protection circuits are integrated in the device, including output current limitation, reverse polarity protection, inductive load clamp, output short-to-battery protection, and thermal shutdown in case of an overtemperature event.

## 7.2 Functional Block Diagram



Copyright © 2016, Texas Instruments Incorporated

#### 7.3 Feature Description

#### 7.3.1 Short-Circuit and Overcurrent Protection

The TPS7B4254-Q1 device features integrated fault protection, which makes the device ideal for automotive applications. To keep the device in a safe area of operation during certain fault conditions, internal current-limit protection is used to limit the maximum output current. This protection protects the device from excessive power dissipation. For example, during a short-circuit condition on the output, the current through the pass element is limited to  $I_{OUT(LIM)}$  to protect the device from excessive power dissipation.

#### 7.3.2 Integrated Inductive Clamp Protection

During output turnoff, the cable inductance continues to source the current from the output of the device. The device integrates an inductive clamp at the OUT pin to help to dissipate the inductive energy stored in the cable. An internal diode is connected between the OUT and GND pins with a dc-current capability of 600 mA for inductive clamp protection.

#### 7.3.3 OUT Short-to-Battery and Reverse-Polarity Protection

The TPS7B4254-Q1 device can withstand a short to battery on the output, as shown in Figure 22. Therefore, no damage to the device occurs.



# **Feature Description (continued)**



Figure 22. OUT Short to Battery,  $V_{IN} = V_{BAT}$ 

A short to the battery can also occur when the device is powered by an isolated supply at lower voltage, as shown in Figure 23. In this case, the TPS7B4254-Q1 supply-input voltage is set to 7 V when a short to battery (14 V typical) occurs on the OUT pin, which operates at 5 V. The internal back-to-back PMOS remains on for 1 ms, during which the input voltage of the TPS7B4254-Q1 device charges up to the battery voltage. A diode connected between the output of the dc-dc converter and the input of the TPS7B4254-Q1 device is required in case the other loads connected behind the dc-dc converter cannot withstand the voltage of an automotive battery. To achieve a lower dropout voltage, TI recommends using a Schottky diode. This diode can be eliminated if the output of the dc-dc converter and the loads connected behind it withstand automotive battery voltage.

The internal back-to-back PMOS is switched to OFF when reverse polarity or a short to battery occurs for 1 ms. After that, the reverse current that flows out through the IN pin is less than 10  $\mu$ A. Meanwhile, a special ESD structure implemented at the input ensures the device can withstand -40 V.



Figure 23. OUT Short to Battery,  $VIN < V_{BAT}$ 

In most cases, the output of the TPS7B4254-Q1 device is shorted to the battery through an automotive cable. The parasitic inductance on the cable results in LC oscillation at the output of the TPS7B4254-Q1 device when the short to battery occurs. The peak voltage at the output of the TPS7B4254-Q1 device must be lower than the absolute-maximum voltage rating (45 V) during LC oscillation.

## **Feature Description (continued)**

#### 7.3.4 Undervoltage Shutdown

The device has an internally fixed undervoltage-shutdown threshold. Undervoltage shutdown activates when the input voltage on IN drops below UVLO. This activation ensures the regulator is not latched into an unknown state during a low input-supply voltage. If the input voltage has a negative transient that drops below the UVLO threshold and then recovers, the regulator shuts down and then powers up with a standard power-up sequence when the input voltage is above the required level.

#### 7.3.5 Thermal Protection

The device incorporates a thermal shutdown (TSD) circuit as a protection from overheating. During continuous normal operation, the junction temperature should not exceed the TSD trip point. If the junction temperature exceeds the TSD trip point, the output turns off. When the junction temperature decreases to 15°C (typical) lower than the TSD trip point, the output turns on.

#### NOTE

The purpose of the internal protection circuitry of the TPS7B4254-Q1 device is to protect against overload conditions and is not intended as a replacement for proper heat-sinking. Continuously running the device into thermal shutdown degrades device reliability.

## 7.3.6 Regulated Output (OUT)

The OUT pin is the regulated output based on the required voltage. The output has current limitation. During initial power up, the regulator has an incorporated soft-start feature to control the initial current through the pass element.

## 7.3.7 Adjustable Output Voltage (FB and ADJ)

#### 7.3.7.1 OUT Voltage Equal to the Reference Voltage

With the reference voltage applied directly at the ADJ pin and the FB pin connected to the OUT pin, the voltage at the OUT pin equals to the reference voltage at the ADJ pin, as shown in Figure 24.

$$V_{OUT} = V_{ADJ}$$
 (1)



Figure 24. OUT Voltage Equal to the Reference Voltage

## 7.3.7.2 OUT Voltage Higher Than Reference Voltage

By using an external resistor divider connected between the OUT and FB pins, an output voltage higher than reference voltage can be generated as shown in Figure 25. Use Equation 2 to calculate the value of the output voltage. The recommended range for R1 and R2 is from 10 k $\Omega$  to 100 k $\Omega$ .

$$V_{OUT} = V_{ADJ} \times \left(1 + \frac{R1}{R2}\right) \tag{2}$$



## **Feature Description (continued)**



Figure 25. OUT Voltage Higher Than the Reference Voltage

## 7.3.7.3 Output Voltage Lower Than Reference Voltage

By using an external resistor divider connected at the ADJ pin, an output voltage lower than reference voltage can be generated as shown in Figure 26. Use Equation 3 to calculate the output voltage. The recommended value for both R1 and R2 is less than 100 k $\Omega$ .



Figure 26. OUT Voltage Lower Than the Reference Voltage

## 7.4 Device Functional Modes

# 7.4.1 Operation With $V_{IN} < 4 V$

The maximum UVLO voltage is 3.65 V, and the device generally operates at an input voltage above 4 V. The device can also operate at a lower input voltage; no minimum UVLO voltage is specified. At an input voltage below the actual UVLO voltage, the device does not operate.

# 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

# 8.1 Application Information

The TPS7B4254-Q1 device is a 150-mA low-dropout tracking regulator with ultralow tracking tolerance. The PSpice transient model is available for download on the product folder and can be used to evaluate the basic function of the device.

## 8.2 Typical Applications

#### 8.2.1 Application With Output Voltage Equal to the Reference Voltage

Figure 27 shows a typical application circuit for the TPS7B4254-Q1 device. Different values of external components can be used, depending on the end application. An application may require a larger output capacitor during fast load steps to prevent a large drop on the output voltage. TI recommends using a low-ESR ceramic capacitor with a dielectric of type X5R or X7R.



Figure 27. Output Voltage Equals the Reference Voltage

# 8.2.1.1 Design Requirements

For this design example, use the parameters listed in Table 1 as the design parameters.

**Table 1. Design Parameters** 

| DESIGN PARAMETER           | EXAMPLE VALUE                 |
|----------------------------|-------------------------------|
| Input voltage              | 4 V to 40 V                   |
| Output voltage             | 2 V to 40 V                   |
| ADJ voltage                | 2 V to 18 V                   |
| Output capacitor           | 10 μF to 500 μF               |
| Output capacitor ESR range | 0.001 $\Omega$ to 20 $\Omega$ |

## 8.2.1.2 Detailed Design Procedure

To begin the design process, determine the following:

- Input voltage range
- Output voltage
- Reference voltage
- Output current



#### Current limit

#### 8.2.1.2.1 Input Capacitor

The device requires an input decoupling capacitor, the value of which depends on the application. The typical recommended value for the decoupling capacitor is 10  $\mu$ F with a 0.1  $\mu$ F ceramic bypass capacitor in parallel. The voltage rating must be greater than the maximum input voltage.

#### 8.2.1.2.2 Output Capacitor

To ensure the stability of the TPS7B4254-Q1 device, the device requires an output capacitor with a value in the range from 10  $\mu$ F to 500  $\mu$ F and with an ESR range from 0.001  $\Omega$  to 20  $\Omega$  when the FB pin is directly connected to the OUT pin. TI recommends selecting a ceramic capacitor with low ESR to improve the load transient response.

To achieve an output voltage higher than the reference voltage, a resistor divider is connected between the OUT pin and the FB pin. In this case, a 47-nF feedforward capacitor must be connected between the OUT and FB pins for loop stability. The ESR of the output capacitor must be from 0.001  $\Omega$  to 10  $\Omega$ .

When multiple capacitors (two or more) are connected in parallel at the OUT pin, the ESR range of each output capacitor must be from 0.001  $\Omega$  to 3  $\Omega$  for loop stability.

In case the FB pin is shorted to ground, the TPS7B4254-Q1 device functions as a power switch with no need for the output capacitor.

#### 8.2.1.3 Application Curve



Figure 28. 6-V to 40-V Line Transient

# 8.2.2 High-Accuracy LDO

With an accurate voltage rail, the TPS7B4254-Q1 device can be used as an LDO with ultrahigh-accuracy output voltage by configuring the device as shown in Figure 29.





Figure 29. High-Accuracy LDO Application

For example, assume the reference voltage is a 5-V rail with 0.1% accuracy. Because the tracking accuracy between the ADJ and OUT pins is specified below 4 mV across temperature, the output accuracy of the TPS7B4254-Q1 device can be calculated with Equation 4.

Accuracy of 
$$V_{OUT} = \frac{V_{ADJ} \times 0.1\% + 4 \text{ mV}}{V_{OUT}} \times 100 \% = \frac{5 \times 0.1\% + 0.004}{5} \times 100 \% = 0.18 \%$$
 (4)



# 9 Power Supply Recommendations

The device is designed to operate with an input voltage supply from 4 V to 40 V. This input supply must be well regulated. If the input supply is more than a few inches away from the TPS7B4254-Q1 device, TI recommends adding an electrolytic capacitor with a value of 10  $\mu$ F and a ceramic bypass capacitor at the input.



# 10 Layout

# 10.1 Layout Guidelines

For the layout of the TPS7B4254-Q1 device, place the input and output capacitors close to the devices as shown in the *Functional Block Diagram*. To enhance the thermal performance, TI recommends surrounding the device with some vias. Minimize equivalent series inductance (ESL) and ESR to maximize performance and ensure stability. Place every capacitor as close as possible to the device and on the same side of the PCB as the regulator.

Do not place any of the capacitors on the opposite side of the PCB from where the regulator is installed. TI strongly discourages the use of vias and long traces for the path between the output capacitor and the OUT pins because vias can negatively impact system performance and even cause instability.

# 10.2 Layout Example



Figure 30. TPS7B4254-Q1 Layout Example



## 11 器件和文档支持

## 11.1 社区资源

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

## 11.2 商标

PowerPAD, E2E are trademarks of Texas Instruments. All other trademarks are the property of their respective owners.

# 11.3 静电放电警告



这些装置包含有限的内置 ESD 保护。 存储或装卸时,应将导线一起截短或将装置放置于导电泡棉中,以防止 MOS 门极遭受静电损伤。

# 11.4 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

# 12 机械、封装和可订购信息

以下页中包括机械、封装和可订购信息。这些信息是针对指定器件提供的最新数据。本数据随时可能发生变更并且不对本文档进行修订,恕不另行通知。要获得这份数据表的浏览器版本,请查阅左侧的导航窗格。

#### 重要声明

德州仪器(TI) 及其下属子公司有权根据 JESD46 最新标准, 对所提供的产品和服务进行更正、修改、增强、改进或其它更改, 并有权根据 JESD48 最新标准中止提供任何产品和服务。客户在下订单前应获取最新的相关信息, 并验证这些信息是否完整且是最新的。所有产品的销售都遵循在订单确认时所提供的TI 销售条款与条件。

TI 保证其所销售的组件的性能符合产品销售时 TI 半导体产品销售条件与条款的适用规范。仅在 TI 保证的范围内,且 TI 认为 有必要时才会使用测试或其它质量控制技术。除非适用法律做出了硬性规定,否则没有必要对每种组件的所有参数进行测试。

TI 对应用帮助或客户产品设计不承担任何义务。客户应对其使用 TI 组件的产品和应用自行负责。为尽量减小与客户产品和应 用相关的风险,客户应提供充分的设计与操作安全措施。

TI 不对任何 TI 专利权、版权、屏蔽作品权或其它与使用了 TI 组件或服务的组合设备、机器或流程相关的 TI 知识产权中授予 的直接或隐含权限作出任何保证或解释。TI 所发布的与第三方产品或服务有关的信息,不能构成从 TI 获得使用这些产品或服 务的许可、授权、或认可。使用此类信息可能需要获得第三方的专利权或其它知识产权方面的许可,或是 TI 的专利权或其它 知识产权方面的许可。

对于 TI 的产品手册或数据表中 TI 信息的重要部分,仅在没有对内容进行任何篡改且带有相关授权、条件、限制和声明的情况 下才允许进行 复制。TI 对此类篡改过的文件不承担任何责任或义务。复制第三方的信息可能需要服从额外的限制条件。

在转售 TI 组件或服务时,如果对该组件或服务参数的陈述与 TI 标明的参数相比存在差异或虚假成分,则会失去相关 TI 组件 或服务的所有明示或暗示授权,且这是不正当的、欺诈性商业行为。TI 对任何此类虚假陈述均不承担任何责任或义务。

客户认可并同意,尽管任何应用相关信息或支持仍可能由 TI 提供,但他们将独力负责满足与其产品及在其应用中使用 TI 产品 相关的所有法律、法规和安全相关要求。客户声明并同意,他们具备制定与实施安全措施所需的全部专业技术和知识,可预见 故障的危险后果、监测故障及其后果、降低有可能造成人身伤害的故障的发生机率并采取适当的补救措施。客户将全额赔偿因 在此类安全关键应用中使用任何 TI 组件而对 TI 及其代理造成的任何损失。

在某些场合中,为了推进安全相关应用有可能对 TI 组件进行特别的促销。TI 的目标是利用此类组件帮助客户设计和创立其特 有的可满足适用的功能安全性标准和要求的终端产品解决方案。尽管如此,此类组件仍然服从这些条款。

TI 组件未获得用于 FDA Class III(或类似的生命攸关医疗设备)的授权许可,除非各方授权官员已经达成了专门管控此类使 用的特别协议。

只有那些 TI 特别注明属于军用等级或"增强型塑料"的 TI 组件才是设计或专门用于军事/航空应用或环境的。购买者认可并同 意,对并非指定面向军事或航空航天用途的 TI 组件进行军事或航空航天方面的应用,其风险由客户单独承担,并且由客户独 力负责满足与此类使用相关的所有法律和法规要求。

TI 己明确指定符合 ISO/TS16949 要求的产品,这些产品主要用于汽车。在任何情况下,因使用非指定产品而无法达到 ISO/TS16949 要求,TI不承担任何责任。

|               | 产品                                 |              | 应用                       |
|---------------|------------------------------------|--------------|--------------------------|
| 数字音频          | www.ti.com.cn/audio                | 通信与电信        | www.ti.com.cn/telecom    |
| 放大器和线性器件      | www.ti.com.cn/amplifiers           | 计算机及周边       | www.ti.com.cn/computer   |
| 数据转换器         | www.ti.com.cn/dataconverters       | 消费电子         | www.ti.com/consumer-apps |
| DLP® 产品       | www.dlp.com                        | 能源           | www.ti.com/energy        |
| DSP - 数字信号处理器 | www.ti.com.cn/dsp                  | 工业应用         | www.ti.com.cn/industrial |
| 时钟和计时器        | www.ti.com.cn/clockandtimers       | 医疗电子         | www.ti.com.cn/medical    |
| 接口            | www.ti.com.cn/interface            | 安防应用         | www.ti.com.cn/security   |
| 逻辑            | www.ti.com.cn/logic                | 汽车电子         | www.ti.com.cn/automotive |
| 电源管理          | www.ti.com.cn/power                | 视频和影像        | www.ti.com.cn/video      |
| 微控制器 (MCU)    | www.ti.com.cn/microcontrollers     |              |                          |
| RFID 系统       | www.ti.com.cn/rfidsys              |              |                          |
| OMAP应用处理器     | www.ti.com/omap                    |              |                          |
| 无线连通性         | www.ti.com.cn/wirelessconnectivity | 德州仪器在线技术支持社区 | www.deyisupport.com      |
|               |                                    |              |                          |

邮寄地址: 上海市浦东新区世纪大道1568 号,中建大厦32 楼邮政编码: 200122 Copyright © 2016, 德州仪器半导体技术(上海)有限公司



# PACKAGE OPTION ADDENDUM

10-Dec-2020

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|----------------------|---------|
|                  |        |              |                    |      |                |              | (6)                           |                     |              |                      |         |
| TPS7B4254QDDARQ1 | ACTIVE | SO PowerPAD  | DDA                | 8    | 2500           | RoHS & Green | NIPDAUAG                      | Level-2-260C-1 YEAR | -40 to 125   | 4254                 | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

PACKAGE MATERIALS INFORMATION

www.ti.com 17-Jul-2020

# TAPE AND REEL INFORMATION





| _ |    |                                                           |
|---|----|-----------------------------------------------------------|
|   |    | Dimension designed to accommodate the component width     |
|   |    | Dimension designed to accommodate the component length    |
|   |    | Dimension designed to accommodate the component thickness |
|   | W  | Overall width of the carrier tape                         |
| ſ | P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device           | Package<br>Type    | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------------|--------------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS7B4254QDDARQ1 | SO<br>Power<br>PAD | DDA                | 8 | 2500 | 330.0                    | 12.8                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |

www.ti.com 17-Jul-2020



#### \*All dimensions are nominal

| Device           | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|------------------|--------------|-----------------|------|------|-------------|------------|-------------|--|
| TPS7B4254QDDARQ1 | SO PowerPAD  | DDA             | 8    | 2500 | 366.0       | 364.0      | 50.0        |  |



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4202561/G





PLASTIC SMALL OUTLINE



## PowerPAD is a trademark of Texas Instruments.

#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MS-012, variation BA.



PLASTIC SMALL OUTLINE



#### NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- Solder mask tolerances between and around signal pads can vary based on board fabrication site.
   This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature numbers SLMA002 (www.ti.com/lit/slma002) and SLMA004 (www.ti.com/lit/slma004).
- 9. Size of metal pad may vary due to creepage requirement.



PLASTIC SMALL OUTLINE



NOTES: (continued)

- 10. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 11. Board assembly site may have different recommendations for stencil design.



## 重要声明和免责声明

TI 均以"原样"提供技术性及可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证其中不含任何瑕疵,且不做任何明示或暗示的担保,包括但不限于对适销性、适合某特定用途或不侵犯任何第三方知识产权的暗示担保。

所述资源可供专业开发人员应用TI产品进行设计使用。您将对以下行为独自承担全部责任: (1)针对您的应用选择合适的TI产品; (2)设计、验证并测试您的应用; (3)确保您的应用满足相应标准以及任何其他安全、安保或其他要求。所述资源如有变更,恕不另行通知。TI对您使用所述资源的授权仅限于开发资源所涉及TI产品的相关应用。除此之外不得复制或展示所述资源,也不提供其它TI或任何第三方的知识产权授权许可。如因使用所述资源而产生任何索赔、赔偿、成本、损失及债务等,TI对此概不负责,并且您须赔偿由此对TI及其代表造成的损害。

TI 所提供产品均受TI 的销售条款 (http://www.ti.com.cn/zh-cn/legal/termsofsale.html) 以及ti.com.cn上或随附TI产品提供的其他可适用条款的约束。TI提供所述资源并不扩展或以其他方式更改TI 针对TI 产品所发布的可适用的担保范围或担保免责声明。

邮寄地址: 上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码: 200122 Copyright © 2020 德州仪器半导体技术(上海)有限公司