











**TPS7A47-Q1** 

ZHCSGI7 - AUGUST 2017

# TPS7A47-Q1 35V、1A、4.2µV<sub>RMS</sub> 射频 LDO 电压稳压器

# 1 特性

- 符合汽车应用要求
- 符合 AEC-Q100 标准,其中包括以下内容:
  - 器件温度 1 级: -40°C 至 125°C 的环境工作温度范围
  - 器件 HBM ESD 分类等级 2
  - 器件 CDM ESD 分类等级 C4A
- 输入电压范围: 3V 至 35V
- 工作结温范围:
  - -40°C 至 +145°C
- 输出电压噪声:
  - $4.2\mu V_{RMS}$  (10Hz-100kHz)
- 电源抑制比:
  - 82dB (100Hz)
  - ≥ 55dB (10Hz–10MHz)
- 两个输出电压模式:
  - ANY-OUT™版本(经由 PCB 布局进行配置的 用户可编程输出):
    - 输出电压范围: 1.4V 至 20.5V
  - 可调节运行:
    - 输出电压范围: 1.4V 至 34V
- 输出电流: 1A
- 热阻: θ<sub>JA</sub> = 31.1°C/W
- 压差: 1A 时为 307mV
- 与 CMOS 逻辑电平兼容的使能引脚
- 内置固定电流限制和 热关断

# 2 应用

- 电压控制振荡器 (VCO)
- Rx、Tx 和 PA 电路
- 汽车信息娱乐系统与组合仪表
- 用于运算放大器、 DAC、ADC 和其他高精度模拟电路的电源轨

# 3 说明

TPS7A47-Q1 器件是一款正电压 (35V)、超低噪声 (4.2 $\mu$ V<sub>RMS</sub>) 低压降线性稳压器 (LDO),具有 1A 负载电流灌入能力。

TPS7A47-Q1 输出电压可通过用户可编程印刷电路板 (PCB) 布局(高达 20.5V)进行配置,也可以使用外部 反馈电阻器进行调节。

TPS7A47-Q1 采用双极技术进行设计,主要用于高精度、高精密仪表 应用,在这些应用中干净的电压轨对于最大程度地提高系统性能而言至关重要。此特性使得该器件非常适用于为运算放大器、模数转换器 (ADC)、数模转换器 (DAC) 和其他高性能模拟电路供电。

此外,TPS7A47-Q1 还非常适用于后置直流/直流转换器稳压。通过滤除直流/直流开关转换所固有的输出电压纹波,可确保在灵敏仪表、音频和射频 应用中实现最高的系统性能。

# 器件信息(1)

| 器件型号       | 封装        | 封装尺寸 (标称值)      |
|------------|-----------|-----------------|
| TPS7A47-Q1 | VQFN (20) | 5.00mm × 5.00mm |

(1) 如需了解所有可用封装,请参阅数据表末尾的可订购产品附录。







# 目录

| 1 | 特性1                                  | 8  | Application and Implementation          | 15              |
|---|--------------------------------------|----|-----------------------------------------|-----------------|
| 2 | 应用 1                                 |    | 8.1 Application Information             | 15              |
| 3 | 说明 1                                 |    | 8.2 Typical Application                 |                 |
| 4 | 修订历史记录                               | 9  | Power Supply Recommendations            | 19              |
| 5 | Pin Configuration and Functions      |    | 9.1 Power Dissipation (P <sub>D</sub> ) | 19              |
| 6 | Specifications4                      | 10 | Layout                                  | 20              |
| ٠ | 6.1 Absolute Maximum Ratings         |    | 10.1 Layout Guidelines                  | 20              |
|   | 6.2 ESD Ratings                      |    | 10.2 Layout Example                     | 20              |
|   | 6.3 Recommended Operating Conditions |    | 10.3 Thermal Protection                 | 21              |
|   | 6.4 Thermal Information              |    | 10.4 Estimating Junction Temperature    | 21              |
|   | 6.5 Electrical Characteristics       | 11 | 器件和文档支持                                 | <mark>22</mark> |
|   | 6.6 Typical Characteristics          |    | 11.1 文档支持                               | 22              |
| 7 | Detailed Description 11              |    | 11.2 接收文档更新通知                           | 22              |
| - | 7.1 Overview                         |    | 11.3 社区资源                               | 22              |
|   | 7.2 Functional Block Diagram         |    | 11.4 商标                                 | 22              |
|   | 7.3 Feature Description              |    | 11.5 静电放电警告                             | <mark>22</mark> |
|   | 7.4 Device Functional Modes          |    | 11.6 Glossary                           | 22              |
|   | 7.5 Programming                      | 12 | 机械、封装和可订购信息                             | <mark>22</mark> |
|   |                                      |    |                                         |                 |

# 4 修订历史记录

| 日期         | 修订版本 | 说明     |  |  |
|------------|------|--------|--|--|
| 2017 年 8 月 | *    | 初始发行版。 |  |  |



5 Pin Configuration and Functions

## RGW Package 5-mm × 5-mm, 20-Pin VQFN Top View



**Pin Functions** 

| PIN   |          | 1/0 | DECORPORTION                                                                                                                                                                                                                                                                                                                                                                  |  |
|-------|----------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| NAME  | NO.      | I/O | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                   |  |
| 0P1V  | 12       | 1   | When connected to GND, this pin adds 0.1 V to the nominal output voltage of the regulator. Do not connect any voltage other than GND to this pin. If not used, leave this pin floating.                                                                                                                                                                                       |  |
| 0P2V  | 11       | I   | When connected to GND, this pin adds 0.2 V to the nominal output voltage of the regulator. Do not connect any voltage other than GND to this pin. If not used, leave this pin floating.                                                                                                                                                                                       |  |
| 0P4V  | 10       | I   | When connected to GND, this pin adds 0.4 V to the nominal output voltage of the regulator. Do not connect any voltage other than GND to this pin. If not used, leave this pin floating.                                                                                                                                                                                       |  |
| 0P8V  | 9        | 1   | When connected to GND, this pin adds 0.8 V to the nominal output voltage of the regulator. Do not connect any voltage other than GND to this pin. If not used, leave this pin floating.                                                                                                                                                                                       |  |
| 1P6V  | 8        | 1   | When connected to GND, this pin adds 1.6 V to the nominal output voltage of the regulator. Do not connect any voltage other than GND to this pin. If not used, leave this pin floating.                                                                                                                                                                                       |  |
| 3P2V  | 6        | 1   | When connected to GND, this pin adds 3.2 V to the nominal output voltage of the regulation not connect any voltage other than GND to this pin. If not used, leave this pin floating                                                                                                                                                                                           |  |
| 6P4V1 | 5        | 1   | When connected to GND, this pin adds 6.4 V to the nominal output voltage of the regulator. Do not connect any voltage other than GND to this pin. If not used, leave this pin floating.                                                                                                                                                                                       |  |
| 6P4V2 | 4        | 1   | When connected to GND, this pin adds 6.4 V to the nominal output voltage of the regulator. Do not connect any voltage other than GND to this pin. If not used, leave this pin floating.                                                                                                                                                                                       |  |
| EN    | 13       | 1   | Enable pin. The device is enabled when the voltage on this pin exceeds the maximum enable voltage, $V_{\text{EN(HI)}}$ . If enable is not required, tie EN to IN.                                                                                                                                                                                                             |  |
| GND   | 7        | _   | Ground                                                                                                                                                                                                                                                                                                                                                                        |  |
| IN    | 15, 16   | ı   | Input supply. A capacitor greater than or equal to 1 µF must be tied from this pin to ground to assure stability.  A 10-µF capacitor is recommended to be connected from IN to GND (as close to the device as possible) to reduce circuit sensitivity to printed circuit board (PCB) layout, especially when long input traces or high source impedances are encountered.     |  |
| NC    | 2, 17-19 | _   | This pin can be left open or tied to any voltage between GND and IN.                                                                                                                                                                                                                                                                                                          |  |
| NR    | 14       | _   | Noise-reduction pin. When a capacitor is connected from this pin to GND, RMS noise can be reduced to very low levels. A capacitor greater than or equal to 10 nF must be tied from this pin to ground to assure stability. A 1-µF capacitor is recommended to be connected from NR to GND (as close to the device as possible) to maximize ac performance and minimize noise. |  |



# Pin Functions (continued)

| PIN NAME NO.   |       | 1/0 | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |
|----------------|-------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
|                |       | I/O |                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
| OUT            | 1, 20 | 0   | Regulator output. A capacitor greater than or equal to 10 $\mu$ F must be tied from this pin to ground to assure stability. A 47- $\mu$ F ceramic output capacitor is highly recommended to be connected from OUT to GND (as close to the device as possible) to maximize ac performance.                                                                                                                                |  |  |
| SENSE/FB       | 3     | I   | Control-loop error amplifier input. This pin is the SENSE pin if the device output voltage is programmed using ANY-OUT (no external feedback resistors). This pin must be connected to OUT. Connect this pin to the point of load to maximize accuracy. This pin is the FB pin if the device output voltage is set using external resistors. See the Adjustable Operation Adjustable Operation section for more details. |  |  |
| PowerPAD Pad — |       | _   | Connect the PowerPAD to a large-area ground plane. The PowerPAD™ is internally connected to GND.                                                                                                                                                                                                                                                                                                                         |  |  |

# 6 Specifications

# 6.1 Absolute Maximum Ratings

over junction temperature range (unless otherwise noted)(1)

|             |                                            | MIN       | MAX       | UNIT |
|-------------|--------------------------------------------|-----------|-----------|------|
|             | IN pin to GND pin                          | -0.4      | 36        |      |
|             | EN pin to GND pin                          | -0.4      | 36        |      |
|             | EN pin to IN pin                           | -36       | 0.4       |      |
|             | OUT pin to GND pin                         | -0.4      | 36        |      |
|             | NR pin to GND pin                          | -0.4      | 36        |      |
|             | SENSE/FB pin to GND pin                    | -0.4      | 36        |      |
| Voltage (2) | 0P1V pin to GND pin                        | -0.4      | 36        | .,,  |
|             | 0P2V pin to GND pin                        | -0.4      | 36        | V    |
|             | 0P4V pin to GND pin                        | -0.4      | 36        |      |
|             | 0P8V pin to GND pin                        | -0.4      | 36        |      |
|             | 1P6V pin to GND pin                        | -0.4      | 36        |      |
|             | 3P2V pin to GND pin                        | -0.4      | 36        |      |
|             | 6P4V1 pin to GND pin                       | -0.4      | 36        |      |
|             | 6P4V2 pin to GND pin                       | -0.4      | 36        |      |
| Current     | Peak output                                | Internall | y limited |      |
| F           | Operating virtual junction, T <sub>J</sub> | -40       | 145       | 00   |
| Temperature | Storage, T <sub>stg</sub>                  | -65       | 150       | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

# 6.2 ESD Ratings

|                    |                         |                                                         | VALUE | UNIT     |
|--------------------|-------------------------|---------------------------------------------------------|-------|----------|
| V                  | Floatroototic discharge | Human-body model (HBM), per AEC Q100-002 <sup>(1)</sup> | ±2500 | .,       |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per AEC Q100-011            | ±500  | <b>V</b> |

<sup>(1)</sup> AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

<sup>(2)</sup> All voltages are with respect to the network ground terminal.



# 6.3 Recommended Operating Conditions

over junction temperature range (unless otherwise noted)

|                  |                    | MIN | NOM MAX         | UNIT |
|------------------|--------------------|-----|-----------------|------|
| $V_{I}$          | Input voltage      | 3.0 | 35.0            | ٧    |
| Vo               | Output voltage     | 1.4 | 34.0            | V    |
| C <sub>OUT</sub> | Output capacitor   | 10  |                 | μF   |
| V <sub>EN</sub>  | Enable pin voltage | 0   | V <sub>IN</sub> | V    |
| Io               | Output current     | 0   | 1.0             | А    |

# 6.4 Thermal Information

|                      |                                              | TPS7A47-Q1 |      |
|----------------------|----------------------------------------------|------------|------|
|                      | THERMAL METRIC <sup>(1)</sup>                | RGW (VQFN) | UNIT |
|                      |                                              | 20 PINS    |      |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance       | 31.1       | °C/W |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance    | 21.1       | °C/W |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 10.2       | °C/W |
| ΨЈТ                  | Junction-to-top characterization parameter   | 0.2        | °C/W |
| ΨЈВ                  | Junction-to-board characterization parameter | 10.2       | °C/W |
| $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | 1.9        | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

# 6.5 Electrical Characteristics

at  $-40^{\circ}\text{C} \le \text{T}_{\text{J}} \le 145^{\circ}\text{C}$ ;  $\text{V}_{\text{I}} = \text{V}_{\text{O(nom)}} + 1.0 \text{ V or V}_{\text{I}} = 3.0 \text{ V (whichever is greater)}$ ;  $\text{V}_{\text{EN}} = \text{V}_{\text{I}}$ ;  $\text{I}_{\text{O}} = 0 \text{ mA}$ ;  $\text{C}_{\text{IN}} = 10 \text{ }\mu\text{F}$ ;  $\text{C}_{\text{OUT}} = 10 \text{ }\mu\text{F}$ ;  $\text{C}_{\text{NR}} = 10 \text{ }n\text{F}$ ; SENSE/FB tied to OUT; and 0P1V, 0P2V, 0P4V, 0P8V, 1P6V, 3P2V, 6P4V1, 6P4V2 pins open (unless otherwise noted)

|                           | PARAMETER                           | TEST CONDITIONS                                                                                                                                        | MIN  | TYP       | MAX     | UNIT              |  |
|---------------------------|-------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----------|---------|-------------------|--|
| VI                        | Input voltage range                 |                                                                                                                                                        | 3    |           | 35      | V                 |  |
| M                         | Lindow soltone lookes at three hold | V <sub>I</sub> rising                                                                                                                                  |      | 2.67      |         | V                 |  |
| $V_{UVLO}$                | Undervoltage lockout threshold      | V <sub>I</sub> falling                                                                                                                                 |      | 2.5       |         | V                 |  |
| $V_{(REF)}$               | Reference voltage                   | $V_{(REF)} = V_{(FB)},$                                                                                                                                |      | 1.4       |         | V                 |  |
| $V_{\text{UVLO(HYS)}}$    | Under-voltage lockout hysteresis    |                                                                                                                                                        |      | 177       |         | mV                |  |
| V                         | Noise reduction pin voltage         | Using ANY-OUT option                                                                                                                                   |      | $V_{OUT}$ |         | ٧                 |  |
| $V_{NR}$                  | Noise reduction pin voltage         | In adjustable mode only                                                                                                                                |      | 1.4       |         | V                 |  |
| V                         | Output voltage range                | $C_{OUT} = 20 \mu F$ , using ANY-OUT option                                                                                                            | 1.4  |           | 20.5    | V                 |  |
| V <sub>O</sub>            | Output voltage range                | $C_{OUT}$ = 20 $\mu$ F, using adjustable option                                                                                                        | 1.4  |           | 34      | V                 |  |
|                           | Nominal V <sub>O</sub> accuracy     | $T_J = 25^{\circ}C, C_{OUT} = 20 \mu F$                                                                                                                | -1.0 |           | 1.0     | %V <sub>O</sub>   |  |
|                           | Overall V <sub>O</sub> accuracy     | $V_{O(nom)} + 1.0 \text{ V} \le V_{I} \le 35 \text{ V},$<br>0 mA $\le I_{O} \le 1 \text{ A}, C_{OUT} = 20 \mu\text{F}$                                 | -2.5 |           | 2.5     | %V <sub>O</sub>   |  |
| $\Delta V_{O(\Delta VI)}$ | Line regulation                     | V <sub>O(nom)</sub> + 1.0 V ≤ V <sub>I</sub> ≤ 35 V                                                                                                    |      | 0.092     |         | %V <sub>O</sub>   |  |
| $\Delta V_{O(\Delta IO)}$ | Load regulation                     | 0 mA ≤ I <sub>O</sub> ≤ 1 A                                                                                                                            |      | 0.3       |         | %Vo               |  |
| V <sub>(DO)</sub>         | D                                   | V <sub>I</sub> = 95% V <sub>O(nom)</sub> , I <sub>O</sub> = 0.5 A                                                                                      |      | 216       |         | mV                |  |
| V <sub>(DO)</sub>         | Dropout voltage                     | V <sub>I</sub> = 95% V <sub>O(nom)</sub> , I <sub>O</sub> = 1 A                                                                                        |      | 307       | 450     | mv                |  |
| I <sub>(CL)</sub>         | Current limit                       | V <sub>O</sub> = 90% V <sub>O(nom)</sub>                                                                                                               | 1    | 1 1.26    |         | Α                 |  |
| I <sub>(GND)</sub>        | Cround his autrant                  | $I_O = 0 \text{ mA}$                                                                                                                                   |      | 0.58      | 1.0     | mA                |  |
| I(GND)                    | Ground pin current                  | I <sub>O</sub> = 1 A                                                                                                                                   |      | 6.1       |         |                   |  |
| 1                         | Enghlo nin gurrent                  | $V_{EN} = V_{I}$                                                                                                                                       |      | 0.78      | 2       | 2<br>2 µA         |  |
| I <sub>(EN)</sub>         | Enable pin current                  | $V_I = V_{EN} = 35 \text{ V}$                                                                                                                          |      | 0.81      | 2       |                   |  |
|                           | Shutdown supply current             | V <sub>EN</sub> = 0.4 V                                                                                                                                |      | 2.55      | 8       | μA                |  |
| I(SHDN)                   | Shutdown supply current             | $V_{EN} = 0.4 \text{ V}, V_{I} = 35 \text{ V}$                                                                                                         |      | 3.04      | 60      | μΑ                |  |
| $V_{+EN(HI)}$             | Enable high-level voltage           |                                                                                                                                                        | 2.0  |           | $V_{I}$ | V                 |  |
| $V_{+EN(LO)}$             | Enable low-level voltage            |                                                                                                                                                        | 0    |           | 0.4     | V                 |  |
| $I_{(FB)}$                | Feedback pin current                |                                                                                                                                                        |      | 350       |         | nA                |  |
| PSRR                      | Power-supply rejection ratio        | $V_{I} = 16 \text{ V}, V_{O(nom)} = 15 \text{ V}, C_{OUT} = 50 \mu\text{F}, I_{O} = 500 \text{ mA}, C_{NR} = 1 \mu\text{F}, f = 1 \text{ kHz}$         |      | 78        |         | dB                |  |
| V                         | Output poigo voltago                | $V_{I} = 3 \text{ V}, V_{O(nom)} = 1.4 \text{ V}, C_{OUT} = 50 \mu\text{F}, \\ C_{NR} = 1 \mu\text{F}, \text{ BW} = 10 \text{ Hz to } 100 \text{ kHz}$ | 4.17 |           |         | .,                |  |
| V <sub>n</sub>            | Output noise voltage                | $V_{IN} = 6 \text{ V}, V_{O(nom)} = 5 \text{ V}, C_{OUT} = 50 \mu\text{F}, C_{NR} = 1 \mu\text{F}, BW = 10 \text{ Hz to } 100 \text{ kHz}$             |      | 4.67      |         | μV <sub>RMS</sub> |  |
| _                         | The second elected cours to second  | Shutdown, temperature increasing                                                                                                                       |      | 170       |         | 00                |  |
| T <sub>sd</sub>           | Thermal shutdown temperature        | Reset, temperature decreasing                                                                                                                          |      | 150       |         | °C                |  |
| T <sub>J</sub>            | Operating junction temperature      |                                                                                                                                                        | -40  |           | 145     | °C                |  |



## 6.6 Typical Characteristics

at  $T_J$  = 25°C;  $V_I$  =  $V_{O(nom)}$  + 1.0 V or  $V_I$  = 3.0 V (whichever is greater);  $V_{EN}$  =  $V_I$ ;  $I_O$  = 0 mA;  $C_{IN}$  = 10  $\mu$ F;  $C_{OUT}$  = 10  $\mu$ F;  $C_{NR}$  = 1  $\mu$ F; SENSE/FB tied to OUT; and 0P1V, 0P2V, 0P4V, 0P8V, 1P6V, 3P2V, 6P4V1, 6P4V2 pins open (unless otherwise noted)



# TEXAS INSTRUMENTS

# **Typical Characteristics (continued)**

at  $T_J$  = 25°C;  $V_I$  =  $V_{O(nom)}$  + 1.0 V or  $V_I$  = 3.0 V (whichever is greater);  $V_{EN}$  =  $V_I$ ;  $I_O$  = 0 mA;  $C_{IN}$  = 10  $\mu$ F;  $C_{OUT}$  = 10  $\mu$ F;  $C_{NR}$  = 1  $\mu$ F; SENSE/FB tied to OUT; and 0P1V, 0P2V, 0P4V, 0P8V, 1P6V, 3P2V, 6P4V1, 6P4V2 pins open (unless otherwise noted)





## **Typical Characteristics (continued)**

at  $T_J$  = 25°C;  $V_I$  =  $V_{O(nom)}$  + 1.0 V or  $V_I$  = 3.0 V (whichever is greater);  $V_{EN}$  =  $V_I$ ;  $I_O$  = 0 mA;  $C_{IN}$  = 10  $\mu$ F;  $C_{OUT}$  = 10  $\mu$ F;  $C_{NR}$  = 1  $\mu$ F; SENSE/FB tied to OUT; and 0P1V, 0P2V, 0P4V, 0P8V, 1P6V, 3P2V, 6P4V1, 6P4V2 pins open (unless otherwise noted)



Frequency and Vout

Frequency and Vout

# TEXAS INSTRUMENTS

# **Typical Characteristics (continued)**

at  $T_J$  = 25°C;  $V_I$  =  $V_{O(nom)}$  + 1.0 V or  $V_I$  = 3.0 V (whichever is greater);  $V_{EN}$  =  $V_I$ ;  $I_O$  = 0 mA;  $C_{IN}$  = 10  $\mu$ F;  $C_{OUT}$  = 10  $\mu$ F;  $C_{NR}$  = 1  $\mu$ F; SENSE/FB tied to OUT; and 0P1V, 0P2V, 0P4V, 0P8V, 1P6V, 3P2V, 6P4V1, 6P4V2 pins open (unless otherwise noted)





7 Detailed Description

# 7.1 Overview

www.ti.com.cn

The TPS7A47-Q1 is a positive voltage (35 V), ultralow-noise (4.2  $\mu$ V<sub>RMS</sub>) LDO capable of sourcing a 1-A load. The TPS7A47-Q1 is designed with bipolar technology primarily for high-accuracy, high-precision instrumentation applications where clean voltage rails are critical to maximize system performance. This feature makes the device ideal for powering operational amplifiers, analog-to-digital converters (ADCs), digital-to-analog converters (DACs), and other high-performance analog circuitry.

# 7.2 Functional Block Diagram



# 7.3 Feature Description

#### 7.3.1 Internal Current Limit (I<sub>CL</sub>)

The internal current limit circuit is used to protect the LDO against high-load current faults or shorting events. The LDO is not designed to operate at a steady-state current limit. During a current-limit event, the LDO sources constant current. Therefore, the output voltage falls when load impedance decreases. Also, when a current limit occurs while the resulting output voltage is low, excessive power is dissipated across the LDO, which results in a thermal shutdown of the output.

# 7.3.2 Enable (EN) And Undervoltage Lockout (UVLO)

The TPS7A47-Q1 only turns on when both EN and UVLO are above the respective voltage thresholds. The UVLO circuit monitors input voltage ( $V_I$ ) to prevent device turn-on before  $V_I$  rises above the lockout voltage. The UVLO circuit also causes a shutdown when  $V_I$  falls below lockout. The EN signal allows independent logic-level turn-on and shutdown of the LDO when the input voltage is present. EN can be connected directly to  $V_I$  if independent turn-on is not needed.

# STRUMENTS

## **Feature Description (continued)**

#### 7.3.3 Soft-Start And Inrush Current

Soft-start refers to the ramp-up characteristic of the output voltage during LDO turn-on after EN and UVLO have achieved the threshold voltage. The noise-reduction capacitor serves a dual purpose of both governing output noise reduction and programming the soft-start ramp during turn-on.

Inrush current is defined as the current through the LDO from IN to OUT during the time of the turn-on ramp up. Inrush current then consists primarily of the sum of load and charge current to the output capacitor. Use Equation 1 to estimate in-rush current:

$$I_{OUT(t)} = \left[\frac{C_{OUT} \times dV_{OUT}(t)}{dt}\right] + \left[\frac{V_{OUT}(t)}{R_{LOAD}}\right]$$

where:

- V<sub>OUT</sub>(t) is the instantaneous output voltage of the turn-on ramp
- $dV_{OUT}(t)$  / dt is the slope of the  $V_O$  ramp
- R<sub>LOAD</sub> is the resistive load impedance

(1)

#### 7.4 Device Functional Modes

The TPS7A47-Q1 has the following functional modes:

- 1. **Enabled:** when EN goes above V<sub>+EN(HI)</sub>, the device is enabled.
- 2. Disabled: when EN goes below V<sub>+EN(LO)</sub>, the device is disabled. During this time, OUT is high impedance, and the current into IN does not exceed I(SHDN).

## 7.5 Programming

#### 7.5.1 ANY-OUT Programmable Output Voltage

For ANY-OUT operation, do not use external resistors to set the output voltage, but use device pins 4, 5, 6, 8, 9, 10, 11, and 12 to program the regulated output voltage. Each pin is either connected to ground (active) or is left open (floating). The ANY-OUT programming is set by Equation 2 as the sum of the internal reference voltage  $(V_{(REF)} = 1.4 \text{ V})$  plus the accumulated sum of the respective voltages assigned to each active pin; that is, 100 mV (pin 12), 200 mV (pin 11), 400 mV (pin 10), 800 mV (pin 9), 1.6 V (pin 8), 3.2 V (pin 6), 6.4 V (pin 5), or 6.4 V (pin 4). Table 1 summarizes these voltage values associated with each active pin setting for reference. By leaving all program pins open, or floating, the output is thereby programmed to the minimum possible output voltage equal to  $V_{(REF)}$ .

$$V_{OUT} = V_{REF} + (\Sigma ANY-OUT Pins to Ground)$$
 (2)

Table 1. ANY-OUT Programmable Output Voltage

| ANY-OUT PROGRAM PINS (Active Low) | ADDITIVE OUTPUT VOLTAGE LEVEL |
|-----------------------------------|-------------------------------|
| Pin 4 (6P4V2)                     | 6.4 V                         |
| Pin 5 (6P4V1)                     | 6.4 V                         |
| Pin 6 (3P2)                       | 3.2 V                         |
| Pin 8 (1P6)                       | 1.6 V                         |
| Pin 9 (0P8)                       | 800 mV                        |
| Pin 10 (0P4)                      | 400 mV                        |
| Pin 11 (0P2)                      | 200 mV                        |
| Pin 12 (0P1)                      | 100 mV                        |



ZHCSGI7 - AUGUST 2017 www.ti.com.cn

Table 2 shows a list of the most common output voltages and the corresponding pin settings. The voltage setting pins have a binary weight; therefore, the output voltage can be programmed to any value from 1.4 V to 20.5 V in 100-mV steps.

|                    | PIN NAMES AND VOLTAGE PER PIN |                  |                  |                  |                 |                 |                  |                  |
|--------------------|-------------------------------|------------------|------------------|------------------|-----------------|-----------------|------------------|------------------|
| V <sub>O</sub> (V) | 0P1V<br>(100 mV)              | 0P2V<br>(200 mV) | 0P4V<br>(400 mV) | 0P8V<br>(800 mV) | 1P6V<br>(1.6 V) | 3P2V<br>(3.2 V) | 6P4V1<br>(6.4 V) | 6P4V2<br>(6.4 V) |
| 1.4                | Open                          | Open             | Open             | Open             | Open            | Open            | Open             | Open             |
| 1.5                | GND                           | Open             | Open             | Open             | Open            | Open            | Open             | Open             |
| 1.8                | Open                          | Open             | GND              | Open             | Open            | Open            | Open             | Open             |
| 2.5                | GND                           | GND              | Open             | GND              | Open            | Open            | Open             | Open             |
| 3                  | Open                          | Open             | Open             | Open             | GND             | Open            | Open             | Open             |
| 3.3                | GND                           | GND              | Open             | Open             | GND             | Open            | Open             | Open             |
| 4.5                | GND                           | GND              | GND              | GND              | GND             | Open            | Open             | Open             |
| 5                  | Open                          | Open             | GND              | Open             | Open            | GND             | Open             | Open             |
| 10                 | Open                          | GND              | GND              | Open             | GND             | Open            | GND              | Open             |
| 12                 | Open                          | GND              | Open             | GND              | Open            | GND             | GND              | Open             |
| 15                 | Open                          | Open             | Open             | GND              | Open            | Open            | GND              | GND              |
| 18                 | Open                          | GND              | GND              | Open             | Open            | GND             | GND              | GND              |
| 20.5               | GND                           | GND              | GND              | GND              | GND             | GND             | GND              | GND              |

Table 2. Common Output Voltages and Corresponding Pin Settings

## 7.5.2 Adjustable Operation

The TPS7A47-Q1 has an output voltage range of 1.4 V to 34 V. For adjustable operation, set the nominal output voltage of the device (as shown in Figure 23) using two external resistors.



Figure 23. Adjustable Operation for Maximum AC Performance

R<sub>1</sub> and R<sub>2</sub> can be calculated for any output voltage within the operational range. The current through feedback resistor R<sub>2</sub> must be at least 5 µA to ensure stability. Additionally, the current into the FB pin (I<sub>(FB)</sub>, typically 350 nA) creates an additional output voltage offset that depends on the resistance of R<sub>1</sub>. For high-accuracy applications, select R<sub>2</sub> such that the current through R<sub>2</sub> is at least 35 µA to minimize any effects of I<sub>(FR)</sub> variation on the output voltage; 10 k $\Omega$  is recommended. Equation 3 calculates  $R_1$ .

$$R_1 = \frac{V_{OUT} - V_{REF}}{I_{FB} + \frac{V_{REF}}{R_2}}$$

where

• 
$$V_{REF} = 1.4 \text{ V}$$
  
•  $I_{FB} = 350 \text{ nA}$  (3)

Use 0.1% tolerance resistors to minimize the effects of resistor inaccuracy on the output voltage.



Table 3 shows the resistor combinations to achieve some standard rail voltages with commercially available 1% tolerance resistors. The resulting output voltages yield a nominal error of < 0.5%.

**Table 3. Suggested Resistors for Common Voltage Rails** 

| V <sub>OUT</sub> | R <sub>1</sub> , CALCULATED | R <sub>1</sub> , CLOSEST 1% VALUE | R <sub>2</sub> |
|------------------|-----------------------------|-----------------------------------|----------------|
| 1.4 V            | 0 Ω                         | 0 Ω                               | ∞              |
| 1.8 V            | 2.782 kΩ                    | 2.8 kΩ                            | 9.76 kΩ        |
| 3.3 V            | 13.213 kΩ                   | 13.3 kΩ                           | 9.76 kΩ        |
| 5 V              | 25.650 kΩ                   | 25.5 kΩ                           | 10 kΩ          |
| 12 V             | 77.032 kΩ                   | 76.8 kΩ                           | 10.2 kΩ        |
| 15 V             | 101.733 kΩ                  | 102 kΩ                            | 10.5 kΩ        |
| 18 V             | 118.276 kΩ                  | 118 kΩ                            | 10 kΩ          |
| 24 V             | 164.238 kΩ                  | 165 kΩ                            | 10.2 kΩ        |

To achieve higher nominal accuracy, two resistors can be used in the place of  $R_1$ . Select the two resistor values such that the sum results in a value as close as possible to the calculated  $R_1$  value.

There are several alternative ways to set the output voltage. The program pins can be pulled low using external general-purpose input/output pins (GPIOs), or can be hardwired by the given layout of the printed circuit board (PCB) to set the ANY-OUT voltage. The TPS7A4701 evaluation module (EVM), available for purchase from the TI eStore, allows the output voltage to be programmed using jumpers.

ZHCSGI7 - AUGUST 2017 www.ti.com.cn

# Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

# 8.1 Application Information

The TPS7A47-Q1 is a high-voltage, low-noise, 1-A LDO, Low-noise performance makes this LDO ideal for providing rail voltages to noise-sensitive loads, such as PLLs, oscillators, and high-speed ADCs.

# 8.2 Typical Application

As shown in Figure 24, output voltage is set by grounding the appropriate control pins. When grounded, all control pins add a specific voltage on top of the internal reference voltage (V<sub>(REF)</sub> = 1.4 V). For example, when grounding pins 0P1V, 0P2V, and 1P6V, the voltage values 0.1 V, 0.2 V, and 1.6 V are added to the 1.4-V internal reference voltage for V<sub>O(nom)</sub> equal to 3.3 V, as described in the *Programming* section.



Figure 24. Typical Application,  $V_{OUT} = 3.3 \text{ V}$ 

#### 8.2.1 Design Requirements

| PARAMETER                            | DESIGN REQUIREMENT  |
|--------------------------------------|---------------------|
| Input voltage                        | 5.0 V, ±10%         |
| Output voltage                       | 3.3 V, ±3%          |
| Output current                       | 500 mA              |
| Peak-to-peak noise, 10 Hz to 100 kHz | 50 μV <sub>PP</sub> |

## 8.2.2 Detailed Design Procedure

#### 8.2.2.1 Capacitor Recommendations

This LDO is designed to be stable using low equivalent series resistance (ESR), ceramic capacitors at the input, output, and at the noise-reduction pin (NR, pin 14). Multilayer ceramic capacitors have become the industry standard for these types of applications and are recommended here, but must be used with good judgment. Ceramic capacitors that employ X7R-, X5R-, and COG-rated dielectric materials provide relatively good capacitive stability across temperature, but the use of Y5V-rated capacitors is discouraged precisely because the capacitance varies so widely. In all cases, ceramic capacitance varies a great deal with operating voltage and the design engineer must be aware of these characteristics. TI recommends applying a 50% derating of the nominal capacitance in the design.





Attention must be given to the input capacitance to minimize transient input droop during load current steps because the TPS7A47-Q1 has a very fast load transient response. Large input capacitors are necessary for good transient load response, and have no detrimental influence on the stability of the device. However, using large ceramic input capacitances can also cause unwanted ringing at the output if the input capacitor, in combination with the wire lead inductance, creates a high-Q peaking effect during transients. For example, a 5-nH lead inductance and a 10-µF input capacitor form an LC filter with a resonance frequency of 712 kHz at the edge of the control loop bandwidth. Short, well-designed interconnect leads to the up-stream supply minimize this effect without adding damping. Damping of unwanted ringing can be accomplished by using a tantalum capacitor, with a few hundred milliohms of ESR, in parallel with the ceramic input capacitor.

#### 8.2.2.1.1 Input and Output Capacitor Requirements

The TPS7A47-Q1 is designed and characterized for operation with ceramic capacitors of 10  $\mu$ F or greater at the input and output. Optimal noise performance is characterized using a total output capacitor value of 50  $\mu$ F. Input and output capacitances must be located as near as practical to the respective input and output pins.

#### 8.2.2.1.2 Noise-Reduction Capacitor (C<sub>NR</sub>)

The noise-reduction capacitor, connected to the NR pin of the LDO, forms an RC filter for filtering out noise that might ordinarily be amplified by the control loop and appear on the output voltage. Larger capacitances, up to 1  $\mu$ F, affect noise reduction at lower frequencies and also tend to further reduce noise at higher frequencies.  $C_{NR}$  also serves a secondary purpose in programming the turn-on rise time of the output voltage and thereby controls the turn-on surge current.

#### 8.2.2.2 Dropout Voltage $(V_{DO})$

Generally speaking, the dropout voltage often refers to the voltage difference between the input and output voltage ( $V_{(DO)} = V_1 - V_O$ ). However, in the *Electrical Characteristics*  $V_{(DO)}$  is defined as the  $V_1 - V_O$  voltage at the rated current ( $I_{(RATED)}$ ), where the main current pass-FET is fully on in the Ohmic region of operation and is characterized by the classic  $R_{DS(on)}$  of the FET.  $V_{(DO)}$  indirectly specifies a minimum input voltage above the nominal programmed output voltage at which the output voltage is expected to remain within its accuracy boundary. If the input falls below this  $V_{(DO)}$  limit ( $V_1 < V_O + V_{(DO)}$ ), then the output voltage decreases in order to follow the input voltage.

Dropout voltage is always determined by the  $R_{DS(on)}$  of the main pass-FET. Therefore, if the LDO operates below the rated current, then  $V_{(DO)}$  is directly proportional to the output current and can be reduced by the same factor. Use Equation 4 to calculate  $R_{DS(on)}$  for the TPS7A47-Q1:

$$R_{DS(ON)} = \frac{V_{DO}}{I_{RATED}}$$
 (4)

#### 8.2.2.3 Output Voltage Accuracy

The output voltage accuracy specifies minimum and maximum output voltage error, relative to the expected nominal output voltage stated as a percent. This accuracy error typically includes the errors introduced by the internal reference and the load and line regulation across the full range of rated load and line operating conditions over temperature, unless otherwise specified by the *Electrical Characteristics*. Output voltage accuracy also accounts for all variations between manufacturing lots.

#### 8.2.2.4 Startup

The startup time for the TPS7A47-Q1 depends on the output voltage and the capacitance of the  $C_{NR}$  capacitor. Equation 5 calculates the startup time for a typical device.

$$t_{SS} = 100,000 \cdot C_{NR} \cdot ln \left( \frac{V_R + 5}{5} \right)$$

where

- $C_{NR}$  = capacitance of the  $C_{NR}$  capacitor
- $V_R = V_O$  voltage if using the ANY-OUT configuration, or 1.4 V if using the adjustable configuration (5)



#### 8.2.2.5 AC Performance

AC performance of the LDO is typically understood to include power-supply rejection ratio, load step transient response, and output noise. These metrics are primarily a function of open-loop gain and bandwidth, phase margin, and reference noise.

#### 8.2.2.5.1 Power-Supply Rejection Ratio (PSRR)

PSRR is a measure of how well the LDO control loop rejects ripple noise from the input source to make the dc output voltage as noise-free as possible across the frequency spectrum (usually 10 Hz to 10 MHz). Equation 6 gives the PSRR calculation as a function of frequency where input noise voltage [V<sub>S(IN)</sub>(f)] and output noise voltage  $[V_{S(OUT)}(f)]$  are understood to be purely ac signals.

PSRR (dB) = 20 Log<sub>10</sub> 
$$\left[ \frac{V_{S(IN)}(f)}{V_{S(OUT)}(f)} \right]$$
 (6)

Noise that couples from the input to the internal reference voltage for the control loop is also a primary contributor to reduced PSRR magnitude and bandwidth. This reference noise is greatly filtered by the noisereduction capacitor at the NR pin of the LDO in combination with an internal filter resistor (Rss) for optimal PSRR.

The LDO is often employed not only as a dc/dc regulator, but also to provide exceptionally clean power-supply voltages that are free of noise and ripple to power-sensitive system components. This usage is especially true for the TPS7A47-Q1.

#### 8.2.2.5.2 Load Step Transient Response

The load step transient response is the output voltage response by the LDO to a step change in load current whereby output voltage regulation is maintained. The worst-case response is characterized for a load step of 10 mA to 1 A (at 1 A per microsecond) and shows a classic, critically-damped response of a very stable system. The voltage response shows a small dip in the output voltage when charge is initially depleted from the output capacitor and then the output recovers as the control loop adjusts itself. The depth of the charge depletion immediately after the load step is directly proportional to the amount of output capacitance. However, to some extent, the speed of recovery is inversely proportional to that same output capacitance. In other words, larger output capacitances act to decrease any voltage dip or peak occurring during a load step but also decrease the control-loop bandwidth, thereby slowing response.

The worst-case, off-loading step characterization occurs when the current step transitions from 1 A to 0 mA. Initially, the LDO loop cannot respond fast enough to prevent a small increase in output voltage charge on the output capacitor. Because the LDO cannot sink charge current, the control loop must turn off the main pass-FET to wait for the charge to deplete, thus giving the off-load step its typical monotonic decay (which appears triangular in shape).

#### 8.2.2.5.3 Noise

The TPS7A47-Q1 is designed, in particular, for system applications where minimizing noise on the power-supply rail is critical to system performance. This scenario is the case for phase-locked loop (PLL)-based clocking circuits for instance, where minimum phase noise is all important, or in-test and measurement systems where even small power-supply noise fluctuations can distort instantaneous measurement accuracy. Because the TPS7A47-Q1 is also designed for higher voltage industrial applications, the noise characteristic is well designed to minimize any increase as a function of the output voltage.

LDO noise is defined as the internally-generated intrinsic noise created by the semiconductor circuits alone. This noise is the sum of various types of noise (such as shot noise associated with current-through-pin junctions, thermal noise caused by thermal agitation of charge carriers, flicker or 1/f noise that is a property of resistors and dominates at lower frequencies as a function of 1/f, burst noise, and avalanche noise).

To calculate the LDO RMS output noise, a spectrum analyzer must first measure the spectral noise across the bandwidth of choice (typically 10 Hz to 100 kHz in units of  $\mu V/\sqrt{Hz}$ ). The RMS noise is then calculated in the usual manner as the integrated square root of the squared spectral noise over the band, then averaged by the bandwidth.

# TEXAS INSTRUMENTS

www.ti.com.cn

# 8.2.3 Application Curves





www.ti.com.cn ZHCSGI7 – AUGUST 2017

# 9 Power Supply Recommendations

The device is designed to operate from an input voltage supply range of 3 V to 35 V. If the input supply is noisy, additional input capacitors with low ESR can help improve the output noise performance.

# 9.1 Power Dissipation (P<sub>D</sub>)

Power dissipation must be considered in the PCB design. In order to minimize risk of device operation above 145°C, use as much copper area as available for thermal dissipation. Do not locate other power-dissipating devices near the LDO.

Power dissipation in the regulator depends on the input to output voltage difference and load conditions. Equation 7 calculates  $P_D$ :

$$P_{D} = (V_{OUT} - V_{IN}) \times I_{OUT}$$
(7)

Power dissipation can be minimized, and thus greater efficiency achieved, by proper selection of the system voltage rails. Proper selection allows the minimum input voltage necessary for output regulation to be obtained.

The primary heat conduction path for the VQFN (RGW) package is through the PowerPAD to the PCB. The PowerPAD must be soldered to a copper pad area under the device. Thermal vias are recommended to improve the thermal conduction to other layers of the PCB.

The maximum power dissipation determines the maximum allowable junction temperature ( $T_J$ ) for the device. According to Equation 8, power dissipation and junction temperature are most often related by the junction-to-ambient thermal resistance ( $\theta_{JA}$ ) of the combined PCB and device package and the temperature of the ambient air ( $T_A$ ).

$$T_{J} = T_{A} + (\theta_{JA} \times P_{D}) \tag{8}$$

Unfortunately, this thermal resistance ( $\theta_{JA}$ ) depends primarily on the heat-spreading capability built into the particular PCB design, and therefore varies according to the total copper area, copper weight, and location of the spreading planes. The  $\theta_{JA}$  recorded in the *Thermal Information* table is determined by the JEDEC standard, PCB, and copper-spreading area and is to be used only as a relative measure of package thermal performance. For a well-designed thermal layout,  $\theta_{JA}$  is actually the sum of the VQFN package junction-to-case (bottom) thermal resistance ( $\theta_{JCbot}$ ) plus the thermal resistance contribution by the PCB copper. By knowing  $\theta_{JCbot}$ , the minimum amount of appropriate heat sinking can be used with Figure 27 to estimate  $\theta_{JA}$ .  $\theta_{JCbot}$  can be found in the *Thermal Information* table.



NOTE:  $\theta_{JA}$  value at a board size of 9-in<sup>2</sup> (that is, 3-in × 3-in) is a JEDEC standard.

Figure 27.  $\theta_{JA}$  vs Board Size

# TEXAS INSTRUMENTS

# 10 Layout

# 10.1 Layout Guidelines

For best overall performance, all circuit components are recommended to be located on the same side of the circuit board and as near as practical to the respective LDO pin connections. Ground return connections to the input and output capacitor, and to the LDO ground pin, must also be as close to each other as possible and connected by a wide, component-side, copper surface. The use of vias and long traces to create LDO circuit connections is strongly discouraged and negatively affects system performance. This grounding and layout scheme minimizes inductive parasitics and thereby reduces load-current transients, minimizes noise, and increases circuit stability.

A ground reference plane is also recommended. This reference plane serves to assure accuracy of the output voltage, shield noise, and behaves similar to a thermal plane to spread (or sink) heat from the LDO device when connected to the PowerPAD. In most applications, this ground plane is necessary to meet thermal requirements.

Use the TPS7A4701 evaluation module (EVM), available for purchase from the TI eStore, as a reference for layout and application design.

#### 10.2 Layout Example



Figure 28. Layout Example



#### 10.3 Thermal Protection

The TPS7A47-Q1 contains a thermal shutdown protection circuit to turn off the output current when excessive heat is dissipated in the LDO. Thermal shutdown occurs when the thermal junction temperature (T<sub>J</sub>) of the main pass-FET exceeds 170°C (typical). Thermal shutdown hysteresis assures that the LDO again resets (turns on) when the temperature falls to 145°C (typical). Because the TPS7A47-Q1 is capable of supporting high input voltages, a great deal of power can be expected to be dissipated across the device at low output voltages, which causes a thermal shutdown. The thermal time-constant of the semiconductor die is fairly short, and thus the output oscillates on and off at a high rate when thermal shutdown is reached until power dissipation is reduced.

For reliable operation, the junction temperature must be limited to a maximum of 145°C. To estimate the thermal margin in a given layout, increase the ambient temperature until the thermal protection shutdown is triggered using worst-case load and highest input voltage conditions. For good reliability, thermal shutdown must be designed to occur at least 45°C above the maximum expected ambient temperature condition for the application. This configuration produces a worst-case junction temperature of 145°C at the highest expected ambient temperature and worst-case load.

The internal protection circuitry of the TPS7A47-Q1 is designed to protect against thermal overload conditions. The circuitry is not intended to replace proper heat sinking. Continuously running the TPS7A47-Q1 into thermal shutdown degrades device reliability.

#### 10.4 Estimating Junction Temperature

JEDEC standards recommend the use of PSI thermal metrics to estimate the junction temperatures of the LDO when in-circuit on a typical PCB board application. These metrics are not strictly speaking thermal resistances, but rather offer practical and relative means of estimating junction temperatures. These PSI metrics are determined to be significantly independent of copper-spreading area. The key thermal metrics ( $\Psi_{JT}$  and  $\Psi_{JB}$ ) are given in the *Thermal Information* table and are used in accordance with Equation 9.

$$\Psi_{JT}$$
:  $T_J = T_T + \Psi_{JT} \times P_D$   
 $\Psi_{JB}$ :  $T_J = T_B + \Psi_{JB} \times P_D$ 

#### where:

- P<sub>D</sub> is the power dissipated as explained in Equation 7
- T<sub>T</sub> is the temperature at the center-top of the device package
- T<sub>B</sub> is the PCB surface temperature measured 1 mm from the device package and centered on the package edge
   (9)



#### 11 器件和文档支持

#### 11.1 文档支持

#### 11.1.1 相关文档

请参阅如下相关文档:

- 《TPS7A33 -36V、1A、超低噪声负电压稳压器》
- 《TPS7A47XXEVM-094 评估模块用户指南》
- 《使用前馈电容器和低压降稳压器的优缺点》

## 11.2 接收文档更新通知

要接收文档更新通知,请导航至 Tl.com 上的器件产品文件夹。请单击右上角的通知我进行注册,即可收到所有的产品更改信息每周摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。

#### 11.3 社区资源

下列链接提供到 TI 社区资源的连接。链接的内容由各个分销商"按照原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI 的 《使用条款》。

TI E2E™ 在线社区 TI 的工程师对工程师 (E2E) 社区。此社区的创建目的在于促进工程师之间的协作。在 e2e.ti.com 中,您可以咨询问题、分享知识、拓展思路并与同行工程师一道帮助解决问题。

设计支持 71 参考设计支持 可帮助您快速查找有帮助的 E2E 论坛、设计支持工具以及技术支持的联系信息。

#### 11.4 商标

ANY-OUT, PowerPAD, E2E are trademarks of Texas Instruments. All other trademarks are the property of their respective owners.

# 11.5 静电放电警告



ESD 可能会损坏该集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理措施和安装程序,可能会损坏集成电路。

**▲『☆▲ ESD** 的损坏小至导致微小的性能降级,大至整个器件故障。 精密的集成电路可能更容易受到损坏,这是因为非常细微的参数更改都可能会导致器件与其发布的规格不相符。

# 11.6 Glossary

SLYZ022 — TI Glossarv.

This glossary lists and explains terms, acronyms, and definitions.

# 12 机械、封装和可订购信息

以下页面包含机械、封装和可订购信息。这些信息是指定器件的最新可用数据。这些数据如有变更, 恕不另行通知和修订此文档。如欲获取此数据表的浏览器版本,请参阅左侧的导航。



# PACKAGE OPTION ADDENDUM

10-Dec-2020

#### PACKAGING INFORMATION

www.ti.com

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------|
| TPS7A4701QRGWRQ1 | ACTIVE     | VQFN         | RGW                | 20   | 3000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | 7A4701Q                 | Samples |
| TPS7A4701QRGWTQ1 | ACTIVE     | VQFN         | RGW                | 20   | 250            | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | 7A4701Q                 | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.





10-Dec-2020

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 20-Apr-2023

# TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device           | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS7A4701QRGWRQ1 | VQFN            | RGW                | 20 | 3000 | 330.0                    | 12.4                     | 5.3        | 5.3        | 1.1        | 8.0        | 12.0      | Q2               |
| TPS7A4701QRGWTQ1 | VQFN            | RGW                | 20 | 250  | 180.0                    | 12.4                     | 5.3        | 5.3        | 1.1        | 8.0        | 12.0      | Q2               |

www.ti.com 20-Apr-2023



## \*All dimensions are nominal

| Device           | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS7A4701QRGWRQ1 | VQFN         | RGW             | 20   | 3000 | 346.0       | 346.0      | 33.0        |
| TPS7A4701QRGWTQ1 | VQFN         | RGW             | 20   | 250  | 210.0       | 185.0      | 35.0        |

5 x 5, 0.65 mm pitch

PLASTIC QUAD FLATPACK - NO LEAD

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



PLASTIC QUAD FLATPACK-NO LEAD



#### NOTES:

- All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for optimal thermal and mechanical performance.



PLASTIC QUAD FLATPACK-NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



PLASTIC QUAD FLATPACK-NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



# 重要声明和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。

TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

邮寄地址: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023,德州仪器 (TI) 公司