TPS65053-Q1 ZHCS206A -JUNE 2011-REVISED JANUARY 2017 # TPS65053-Q1 采用两个降压转换器和三个低输入电压 LDO 的 5 通道电源管理 IC #### 1 特性 - 汽车电子 应用认证 - 具有符合 AEC-Q100 标准的下列结果: - 器件温度 3 级:环境运行温度范围为 -40°C 至 +85°C - 器件人体模型 (HBM) 静电放电 (ESD) 分类等级 2 - 器件组件充电模式 (CDM) ESD 分类等级 C4B - 效率高达 95% - 针对直流-直流 (DC-DC) 转换器的输出电流: - DCDC1 = 1A; DCDC2 = 0.6A - DC-DC 转换器可在外部进行调节 - DC-DC 转换器 V<sub>IN</sub> 范围为 2.5V 至 6V - 2.25MHz 固定频率工作 - 在轻载电流条件下进入节能模式 - 180° 异相运行 - 脉宽调制 (PWM) 模式下的输出电压精度为 ±1% - 针对两个 DC-DC 转化器的总值为 32μA (典型值) 的静态电流 - 针对最低压降的占空比为 100% - 一个 400mA 通用 LDO - 两个 200mA 通用 LDO - LDO V<sub>IN</sub> 范围为 1.5V 至 6.5V - LDO3 的输出电压: - VLDO3 = 1.3 V - 采用 4mm x 4mm、24 引脚超薄四方扁平无引线 (VQFN) 封装 #### 2 应用 - 由锂离子电池供电的汽车类设备 - 全球定位系统 (GPS)、紧急呼叫手机 - 数码相机 - 卫星无线电模块 - OMAP™ 和低功耗数字信号处理器 (DSP) #### 3 说明 TPS65053-Q1 器件是一款集成电源管理集成电路 (PMIC),适用于 由锂离子或锂聚合物电池供电的 应用(此类应用需要使用多条电源轨)。TPS65053-Q1 器件提供两个高效运行的 2.25MHz 降压转换器,作用是在基于处理器的系统中供应核心电压及 I/O 电压。两降压转换器在轻载条件下均进入低功耗模式,可在最大负载电流范围内实现效率最大化。对于低噪声 应用,可通过将 MODE 引脚拉至高电平强制此类器件进入频率固定的 PWM 模式。两转换器均允许使用小型电感和电容,从而缩小解决方案尺寸。 TPS65053-Q1 器件为 DCDC1 和 DCDC2 转换器分别提供高达 1A 和 0.6A 的输出电流。此外,该器件集成一个 400mA LDO 及两个 200mA LDO 稳压器,其通断由每个 LDO 的独立使能引脚进行控制。每个 LDO在 1.5V 至 6.5V 输入范围内运行,支持通过任一降压转换器或直接由主电池供电。LDO1 和 LDO2 可在外部进行调节,而 LDO3 的固定输出电压为 1.3V. TPS65053-Q1 器件采用 24 引脚无引线封装 (4mm x 4mm VQFN), 间距为 0.5mm。 #### 器件信息<sup>(1)</sup> | 器件型号 | 封装 | 封装尺寸(标称值) | |-------------|-----------|-----------------| | TPS65053-Q1 | VQFN (24) | 4.00mm x 4.00mm | (1) 要了解所有可用封装,请见数据表末尾的可订购产品附录。 #### DCDC1 的效率 | _ | | |---|------------| | | <b>—</b> . | | | 717 | | | · ж | | | | | 1 | 特性1 | 8 | Application and Implementation | 15 | |---|--------------------------------------|----|--------------------------------|----------------| | 2 | 应用 1 | | 8.1 Application Information | | | 3 | 说明1 | | 8.2 Typical Application | | | 4 | 修订历史记录 | 9 | Power Supply Recommendations | 2 <sup>.</sup> | | 5 | Pin Configuration and Function | 10 | Layout | | | 6 | Specifications4 | | 10.1 Layout Guidelines | 2 <sup>-</sup> | | | 6.1 Absolute Maximum Ratings | | 10.2 Layout Example | 22 | | | 6.2 ESD Ratings | 11 | 器件和文档支持 | 23 | | | 6.3 Recommended Operating Conditions | | 11.1 器件支持 | 2: | | | 6.4 Thermal Information5 | | 11.2 文档支持 | 2 | | | 6.5 Electrical Characteristics5 | | 11.3 接收文档更新通知 | 2 | | | 6.6 Typical Characteristics8 | | 11.4 社区资源 | 2 | | 7 | Detailed Description9 | | 11.5 商标 | 2 | | - | 7.1 Overview | | 11.6 静电放电警告 | 23 | | | 7.2 Functional Block Diagram | | 11.7 Glossary | 2 | | | 7.3 Feature Description | 12 | 机械、封装和可订购信息 | 23 | | | 7.4 Device Functional Modes | | | | # 4 修订历史记录 注: 之前版本的页码可能与当前版本有所不同。 #### Changes from Original (June 2011) to Revision A Page | • | 已添加 器件信息表,ESD 额定值表,特性 描述部分,器件功能模式,应用和实施部分,电源相关建议部分,布局部分,器件和文档支持部分以及机械、封装和可订购信息部分 | . 1 | |---|--------------------------------------------------------------------------------------|-----| | • | 已删除 所有参考文档至 TPS650531-Q1 和 TPS650532-Q1 器件 | . 1 | | • | Changed values in the <i>Thermal Information</i> table to align with JEDEC standards | . 5 | # 5 Pin Configuration and Function **Pin Functions** | PIN I/O | | 1/0 | DECODITION | |-----------------|-----|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | NO. | 1/0 | DESCRIPTION | | AGND | 24 | I | Analog GND, connect to PGND and thermal pad | | EN_DCDC1 | 20 | I | Enable Input for converter 1, active high | | EN_DCDC2 | 21 | I | Enable Input for converter 2, active high | | EN_LDO1 | 22 | I | Enable input for LDO1. Logic high enables the LDO, logic low disables the LDO. | | EN_LDO2 | 11 | I | Enable input for LDO2. Logic high enables the LDO, logic low disables the LDO. | | EN_LDO3 | 12 | I | Enable input for LDO3. Logic high enables the LDO, logic low disables the LDO. | | FB_DCDC1 | 19 | I | Input to adjust output voltage of converter 1 between 0.6 V and V <sub>I</sub> . Connect external resistor divider between VOUT1, this pin and GND. | | FB_DCDC2 | 13 | I | Input to adjust output voltage of converter 2 between 0.6 V and VIN. Connect external resistor divider between VOUT2, this pin and GND. | | FB_LDO1 | 4 | I | Feedback input for the external voltage divider. | | FB_LDO2 | 6 | I | Feedback input for the external voltage divider. | | L1 | 17 | 0 | Switch pin of converter 1. Connected to Inductor | | L2 | 15 | 0 | Switch Pin of converter 2. Connected to Inductor. | | MODE | 23 | ı | Select between Power Save Mode and forced PWM Mode for DCDC1 and DCDC2. In Power Save Mode, PFM is used at light loads, PWM for higher loads. If PIN is set to high level, forced PWM Mode is selected. If Pin has low level, then the device operates in Power Save Mode. | | PGND1 | 18 | I | GND for converter 1 | | PGND2 | 14 | I | GND for converter 2 | | RESET | 10 | 0 | Open drain active low reset output, 100-ms reset delay time. | | THRESHOLD | 5 | I | Reset input | | V <sub>CC</sub> | 1 | I | Power supply for digital and analog circuitry of DCDC1, DCDC2 and LDOs. This pin must be connected to the same voltage supply as VINDCDC1/2. | | VINDCDC1/2 | 16 | I | Input voltage for VDCDC1 and VDCDC2 step-down converter. This must be connected to the same voltage supply as V <sub>CC</sub> . | #### Pin Functions (continued) | PIN | | 1/0 | DESCRIPTION | | |-------------|-----|-----|--------------------------------|--| | NAME | NO. | I/O | DESCRIPTION | | | VINLDO1 | 2 | 1 | Input voltage for LDO1 | | | VINLDO2/3 | 8 | - 1 | nput voltage for LDO2 and LDO3 | | | VLDO1 | 3 | 0 | Output voltage of LDO1 | | | VLDO2 | 7 | 0 | Output voltage of LDO2 | | | VLDO3 | 9 | 0 | Output voltage of LDO3 | | | Thermal Pad | | | Connect to GND | | # 6 Specifications #### 6.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)(1) | | | | MIN | MAX | UNIT | |------------------|--------------------------------|-------------------------------------------------------------------|------|----------------|------| | VI | Input voltage | All pins except AGND, PGND, and EN_LDO1 pins with respect to AGND | -0.3 | 7 | V | | | | EN_LDO1 pin with respect to AGND | -0.3 | $V_{CC} + 0.5$ | | | $V_{O}$ | Output voltage for LDO1 | , LDO2 and LDO3 | -0.3 | 4 | V | | | Current | VINDCDC1/2, L1, PGND1, L2, PGND2 | | 1800 | A | | II | | All other pins | | 1000 | mA | | T <sub>A</sub> | Operating free-air temperature | | -40 | 85 | °C | | T <sub>stg</sub> | Storage temperature | | -65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. #### 6.2 ESD Ratings | | | | | VALUE | UNIT | |--------------------|---------------|---------------------------------------------------------|-----------------------------------------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | V <sub>(ESD)</sub> | Electrostatic | Human-body model (HBM), per AEC Q100-002 <sup>(1)</sup> | | ±2000 | | | | | ectrostatic | All pins | ±500 | V | | | | Charged-device model (CDM), per AEC Q100-011 | Corner pins (1, 6, 7, 12, 13, 18, 19, and 24) | ±750 | , and the second | <sup>(1)</sup> AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification. #### 6.3 Recommended Operating Conditions | | · • | MIN | NOM MAX | UNIT | |------------------------------------------------|---------------------------------------------------------------------------|-----|----------------------|------| | V <sub>INDCDC1/2</sub> | Input voltage for step-down converters | 2.5 | 6 | V | | V <sub>INLDO1</sub> ,<br>V <sub>INLDO2/3</sub> | Input voltage range for LDOs | 1.5 | 6.5 | V | | $V_{DCDC1}$ | Output voltage range for externally adjustable VDCDC1 step-down converter | 0.6 | V <sub>INDCDC1</sub> | V | | $V_{DCDC2}$ | Output voltage range for externally adjustable VDCDC2 step-down converter | 0.6 | V <sub>INDCDC2</sub> | V | | V <sub>LDO1-2</sub> | Output voltage range for externally adjustable LDO1 and LDO2 | 1 | 3.6 | V | | $V_{LDO3}$ | Output voltage for LDO3 | | 1.3 | V | | I <sub>OUTDCDC1</sub> | Output current at L1 | | 1000 | mA | | I <sub>OUTDCDC2</sub> | Output current at L2 | | 600 | mA | | I <sub>LDO1</sub> | Output current at VLDO1 | | 400 | mA | | I <sub>LDO2,3</sub> | Output current at VLDO2 and VLDO3 | | 200 | mA | | C <sub>INDCDC1/2</sub> | Input capacitor at V <sub>INDCDC1/2</sub> <sup>(1)</sup> | 22 | | μF | | C <sub>VCC</sub> | Input capacitor at V <sub>CC</sub> <sup>(1)</sup> | 1 | | μF | | C <sub>in1-2</sub> | Input capacitor at VINLDO1, VINLDO2/3 (1) | 2.2 | | μF | <sup>(1)</sup> See the Application and Implementation section of this data sheet for more details. #### **Recommended Operating Conditions (continued)** | | | MIN | NOM | MAX | UNIT | |-----------------------|------------------------------------------------------------------------------------|-----|-----|-----|------| | C <sub>OUTDCDC1</sub> | Output capacitor at V <sub>DCDC1</sub> <sup>(1)</sup> | 10 | 22 | | μF | | C <sub>OUTDCDC2</sub> | Output capacitor at V <sub>DCDC2</sub> <sup>(1)</sup> | 10 | 22 | | μF | | C <sub>OUT1</sub> | Output capacitor at VLDO1 (1) | 4.7 | | | μF | | C <sub>OUT2-3</sub> | Output capacitor at VLDO2-3 (1) | 2.2 | | | μF | | L1 | Inductor at L1 <sup>(1)</sup> | 1.5 | 2.2 | | μН | | L2 | Inductor at L2 <sup>(1)</sup> | 1.5 | 2.2 | | μН | | R <sub>CC</sub> | Resistor from battery voltage to V <sub>CC</sub> used for filtering <sup>(2)</sup> | | 1 | 10 | Ω | | T <sub>A</sub> | Operating ambient temperature | -40 | | 85 | °C | | TJ | Operating junction temperature | -40 | | 125 | °C | <sup>(2)</sup> Up to 2 mA can flow into V<sub>CC</sub> when both converters are running in PWM, this resistor causes the UVLO threshold to be shifted accordingly. #### 6.4 Thermal Information | | | TPS65053-Q1 | | |------------------------|----------------------------------------------|-------------|------| | | THERMAL METRIC <sup>(1)</sup> | RGE (VQFN) | UNIT | | | | 24 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 31.7 | °C/W | | $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance | 23.7 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 8.0 | °C/W | | ΨЈТ | Junction-to-top characterization parameter | 0.3 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 8.0 | °C/W | | R <sub>0</sub> JC(bot) | Junction-to-case (bottom) thermal resistance | 2.2 | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. #### 6.5 Electrical Characteristics $V_{CC}$ = VINDCDC1/2 = 3.6 V, EN = $V_{CC}$ , MODE = GND, L = 2.2 $\mu$ H, $C_{OUT}$ = 22 $\mu$ F, $T_A$ = -40°C to +85°C (unless otherwise noted). | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------|----------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|-----|------| | SUPPLY C | CURRENT | | | | | | | V <sub>CC</sub> | Input voltage range | | 2.5 | | 6 | V | | IQ | | One converter, I <sub>OUT</sub> = 0 mA. PFM mode enabled (Mode = GND) device not switching, EN_DCDC1 = VIN OR EN_DCDC2 = VIN; EN_LDO1= EN_LDO2 = EN_LDO3 = GND | | | 30 | | | | | One converter, $I_{OUT}$ = 0 mA. PFM mode enabled (Mode = GND) device not switching, EN_DCDC1 = VIN OR EN_DCDC2 = VIN; EN_LDO1 = EN_LDO2 = EN_LDO3 = GND, $T_A$ = 25°C | | 20 | | | | | Operating quiescent current Total current into $V_{\rm CC}$ , VINDCDC1/2, VINLDO1, VINLDO2/3 | Two converters, I <sub>OUT</sub> = 0 mA, PFM mode enabled (Mode = 0) device not switching, EN_DCDC1 = VIN AND EN_DCDC2 = VIN; EN_LDO1 = EN_LDO2 = EN_LDO3 = GND | | | 40 | • | | | | Two converters, $I_{OUT} = 0$ mA, PFM mode enabled (Mode = 0) device not switching, EN_DCDC1 = VIN AND EN_DCDC2 = VIN; EN_LDO1 = EN_LDO2 = EN_LDO3 = GND, $T_A = 25^{\circ}C$ | | 32 | | μА | | | | One converter, I <sub>OUT</sub> = 0 mA, PFM mode enabled (Mode = GND) device not switching, EN_DCDC1 = VIN OR EN_DCDC2 = VIN; EN_LDO1 = EN_LDO2 = EN_LDO3 = VIN | | | 210 | | | | | One converter, $I_{OUT}$ = 0 mA, PFM mode enabled (Mode = GND) device not switching, EN_DCDC1 = VIN OR EN_DCDC2 = VIN; EN_LDO1 = EN_LDO2 = EN_LDO3 = VIN, $T_A$ = 25°C | | 145 | | | | IQ | Operating quiescent current into | One converter, $I_{OUT}$ = 0 mA, Switching with no load (Mode = VIN), PWM operation, EN_DCDC1 = VIN OR EN_DCDC2 = VIN; EN_LDO1 = EN_LDO2 = EN_LDO3 = GND, $T_A$ = 25°C | | 0.85 | | mA | | | V <sub>cc</sub> | Two converters, $l_{OUT}$ = 0 mA, Switching with no load (Mode = VIN), PWM operation, EN_DCDC1 = VIN AND EN_DCDC2 = VIN; EN_LDO1 = EN_LDO2 = EN_LDO3 = GND, $T_A$ = 25°C | | 1.25 | | mA | # **Electrical Characteristics (continued)** $V_{CC}$ = VINDCDC1/2 = 3.6 V, EN = $V_{CC}$ , MODE = GND, L = 2.2 $\mu$ H, $C_{OUT}$ = 22 $\mu$ F, $T_A$ = -40°C to +85°C (unless otherwise noted). | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------------|------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|------|-----------------|-----------| | 1 | Shutdown current | EN_DCDC1 = EN_DCDC2 = GND, EN_LDO1 = EN_LDO2 = EN_LDO3 = GND | | | 12 | ^ | | I <sub>(SD)</sub> | Shutdown current | $\begin{split} &\text{EN\_DCDC1} = \text{EN\_DCDC2} = \text{GND, EN\_LDO1} = \text{EN\_LDO2} = \\ &\text{EN\_LDO3} = \text{GND, T}_{\text{A}} = 25^{\circ}\text{C} \end{split}$ | | 9 | | μΑ | | UVLO | Undervoltage lockout threshold | Voltage at V <sub>CC</sub> | | | 2 | V | | UVLO | for DC-DC converters and LDOs | Voltage at V <sub>CC</sub> , T <sub>A</sub> = 25°C | | 1.8 | | V | | EN_DCDC1, | EN_DCDC2, EN_LDO1, EN_LDO2 | , EN_LDO3, MODE | | | | | | V <sub>IH</sub> | High-level input voltage | MODE, EN_DCDC1, EN_DCDC2, EN_LDO1, EN_LDO2, EN_LDO3 | 1.2 | | V <sub>CC</sub> | V | | V <sub>IL</sub> | Low-level input voltage | MODE, EN_DCDC1, EN_DCDC2, EN_LDO1, EN_LDO2, EN_LDO3 | 0 | | 0.4 | V | | I <sub>IN</sub> | Input bias current | MODE, EN_DCDC1, EN_DCDC2, EN_LDO1, EN_LDO2, EN_LDO3, MODE = GND or VIN, $T_A = 25^{\circ}C$ | | 0.01 | 1 | μΑ | | POWER SW | ІТСН | | | | | | | | | VINDCDC1/2 = 3.6 V | | | 630 | | | r <sub>DS(on)</sub> | P-channel MOSFET on resistance, DCDC1, DCDC2 | VINDCDC1/2 = 3.6 V, T <sub>A</sub> = 25°C | | 280 | | $m\Omega$ | | | resistance, DODO1, DODO2 | | 400 | | | | | I <sub>LD PMOS</sub> | P-channel leakage current | V <sub>(DS)</sub> = 6 V | | | 1 | μΑ | | | | VINDCDC1/2 = 3.6 V | | | 450 | | | r <sub>DS(on)</sub> | N-channel MOSFET on | VINDCDC1/2 = 3.6 V, T <sub>A</sub> = 25°C | | 220 | | mΩ | | 20(01.) | resistance, DCDC1, DCDC2 | VINDCDC1/2 = 2.5 V, T <sub>A</sub> = 25°C | | 320 | | | | | | V <sub>(DS)</sub> = 6 V | | | 10 | | | I <sub>LK_NMOS</sub> | N-channel leakage current | V <sub>(DS)</sub> = 6 V, T <sub>A</sub> = 25°C | | 7 | | μΑ | | | | DCDC1, 2.5 V $\leq$ V <sub>IN</sub> $\leq$ 6 V | 1.1 | | 1.8 | | | | Forward current limit PMOS (high side) and NMOS (low side) | DCDC1, 2.5 V $\leq$ V <sub>IN</sub> $\leq$ 6 V, T <sub>A</sub> = 25°C | | 1.4 | | | | I <sub>(LIMF)</sub> | | DCDC2, 2.5 V ≤ V <sub>IN</sub> ≤ 6 V | 0.85 | | 1.15 | Α | | | | DCDC2, 2.5 V $\leq$ V <sub>IN</sub> $\leq$ 6 V, T <sub>A</sub> = 25°C | 0.00 | 1 | | | | T <sub>SD,DCDC</sub> | Thermal shutdown | Increasing junction temperature, T <sub>A</sub> = 25°C | | 150 | | °C | | · SD,DCDC | | Decreasing junction temperature below T <sub>SD,DCDC</sub> for resuming normal | | | | | | T <sub>SDhys,DCDC</sub> | Thermal shutdown hysteresis | operation, T <sub>A</sub> = 25°C | | 20 | | °C | | OSCILLATO | R | | | | | | | f | Oscillator frequency | | 2.025 | | 2.475 | MHz | | t <sub>SW</sub> | Oscillator frequency | T <sub>A</sub> = 25°C | | 2.25 | | IVII IZ | | OUTPUT | | | | | | | | V <sub>OUT</sub> | Output voltage range | | 0.6 | | $V_{IN}$ | ٧ | | V <sub>ref</sub> | Reference voltage | T <sub>A</sub> = 25°C | | 600 | | mV | | | DO system to self- and a second | $V_{IN}$ = 2.5 V to 6 V, Mode = GND, PFM operation, 0 mA < $I_{OUT}$ < $I_{OUTmax}$ | -2% | 0 | 2% | | | V <sub>OUT</sub> | DC output voltage accuracy | $V_{IN}$ = 2.5 V to 6 V, Mode = $V_{IN}$ , PWM operation, 0 mA < $I_{OUT}$ < $I_{OUTmax}$ | -1% | 0 | 1% | | | $\Delta V_{OUT}$ | Power save mode ripple voltage <sup>(1)</sup> | $I_{OUT}$ = 1 mA, Mode = GND, $V_{O}$ = 1.3 V, Bandwidth = 20 MHz, $T_{A}$ = 25°C | | 25 | | $mV_{PP}$ | | t <sub>Start</sub> | Start-up time | Time from active EN to start switching, T <sub>A</sub> = 25°C | | 170 | | μS | | t <sub>Ramp</sub> | V <sub>OUT</sub> ramp up time | Time to ramp from 5% to 95% of V <sub>OUT</sub> , T <sub>A</sub> = 25°C | | 750 | | μS | | | DECET delegation - | Input voltage at threshold pin rising | 80 | | 120 | | | | RESET delay time | Input voltage at threshold pin rising, T <sub>A</sub> = 25°C | | 100 | | ms | | V <sub>OL</sub> | RESET output low voltage | I <sub>OL</sub> = 1 mA, V <sub>th</sub> < 1 V | | | 0.2 | V | | | RESET sink current | T <sub>A</sub> = 25°C | | 1 | | mA | | | RESET output leakage current | V <sub>th</sub> > 1 V, T <sub>A</sub> = 25°C | | 10 | | nA | | | | Falling voltage | 0.98 | - | 1.02 | | | $V_{th}$ | Threshold voltage | Falling voltage, T <sub>A</sub> = 25°C | | 1 | | V | | | | . ag . ago, 1 <sub>A</sub> = 20 0 | | | | | <sup>(1)</sup> In Power Save Mode, operation is typically entered at $I_{PSM}$ = $V_{IN}$ / 32 $\Omega.$ # **Electrical Characteristics (continued)** $V_{CC}$ = VINDCDC1/2 = 3.6 V, EN = $V_{CC}$ , MODE = GND, L = 2.2 $\mu$ H, $C_{OUT}$ = 22 $\mu$ F, $T_A$ = -40°C to +85°C (unless otherwise noted). | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------------|-------------------------------------------------------------|---------------------------------------------------------------------------------------------------|-----|-----|-----|------| | VLDO1, VL | DO2, VLDO3 LOW DROPOUT REG | ULATORS | | | | | | V <sub>INLDO</sub> | Input voltage range for LDO1, LDO2, LDO3 | | 1.5 | | 6.5 | ٧ | | V <sub>LDO1</sub> | LDO1 output voltage range | | 1 | | 3.6 | V | | $V_{LDO2}$ | LDO2 output voltage range | | 1 | | 3.6 | V | | $V_{LDO3}$ | LDO3 output voltage | $T_A = 25$ °C | | 1.3 | | V | | $V_{(FB)}$ | Feedback voltage for FB_LDO1, FB_LDO2 | T <sub>A</sub> = 25°C | | 1 | | V | | | Maximum output current for LDO1 | | 400 | | | mA | | I <sub>O</sub> | Maximum output current for LDO2, LDO3 | | 200 | | | mA | | | LDO1 short-circuit current limit | V <sub>LDO1</sub> = GND | | | 850 | mA | | I <sub>(SC)</sub> | LDO2 and LDO3 short-circuit current limit | V <sub>LDO2</sub> = GND, V <sub>LDO3</sub> = GND | | | 420 | mA | | | Dropout voltage at LDO1 | I <sub>O</sub> = 400 mA, V <sub>INLDO1</sub> = 1.8 V | | | 280 | mV | | | Dropout voltage at LDO2, LDO3 | I <sub>O</sub> = 200 mA, VINLDO2/3 = 1.8 V | | | 280 | mV | | | Output voltage accuracy for LDO1, LDO2, LDO3 <sup>(2)</sup> | I <sub>O</sub> = 10 mA | -2% | | 1% | | | | Line regulation for LDO1, LDO2, LDO3 | V <sub>INLDO1,2</sub> = V <sub>LDO1,2</sub> + 0.5 V (min. 2.5 V) to 6.5 V, I <sub>O</sub> = 10 mA | -1% | | 1% | | | | Load regulation for LDO1, LDO2, LDO3 | $\rm I_{O}$ = 0 mA to 400 mA for LDO1, $\rm I_{O}$ = 0 mA to 200 mA for LDO2, LDO3 | -1% | | 1% | | | | Regulation time for LDO1, LDO2, LDO3 | Load change from 10% to 90%, T <sub>A</sub> = 25°C | | 25 | | μS | | R <sub>(DIS)</sub> | Internal discharge resistor at VLDO1, VLDO2, VLDO3 | Active when LDO is disabled, T <sub>A</sub> = 25°C | | 350 | | Ω | | T <sub>SD,LDO</sub> | Thermal shutdown | Increasing junction temperature | | 140 | | °C | | T <sub>SDhys,LDO</sub> | Thermal shutdown hysteresis | Decreasing junction temperature below T <sub>SD,LDO</sub> for resuming normal operation | | 20 | | °C | <sup>(2)</sup> Output voltage specification does not include tolerance of external voltage programming resistors. # TEXAS INSTRUMENTS #### 6.6 Typical Characteristics ## 7 Detailed Description #### 7.1 Overview The TPS65053-Q1 device includes two synchronous step-down converters. The converters operate with 2.25-MHz fixed frequency pulse-width modulation (PWM) at moderate to heavy load currents. At light load currents the converters automatically enter Power Save Mode and operate with PFM (pulse frequency modulation). During PWM operation the converters use a unique fast response voltage mode controller scheme with input voltage feed-forward to achieve good line and load regulation allowing the use of small ceramic input and output capacitors. At the beginning of each clock cycle initiated by the clock signal, the P-channel MOSFET switch is turned on and the inductor current ramps up until the comparator trips and the control logic turns off the switch. The current limit comparator will also turn off the switch in case the current limit of the P-channel switch is exceeded. After the adaptive dead time prevents shoot-through current, the N-channel MOSFET rectifier is turned on and the inductor current ramps down. The next cycle is initiated by the clock signal again turning off the N-channel rectifier and turning on the P-channel switch. The two DC-DC converters operate synchronized to each other, with converter 1 as the master. A 180° phase shift between Converter 1 and Converter 2 decreases the input RMS current. Therefore smaller input capacitors can be used. The converters output voltage is set by an external resistor divider connected to FB\_DCDC1 or FB\_DCDC2, respectively. See the *Application and Implementation* section for more details. #### 7.2 Functional Block Diagram Copyright @ 2016, Texas Instruments Incorporated #### 7.3 Feature Description #### 7.3.1 Mode Selection The MODE pin allows mode selection between forced PWM Mode and Power Save Mode for both converters. Connecting this pin to GND enables the automatic PWM and Power Save Mode operation. The converters operate in fixed-frequency PWM mode at moderate to heavy loads and in the PFM mode during light loads, maintaining high efficiency over a wide load current range. Pulling the MODE pin high forces both converters to operate constantly in the PWM mode even at light load currents. The advantage is the converters operate with a fixed frequency that allows simple filtering of the switching frequency for noise sensitive applications. In this mode, the efficiency is lower compared to the Power Save Mode during light loads. For additional flexibility, switch from Power Save Mode to forced PWM mode during operation ehich allows efficient power management by adjusting the operation of the converter to the specific system requirements. #### **7.3.2** Enable The device has a separate enable pin for each of the DC-DC converters and for each of the LDO to start up independently. If EN\_DCDC1, EN\_DCDC2, EN\_LDO1, EN\_LDO2, EN\_LDO3 are set to high, the corresponding converter starts up with soft start as previously described. Pulling the enable pin low forces the device into shutdown, with a shutdown quiescent current as defined in the *Electrical Characteristics* table. In this mode, the P and N-Channel MOSFETs are turned-off, the and the entire internal control circuitry is switched-off. If disabled, the outputs of the LDOs are pulled low by internal 350- $\Omega$ resistors, actively discharging the output capacitor. For proper operation the enable pins must be terminated and must not be left unconnected. #### 7.3.3 Reset The TPS65053-Q1 device contains circuitry that can generate a reset pulse for a processor with a 100-ms delay time. The input voltage at a comparator is sensed at an input called THRESHOLD. When the voltage exceeds the 1-V threshold, the output goes high after a 100-ms delay time. This circuitry is functional as soon as the supply voltage at $V_{CC}$ exceeds the undervoltage lockout threshold. The RESET circuitry is active even if all DC-DC converters and LDOs are disabled. Figure 6. RESET Pulse Circuit #### 7.3.4 Short-Circuit Protection All outputs are short circuit protected with a maximum output current as defined in the *Electrical Characteristics* table. #### **Feature Description (continued)** #### 7.3.5 Thermal Shutdown As soon as the junction temperature, T<sub>J</sub>, exceeds 150°C (typical) for the DC-DC converters, the device goes into thermal shutdown. In this mode, the P and N-Channel MOSFETs are turned-off. The device continues operation when the junction temperature falls below the thermal shutdown hysteresis again. A thermal shutdown for one of the DC-DC converters will disable both converters simultaneously. The thermal shutdown temperature for the LDOs are set to typically 140°C. Therefore an LDO that can be used to power an external voltage will never heat up the chip high enough to turn off the DC-DC converters. If one LDO exceeds the thermal shutdown temperature, all LDOs will turn off simultaneously. #### 7.3.5.1 Low Dropout Voltage Regulators The low dropout (LDO) voltage regulators are designed to be stable with low value ceramic input and output capacitors. They operate with input voltages down to 1.5 V. The LDOs offer a maximum dropout voltage of 280 mV at rated output current. Each LDO supports a current limit feature. The LDOs are enabled by the EN\_LDO1, EN\_LDO2, and EN\_LDO3 pin. The output voltage of LDO1 and LDO2 is set using an external resistor divider whereas LDO3 has a fixed output voltage of 1.3 V. #### 7.4 Device Functional Modes #### 7.4.1 Power Save Mode The Power Save Mode is enabled with the MODE pin set to low. If the load current decreases, the converters enter Power Save Mode operation automatically. During Power Save Mode the converters operate with reduced switching frequency in PFM mode and with a minimum quiescent current to maintain high efficiency. The converter positions the output voltage typically 1% above the nominal output voltage. This voltage positioning feature minimizes voltage drops caused by a sudden load step. To optimize the converter efficiency at light load the average current is monitored and if in PWM mode the inductor current remains below a certain threshold, then Power Save Mode is entered. The typical threshold can be calculated according to Equation 1 and Equation 2. $$I_{PFM\_enter} = \frac{V_{INDCDC1/2}}{32 \Omega}$$ where • I<sub>PFM enter</sub> is the average output current threshold to enter PFM mode. (1) $$I_{PFM\_leave} = \frac{V_{INDCDC1/2}}{24 \Omega}$$ where I<sub>PFM leave</sub> is the average output current threshold to leave PFM mode. (2) During the Power Save Mode the output voltage is monitored with a comparator. As the output voltage falls below the skip comparator threshold (skip comp) of $V_{\text{OUT}_{\text{nominal}}}$ +1%, the P-channel switch will turn on and the converter effectively delivers a constant current as defined above. If the load is below the delivered current then the output voltage will rise until the same threshold is crossed again, whereupon all switching activity ceases, hence reducing the quiescent current to a minimum until the output voltage has dropped below the threshold again. If the load current is greater than the delivered current then the output voltage will fall until it crosses the skip comparator low (Skip Comp Low) threshold set to 1% below nominal $V_{\text{OUT}}$ , whereupon Power Save Mode is exited and the converter returns to PWM mode. These control methods reduce the quiescent current typically to 12 $\mu$ A per converter and the switching frequency to a minimum thereby achieving the highest converter efficiency. The PFM mode operates with very low output voltage ripple. The ripple depends on the comparator delay and the size of the output capacitor; increasing capacitor values will make the output ripple tend to zero. The Power Save Mode can be disabled by driving the MODE pin high. Both converters will operate in fixed PWM mode. Power Save Mode Enable/Disable applies to both converters. #### **Device Functional Modes (continued)** #### 7.4.1.1 Dynamic Voltage Positioning This feature reduces the voltage undershoot and overshoot at load steps from light to heavy load and vice versa. It is activated in Power Save Mode operation when the converter runs in PFM Mode. It provides more headroom for both the voltage drop at a load step increase and the voltage increase at a load throw-off which improves load transient behavior. At light loads, in which the converters operate in PFM Mode, the output voltage is regulated typically 1% higher than the nominal value. In case of a load transient from light load to heavy load, the output voltage will drop until it reaches the skip comparator low threshold set to –1% below the nominal value and enters PWM mode. During a load throw off from heavy load to light load, the voltage overshoot is also minimized due to active regulation turning on the N-channel switch. Figure 7. Dynamic Voltage Positioning #### 7.4.1.2 Soft Start The two converters have an internal soft start circuit that limits the inrush current during start-up. During soft start, the output voltage ramp up is controlled as shown in Figure 8. Figure 8. Soft Start #### **Device Functional Modes (continued)** #### 7.4.1.3 100% Duty-Cycle Low Dropout Operation The converters offer a low input to output voltage difference while still maintaining operation with the use of the 100% duty cycle mode. In this mode the P-channel switch is constantly turned on. This is particularly useful in battery-powered applications to achieve longest operation time by taking full advantage of the whole battery voltage range; essentially the minimum input voltage to maintain regulation depends on the load current and output voltage and can be calculated as shown in Equation 3. $$V_{INmin} = V_{OUTmax} + I_{OUTmax} \times (RDSon_{max} + R_L)$$ #### where - I<sub>OUTmax</sub> = maximum output current plus inductor ripple current - RDSon<sub>max</sub> = maximum P-channel switch r<sub>DS(on)</sub> - R<sub>I</sub> = DC resistance of the inductor - V<sub>OUTmax</sub> = nominal output voltage plus maximum output voltage tolerance (3) With decreasing load current, the device automatically switches into pulse skipping operation in which the power stage operates intermittently based on load demand. By running cycles periodically the switching losses are minimized and the device runs with a minimum quiescent current maintaining high efficiency. In Power Save Mode the converter only operates when the output voltage trips below its nominal output voltage. It ramps up the output voltage with several pulses and goes again into Power Save Mode when the output voltage exceeds the nominal output voltage. #### 7.4.1.4 Undervoltage Lockout The undervoltage lockout circuit prevents the device from malfunctioning by disabling the converter at low input voltages and from excessive discharge of the battery. The undervoltage lockout threshold is 1.8 V (typical) and 2 V (maximum). ## 8 Application and Implementation #### NOTE Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. #### 8.1 Application Information The TPS65053-Q1 PMIC integrates two step-down converters and three LDOs which can be used to power the voltage rails needed by a processor or another application. The PMIC can be controlled via the ENABLE and MODE pins or sequenced from the VIN using RC delay circuits. There is a logic output, RESET, to provide the application processor or load a logic signal indicating power good or reset. #### 8.2 Typical Application Copyright © 2010, roxuo monumento morpo Figure 9. Typical Application Circuit #### **Typical Application (continued)** #### 8.2.1 Design Requirements Table 1 lists the design parameters for this application example. **Table 1. Power Design Requirements** | PARAMETER | VALUE | |---------------------------------------------------------------|--------------------------------------------------------------| | Buck 1 and 2 Input voltage, V <sub>INDCDC1/2</sub> | 2.9 to 6 V (labeled V <sub>bat</sub> in Figure 9) | | Buck 1 Output voltage, V <sub>DCDC1</sub> | 2.85 V (see Table 2 for FB_DCDC1 resistor divider selection) | | Buck 1 Output current, I <sub>OUTDCDC1</sub> | 1 A | | Buck 2 Output voltage, V <sub>DCDC2</sub> | 1.8 V (see Table 2 for FB_DCDC2 resistor divider selection) | | Buck 2 Output current, I <sub>OUTDCDC2</sub> | 600 mA | | Linear Regulator 1 Input voltage, V <sub>INLDO1</sub> | 2.85 V (from V <sub>DCDC1</sub> , as shown in Figure 9) | | Linear Regulator 1 Output voltage, V <sub>LDO1</sub> | 1.6 V (see Table 5 for FB_LDO1 resistor divider selection) | | Linear Regulator 1 Output current, I <sub>LDO1</sub> | 400 mA | | Linear Regulator 2 and 3 Input voltage, V <sub>INLDO2/3</sub> | 2.9 to 6 V (labeled V <sub>bat</sub> in Figure 9) | | Linear Regulator 2 Output voltage, V <sub>LDO2</sub> | 3.3 V (see Table 5 for FB_LDO2 resistor divider selection) | | Linear Regulator 2 Output current, I <sub>LDO2</sub> | 200 mA | | Linear Regulator 3 Output voltage, V <sub>LDO3</sub> | 1.3 V (fixed) | | Linear Regulator 3 Output current, I <sub>LDO3</sub> | 200 mA | #### 8.2.2 Detailed Design Procedure #### 8.2.2.1 Output Voltage Setting Use Equation 4 to calculate the output voltage of the DC-DC converters, with an internal reference voltage $V_{ref}$ , 0.6 V (typical). This voltage can be set by an external resistor network. $$V_{OUT} = V_{ref} \times \left(1 + \frac{R1}{R2}\right) \tag{4}$$ TI recommends setting the total resistance of R1 + R2 to less than 1 M $\Omega$ . The resistor network connects to the input of the feedback amplifier; therefore, requiring some small feed-forward capacitor in parallel to R1. A typical value of 47 pF is sufficient. $$R1 = R2 \times \left(\frac{V_{OUT}}{V_{(FB\_DCDC1)}}\right) - R2$$ (5) Table 2. Typical DC-DC Feedback Resistor Values | OUTPUT VOLTAGE | R1 | R2 | NOMINAL VOLTAGE | TYPICAL Cff | |----------------|--------|--------|-----------------|-------------| | 3.3 V | 680 kΩ | 150 kΩ | 3.32 V | 47 pF | | 3 V | 510 kΩ | 130 kΩ | 2.95 V | 47 pF | | 2.85 V | 560 kΩ | 150 kΩ | 2.84 V | 47 pF | | 2.5 V | 510 kΩ | 160 kΩ | 2.51 V | 47 pF | | 1.8 V | 300 kΩ | 150 kΩ | 1.8 V | 47 pF | | 1.6 V | 200 kΩ | 120 kΩ | 1.6 V | 47 pF | | 1.5 V | 300 kΩ | 200 kΩ | 1.5 V | 47 pF | | 1.2 V | 330 kΩ | 330 kΩ | 1.2 V | 47 pF | #### 8.2.2.2 Output Filter Design (Inductor and Output Capacitor) #### 8.2.2.2.1 Inductor Selection The two converters operate typically with a 2.2- $\mu H$ output inductor. Larger or smaller inductor values can be used to optimize the performance of the device for specific operation conditions. For output voltages higher than 2.8~V, an inductor value of $3.3~\mu H$ minimum should be selected, otherwise the inductor current will ramp down too fast causing imprecise internal current measurement and therefore increased output voltage ripple under some operating conditions in PFM mode. The selected inductor must be rated for its DC resistance and saturation current. The DC resistance of the inductance will influence directly the efficiency of the converter. Therefore an inductor with lowest DC resistance should be selected for highest efficiency. Use Equation 6 to calculate the maximum inductor current under static load conditions. The saturation current of the inductor should be rated higher than the maximum inductor current as calculated with Equation 6. This is recommended because during heavy load transient the inductor current will rise above the calculated value. $$\Delta I_L = V_{OUT} \times \frac{1 - \frac{V_{OUT}}{V_{IN}}}{L \times f} \qquad \quad I_{Lmax} = I_{OUT\,max} + \frac{\Delta I_L}{2}$$ where - f = Switching Frequency (2.25-MHz typical) - L = Inductor Value - $\Delta I_1$ = Peak-to-peak inductor ripple current (6) The highest inductor current occurs at the maximum $V_{IN}$ . Open core inductors have a soft saturation characteristic, and they can normally handle higher inductor currents versus a comparable shielded inductor. A more conservative approach is to select the inductor current rating just for the maximum switch current of the corresponding converter. The fact that the core material from inductor to inductor differs and will have an impact on the efficiency especially at high switching frequencies must be considered. Refer to Table 3 and the typical applications for possible inductors. **Table 3. Tested Inductors** | INDUCTOR TYPE | INDUCTOR VALUE | SUPPLIER | |---------------|----------------|-----------| | LPS3010 | 2.2 μΗ | Coilcraft | | LPS3015 | 3.3 μΗ | Coilcraft | | LPS4012 | 2.2 μΗ | Coilcraft | | VLF4012 | 2.2 μΗ | TDK | #### 8.2.2.2.2 Output Capacitor Selection The advanced Fast Response voltage mode control scheme of the two converters allow the use of small ceramic capacitors with a typical value of 10 $\mu$ F, without having large output voltage under and overshoots during heavy load transients. Ceramic capacitors having low ESR values result in lowest output voltage ripple and are therefore recommended. See the recommended components in Table 5. If ceramic output capacitors are used, the capacitor RMS ripple current rating will always meet the application requirements. Use Equation 7 to calculate the rms ripple current. $$I_{RMSCout} = V_{OUT} \times \frac{1 - \frac{V_{OUT}}{V_{IN}}}{L \times f} \times \frac{1}{2 \times \sqrt{3}}$$ (7) At nominal load current, the inductive converters operate in PWM mode and the overall output voltage ripple is the sum of the voltage spike caused by the output capacitor ESR plus the voltage ripple caused by charging and discharging the output capacitor as shown in Equation 8. $$\Delta V_{OUT} = V_{OUT} \times \frac{1 - \frac{V_{OUT}}{V_{IN}}}{L \times f} \times \left(\frac{1}{8 \times C_{OUT} \times f} + ESR\right)$$ (8) Where the highest output voltage ripple occurs at the highest input voltage, V<sub>IN</sub>. At light load currents, the converters operate in Power Save Mode and the output voltage ripple is dependent on the output capacitor value. The output voltage ripple is set by the internal comparator delay and the external capacitor. The typical output voltage ripple is less than 1% of the nominal output voltage. #### 8.2.2.2.3 Input Capacitor Selection Because of the nature of the buck converter, having a pulsating input current, a low ESR input capacitor is required for best input voltage filtering and minimizing the interference with other circuits caused by high input voltage spikes. The converters need a ceramic input capacitor of 10 $\mu$ F. The input capacitor can be increased without any limit for better input voltage filtering. Table 4. Possible Capacitors for DC-DC Converters and LDOs | CAPACITOR VALUE | SIZE | SUPPLIER | TYPE | |-----------------|------|---------------------------|---------| | 2.2 μF | 0805 | TDK C2012X5R0J226MT | Ceramic | | 2.2 μF | 0805 | Taiyo Yuden JMK212BJ226MG | Ceramic | | 10 μF | 0805 | Taiyo Yuden JMK212BJ106M | Ceramic | | 10 μF | 0805 | TDK C2012X5R0J106M | Ceramic | #### 8.2.2.3 Low Dropout Voltage Regulators (LDOs) The output voltage of LDO1 and LDO2 can be set by an external resistor network and can be calculated as shown in Equation 9 with an internal reference voltage, V<sub>ref</sub>, typical 1 V. $$V_{OUT} = V_{ref} \times \left(1 + \frac{R5}{R6}\right) \tag{9}$$ TI recommends setting the total resistance of R5 + R6 to less than 1 M $\Omega$ . Typically, no feedforward capacitor is required at the voltage dividers for the LDOs. $$V_{OUT} = V_{(FB)} \times \frac{R5 + R6}{R6}$$ $R5 = R6 \times \left(\frac{V_{OUT}}{V_{(FB)}}\right) - R6$ (10) **Table 5. Typical LDO Feedback Resistor Values** | OUTPUT VOLTAGE | R5 | R6 | NOMINAL VOLTAGE | |----------------|--------|--------|-----------------| | 3.3 V | 300 kΩ | 130 kΩ | 3.31 V | | 3 V | 300 kΩ | 150 kΩ | 3 V | | 2.85 V | 240 kΩ | 130 kΩ | 2.85 V | | 2.8 V | 360 kΩ | 200 kΩ | 2.8 V | | 2.5 V | 300 kΩ | 200 kΩ | 2.5 V | | 1.8 V | 240 kΩ | 300 kΩ | 1.8 V | | 1.5 V | 150 kΩ | 300 kΩ | 1.5 V | | 1.3 V | 36 kΩ | 120 kΩ | 1.3 V | | 1.2 V | 100 kΩ | 510 kΩ | 1.19 V | | 1.1 V | 33 kΩ | 330 kΩ | 1.1 V | #### 8.2.2.3.1 Input Capacitor and Output Capacitor Selection for the LDOs The minimum input capacitor on VIN\_LDO1 and on VIN\_LDO2/3 is 2.2 $\mu$ F minimum. LDO1 is designed to be stable with an output capacitor of 4.7 $\mu$ F minimum; whereas, LDO2 and LDO3 are stable with a minimum capacitor value of 2.2 $\mu$ F. #### 8.2.3 Application Curves #### 9 Power Supply Recommendations The TPS65053-Q1 has only a few power supply recommendations in addition to adhering to the minimum and maximum values in the *Recommended Operating Conditions*. The following check list provides power supply recommendations that should be used in conjunction with complying to the Recommended Operating Conditions of the device. - 1-µF Bypass cap on VCC, located as close as possible to the VCC pin to ground. - VCC and VINDCDC1/2 must be connected to the same voltage supply with minimal voltage difference. - Input capacitors must be present on the VINDCDC1/2, VIN LDO1, and VIN LDO2/3 supplies if used. - Output filters must be used on the outputs of the DCDC converters if used. - Output capacitors must be used on the outputs of the LDOs if used. #### 10 Layout #### 10.1 Layout Guidelines The following check list provides layout guidelines that have been followed in the *Layout Example* shown in Figure 23. - The input capacitors for the DC-DC converters should be placed as close as possible to the VINDCDC1/2 pin and the PGND1 and PGND2 pins. - The inductor of the output filter should be placed as close as possible to the device to provide the shortest switch node possible, reducing the noise emitted into the system and increasing the efficiency. - Sense the feedback voltage from the output at the output capacitors to ensure the best DC accuracy. Feedback should be routed away from noisy sources such as the inductor. If possible route on the opposing side as the switch node and inductor and place a GND plane between the feedback and the noisy sources or keep-out underneath them entirely. - Place the output capacitors as close as possible to the inductor to reduce the feedback loop as much as possible. This will ensure best regulation at the feedback point. - Place the device as close as possible to the most demanding or sensitive load. The output capacitors should be placed close to the input of the load. This will ensure the best AC performance possible. - The input and output capacitors for the LDOs should be placed close to the device for best regulation performance. - The use a one common ground plane is recommended for the device layout. The AGND can be separated from the PGND, but a large low parasitic PGND is required to connect the PGND1/2 pins to the CIN and external PGND connections. #### 10.2 Layout Example Figure 23. Layout Example for TPS65053-Q1 #### 11 器件和文档支持 #### 11.1 器件支持 #### 11.1.1 Third-Party Products Disclaimer TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE. #### 11.2 文档支持 #### 11.2.1 相关文档 相关文档如下: 为漏极开路输出选择适当的上拉/下拉电阻器 #### 11.3 接收文档更新通知 如需接收文档更新通知,请访问 www.ti.com.cn 网站上的器件产品文件夹。点击右上角的提醒我 (Alert me) 注册后,即可每周定期收到已更改的产品信息。有关更改的详细信息,请查阅已修订文档中包含的修订历史记录。 #### 11.4 社区资源 The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers. **Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support. #### 11.5 商标 E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners. #### 11.6 静电放电警告 ESD 可能会损坏该集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理措施和安装程序,可能会损坏集成电路。 ESD 的损坏小至导致微小的性能降级,大至整个器件故障。 精密的集成电路可能更容易受到损坏,这是因为非常细微的参数更改都可能会导致器件与其发布的规格不相符。 #### 11.7 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. #### 12 机械、封装和可订购信息 以下页中包括机械、封装和可订购信息。这些信息是针对指定器件可提供的最新数据。这些数据会在无通知且不对本文档进行修订的情况下发生改变。欲获得该数据表的浏览器版本,请查阅左侧的导航栏。 #### 重要声明 德州仪器 (TI) 公司有权按照最新发布的 JESD46 对其半导体产品和服务进行纠正、增强、改进和其他修改,并不再按最新发布的 JESD48 提供任何产品和服务。买方在下订单前应获取最新的相关信息,并验证这些信息是否完整且是最新的。 TI 公布的半导体产品销售条款 (http://www.ti.com/sc/docs/stdterms.htm) 适用于 TI 已认证和批准上市的已封装集成电路产品的销售。另有其他条款可能适用于其他类型 TI 产品及服务的使用或销售。 复制 TI 数据表上 TI 信息的重要部分时,不得变更该等信息,且必须随附所有相关保证、条件、限制和通知,否则不得复制。TI 对该等复制文件不承担任何责任。第三方信息可能受到其它限制条件的制约。在转售 TI 产品或服务时,如果存在对产品或服务参数的虚假陈述,则会失去相关 TI 产品或服务的明示或暗示保证,且构成不公平的、欺诈性商业行为。TI 对此类虚假陈述不承担任何责任。 买方和在系统中整合 TI 产品的其他开发人员(总称"设计人员")理解并同意,设计人员在设计应用时应自行实施独立的分析、评价和判断,且应全权 负责并确保 应用的安全性, 及设计人员的 应用 (包括应用中使用的所有 TI 产品)应符合所有适用的法律法规及其他相关要求。设计人员就自己设计的 应用声明,其具备制订和实施下列保障措施所需的一切必要专业知识,能够 (1) 预见故障的危险后果,(2) 监视故障及其后果,以及 (3) 降低可能导致危险的故障几率并采取适当措施。设计人员同意,在使用或分发包含 TI 产品的任何 应用前, 将彻底测试该等 应用和 该等应用中所用 TI 产品的 功能。 TI 提供技术、应用或其他设计建议、质量特点、可靠性数据或其他服务或信息,包括但不限于与评估模块有关的参考设计和材料(总称"TI资源"),旨在帮助设计人员开发整合了 TI 产品的 应用, 如果设计人员(个人,或如果是代表公司,则为设计人员的公司)以任何方式下载、访问或使用任何特定的 TI资源,即表示其同意仅为该等目标,按照本通知的条款使用任何特定 TI资源。 TI 所提供的 TI 资源,并未扩大或以其他方式修改 TI 对 TI 产品的公开适用的质保及质保免责声明;也未导致 TI 承担任何额外的义务或责任。TI 有权对其 TI 资源进行纠正、增强、改进和其他修改。除特定 TI 资源的公开文档中明确列出的测试外,TI 未进行任何其他测试。 设计人员只有在开发包含该等 TI 资源所列 TI 产品的 应用时, 才被授权使用、复制和修改任何相关单项 TI 资源。但并未依据禁止反言原则或其他法理授予您任何TI知识产权的任何其他明示或默示的许可,也未授予您 TI 或第三方的任何技术或知识产权的许可,该等产权包括但不限于任何专利权、版权、屏蔽作品权或与使用TI产品或服务的任何整合、机器制作、流程相关的其他知识产权。涉及或参考了第三方产品或服务的信息不构成使用此类产品或服务的许可或与其相关的保证或认可。使用 TI 资源可能需要您向第三方获得对该等第三方专利或其他知识产权的许可。 TI 资源系"按原样"提供。TI 兹免除对资源及其使用作出所有其他明确或默认的保证或陈述,包括但不限于对准确性或完整性、产权保证、无屡发故障保证,以及适销性、适合特定用途和不侵犯任何第三方知识产权的任何默认保证。TI 不负责任何申索,包括但不限于因组合产品所致或与之有关的申索,也不为或对设计人员进行辩护或赔偿,即使该等产品组合已列于 TI 资源或其他地方。对因 TI 资源或其使用引起或与之有关的任何实际的、直接的、特殊的、附带的、间接的、惩罚性的、偶发的、从属或惩戒性损害赔偿,不管 TI 是否获悉可能会产生上述损害赔偿,TI 概不负责。 除 TI 己明确指出特定产品已达到特定行业标准(例如 ISO/TS 16949 和 ISO 26262)的要求外,TI 不对未达到任何该等行业标准要求而承担任何责任。 如果 TI 明确宣称产品有助于功能安全或符合行业功能安全标准,则该等产品旨在帮助客户设计和创作自己的 符合 相关功能安全标准和要求的应用。在应用内使用产品的行为本身不会 配有 任何安全特性。设计人员必须确保遵守适用于其应用的相关安全要求和 标准。设计人员不可将任何 TI 产品用于关乎性命的医疗设备,除非己由各方获得授权的管理人员签署专门的合同对此类应用专门作出规定。关乎性命的医疗设备是指出现故障会导致严重身体伤害或死亡的医疗设备(例如生命保障设备、心脏起搏器、心脏除颤器、人工心脏泵、神经刺激器以及植入设备)。此类设备包括但不限于,美国食品药品监督管理局认定为 Ⅲ 类设备的设备,以及在美国以外的其他国家或地区认定为同等类别设备的所有医疗设备。 TI 可能明确指定某些产品具备某些特定资格(例如 Q100、军用级或增强型产品)。设计人员同意,其具备一切必要专业知识,可以为自己的应用选择适合的 产品, 并且正确选择产品的风险由设计人员承担。设计人员单方面负责遵守与该等选择有关的所有法律或监管要求。 设计人员同意向 TI 及其代表全额赔偿因其不遵守本通知条款和条件而引起的任何损害、费用、损失和/或责任。 邮寄地址:上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码: 200122 Copyright © 2017 德州仪器半导体技术(上海)有限公司 #### PACKAGE OPTION ADDENDUM 10-Dec-2020 #### PACKAGING INFORMATION | Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------| | TPS65053IRGERQ1 | ACTIVE | VQFN | RGE | 24 | 3000 | RoHS & Green | NIPDAU | Level-3-260C-168 HR | -40 to 85 | TPS<br>65053Q | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # PACKAGE MATERIALS INFORMATION www.ti.com 24-Jan-2017 #### TAPE AND REEL INFORMATION | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |-----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TPS65053IRGERQ1 | VQFN | RGE | 24 | 3000 | 330.0 | 12.4 | 4.25 | 4.25 | 1.15 | 8.0 | 12.0 | Q2 | www.ti.com 24-Jan-2017 #### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |-----------------|--------------|-----------------|------|------|-------------|------------|-------------| | TPS65053IRGERQ1 | VQFN | RGE | 24 | 3000 | 367.0 | 367.0 | 35.0 | PLASTIC QUAD FLATPACK - NO LEAD Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details. 4204104/H PLASTIC QUAD FLATPACK- NO LEAD NOTES: - All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. - 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance. PLASTIC QUAD FLATPACK- NO LEAD NOTES: (continued) - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - Solder mask tolerances between and around signal pads can vary based on board fabrication site. PLASTIC QUAD FLATPACK- NO LEAD NOTES: (continued) Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.. #### 重要声明和免责声明 TI 均以"原样"提供技术性及可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证其中不含任何瑕疵,且不做任何明示或暗示的担保,包括但不限于对适销性、适合某特定用途或不侵犯任何第三方知识产权的暗示担保。 所述资源可供专业开发人员应用TI产品进行设计使用。您将对以下行为独自承担全部责任: (1)针对您的应用选择合适的TI产品; (2)设计、验证并测试您的应用; (3)确保您的应用满足相应标准以及任何其他安全、安保或其他要求。所述资源如有变更,恕不另行通知。TI对您使用所述资源的授权仅限于开发资源所涉及TI产品的相关应用。除此之外不得复制或展示所述资源,也不提供其它TI或任何第三方的知识产权授权许可。如因使用所述资源而产生任何索赔、赔偿、成本、损失及债务等,TI对此概不负责,并且您须赔偿由此对TI及其代表造成的损害。 TI 所提供产品均受TI 的销售条款 (http://www.ti.com.cn/zh-cn/legal/termsofsale.html) 以及ti.com.cn上或随附TI产品提供的其他可适用条款的约束。TI提供所述资源并不扩展或以其他方式更改TI 针对TI 产品所发布的可适用的担保范围或担保免责声明。 邮寄地址: 上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码: 200122 Copyright © 2020 德州仪器半导体技术(上海)有限公司