









TPS62441, TPS62442

ZHCSPA9A - NOVEMBER 2021 - REVISED MAY 2023

# TPS6244x 具有可调频率和 1% 精度并采用 QFN 封装的 2.75V 至 6V 双通道降压 转换器

### 1 特性

- 功能安全型
  - 可提供用于功能安全系统设计的文档
- 0.6V至5.5V双通道输出电压
- 1A/1A、2A/2A、3A/1A 输出电流
- 输入电压范围为 2.75V 至 6V
- 1% 反馈电压精度 (PWM 工作模式)
- T<sub>J</sub> = -40°C 至 +150°C
- 两个精密使能输入可实现:
  - 用户定义的欠压锁定
  - 准确排序
- 具有窗口比较器的两个电源正常输出
- 1.8MHz 至 4MHz 可调开关频率
- 可选择与外部时钟同步
- 可选展频时钟
- 强制 PWM 或 PWM/PFM 操作
- 可选择高达 200µF 的补偿网络
- 22µA 静态电流
- 180° 相移运行
- 100% 占空比模式
- 有源输出放电
- 热关断保护
- 2.3mm x 2.7mm QFN 封装

### 2 应用

- 电机驱动器/无人机控制器
- 机器人 HMI
- 测试和测量
- 机器视觉
- 串式逆变器



## 3 说明

TPS6244x 系列是一款引脚对引脚双路 1A、双路 2A 和 3A/1A 高效且易于使用的同步降压直流/直流转换 器。该器件系列基于峰值电流模式控制拓扑。这些器件 专为电机驱动器和机器人等工业应用而设计。低阻开关 可在高温环境下支持高达 3A 的持续输出电流和高达 4A 的最大总输出电流。用户可通过外部方式在 1.8MHz 至 4MHz 范围内调节开关频率,亦可在该频率 范围内将其同步至外部时钟。在 PWM/PFM 模式下, TPS6244x 会在轻负载情况下自动进入省电模式,从而 在整个负载范围内维持高效率。TPS6244x 可在 PWM 模式下提供 1% 的输出电压精度,这有助于实现具有高 输出电压精度的电源设计。

TPS6244x 提供了可调节电压版本,采用 VQFN 封

#### 封装信息

| 器件型号     | 封装 <sup>(1)</sup> | 封装尺寸(标称值)                |  |  |  |  |
|----------|-------------------|--------------------------|--|--|--|--|
| TPS62441 | RQR (VQFN , 14 )  | 2 30 mm v 2 70 mm        |  |  |  |  |
| TPS62442 | INGIN (VQIIN, 14) | 2.30 11111 X 2.70 111111 |  |  |  |  |

如需了解所有可用封装,请参阅数据表末尾的可订购产品附 录。



效率与输出电流间的关系;V<sub>OUT</sub> = 3.3V;PWM/PFM;  $f_{sw} = 2.25MHz$ 



### **Table of Contents**

| <b>1</b> 特性 1                         | 9.2 Functional Block Diagram            | <mark>11</mark>  |
|---------------------------------------|-----------------------------------------|------------------|
| 2 应用                                  | 9.3 Feature Description                 |                  |
| 3 说明                                  | 9.4 Device Functional Modes             | 14               |
| 4 Revision History                    | 10 Application and Implementation       | 16               |
| 5 Device Comparison Table3            | 10.1 Application Information            | 16               |
| 6 Pin Configuration and Functions3    | 10.2 Typical Application                | 17               |
| 7 Specifications5                     | 10.3 Power Supply Recommendations       | <mark>27</mark>  |
| 7.1 Absolute Maximum Ratings5         | 10.4 Layout                             | 27               |
| 7.2 ESD Ratings5                      | 11 Device and Documentation Support     | <mark>2</mark> 9 |
| 7.3 Recommended Operating Conditions5 | 11.1 Device Support                     | <mark>2</mark> 9 |
| 7.4 Thermal Information5              | 11.2 Documentation Support              | 29               |
| 7.5 Electrical Characteristics        | 11.3 接收文档更新通知                           | 29               |
| 7.6 Timing Requirements8              | 11.4 支持资源                               | 29               |
| 7.7 Typical Characteristics8          | 11.5 Trademarks                         | 29               |
| 8 Parameter Measurement Information9  | 11.6 静电放电警告                             | 29               |
| 8.1 Schematic9                        | 11.7 术语表                                |                  |
| 9 Detailed Description10              | 12 Mechanical, Packaging, and Orderable |                  |
| 9.1 Overview10                        | Information                             | 29               |

4 Revision History 注:以前版本的页码可能与当前版本的页码不同

| CI | hanges from R | evision * (No | ovembe | r 2021) to R | Revision A (May 2023) | Page |
|----|---------------|---------------|--------|--------------|-----------------------|------|
| •  | 将文档状态从        | "预告信息"        | 更改为    | "量产数据"       |                       | 1    |



# **5 Device Comparison Table**

| DEVICE NUMBER | FEATURES                                                            | OUTPUT VOLTAGE |
|---------------|---------------------------------------------------------------------|----------------|
| TPS62441RQRR  | 2 × 1-A output current<br>V <sub>OUT</sub> discharge                | adjustable     |
| TPS62442RQRR  | 2 × 2-A or 3-A and 1-A output current<br>V <sub>OUT</sub> discharge | adjustable     |

# **6 Pin Configuration and Functions**



图 6-1. 14-Pin QFN RQR Package Top View

表 6-1. Pin Functions

| PIN                                                                                                                              |     | I/O                                                                                                                                                    | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                   |  |
|----------------------------------------------------------------------------------------------------------------------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| NAME                                                                                                                             | NO. | <b>-</b> 1/O                                                                                                                                           | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                   |  |
| EN1                                                                                                                              | 8   | ı                                                                                                                                                      | This pin is the enable pin of converter 1. Connect to logic low to disable the device. Pull high to enable the device. Do not leave this pin unconnected.                                                                                                                                                                                                                                     |  |
| EN2                                                                                                                              | 10  | This pin is the enable pin of converter 2. Connect to logic low to disable the device. Pull high enable the device. Do not leave this pin unconnected. |                                                                                                                                                                                                                                                                                                                                                                                               |  |
| FB1                                                                                                                              | 3   | I                                                                                                                                                      | Voltage feedback input for converter 1. Connect the resistive output voltage divider to this pin.                                                                                                                                                                                                                                                                                             |  |
| FB2                                                                                                                              | 1   | I                                                                                                                                                      | Voltage feedback input for converter 2. Connect the resistive output voltage divider to this pin.                                                                                                                                                                                                                                                                                             |  |
| PG1                                                                                                                              | 4   | 0                                                                                                                                                      | O Open-drain power-good output of converter 1                                                                                                                                                                                                                                                                                                                                                 |  |
| PG2                                                                                                                              | 13  | 0                                                                                                                                                      | Open-drain power-good output of converter 2                                                                                                                                                                                                                                                                                                                                                   |  |
| SW1                                                                                                                              | 6   | 6 This pin is the switch pin of converter 1 and is connected to the internal power MOSFETs.                                                            |                                                                                                                                                                                                                                                                                                                                                                                               |  |
| SW2                                                                                                                              | 12  |                                                                                                                                                        | This pin is the switch pin of converter 2 and is connected to the internal power MOSFETs.                                                                                                                                                                                                                                                                                                     |  |
| MODE/SYNC                                                                                                                        | 5   | 1                                                                                                                                                      | The device runs in PFM/PWM mode when this pin is pulled low. When the pin is pulled high, the device runs in forced PWM mode. Do not leave this pin unconnected. The mode pin can also be used to synchronize the device to an external frequency. See the electrical characteristics for the detailed specification for the digital signal applied to this pin for external synchronization. |  |
| COMP/FSET 14 I                                                                                                                   |     | 1                                                                                                                                                      | Device compensation and frequency set input. A resistor from this pin to GND defines the compensation of the control loop as well as the switching frequency if not externally synchronized. Do not leave this pin floating.                                                                                                                                                                  |  |
| VIN1 7 — Power supply input. Make sure the input capacitor is connected as close as possible VIN1 and GND. Connect VIN1 to VIN2. |     | Power supply input. Make sure the input capacitor is connected as close as possible between pin VIN1 and GND. Connect VIN1 to VIN2.                    |                                                                                                                                                                                                                                                                                                                                                                                               |  |
| VIN2                                                                                                                             | 11  | _                                                                                                                                                      | Power supply input. Make sure the input capacitor is connected as close as possible between pin VIN2 and GND. Connect VIN2 to VIN1.                                                                                                                                                                                                                                                           |  |



### 表 6-1. Pin Functions (continued)

| PIN NAME NO. |      | I/O | DESCRIPTION |  |
|--------------|------|-----|-------------|--|
|              |      | 1/0 |             |  |
| GND          | 2, 9 |     |             |  |

### 7 Specifications

### 7.1 Absolute Maximum Ratings

over operating temperature range (unless otherwise noted)(1)

|                            |                                              | MIN   | MAX                   | UNIT |
|----------------------------|----------------------------------------------|-------|-----------------------|------|
|                            | VIN1, VIN2                                   | - 0.3 | 6.5                   | V    |
|                            | SW1, SW2 (DC)                                | - 0.3 | V <sub>IN</sub> + 0.3 | V    |
| Pin voltage <sup>(2)</sup> | SW1, SW2 (AC, less than 10ns) <sup>(3)</sup> | - 3   | 10                    | V    |
| Fill Voltage               | FB1, FB2                                     | - 0.3 | 4                     | V    |
|                            | PG1, PG2, COMP/FSET                          | - 0.3 | V <sub>IN</sub> + 0.3 | V    |
|                            | EN1, EN2, MODE/SYNC                          | - 0.3 | 6.5                   | V    |
| T <sub>stg</sub>           | Storage temperature                          | - 65  | 150                   | °C   |

<sup>(1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.

### 7.2 ESD Ratings

|    |                    |               |                                                                             | VALUE | UNIT |
|----|--------------------|---------------|-----------------------------------------------------------------------------|-------|------|
| Γ, |                    | Electrostatic | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup> | ±2000 | V    |
|    | V <sub>(ESD)</sub> | discharge     | Charged device model (CDM), per ANSI/ESDA/JEDEC JS-002, all pins (2)        | ±750  | v    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

### 7.3 Recommended Operating Conditions

Over operating temperature range (unless otherwise noted)

|                                          |                                             | MIN  | NOM  | MAX | UNIT |
|------------------------------------------|---------------------------------------------|------|------|-----|------|
| V <sub>IN1</sub> , V <sub>IN2</sub>      | Input voltage range                         | 2.75 |      | 6   | V    |
| V <sub>OUT1</sub> ,<br>V <sub>OUT2</sub> | Output voltage range                        | 0.6  |      | 5.5 | V    |
| L <sub>1</sub> , L <sub>2</sub>          | Effective inductance                        | 0.32 | 0.47 | 0.9 | μН   |
| C <sub>OUT1</sub> ,<br>C <sub>OUT2</sub> | Effective output capacitance <sup>(1)</sup> | 8    | 10   | 200 | μF   |
| C <sub>IN1</sub> , C <sub>IN2</sub>      | Effective input capacitance on each pin (1) |      | 10   |     | μF   |
| R <sub>CF</sub>                          |                                             | 4.5  |      | 100 | kΩ   |
| I <sub>SINK_PG</sub>                     | Sink current at PG pin                      | 0    |      | 2   | mA   |
| T <sub>J</sub>                           | Junction temperature                        | - 40 |      | 150 | °C   |

<sup>(1)</sup> The values given for all the capacitors in the table are effective capacitance, which includes the DC bias effect. Due to the DC bias effect of ceramic capacitors, the effective capacitance is lower than the nominal value when a voltage is applied. Please check the manufacturer's DC bias curves for the effective capacitance vs DC voltage applied. Further restrictions may apply. Please see the feature description for COMP/FSET about the output capacitance vs compensation setting and output voltage.

#### 7.4 Thermal Information

|                   |                                        | TPS6244x | TPS6244x |      |
|-------------------|----------------------------------------|----------|----------|------|
|                   | THERMAL METRIC <sup>(1)</sup>          | (JEDEC)  | (EVM)    | UNIT |
|                   |                                        | 14 PINS  | 14 PINS  |      |
| R <sub>0 JA</sub> | Junction-to-ambient thermal resistance | 68.7     | 53.9     | °C/W |

Product Folder Links: TPS62441 TPS62442

<sup>(2)</sup> All voltage values are with respect to the network ground terminal

<sup>(3)</sup> While switching

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



### 7.4 Thermal Information (continued)

|                        |                                              | TPS6244x | TPS6244x |      |
|------------------------|----------------------------------------------|----------|----------|------|
|                        | THERMAL METRIC <sup>(1)</sup>                | (JEDEC)  | (EVM)    | UNIT |
|                        |                                              | 14 PINS  | 14 PINS  |      |
| R <sub>θ JC(top)</sub> | Junction-to-case (top) thermal resistance    | 50.8     | n/a      | °C/W |
| R <sub>0</sub> JB      | Junction-to-board thermal resistance         | 15.1     | n/a      | °C/W |
| Ψ ЈТ                   | Junction-to-top characterization parameter   | 3.5      | 1.9      | °C/W |
| ΨЈВ                    | Junction-to-board characterization parameter | 14.9     | 20.1     | °C/W |
| R <sub>θ JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | n/a      | n/a      | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

### 7.5 Electrical Characteristics

Over operating junction remperature range ( $T_J$  = -40°C to +150°C) and  $V_{IN}$  = 2.75 V to 6 V. Typical values at  $V_{IN}$  = 5 V and  $T_J$  = 25°C. (unless otherwise noted)

|                                         | PARAMETER                                          | TEST CONDITIONS                                                                                                         | MIN  | TYP | MAX  | UNIT |
|-----------------------------------------|----------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|------|-----|------|------|
| SUPPLY                                  | ,                                                  |                                                                                                                         |      |     |      |      |
| IQ                                      | Quiescent current                                  | EN1 or EN2 = V <sub>IN</sub> , no load, device not switching, T <sub>J</sub> = 25°C, MODE = GND, one converter enabled  |      |     | 27   | μΑ   |
| ΙQ                                      | Quiescent current                                  | EN1 or EN2 = V <sub>IN</sub> , no load, device not switching, MODE = GND, one converter enabled                         |      | 22  | 66   | μA   |
| ΙQ                                      | Quiescent current                                  | EN1 = EN2 = V <sub>IN</sub> , no load, device not switching, T <sub>J</sub> = 25°C, MODE = GND, both converters enabled |      |     | 38   | μA   |
| Ι <sub>Q</sub>                          | Quiescent current                                  | EN1 = EN2 = V <sub>IN</sub> , no load, device not switching, MODE = GND, both converters enabled                        |      | 33  | 80   | μA   |
| I <sub>SD</sub>                         | Shutdown current                                   | EN1 = EN2 = Low, at T <sub>J</sub> = 25°C                                                                               |      |     | 2    | μA   |
| I <sub>SD</sub>                         | Shutdown current                                   | EN1 = EN2 = GND, Nominal value at $T_J$ = 25°C, Max value at $T_J$ = 150°C                                              |      | 1.5 | 26   | μΑ   |
| V <sub>UVLO</sub> Under voltage lock ou | Under voltage look out threshold                   | V <sub>IN</sub> rising                                                                                                  | 2.5  | 2.6 | 2.75 | V    |
| VUVLO                                   | Orider voltage lock out tilleshold                 | V <sub>IN</sub> falling                                                                                                 | 2.3  | 2.5 | 2.6  | V    |
| $T_{JSD}$                               | Thermal shutdown threshold                         | T <sub>J</sub> rising                                                                                                   |      | 170 |      | °C   |
| JSD                                     | Thermal shutdown hysteresis                        | T <sub>J</sub> falling                                                                                                  |      | 15  |      | °C   |
| CONTRO                                  | OL and INTERFACE                                   |                                                                                                                         |      |     |      |      |
| V <sub>EN,IH</sub>                      | Input-threshold voltage at EN1, EN2, rising edge   |                                                                                                                         | 1.06 | 1.1 | 1.15 | V    |
| V <sub>EN,IL</sub>                      | Input-threshold voltage at EN1, EN2, falling edge  |                                                                                                                         | 0.96 | 1.0 | 1.05 | V    |
| I <sub>EN,LKG</sub>                     | Input leakage current into EN1, EN2                | V <sub>IH</sub> = V <sub>IN</sub> or V <sub>IL</sub> = GND                                                              |      | -   | 450  | nA   |
| V <sub>IH</sub>                         | High-level input-threshold voltage at MODE/SYNC    |                                                                                                                         | 1.1  |     |      | V    |
| V <sub>IL</sub>                         | Low-level input-threshold voltage at MODE/SYNC     |                                                                                                                         |      |     | 0.3  | V    |
| I <sub>LKG</sub>                        | Input leakage current into MODE/SYNC               |                                                                                                                         |      |     | 700  | nA   |
| t <sub>Delay</sub>                      | Enable delay time                                  | Time from ENx high to device starts switching; V <sub>IN</sub> applied already                                          | 110  | 200 | 300  | μs   |
| t <sub>Delay</sub>                      | Enable delay time if one converter already enabled | Time from ENx high to device starts switching; V <sub>IN</sub> applied already                                          |      | 100 |      | μs   |

Submit Document Feedback

Copyright © 2023 Texas Instruments Incorporated

### 7.5 Electrical Characteristics (continued)

Over operating junction remperature range ( $T_J$  = -40°C to +150°C) and  $V_{IN}$  = 2.75 V to 6 V. Typical values at  $V_{IN}$  = 5 V and  $T_J$  = 25°C. (unless otherwise noted)

|                                               | PARAMETER                                            | TEST CONDITIONS                                                                                                                                                                                                                       | MIN   | TYP             | MAX   | UNIT           |
|-----------------------------------------------|------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-----------------|-------|----------------|
| t <sub>Ramp</sub>                             | Output voltage ramp time                             | Time from device starts switching to power good; device not in current limit                                                                                                                                                          | 0.7   | 1.1             | 1.5   | ms             |
| f <sub>SYNC</sub>                             | Frequency range on MODE/SYNC pin for synchronization |                                                                                                                                                                                                                                       | 2     |                 | 4     | MHz            |
|                                               | Resistance from COMP/FSET to GND for logic low       | internal frequency setting with f = 2.25 MHz                                                                                                                                                                                          | 0     |                 | 2.5   | kΩ             |
|                                               | Voltage on COMP/FSET for logic high                  | internal frequency setting with f = 2.25 MHz                                                                                                                                                                                          |       | V <sub>IN</sub> |       | V              |
| V <sub>TH_PG</sub>                            | UVP power good threshold voltage; dc level           | rising (%V <sub>FB</sub> )                                                                                                                                                                                                            | 94%   | 96.5%           | 99%   |                |
| V <sub>TH_PG</sub>                            | UVP power good threshold voltage; dc level           | falling (%V <sub>FB</sub> )                                                                                                                                                                                                           | 92%   | 94.5%           | 97%   |                |
| .,                                            | OVP power good threshold voltage; dc level           | rising (%V <sub>FB</sub> )                                                                                                                                                                                                            | 104%  | 107%            | 110%  |                |
| $V_{TH\_PG}$                                  | OVP power good threshold voltage; dc level           | falling (%V <sub>FB</sub> )                                                                                                                                                                                                           | 102%  | 104.5%          | 107%  |                |
| $V_{PG,OL}$                                   | Low-level output voltage at PG                       | I <sub>SINK PG</sub> = 2 mA                                                                                                                                                                                                           |       | 0.07            | 0.3   | V              |
| I <sub>PG,LKG</sub>                           | Input leakage current into PG                        | V <sub>PG</sub> = 5 V                                                                                                                                                                                                                 |       |                 | 100   | nA             |
| t <sub>PG</sub>                               | PG deglitch time                                     | for a high-level to low-level transition on the power good output                                                                                                                                                                     |       | 40              |       | μs             |
| OUTPUT                                        |                                                      |                                                                                                                                                                                                                                       |       |                 |       |                |
| V <sub>FB1</sub> ,<br>V <sub>FB2</sub>        | Feedback voltage                                     |                                                                                                                                                                                                                                       |       | 0.6             |       | V              |
| I <sub>FB1,LKG,</sub><br>I <sub>FB2,LKG</sub> | Input leakage current into FB                        | V <sub>FB</sub> = 0.6 V                                                                                                                                                                                                               |       | 1               | 80    | nA             |
| V <sub>FB1</sub> ,<br>V <sub>FB2</sub>        | Feedback voltage accuracy                            | PWM, V <sub>IN</sub> ≥ V <sub>OUT</sub> + 1 V                                                                                                                                                                                         | - 1%  |                 | 1%    |                |
| V <sub>FB1</sub> ,<br>V <sub>FB2</sub>        | Feedback voltage accuracy                            | $\label{eq:pfm} \begin{split} \text{PFM, V}_{\text{IN}} \geqslant \text{V}_{\text{OUT}} + 1 \text{ V, V}_{\text{OUT}} \geqslant 1.5 \text{ V,} \\ \text{C}_{\text{o,eff}} \geqslant 22 \mu\text{F, L} = 0.47 \mu\text{H} \end{split}$ | - 1%  |                 | 2.5%  |                |
| V <sub>FB1</sub> ,<br>V <sub>FB2</sub>        | Feedback voltage accuracy                            | PFM, $V_{IN} \geqslant V_{OUT} + 1 \text{ V}$ , $1\text{V} \leqslant V_{OUT} < 1.5 \text{ V}$ , $C_{o,eff} \geqslant 47\mu\text{F}$ , $L = 0.47\mu\text{H}$                                                                           | -1%   |                 | 2.5%  |                |
|                                               | Load regulation                                      | PWM                                                                                                                                                                                                                                   |       | 0.05            |       | %/A            |
|                                               | Line regulation                                      | PWM, $I_{OUT} = 1 \text{ A}$ , $V_{IN} \geqslant V_{OUT} + 1 \text{ V}$                                                                                                                                                               |       | 0.02            |       | %/V            |
| R <sub>DIS</sub>                              | Output discharge resistance                          |                                                                                                                                                                                                                                       |       | 50              | 150   | Ω              |
| f <sub>SW</sub>                               | PWM Switching frequency range                        | see the FSET pin functionality about setting the switching frequency                                                                                                                                                                  | 1.8   | 2.25            | 4     | MHz            |
| f <sub>SW</sub>                               | PWM Switching frequency                              | with COMP/FSET tied to GND or V <sub>IN</sub>                                                                                                                                                                                         | 2.025 | 2.25            | 2.475 | MHz            |
| f <sub>SW</sub>                               | PWM Switching frequency tolerance                    | using a resistor from COMP/FSET to GND                                                                                                                                                                                                | - 16% |                 | 17%   |                |
| t <sub>on,min</sub>                           | Minimum on-time of high-side FET                     | V <sub>IN</sub> ≥ 3.3 V                                                                                                                                                                                                               |       | 50              | 75    | ns             |
| t <sub>on,min</sub>                           | Minimum on-time of low-side FET                      |                                                                                                                                                                                                                                       |       | 30              |       | ns             |
|                                               | High-side FET on-resistance                          | $V_{IN} \geqslant 5 V$                                                                                                                                                                                                                |       | 55              | 100   | mΩ             |
| R <sub>DS(ON)</sub>                           | Low-side FET on-resistance                           | V <sub>IN</sub> ≥ 5 V                                                                                                                                                                                                                 |       | 25              | 50    | mΩ             |
|                                               | High-side MOSFET leakage current                     |                                                                                                                                                                                                                                       |       | 1               | 86    | μA             |
|                                               | Low-side MOSFET leakage current                      |                                                                                                                                                                                                                                       |       | 1               | 205   | <u>.</u><br>μΑ |
| I <sub>LIMH</sub>                             | High-side FET switch current limit                   | DC value, for TPS62442;<br>V <sub>IN</sub> = 3 V to 6 V                                                                                                                                                                               | 3.8   | 4.7             | 5.5   | A              |



### 7.5 Electrical Characteristics (continued)

Over operating junction remperature range ( $T_J$  = -40°C to +150°C) and  $V_{IN}$  = 2.75 V to 6 V. Typical values at  $V_{IN}$  = 5 V and  $T_J$  = 25°C. (unless otherwise noted)

|                     | PARAMETER                           | TEST CONDITIONS                                                    | MIN | TYP   | MAX | UNIT |
|---------------------|-------------------------------------|--------------------------------------------------------------------|-----|-------|-----|------|
| I <sub>LIMH</sub>   | High-side EET switch current limit  | current limit DC value, for TPS62441; V <sub>IN</sub> = 3 V to 6 V |     | 2.6   | 3.1 | Α    |
| I <sub>LIMNEG</sub> | Low-side FET negative current limit | DC value                                                           |     | - 1.8 |     | Α    |

### 7.6 Timing Requirements

|                     |                                                    |                                                          | MIN          | NOM MAX               | UNIT |
|---------------------|----------------------------------------------------|----------------------------------------------------------|--------------|-----------------------|------|
| f <sub>(SYNC)</sub> | Synchronization clock frequency range (MODE/SYNC)  | Nominal f <sub>SW</sub> determined through COMP/<br>FSET | $f_{\sf SW}$ | f <sub>SW</sub> + 20% | MHz  |
| D <sub>(SYNC)</sub> | Synchronization clock duty cycle range (MODE/SYNC) |                                                          | 45%          | 55%                   |      |

# 7.7 Typical Characteristics







### **8 Parameter Measurement Information**

### 8.1 Schematic



图 8-1. Measurement Setup

表 8-1. List of Components

| REFERENCE                             | DESCRIPTION                   | MANUFACTURER (1)  |  |  |
|---------------------------------------|-------------------------------|-------------------|--|--|
| IC                                    | TPS62442RQRR                  | Texas Instruments |  |  |
| L1, L2                                | 0.47-µH inductor DFE252012PD  | Murata            |  |  |
| C <sub>IN1</sub> , C <sub>IN2</sub>   | 4.7 μF / 6.3 V                | Murata            |  |  |
| C <sub>OUT1</sub> , C <sub>OUT2</sub> | 2 × 10 µF / 6.3 V             | Murata            |  |  |
| R <sub>CF</sub>                       | 8.06 kΩ                       | any               |  |  |
| C <sub>FF1</sub> , C <sub>FF2</sub>   | 10 pF                         | any               |  |  |
| R <sub>1</sub>                        | Depending on V <sub>OUT</sub> | any               |  |  |
| R <sub>2</sub>                        | Depending on V <sub>OUT</sub> | any               |  |  |
| R <sub>3</sub>                        | Depending on V <sub>OUT</sub> | any               |  |  |
| R <sub>4</sub>                        | Depending on V <sub>OUT</sub> | any               |  |  |
| R <sub>5</sub> , R <sub>6</sub>       | 100 kΩ                        | any               |  |  |

(1) See the *Third-Party Products Disclaimer*.



### 9 Detailed Description

### 9.1 Overview

The TPS6244x synchronous dual switch mode power converters are based on a peak current mode control topology. The control loop is internally compensated. To optimize the bandwidth of the control loop to the wide range of output capacitance that can be used with TPS6244x, the internal compensation has two settings. See COMP/FSET. One of the two compensation settings is chosen either by a resistor from COMP/FSET to GND, or by the logic state of this pin. The regulation network achieves fast and stable operation with small external components and low-ESR ceramic output capacitors. The devices can be operated without a feedforward capacitor on the output voltage divider, however, using a typically 10-pF feed forward capacitor improves transient response.

The devices support forced fixed-frequency PWM operation with the MODE pin tied to a logic high level. The frequency is defined as either 2.25 MHz internally fixed when COMP/FSET is tied to GND or VIN or in a range of 1.8 MHz to 4 MHz defined by a resistor from COMP/FSET to GND. Alternatively, the devices can be synchronized to an external clock signal in a range from 1.8 MHz to 4 MHz, applied to the MODE pin with no need for additional passive components. External synchronization can only be used when there is a resistor from COMP/FSET to GND. When COMP/FSET is directly tied to GND or VIN, the TPS6244x cannot be synchronized externally. The TPS6244x allows for a change from internal clock to external clock during operation. When the MODE pin is set to a logic low level, the device operates in power save mode (PFM) at low output current and automatically transfers to fixed frequency PWM mode at higher output current. In PFM mode, the switching frequency decreases linearly based on the load to sustain high efficiency down to very low output current. When a converter switches from PFM to PWM operation, there can be a maximum delay of one clock cycle because in this case, the converter has to synchronize to the other converter to achieve 180 degrees phase shift.



#### 9.2 Functional Block Diagram



### 9.3 Feature Description

#### 9.3.1 Precise Enable (EN)

The voltage applied at EN1 and EN2 is compared to a fixed threshold of 1.1 V for a rising voltage. This comparison allows the user to drive the pin by a slowly changing voltage and enables the use of an external RC network to achieve a power-up delay.

The precise enable input provides a user-programmable undervoltage lockout by adding a resistor divider to the input of EN1 and EN2.

The enable input threshold for a falling edge is typically 100 mV lower than the rising edge threshold. The TPS6244x starts operation when the rising threshold is exceeded. For proper operation, the enable (EN) pin must be terminated and must not be left floating. Pulling the enable pin low forces the device into shutdown, with a shutdown current of typically 1.5  $\,\mu$  A. In this mode, the internal high-side and low-side MOSFETs are turned off and the entire internal control circuitry is switched off.

The enable delay time is defined from EN1 or EN2 going high to when the converter starts switching. The converter is enabled first, the internal bandgap is started, and bias currents and configuration bits are read, so its start-up delay time is longer than for the converter being enabled when this is already done.

#### 9.3.2 COMP/FSET

This pin allows to set three different parameters:

- Internal compensation settings for the control loop (two settings available)
- The switching frequency in PWM mode from 1.8 MHz to 4 MHz
- Enable/ disable spread spectrum clocking (SSC)

A resistor from COMP/FSET to GND changes the compensation as well as the switching frequency. The change in compensation allows the user to adopt the device to different values of output capacitance. The resistor must be placed close to the pin to keep the parasitic capacitance on the pin to a minimum. The compensation setting is sampled at start-up of the converter, so a change in the resistor during operation only has an effect on the switching frequency but not on the compensation.

To save external components, the pin can also be directly tied to VIN or GND to set a pre-defined setting. Do not leave the pin floating.

The switching frequency has to be selected based on the input voltage and the output voltage to meet the specifications for the minimum on time and minimum off time.

Example:

$$\begin{split} V_{IN} &= 5.5V; \ V_{OUT} = 1 \ \Rightarrow Duty \ Cycle = \frac{1V}{5.5V} = 0.2 \\ t_{on, min} &= \frac{1}{f_S} \times 0.2 \\ f_{sw, max} &= \frac{1}{t_{on, min}} \times 0.2 = \frac{1}{0.075 \mu s} \times 0.2 = 2.67 MHz \end{split}$$

The compensation range has to be chosen based on the minimum capacitance used. The capacitance can be increased from the minimum value as given in  $\frac{1}{8}$  9-1, up to the maximum of 200-µF effective capacitance in both compensation ranges. If the capacitance of an output changes during operation, for example, when load switches are used to connect or disconnect parts of the circuitry, the compensation has to be chosen for the minimum capacitance on the output. With large output capacitance, the compensation must be done based on that large capacitance to get the best load transient response. Compensating for large output capacitance but placing less capacitance on the output can lead to instability.

The switching frequency for the different compensation setting is determined by the following equations.

For compensation (comp) setting 1 with spread spectrum clocking (SSC) disabled:

$$R_{CF}(k\Omega) = \frac{18 MHz \times k\Omega}{f_S(MHz)} - 0.18k \tag{1}$$

For compensation (comp) setting 1 with spread spectrum clocking (SSC) enabled:

$$R_{CF}(k\Omega) = \frac{60 MHz \times k\Omega}{fs(MHz)} - 0.6k \tag{2}$$

For compensation (comp) setting 2 with spread spectrum clocking (SSC) disabled:

$$R_{CF}(k\Omega) = \frac{180 \, MHz \times k\Omega}{fs(MHz)} - 1.8k \tag{3}$$

Product Folder Links: TPS62441 TPS62442

表 9-1. Switching Frequency, Compensation, and Spread Spectrum Clocking

| to it distances, compensation, and options operation |                                                                                                |                                                      |                                                    |                                                         |                                                         |  |  |  |
|------------------------------------------------------|------------------------------------------------------------------------------------------------|------------------------------------------------------|----------------------------------------------------|---------------------------------------------------------|---------------------------------------------------------|--|--|--|
| R <sub>CF</sub>                                      | COMPENSATION                                                                                   | SWITCHING FREQUENCY                                  | MINIMUM<br>OUTPUT<br>CAPACITANCE<br>FOR VOUT < 1 V | MINIMUM OUTPUT<br>CAPACITANCE<br>FOR 1 V ≤ VOUT < 3.3 V | MINIMUM<br>OUTPUT<br>CAPACITANCE<br>FOR VOUT ≥ 3.3<br>V |  |  |  |
| 10<br>kΩ 4.5 kΩ                                      | for smallest output capacitance<br>(comp setting 1)<br>SSC disabled                            | 1.8 MHz (10 k Ω) 4 MHz (4.5 k Ω) according to 方程式 1  | 11 μF                                              | 7 μF                                                    | 5 µF                                                    |  |  |  |
| 33 kΩ 18 kΩ                                          | for smallest output capacitance<br>(comp setting 1)<br>SSC enabled                             | 1.8 MHz (33 kΩ) 4 MHz (18 kΩ) according to 方程式 2     | 11 μF                                              | 7 μF                                                    | 5 µF                                                    |  |  |  |
| 100<br>kΩ 45 kΩ                                      | for best transient response<br>(larger output capacitance)<br>(comp setting 2)<br>SSC disabled | 1.8 MHz (100 k Ω )4 MHz (45 k Ω ) according to 方程式 3 | 30 μF                                              | 18 µF                                                   | 15 µF                                                   |  |  |  |
| tied to GND                                          | for smallest output capacitance<br>(comp setting 1)<br>SSC disabled                            | internally fixed 2.25 MHz                            | 11 μF                                              | 7 μF                                                    | 5 μF                                                    |  |  |  |
| tied to V <sub>IN</sub>                              | for best transient response<br>(larger output capacitance)<br>(comp setting 2)<br>SSC enabled  | internally fixed 2.25 MHz                            | 30 μF                                              | 18 µF                                                   | 15 µF                                                   |  |  |  |

Refer to † 10.1.2.2.2 for further details on the output capacitance required depending on the output voltage.

A too-high resistor value for  $R_{CF}$  is decoded as "tied to  $V_{IN}$ ", a value below the lowest range as "tied to GND". The minimum output capacitance in  $\frac{1}{5}$  9-1 is for capacitors close to the output of the device. If the capacitance is distributed, a lower compensation setting can be required.

#### 9.3.3 MODE/SYNC

When MODE/SYNC is set low, the device operates in PWM or PFM mode, depending on the output current. The MODE/SYNC pin allows the user to force PWM mode when set high. The pin also allows the user to apply an external clock in a frequency range from 1.8 MHz to 4 MHz for external synchronization. Similar to COMP/FSET, the specifications for the minimum on time and minimum off time have to be observed when setting the external frequency. For use with external synchronization on the MODE/SYNC pin, the internal switching frequency must be set by R<sub>CF</sub> to a similar value of the externally applied clock. This makes sure that, if the external clock fails, the switching frequency stays in the same range and the compensation settings are still valid. When there is no resistor from COMP/FSET to GND but the pin is pulled high or low, external synchronization is not possible. If the device is externally synchronized, both converters are forced to run on that clock frequency preserving 180° phase relation. The internally generated spread spectrum clocking is turned off while running on an external clock.

#### 9.3.4 Undervoltage Lockout (UVLO)

If the input voltage drops, the undervoltage lockout prevents mis-operation of the device by switching off both the power FETs. The device is fully operational for voltages above the rising UVLO threshold and turns off if the input voltage trips below the threshold for a falling supply voltage.

### 9.3.5 Power-Good Output (PG)

Power good is an open-drain output driven by a window comparator. PG is held low when the device is:

- Disabled
- In undervoltage lockout
- In thermal shutdown
- Not in soft start

When the output voltage is in regulation hence, within the window defined in the electrical characteristics, the output is high impedance.



#### 表 9-2. PG Status

| EN   | DEVICE STATUS                                                                                                                                                 | PG STATE       |
|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|
| X    | V <sub>IN</sub> < 2 V                                                                                                                                         | undefined      |
| low  | $V_{IN} \geqslant 2 V$                                                                                                                                        | low            |
| high | $2~\text{V} \leqslant \text{V}_{\text{IN}} \leqslant \text{UVLO OR}$ in thermal shutdown OR $\text{V}_{\text{OUT}}$ not in regulation OR device in soft start | low            |
| high | V <sub>OUT</sub> in regulation                                                                                                                                | high impedance |

#### 9.3.6 Thermal Shutdown

The junction temperature  $(T_J)$  of the device is monitored by an internal temperature sensor. If  $T_J$  exceeds 170°C (typical), the device goes into thermal shutdown. Both the high-side and low-side power FETs of both converters are turned off and PG goes low. When  $T_J$  decreases below the hysteresis amount of typically 20°C, the converters resume normal operation, beginning with soft start. When both converters are in a PFM pause, the thermal shutdown is not active. After the PFM pause, the device needs up to 9  $\mu$ s to detect a too high junction temperature. If the PFM burst is shorter than this delay, the device does not detect a too high junction temperature. As long as one converter is in PWM, thermal shutdown is always active.

#### 9.4 Device Functional Modes

### 9.4.1 Pulse Width Modulation (PWM) Operation

The TPS6244x has two operating modes. Forced PWM mode is discussed in this section and PWM/PFM as discussed in 节 9.4.2.

With the MODE/SYNC pin set to high, the TPS6244x operates with pulse width modulation in continuous conduction mode (CCM). The switching frequency is either defined by a resistor from the COMP pin to GND or by an external clock signal applied to the MODE/SYNC pin. With an external clock applied to MODE/SYNC, the TPS6244x follows the frequency applied to the pin. The frequency must be in a range the device can operate at, taking the minimum on time into account.

### 9.4.2 Power Save Mode Operation (PWM/PFM)

When the MODE/SYNC pin is low, power save mode is allowed. The device operates in PWM mode as long as the peak inductor current is above the PFM threshold of approximately 0.8 A. When the peak inductor current drops below the PFM threshold, the device starts to skip switching pulses. In power save mode, the switching frequency decreases with the load current maintaining high efficiency.

### 9.4.3 100% Duty-Cycle Operation

The duty cycle of a buck converter operated in PWM mode is given as  $D = V_{OUT} / V_{IN}$ . The duty cycle increases as the input voltage comes close to the output voltage and the off time gets smaller. When the minimum off time of typically 30 ns is reached, the TPS6244x skips switching cycles while it approaches 100% mode. In 100% mode, the device keeps the high-side switch on continuously. The high-side switch stays turned on as long as the output voltage is below the target. In 100% mode, the low side switch is turned off. The maximum dropout voltage in 100% mode is the product of the on-resistance of the high-side switch plus the series resistance of the inductor and the load current.

### 9.4.4 Current Limit and Short-Circuit Protection

The TPS6244x is protected against overload and short circuit events. The converter is not switching with the fixed frequency when in current limit. The converter resumes the fixed frequency operation when the converter leaves current limit condition. If the inductor current exceeds the current limit, I<sub>LIMH</sub>, the high-side switch is turned off and the low-side switch is turned on to ramp down the inductor current. The high-side switch turns on again only if the current in the low-side switch has decreased below the low-side current limit. This can cause bursts or single pulses between the high-side and low-side current limit. Due to internal propagation delay, the actual current can exceed the static current limit. The dynamic current limit is given as:

Product Folder Links: TPS62441 TPS62442

$$I_{peak(typ)} = I_{LIMH} + \frac{V_L}{L} \times t_{PD} \tag{4}$$

#### where

- I<sub>LIMH</sub> is the static current limit as specified in the electrical characteristics.
- · L is the effective inductance at the peak current.
- V<sub>L</sub> is the voltage across the inductor (V<sub>IN</sub> V<sub>OUT</sub>).
- t<sub>PD</sub> is the internal propagation delay of typically 50 ns.

The current limit can exceed static values, especially if the input voltage is high and very small inductances are used. The dynamic high-side switch peak current can be calculated as follows:

$$I_{peak(typ)} = I_{LIMH} + \frac{V_{IN} - V_{OUT}}{L} \times 50ns \tag{5}$$

#### 9.4.5 Output Discharge

The purpose of the discharge function is to ensure a defined down-ramp of the output voltage when the device is being disabled but also to keep the output voltage close to 0 V when the device is off. The output discharge feature is only active after the TPS6244x has been enabled at least once since the supply voltage was applied. The discharge function is enabled as soon as the device is disabled, in thermal shutdown, or in undervoltage lockout. The minimum supply voltage required for the discharge function to remain active typically is 2 V. Output discharge is not activated during a current limit or foldback current limit event.

#### 9.4.6 Soft Start

The internal soft-start circuitry controls the output voltage slope during start-up. This action avoids excessive inrush current and ensures a controlled output voltage rise time. This action also prevents unwanted voltage drops from high impedance power sources or batteries. When EN1 and EN2 are set high, the device starts switching after t<sub>Delay</sub>. The output voltage is ramped with a slope defined by t<sub>Ramp</sub>.

### 10 Application and Implementation

#### 备注

以下应用部分中的信息不属于 TI 器件规格的范围, TI 不担保其准确性和完整性。TI 的客户应负责确定器件是否适用于其应用。客户应验证并测试其设计,以确保系统功能。

### 10.1 Application Information

### 10.1.1 Programming the Output Voltage

$$R_1 = R_2 \times \left(\frac{V_{OUT}}{V_{FB}} - 1\right) \tag{6}$$

### 10.1.2 External Component Selection

#### 10.1.2.1 Inductor Selection

The TPS6244x is designed for a nominal  $0.47-\mu H$  inductor with a switching frequency of typically 2.25 MHz. Larger values can be used to achieve a lower inductor current ripple but they can have a negative impact on efficiency and transient response. Smaller values than  $0.47~\mu H$  cause a larger inductor current ripple, which causes larger negative inductor current in forced PWM mode at low or no output current. For a higher or lower nominal switching frequency, the inductance must be changed accordingly.

The inductor selection is affected by several effects like the following:

- · Inductor ripple current
- · Output ripple voltage
- PWM-to-PFM transition point
- Efficiency

In addition, the inductor selected has to be rated for appropriate saturation current and DC resistance (DCR). THe following equation calculates the maximum inductor current.

$$I_{L(max)} = I_{OUT(max)} + \frac{\Delta I_{L(max)}}{2} \tag{7}$$

$$\Delta I_{L(max)} = \frac{V_{OUT} \times \left(1 - \frac{V_{OUT}}{V_{IN}}\right)}{L_{min}} \times \frac{1}{f_{sw}}$$
(8)

#### where

- I<sub>L(max)</sub> is the maximum inductor current.
- $\Delta I_{L(max)}$  is the peak-to-peak inductor ripple current.
- · Lmin is the minimum inductance at the operating point.

### 表 10-1. Typical Inductors

|                     |                                                                                   | •              | . J                                               |          |                           |                             |
|---------------------|-----------------------------------------------------------------------------------|----------------|---------------------------------------------------|----------|---------------------------|-----------------------------|
| TYPE                | INDUCTANCE [μΗ] CURRENT [A] <sup>(1)</sup> FOR DEVICE NOMINAL SWITCHING FREQUENCY |                | INDUCTANCE [µH] CURRENT [A] <sup>(1)</sup> FOR DE |          | DIMENSIONS [L × B × H] mm | MANUFACTURER <sup>(2)</sup> |
| DFE201210U-<br>R47M | 0.47 µH, ±20%                                                                     | see data sheet | TPS62442                                          | 2.25 MHz | 2.0× 1.2 × 1.0            | Murata                      |
| DFE201210U-<br>R68M | 0.68 μH, ±20%                                                                     | see data sheet | TPS62441                                          | 2.25 MHz | 2.0 × 1.2 × 1.0           | Murata                      |

Submit Document Feedback

Copyright © 2023 Texas Instruments Incorporated

English Data Sheet: SLUSEQ8

| 表 10-1 | Typical Inductors (continued) |
|--------|-------------------------------|

|                          |                 |                            | <i>,</i> . |                                   | ,                         |                             |
|--------------------------|-----------------|----------------------------|------------|-----------------------------------|---------------------------|-----------------------------|
| TYPE                     | INDUCTANCE [μH] | CURRENT [A] <sup>(1)</sup> | FOR DEVICE | NOMINAL<br>SWITCHING<br>FREQUENCY | DIMENSIONS [L × B × H] mm | MANUFACTURER <sup>(2)</sup> |
| DFE201610E-<br>R47M#     | 0.47 μH, ±20%   | see data sheet             | TPS62442   | 2.25 MHz                          | 2.0 × 1.6 × 1.0           | Murata                      |
| XEL3515-561ME            | 0.56 µH, ±20%   | 4.5                        | TPS62442   | 2.25 MHz                          | 3.5 × 3.2 × 1.5           | Coilcraft                   |
| XFL4015-701ME            | 0.70 µH, ±20%   | 5.3                        | TPS62442   | 2.25 MHz                          | 4.0 × 4.0 × 1.6           | Coilcraft                   |
| XFL4015-471ME            | 0.47 µH, ±20%   | 5.4                        | TPS62442   | 2.25 MHz                          | 4.0 × 4.0 × 1.6           | Coilcraft                   |
| TFM201610ALM-<br>R47MTAA | 0.47 µH, ±20%   | 5.8                        | TPS62442   | 2.25 MHz                          | 2.0 × 1.6 × 1.0           | TDK                         |

- Lower of I<sub>RMS</sub> at 20°C rise or I<sub>SAT</sub> at 20% drop.
- (2) See the Third-Party Products Disclaimer.

Calculating the maximum inductor current using the actual operating conditions gives the minimum saturation current of the inductor needed. TI recommends to add a margin of about 20%. A larger inductor value is also useful to get lower ripple current, but increases the transient response time and size as well.

#### 10.1.2.2 Capacitor Selection

#### 10.1.2.2.1 Input Capacitor

For most applications,  $10-\mu F$  nominal is sufficient and recommended. The input capacitor buffers the input voltage for transient events and also decouples the converter from the supply. A low-ESR multilayer ceramic capacitor (MLCC) is recommended for best filtering and must be placed between VIN and GND as close as possible to those pins.

#### 10.1.2.2.2 Output Capacitor

The architecture of the TPS6244x allows the use of tiny ceramic output capacitors with low-equivalent series resistance (ESR). These capacitors provide low output voltage ripple and are recommended. To keep its low resistance up to high frequencies and to get narrow capacitance variation with temperature, use X7R or X5R dielectric. Using a higher value has advantages like smaller voltage ripple and a tighter DC output accuracy in power save mode. By changing the device compensation with a resistor from COMP/FSET to GND, the device can be compensated in three steps based on the minimum capacitance used on the output. The maximum capacitance is 200 µF in any of the compensation settings.

#### 10.2 Typical Application



图 10-1. Typical Application Schematic

### 10.2.1 Design Requirements

The design guidelines provide a component selection to operate the device within the recommended operating conditions.

### 10.2.2 Detailed Design Procedure

$$R_1 = R_2 \times \left(\frac{V_{OUT}}{V_{FB}} - 1\right) \tag{9}$$

With  $V_{FB} = 0.6 V$ :

表 10-2. Setting the Output Voltage

|                                         |                                 | •                               | •                                   |                      |
|-----------------------------------------|---------------------------------|---------------------------------|-------------------------------------|----------------------|
| NOMINAL OUTPUT VOLTAGE V <sub>OUT</sub> | R <sub>1</sub> , R <sub>3</sub> | R <sub>2</sub> , R <sub>4</sub> | C <sub>FF1</sub> , C <sub>FF2</sub> | EXACT OUTPUT VOLTAGE |
| 0.8 V                                   | 16.9 k Ω                        | 51 kΩ                           | 10 pF                               | 0.7988 V             |
| 1.0 V                                   | <b>20 k</b> Ω                   | <b>30 k</b> Ω                   | 10 pF                               | 1.0 V                |
| 1.1 V                                   | 39.2 k Ω                        | 47 k Ω                          | 10 pF                               | 1.101 V              |
| 1.2 V                                   | 68 k Ω                          | 68 k Ω                          | 10 pF                               | 1.2 V                |
| 1.5 V                                   | 76.8 k Ω                        | 51 kΩ                           | 10 pF                               | 1.5 V                |
| 1.8 V                                   | 80.6 k Ω                        | 40.2 k Ω                        | 10 pF                               | 1.803 V              |
| 2.5 V                                   | 47.5 k Ω                        | 15 k Ω                          | 10 pF                               | 2.5 V                |
| 3.3 V                                   | 88.7 k Ω                        | 19.6 k Ω                        | 10 pF                               | 3.315 V              |
|                                         |                                 |                                 |                                     |                      |

Product Folder Links: TPS62441 TPS62442



#### 10.2.3 Application Curves

All plots have been taken with a nominal switching frequency of 2.25 MHz when set to PWM mode, unless otherwise noted. The BOM is according to  $\frac{1}{8}$  8-1.















English Data Sheet: SLUSEQ8









English Data Sheet: SLUSEQ8









### 10.3 Power Supply Recommendations

The TPS6244x device family has no special requirements for its input power supply. The output current of the input power supply must be rated according to the supply voltage, output voltage, and output current of the TPS6244x.

### 10.4 Layout

#### 10.4.1 Layout Guidelines

A proper layout is critical for the operation of a switched mode power supply, even more at high switching frequencies. Therefore, the PCB layout of the TPS6244x demands careful attention to ensure operation and to get the performance specified. A poor layout can lead to issues like the following:

- Poor regulation (both line and load)
- · Stability and accuracy weaknesses
- Increased EMI radiation
- Noise sensitivity

See 🖺 10-51 for the recommended layout of the TPS6244x, which is designed for common external ground connections. The input capacitor must be placed as close as possible between the VIN and GND pin.

Provide low inductive and resistive paths for loops with high di/dt. Therefore, paths conducting the switched load current must be as short and wide as possible. Provide low capacitive paths (with respect to all other nodes) for wires with high dv/dt. Therefore, the input and output capacitance must be placed as close as possible to the IC pins and parallel wiring over long distances as well as narrow traces must be avoided. Loops which conduct an alternating current must outline an area as small as possible, as this area is proportional to the energy radiated.

Sensitive nodes like FB must be connected with short wires and not nearby high dv/dt signals (for example SW). As they carry information about the output voltage, they must be connected as close as possible to the actual output voltage (at the output capacitor). The FB resistors,  $R_1$ ,  $R_2$  as well as  $R_3$ ,  $R_4$  must be kept close to the IC and connect directly to those pins and the system ground plane.

The package uses the pins for power dissipation. Thermal vias on the VIN, GND, and SW pins help to spread the heat into the PCB.

The recommended layout is implemented on the EVM and shown in the TPS62442EVM-122 User's Guide.



### 10.4.2 Layout Example



Product Folder Links: TPS62441 TPS62442



### 11 Device and Documentation Support

### 11.1 Device Support

### 11.1.1 第三方产品免责声明

TI 发布的与第三方产品或服务有关的信息,不能构成与此类产品或服务或保修的适用性有关的认可,不能构成此类产品或服务单独或与任何 TI 产品或服务一起的表示或认可。

### **11.2 Documentation Support**

### 11.2.1 Related Documentation

For related documentation see the following:

Texas Instruments, TPS62442EVM-122 User's Guide

### 11.3 接收文档更新通知

要接收文档更新通知,请导航至 ti.com 上的器件产品文件夹。点击 订阅更新 进行注册,即可每周接收产品信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。

### 11.4 支持资源

TI E2E<sup>™</sup> 支持论坛是工程师的重要参考资料,可直接从专家获得快速、经过验证的解答和设计帮助。搜索现有解答或提出自己的问题可获得所需的快速设计帮助。

链接的内容由各个贡献者"按原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI 的《使用条款》。

#### 11.5 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

所有商标均为其各自所有者的财产。

### 11.6 静电放电警告



静电放电 (ESD) 会损坏这个集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理和安装程序,可能会损坏集成电路。

ESD 的损坏小至导致微小的性能降级,大至整个器件故障。精密的集成电路可能更容易受到损坏,这是因为非常细微的参数更改都可能会导致器件与其发布的规格不相符。

### 11.7 术语表

TI术语表本术语表列出并解释了术语、首字母缩略词和定义。

### 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Product Folder Links: TPS62441 TPS62442

Copyright © 2023 Texas Instruments Incorporated

www.ti.com 21-Jun-2023

#### PACKAGING INFORMATION

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------|
| TPS62441RQRR     | ACTIVE     | VQFN-HR      | RQR                | 14   | 3000           | RoHS & Green | SN                            | Level-2-260C-1 YEAR | -40 to 150   | 62441                   | Samples |
| TPS62442RQRR     | ACTIVE     | VQFN-HR      | RQR                | 14   | 3000           | RoHS & Green | SN                            | Level-2-260C-1 YEAR | -40 to 150   | 441                     | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE OPTION ADDENDUM**

www.ti.com 21-Jun-2023

#### OTHER QUALIFIED VERSIONS OF TPS62441, TPS62442:

• Automotive : TPS62441-Q1, TPS62442-Q1

NOTE: Qualified Version Definitions:

• Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 17-Jun-2023

### TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS62441RQRR | VQFN-<br>HR     | RQR                | 14 | 3000 | 180.0                    | 8.4                      | 2.6        | 3.0        | 1.2        | 4.0        | 8.0       | Q1               |
| TPS62442RQRR | VQFN-<br>HR     | RQR                | 14 | 3000 | 180.0                    | 8.4                      | 2.6        | 3.0        | 1.2        | 4.0        | 8.0       | Q1               |

www.ti.com 17-Jun-2023



### \*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS62441RQRR | VQFN-HR      | RQR             | 14   | 3000 | 210.0       | 185.0      | 35.0        |
| TPS62442RQRR | VQFN-HR      | RQR             | 14   | 3000 | 210.0       | 185.0      | 35.0        |

2.3 x 2.7, 0.5 mm pitch

PLASTIC QUAD FLATPACK - NO LEAD

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



PLASTIC QUAD FLATPACK- NO LEAD



### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.



PLASTIC QUAD FLATPACK- NO LEAD



NOTES: (continued)

- 3. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 4. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



PLASTIC QUAD FLATPACK- NO LEAD



NOTES: (continued)

 Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



### 重要声明和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。

TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

邮寄地址: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023,德州仪器 (TI) 公司