











TPS61175-Q1

ZHCSD56-DECEMBER 2014

# TPS61175-Q1 具有软启动和可编程开关频率的 3A 高电压升压转换器

## 1 特性

- 具有符合 AEC-Q100 的下列结果:
  - 器件温度 1 级: -40° 至 125°C 结温工作温度 范围
- 输入电压范围为 2.9V 至 18V
- 3A、40V 内部开关
- 高效率电源转换: 高达 93%
- 由外部电阻设置频率: 200KHz 至 2.2MHz
- 同步外部开关频率
- 满载条件下采用用户定义的软启动
- 轻载条件下输出调节可跳过开关周期
- 14 引脚散热薄型小外形尺寸 (HTSSOP) 封装,具 有 PowerPAD™

# 2 应用范围

- 5V 至 12V、24V 的功率转换
- 支持单端初级电感转换器 (SEPIC)、反激式拓扑
- 非对称用户数字环路 (ADSL) 调制解调器
- TV 调谐器

# 3 说明

TPS61175-Q1 是一款单片开关稳压器,带有集成的 3A/40V 电源开关。 此器件可配置成多种标准开关稳压 器拓扑,包括升压、SEPIC 和反激式。 此器件具有宽 输入电压范围,可支持输入电压来自多节电池或者 5V、12V 稳压电源轨的应用。

TPS61175-Q1 使用电流模式脉宽调制 (PWM) 控制来 调节输出电压。 PWM 的开关频率可由外部电阻或外 部时钟信号设定。 用户可将开关频率编程设定在 200kHz 至 2.2MHz 之间。

此器件的可编程软启动功能可限制启动期间的浪涌电 流,并且还具有逐脉冲过流限制和热关断等其它内置保 护特性。 TPS61175-Q1 采用带有 PowerPAD 的 14 引脚 HTSSOP 封装。

器件信息(1)

| 器件型号        | 封装          | 封装尺寸 (标称值)      |
|-------------|-------------|-----------------|
| TPS61175-Q1 | HTSSOP (14) | 5.00mm x 4.40mm |

(1) 要了解所有可用封装,请见数据表末尾的可订购产品附录。

# 简化电路原理图





# 目录

| 1 | 特性 1                                 |    | 8.2 Functional Block Diagram             | 8  |
|---|--------------------------------------|----|------------------------------------------|----|
| 2 | 应用范围1                                |    | 8.3 Feature Description                  | 9  |
| 3 | 说明1                                  |    | 8.4 Device Functional Modes              | 10 |
| 4 | 简化电路原理图1                             | 9  | Application and Implementation           | 11 |
| 5 | 修订历史记录                               |    | 9.1 Application Information              | 11 |
| 6 | Pin Configuration and Functions      |    | 9.2 Typical Application                  | 11 |
| 7 | _                                    | 10 | Power Supply Recommendations             | 18 |
| ′ | Specifications                       | 11 | Layout                                   |    |
|   | 7.1 Absolute Maximum Ratings         |    | 11.1 Layout Guidelines                   |    |
|   | 7.2 ESD Ratings                      |    | 11.2 Layout Example                      |    |
|   | 7.3 Recommended Operating Conditions |    | 11.3 Thermal Considerations              |    |
|   |                                      | 12 | 器件和文档支持                                  | 21 |
|   |                                      |    | 12.1 商标                                  |    |
|   | 7.6 Timing Requirements              |    | 12.2 静电放电警告                              |    |
| _ | **                                   |    | 12.3 术语表                                 |    |
| 8 | Detailed Description                 | 13 | 机械封装和可订购信息                               |    |
|   | 8.1 Overview 8                       |    | And Mark Tare Live 1 to 1 to 1 to 1 to 1 | 21 |

# 5 修订历史记录

| 日期       | 修订版本 | 注释    |
|----------|------|-------|
| 2014年12月 | *    | 最初发布。 |



# 6 Pin Configuration and Functions

# TSSOP 14-PIN (TOP VIEW)



## **Pin Functions**

| P          | IN       | 1/0 | DESCRIPTION                                                                                                                                                                                                                                |
|------------|----------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME       | NO.      | 1/0 |                                                                                                                                                                                                                                            |
| VIN        | 3        | I   | The input supply pin for the IC. Connect VIN to a supply voltage between 2.9 V and 18 V. It is acceptable for the voltage on the pin to be different from the boost power stage input for applications requiring voltage beyond VIN range. |
| SW         | 1,2      | I   | This is the switching node of the IC. Connect SW to the switched side of the indu1ctor.                                                                                                                                                    |
| FB         | 9        | I   | Feedback pin for positive voltage regulation. Connect to the center tap of a resistor divider to program the output voltage.                                                                                                               |
| EN         | 4        | I   | Enable pin. When the voltage of this pin falls below the enable threshold for more than 10 ms, the IC turns off.                                                                                                                           |
| COMP       | 8        | 0   | Output of the internal transconductance error amplifier. An external RC network is connected to this pin to compensate the regulator.                                                                                                      |
| SS         | 5        | 0   | Soft start programming pin. A capacitor between the SS pin and GND pin programs soft start timing. See application section for information on how to size the SS capacitor.                                                                |
| FREQ       | 10       | 0   | Switch frequency program pin. An external resistor is connected to this pin to set switch frequency. See application section for information on how to size the FREQ resistor.                                                             |
| AGND       | 7        | I   | Signal ground of the IC                                                                                                                                                                                                                    |
| PGND       | 12,13,14 | I   | Power ground of the IC. It is connected to the source of the PWM switch.                                                                                                                                                                   |
| SYNC       | 6        | I   | Switch frequency synchronous pin. Customers can use an external signal to set the IC switch frequency between 200-kHz and 2.2-MHz. If not used, this pin should be tied to AGND as short as possbile to avoid noise coupling.              |
| NC         | 11       | I   | Reserved pin. Must connect this pin to ground.                                                                                                                                                                                             |
| Thermal Pa | ad       |     | The thermal pad should be soldered to the analog ground. If possible, use thermal via to connect to top and internal ground plane layers for ideal power dissipation.                                                                      |

# TEXAS INSTRUMENTS

# 7 Specifications

# 7.1 Absolute Maximum Ratings<sup>(1)</sup>

over operating free-air temperature range (unless otherwise noted)

|                                                 | VAI                                      | VALUE |      |
|-------------------------------------------------|------------------------------------------|-------|------|
|                                                 | MIN                                      | MAX   | UNIT |
| Supply Voltages on pin VIN (2)                  | -0.3                                     | 20    | V    |
| Voltages on pins EN <sup>(2)</sup>              | -0.3                                     | 20    | V    |
| Voltage on pin FB, FREQ and COMP <sup>(2)</sup> | -0.3                                     | 3     | V    |
| Voltage on pin SYNC, SS <sup>(2)</sup>          | -0.3                                     | 7     | V    |
| Voltage on pin SW <sup>(2)</sup>                | -0.3                                     | 40    | V    |
| Continuous Power Dissipation                    | See the <i>Thermal Information</i> Table |       |      |
| Operating Junction Temperature Range            | -40                                      | 150   | °C   |
| Storage temperature, T <sub>stg</sub>           | -65                                      | 150   | °C   |

<sup>(1)</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### 7.2 ESD Ratings

|                                            |                                     |                                                         |      | VALUE | UNIT |
|--------------------------------------------|-------------------------------------|---------------------------------------------------------|------|-------|------|
|                                            |                                     | Human-body model (HBM), per AEC Q100-002 <sup>(1)</sup> |      | ±2000 |      |
| V <sub>(ESD)</sub> Electrostatic discharge | Charged-device model (CDM), per AEC | All pins except 1, 7, 8, and 14                         | ±500 | V     |      |
|                                            | Q100-011                            | Pins 1, 7, 8, and 14                                    | ±750 |       |      |

<sup>(1)</sup> AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

## 7.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                |                                    | MIN             | NOM MAX | UNIT |
|----------------|------------------------------------|-----------------|---------|------|
| $V_{IN}$       | Input voltage range                | 2.9             | 18      | V    |
| Vo             | Output voltage range               | V <sub>IN</sub> | 38      | V    |
| L              | Inductor <sup>(1)</sup>            | 4.7             | 47      | μH   |
| $f_{SW}$       | Switching frequency                | 200             | 2200    | kHz  |
| C <sub>I</sub> | Input Capacitor                    | 4.7             |         | μF   |
| Co             | Output Capacitor                   | 4.7             |         | μF   |
| $V_{SYN}$      | External Switching Frequency Logic |                 | 5       | V    |
| T <sub>A</sub> | Operating ambient temperature      | -40             | 125     | °C   |
| T <sub>J</sub> | Operating junction temperature     | -40             | 125     | °C   |

<sup>(1)</sup> The inductance value depends on the switching frequency and end application. While larger values may be used, values between 4.7-µH and 47-µH have been successfully tested in various applications. Refer to the Inductor Selection for detail.

<sup>2)</sup> All voltage values are with respect to network ground terminal.



ZHCSD56-DECEMBER 2014 www.ti.com.cn

## 7.4 Thermal Information

|                      |                                              | TPS61175-Q1 |      |
|----------------------|----------------------------------------------|-------------|------|
|                      | THERMAL METRIC <sup>(1)</sup>                | PWP         | UNIT |
|                      |                                              | 14 PINS     |      |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance       | 45.2        |      |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance    | 34.9        |      |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 30.1        | °C/W |
| $\Psi_{JT}$          | Junction-to-top characterization parameter   | 1.5         | C/VV |
| ΨЈВ                  | Junction-to-board characterization parameter | 29.9        |      |
| $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | 5.8         |      |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

## 7.5 Electrical Characteristics

 $FSW = 1.2 \text{ MHz } (R_{freq} = 80 \text{ k}\Omega), \ V_{IN} = 3.6 \text{V}, \ T_{A} = T_{J} = -40 ^{\circ}\text{C} \ \text{to } 125 ^{\circ}\text{C}, \ \text{typical values are at } T_{A} = 25 ^{\circ}\text{C} \ \text{(unless otherwise)}$ noted)

|                     | PARAMETER                            | TEST CONDITIONS                                                         | MIN      | TYP       | MAX          | UNIT |
|---------------------|--------------------------------------|-------------------------------------------------------------------------|----------|-----------|--------------|------|
| SUPPLY              | CURRENT                              |                                                                         | *        |           | <del>.</del> |      |
| V <sub>IN</sub>     | Input voltage range                  |                                                                         | 2.9      |           | 18           | V    |
| IQ                  | Operating quiescent current into Vin | Device PWM switching without load                                       |          |           | 3.5          | mA   |
| I <sub>SD</sub>     | Shutdown current                     | EN = GND                                                                |          |           | 1.5          | μA   |
| $V_{UVLO}$          | Under-voltage lockout threshold      |                                                                         |          | 2.5       | 2.7          | V    |
| V <sub>hys</sub>    | Under-voltage lockout hysteresis     |                                                                         |          | 130       |              | mV   |
| ENABLE              | AND REFERENCE CONTROL                | ·                                                                       |          |           |              |      |
| $V_{(ENh)}$         | EN logic high voltage                | V <sub>IN</sub> = 2.9 V to 18 V                                         | 1.2      |           |              | V    |
| V <sub>(ENI)</sub>  | EN logic low voltage                 | V <sub>IN</sub> = 2.9 V to 18 V                                         |          |           | 0.4          | V    |
| V <sub>(SYNh)</sub> | SYN logic high voltage               |                                                                         | 1.2      |           |              | V    |
| V <sub>(SYNI)</sub> | SYN logic low voltage                |                                                                         |          |           | 0.4          | V    |
| R <sub>(EN)</sub>   | EN pull down resistor                |                                                                         | 400      | 800       | 1600         | kΩ   |
| VOLTAG              | E AND CURRENT CONTROL                |                                                                         | <u>'</u> |           | ,            |      |
| $V_{REF}$           | Voltage feedback regulation voltage  |                                                                         | 1.204    | 1.229     | 1.254        | V    |
| I <sub>FB</sub>     | Voltage feedback input bias current  |                                                                         |          |           | 200          | nA   |
| I <sub>sink</sub>   | Comp pin sink current                | $V_{FB} = V_{REF} + 200 \text{ mV}, V_{COMP} = 1 \text{ V}$             |          | 50        |              | μΑ   |
| I <sub>source</sub> | Comp pin source current              | $V_{FB} = V_{REF} - 200 \text{ mV}, V_{COMP} = 1 \text{ V}$             |          | 130       |              | μΑ   |
| V <sub>CCLP</sub>   | Comp pin Clamp Voltage               | High Clamp, V <sub>FB</sub> = 1 V<br>Low Clamp, V <sub>FB</sub> = 1.5 V |          | 3<br>0.75 |              | V    |
| V <sub>(CTH)</sub>  | Comp pin threshold                   | Duty cycle = 0%                                                         |          | 0.95      |              | V    |
| G <sub>ea</sub>     | Error amplifier transconductance     |                                                                         | 240      | 340       | 440          | µmho |
| R <sub>ea</sub>     | Error amplifier output resistance    |                                                                         |          | 10        |              | МΩ   |
| f <sub>ea</sub>     | Error amplifier crossover frequency  |                                                                         |          | 500       |              | KHz  |
| FREQUE              | NCY                                  |                                                                         |          |           |              |      |
|                     |                                      | $R_{freq} = 480 \text{ k}\Omega$                                        | 0.16     | 0.21      | 0.26         |      |
| $f_S$               | Oscillator frequency                 | $R_{freq} = 80 \text{ k}\Omega$                                         | 1.0      | 1.2       | 1.4          | MHz  |
|                     |                                      | $R_{freq} = 40 \text{ k}\Omega$                                         | 1.76     | 2.2       | 2.64         |      |
| D <sub>max</sub>    | Maximum duty cycle                   | $V_{FB} = 1.0 \text{ V}, \text{ Rfreq} = 80 \text{ k}\Omega$            | 89%      | 93%       |              |      |
| V <sub>(FREQ)</sub> | FREQ pin voltage                     |                                                                         |          | 1.229     |              | V    |

# TEXAS INSTRUMENTS

# **Electrical Characteristics (continued)**

FSW = 1.2 MHz (R<sub>freq</sub> = 80 k $\Omega$ ), V<sub>IN</sub> = 3.6V, T<sub>A</sub> = T<sub>J</sub> =  $-40^{\circ}$ C to 125°C, typical values are at T<sub>A</sub> = 25°C (unless otherwise noted)

|                         | PARAMETER                             | TEST CONDITIONS                                                        | MIN | TYP          | MAX         | UNIT |  |
|-------------------------|---------------------------------------|------------------------------------------------------------------------|-----|--------------|-------------|------|--|
| POWER S                 | POWER SWITCH                          |                                                                        |     |              |             |      |  |
| R <sub>DS(ON)</sub>     | N-channel MOSFET on-resistance        | $V_{IN} = V_{GS} = 3.6 \text{ V}$<br>$V_{IN} = V_{GS} = 3.0 \text{ V}$ |     | 0.13<br>0.13 | 0.25<br>0.3 | Ω    |  |
| I <sub>LN_NFET</sub>    | N-channel leakage current             | V <sub>DS</sub> = 40 V, T <sub>A</sub> = 25°C                          |     |              | 1           | μA   |  |
| OC, OVP                 | AND SS                                |                                                                        |     |              |             |      |  |
| I <sub>LIM</sub>        | N-Channel MOSFET current limit        | $D = D_{max}$                                                          | 3   | 3.8          | 5           | Α    |  |
| I <sub>SS</sub>         | Soft start bias current               | V <sub>SS</sub> = 0 V                                                  |     | 6            |             | μΑ   |  |
| THERMAL SHUTDOWN        |                                       |                                                                        |     |              |             |      |  |
| T <sub>shutdown</sub>   | Thermal shutdown threshold            |                                                                        |     | 160          |             | °C   |  |
| T <sub>hysteresis</sub> | Thermal shutdown threshold hysteresis |                                                                        |     | 15           |             | °C   |  |

# 7.6 Timing Requirements

| <u> </u>                     |                              |                                 |     |     |     |      |
|------------------------------|------------------------------|---------------------------------|-----|-----|-----|------|
|                              |                              |                                 | MIN | TYP | MAX | UNIT |
| ENABLE AND REFERENCE CONTROL |                              |                                 |     |     |     |      |
| t <sub>off</sub>             | Shutdown delay, SS discharge | EN high to low                  | 10  |     |     | ms   |
| FREQUENCY                    |                              |                                 |     |     |     |      |
| t <sub>min_on</sub>          | Minimum on pulse width       | $R_{freq} = 80 \text{ k}\Omega$ |     | 60  |     | ns   |



# 7.7 Typical Characteristics



# TEXAS INSTRUMENTS

# 8 Detailed Description

#### 8.1 Overview

The TPS61175-Q1 integrates a 40-V low side switch FET for up to 38-V output. The device regulates the output with current mode PWM (pulse width modulation) control. The PWM control circuitry turns on the switch at the beginning of each switching cycle. The input voltage is applied across the inductor and stores the energy as inductor current ramps up. During this portion of the switching cycle, the load current is provided by the output capacitor. When the inductor current rises to the threshold set by the error amplifier output, the power switch turns off and the external Schottky diode is forward biased. The inductor transfers stored energy to replenish the output capacitor and supply the load current. This operation repeats each every switching cycle. As shown in the block diagram, the duty cycle of the converter is determined by the PWM control comparator which compares the error amplifier output and the current signal. The switching frequency is programmed by the external resistor or synchronized to an external clock signal.

A ramp signal from the oscillator is added to the current ramp to provide slope compensation. Slope compensation is necessary to avoid subharmonic oscillation that is intrinsic to the current mode control at duty cycle higher than 50%. If the inductor value is lower than 4.7µH, the slope compensation may not be adequate.

The feedback loop regulates the FB pin to a reference voltage through a transconductance error amplifier. The output of the error amplifier is connected to the COMP pin. An external RC compensation network is connected to the COMP pin to optimize the feedback loop for stability and transient response.

### 8.2 Functional Block Diagram



# 8.3 Feature Description

#### 8.3.1 Switching Frequency

The switch frequency is set by a resistor (R4) connected to the FREQ pin of the TPS61175-Q1. Do not leave this pin open. A resistor must always be connected for proper operation. See Table 1 and Figure 7 for resistor values and corresponding frequencies.

Table 1. Switching Frequency vs External Resistor

| R4 (kΩ) | f <sub>SW</sub> (kHz) |
|---------|-----------------------|
| 443     | 240                   |
| 256     | 400                   |
| 176     | 600                   |
| 80      | 1200                  |
| 51      | 2000                  |



Figure 7. Switching Frequency vs External Resistor

Alternatively, the TPS61175-Q1 switching frequency will synchronize to an external clock signal that is applied to the SYNC pin. The logic level of the external clock is shown in the specification table. The duty cycle of the clock is recommended in the range of 10% to 90%. The resistor also must be connected to the FREQ pin when IC is switching by the external clock. The external clock frequency must be within ±20% of the corresponding frequency set by the resistor. For example, if the corresponding frequency as set by a resistor on the FREQ pin is 1.2-MHz, the external clock signal should be in the range of 0.96-MHz to 1.44-MHz.

If the external clock signal is higher than the frequency per the resistor on the FREQ pin, the maximum duty cycle specification ( $D_{MAX}$ ) should be lowered by 2%. For instance, if the resistor set value is 2.5MHz, and the external clock is 3MHz,  $D_{MAX}$  is 87% instead of 89%.

#### 8.3.2 Soft Start

The TPS61175-Q1 has a built-in soft start circuit which significantly reduces the start-up current spike and output voltage overshoot. When the IC is enabled, an internal bias current (6-µA typically) charges a capacitor (C3) on the SS pin. The voltage at the capacitor clamps the output of the internal error amplifier that determines the duty cycle of PWM control, thereby the input inrush current is eliminated. Once the capacitor reaches 1.8-V, the soft start cycle is completed and the soft start voltage no longer clamps the error amplifier output. Refer to Figure 7 for the soft start waveform. See Table 2 for C3 and corresponding soft start time. A 47-nF capacitor eliminates the output overshoot and reduces the peak inductor current for most applications.

| Tahla  | 2 | Soft | Start | Time vs  | C3 |
|--------|---|------|-------|----------|----|
| I AUIE |   | JULI | SIALL | THILL VS |    |

| V <sub>IN</sub> (V) | V <sub>OUT</sub> (V) | Load (A) | C <sub>OUT</sub> (μF) | f <sub>SW</sub> (MHz) | C3 (nF) | t <sub>SS</sub> (ms) | Overshot (mV) |     |      |
|---------------------|----------------------|----------|-----------------------|-----------------------|---------|----------------------|---------------|-----|------|
| E                   | 24                   | 0.4      | 10                    | 4.0                   | 47      | 4                    | none          |     |      |
| 5                   | 24                   | 0.4      | 10                    | 1.2                   | 10      | 0.8                  | 210           |     |      |
| 12                  | 25                   | 0.6      | 10                    | 10                    | 10      | 2                    | 100           | 6.5 | none |
| 12                  | 35                   | 35 0.6   |                       | 2                     | 10      | 0.4                  | 300           |     |      |

When the EN is pulled low for 10-ms, the IC enters shutdown and the SS capacitor discharges through a  $5k\Omega$  resistor for the next soft start.

#### 8.3.3 Overcurrent Protection

The TPS61175-Q1 has a cycle-by-cycle overcurrent limit protection that turns off the power switch once the inductor current reaches the overcurrent limit threshold. The PWM circuitry resets itself at the beginning of the next switch cycle. During an overcurrent event, the output voltage begins to droop as a function of the load on the output. When the FB voltage drops lower than 0.9-V, the switching frequency is automatically reduced to 1/4 of the set value. The switching frequency does not reset until the overcurrent condition is removed. This feature is disabled during soft start.

#### 8.3.4 Enable and Thermal Shutdown

The TPS61175-Q1 enters shutdown when the EN voltage is less than 0.4-V for more than 10-ms. In shutdown, the input supply current for the device is less than 1.5- $\mu$ A (max). The EN pin has an internal 800-k $\Omega$  pull down resistor to disable the device when it is floating.

An internal thermal shutdown turns off the device when the typical junction temperature of 160°C is exceeded. The IC restarts when the junction temperature drops by 15°C.

#### 8.3.5 Under Voltage Lockout (UVLO)

An under voltage lockout circuit prevents mis-operation of the device at input voltages below 2.5-V (typical). When the input voltage is below the under voltage threshold, the device remains off and the internal switch FET is turned off. The under voltage lockout threshold is set below minimum operating voltage of 2.9V to avoid any transient VIN dip triggering the UVLO and causing the device to reset. For the input voltages between UVLO threshold and 2.9V, the device attempts to operate, but the specifications are not ensured.

# 8.4 Device Functional Modes

#### 8.4.1 Minimum on Time and Pulse Skipping

Once the PWM switch is turned on, the TPS61175-Q1 has minimum ON pulse width of 60-ns. This sets the limit of the minimum duty cycle of the PWM switch, and it is independent of the set switching frequency. When operating conditions result in the TPS61175-Q1 having a minimum ON pulse width less than 60-ns, the IC enters pulse-skipping mode. In this mode, the device keeps the power switch off for several switching cycles to keep the output voltage from rising above the regulated voltage. This operation typically occurs in light load condition when the PWM operates in discontinuous mode. Pulse skipping increases the output voltage ripple, see Figure 15.

If the switching frequency is above 1.2 MHz, the pulse-skipping operation may not function. The TPS61175-Q1 will always run in PWM mode with minimum ON pulse width. To keep the output voltage in regulation, a minimum load is required. The minimum load is related to the input voltage, output voltage, switching frequency, external inductor value and the maximum value of the minimum ON pulse width. Use Equation 1 and Equation 2 to calculate the required minimum load at the worst case. The maximum  $t_{\text{min}\_ON}$  could be estimated to 80 ns. CSW is the total parasite capacitance at the switching node SW pin. It could be estimated to 100 pF.

$$I_{(min\_load)} = \frac{1}{2} \times \frac{\left(V_{IN} \times t_{min\_ON} + (V_{OUT} + V_{D} - V_{IN}) \times \sqrt{L \times C_{SW}}\right)^{2} \times f_{SW}}{L \times \left(V_{OUT} + V_{D} - V_{IN}\right)} \quad \text{When } V_{OUT} + V_{D} - V_{IN} < V_{IN}$$
(1)

$$I_{(min\_load)} = \frac{1}{2} \times \frac{\left(V_{IN} \times t_{min\_ON} + V_{IN} \times \sqrt{L \times C_{SW}}\right)^{2} \times f_{SW}}{L \times \left(V_{OUT} + V_{D} - V_{IN}\right)} \quad \text{When } V_{OUT} + V_{D} - V_{IN} > V_{IN}$$
(2)

# 9 Application and Implementation

#### 9.1 Application Information

The following section provides a step-by-step design approach for configuring the TPS61175-Q1 as a voltage regulating boost converter, as shown in Figure 8. When configured as SEPIC or flyback converter, a different design approach is required.

## 9.2 Typical Application



Figure 8. Boost Converter Configuration

#### 9.2.1 Design Requirements

**Table 3. Design Parameters** 

| PARAMETERS          | VALUES  |
|---------------------|---------|
| Input voltage       | 5 V     |
| Output voltage      | 24 V    |
| Operating frequency | 1.2 MHz |

#### 9.2.2 Detailed Design Procedure

#### 9.2.2.1 Determining the Duty Cycle

The TPS61175-Q1 has a maximum worst case duty cycle of 89% and a minimum on time of 60 ns. These two constraints place limitations on the operating frequency that can be used for a given input to output conversion ratio. The duty cycle at which the converter operates is dependent on the mode in which the converter is running. If the converter is running in discontinuous conduction mode (DCM), where the inductor current ramps to zero at the end of each cycle, the duty cycle varies with changes to the load much more than it does when running in continuous conduction mode (CCM). In continuous conduction mode, where the inductor maintains a dc current, the duty cycle is related primarily to the input and output voltages as computed below:

$$D = \frac{V_{OUT} + V_D - V_{IN}}{V_{OUT} + V_D}$$
(3)

In discontinuous mode the duty cycle is a function of the load, input and output voltages, inductance and switching frequency as computed below:

$$D = \frac{\sqrt{2 \times (V_{OUT} + V_D) \times I_{OUT} \times L \times f_{SW}}}{V_{IN}}$$
(4)

All converters using a diode as the freewheeling or catch component have a load current level at which they transition from discontinuous conduction to continuous conduction. This is the point where the inductor current just falls to zero. At higher load currents, the inductor current does not fall to zero but remains flowing in a positive direction and assumes a trapezoidal wave shape as opposed to a triangular wave shape. This load boundary between discontinuous conduction and continuous conduction can be found for a set of converter parameters as follows.

$$I_{OUT(crit)} = \frac{(V_{OUT} + V_D - V_{IN}) \times V_{IN}^2}{2 \times (V_{OUT} + V_D)^2 \times f_{SW} \times L}$$
(5)

For loads higher than the result of the equation above, the duty cycle is given by Equation 3 and for loads less than the results of Equation 4, the duty cycle is given in Equation 5. For Equation 3 through Equation 5, the variable definitions are as follows.

- V<sub>OUT</sub> is the output voltage of the converter in V
- V<sub>D</sub> is the forward conduction voltage drop across the rectifier or catch diode in V
- V<sub>IN</sub> is the input voltage to the converter in V
- I<sub>OUT</sub> is the output current of the converter in A
- L is the inductor value in H
- f<sub>SW</sub> is the switching frequency in Hz

Unless otherwise stated, the design equations that follow assume that the converter is running in continuous mode.

### 9.2.2.2 Selecting the Inductor

The selection of the inductor affects steady state operation as well as transient behavior and loop stability. These factors make it the most important component in power regulator design. There are three important inductor specifications, inductor value, DC resistance and saturation current. Considering inductor value alone is not enough.

Inductor values can have  $\pm 20\%$  tolerance with no current bias. When the inductor current approaches saturation level, its inductance can fall to some percentage of its 0-A value depending on how the inductor vendor defines saturation current. For CCM operation, the rule of thumb is to choose the inductor so that its inductor ripple current ( $\Delta I_{\rm L}$ ) is no more than a certain percentage (RPL% = 20–40%) of its average DC value ( $I_{\rm IN(AVG)} = I_{\rm L(AVG)}$ )

$$\Delta I_{L} = \frac{V_{IN} \times D}{L \times f_{SW}} = \frac{(V_{OUT} + V_{D} - V_{IN}) \times (1 - D)}{L \times f_{SW}} = \frac{1}{\left[L \times f_{SW} \times \left(\frac{1}{V_{OUT} + V_{D} - V_{IN}} + \frac{1}{V_{IN}}\right)\right]}$$

$$\leq RPL\% \times \frac{P_{OUT}}{V_{IN} \times \eta_{est}}$$
(6)

Rearranging and solving for L gives

$$L \ge \frac{\eta_{\text{est}} \times V_{\text{IN}}}{\left[f_{\text{SW}} \left(\frac{1}{V_{\text{OUT}} + V_{\text{D}} - V_{\text{IN}}} + \frac{1}{V_{\text{IN}}}\right)\right] \times \text{RPL\% P}_{\text{OUT}}}$$
(7)

Choosing the inductor ripple current to closer to 20% of the average inductor current results in a larger inductance value, maximizes the converter's potential output current and minimizes EMI. Choosing the inductor ripple current closer to 40% of  $I_{L(AVG)}$  results in a smaller inductance value, and a physically smaller inductor, improves transient response but results in potentially higher EMI and lower efficiency if the DCR of the smaller packaged inductor is significantly higher. Using an inductor with a smaller inductance value than computed above may result in the converter operating in DCM. This reduces the boost converter's maximum output current, causes larger input voltage and output ripple and typically reduces efficiency. Table 4 lists the recommended inductor for the TPS61175-Q1.

Table 4. Recommended Inductors for TPS61175-Q1

| PART NUMBER | L<br>(µH) | DCR MAX<br>(mΩ) | SATURATION CURRENT (A) | SIZE<br>(L × W × H mm) | VENDOR    |
|-------------|-----------|-----------------|------------------------|------------------------|-----------|
| D104C2      | 10        | 44              | 3.6                    | 10.4x10.4x4.8          | TOKO      |
| VLF10040    | 15        | 42              | 3.1                    | 10.0x9.7x4.0           | TDK       |
| CDRH105RNP  | 22        | 61              | 2.9                    | 10.5x10.3x5.1          | Sumida    |
| MSS1038     | 15        | 50              | 3.8                    | 10.0x10.2x3.8          | Coilcraft |

ZHCSD56-DECEMBER 2014 www.ti.com.cn

The device has built-in slope compensation to avoid subharmonic oscillation associated with current mode control. If the inductor value is lower than 4.7µH, the slope compensation may not be adequate, and the loop can be unstable. Applications requiring inductors above 47µH have not been evaluated. Therefore, the user is responsible for verifying operation if they select an inductor that is outside the 4.7µH–47µH recommended range.

#### 9.2.2.3 Computing the Maximum Output Current

The over-current limit for the integrated power FET limits the maximum input current and thus the maximum input power for a given input voltage. Maximum output power is less than maximum input power due to power conversion losses. Therefore, the current limit setting, input voltage, output voltage and efficiency can all change the maximum current output (I<sub>OUT(MAX)</sub>). The current limit clamps the peak inductor current, therefore the ripple has to be subtracted to derive maximum DC current.

$$I_{OUT(max)} = \frac{V_{IN(MIN)} \times I_{IN(AVG)} \times \eta_{est}}{V_{OUT}} = \frac{V_{IN(NIM)} \times I_{LIM} \times \eta_{est}}{V_{OUT} \times (1 + RPL\%/2)}$$
(8)

where

- $I_{LIM}$  = over current limit
- n<sub>est</sub>= efficiency estimate based on similar applications or computed above

For instance, when  $V_{IN} = 12 \text{ V}$  is boosted to  $V_{OUT} = 24 \text{ V}$ , the inductor is 10 uH, the Schottky forward voltage is 0.4-V and the switching frequency is 1.2-MHz; then the maximum output current is 1.2-A in typical condition, assuming 90% efficiency and a %RPL = 20%.

#### 9.2.2.4 Setting Output Voltage

To set the output voltage in either DCM or CCM, select the values of R1 and R2 according to the following equation.

Vout = 1.229 V × 
$$\left(\frac{R1}{R2} + 1\right)$$
  
R1 = R2 ×  $\left(\frac{Vout}{1.229V} - 1\right)$  (9)

Considering the leakage current through the resistor divider and noise decoupling into FB pin, an optimum value for R2 is around 10k. The output voltage tolerance depends on the VFB accuracy and the tolerance of R1 and R2.

#### 9.2.2.5 Setting the Switching Frequency

Choose the appropriate resistor from the resistance versus frequency table Table 1 or graph Figure 7. A resistor must be placed from the FREQ pin to ground, even if an external oscillation is applied for synchronization.

Increasing switching frequency reduces the value of external capacitors and inductors, but also reduces the power conversion efficiency. The user should set the frequency for the minimum tolerable efficiency.

#### 9.2.2.6 Setting the Soft Start Time

Choose the appropriate capacitor from the soft start table Table 2. Increasing the soft start time reduces the overshoot during start-up.

# 9.2.2.7 Selecting the Schottky Diode

The high switching frequency of the TPS61175-Q1 demands a high-speed rectification for optimum efficiency. Ensure that the diode's average and peak current rating exceed the average output current and peak inductor current. In addition, the diode's reverse breakdown voltage must exceed the switch FET rating voltage of 40V. So, the VISHAY SS3P6L-E3/86A is recommended for TPS61175-Q1. The power dissipation of the diode's package must be larger than I<sub>OUT(max)</sub> x V<sub>D</sub>

#### 9.2.2.8 Selecting the Input and Output Capacitors

The output capacitor is mainly selected to meet the requirements for the output ripple and load transient. Then the loop is compensated for the output capacitor selected. The output ripple voltage is related to the capacitor's capacitance and its equivalent series resistance (ESR). Assuming a capacitor with zero ESR, the minimum capacitance needed for a given ripple can be calculated by

$$C_{out} = \frac{\left(V_{OUT} - V_{IN}\right)I_{out}}{V_{OUT} \times Fs \times V_{ripple}}$$
(10)

where, Vripple= peak to peak output ripple. The additional output ripple component caused by ESR is calculated using:

$$V_{ripple ESR} = I \times R_{ESR}$$

Due to its low ESR, Vripple\_ESR can be neglected for ceramic capacitors, but must be considered if tantalum or electrolytic capacitors are used.

The minimum ceramic output capacitance needed to meet a load transient requirement can be estimated by Equation 11.

$$C_{OUT} = \frac{\Delta I_{TRAN}}{2 \times \pi \times f_{LOOP-BW} \times \Delta V_{TRAN}}$$
(11)

Where

- ΔI<sub>TRAN</sub> is the transient load current step
- ΔV<sub>TRAN</sub> is the allowed voltage dip for the load current step
- f<sub>LOOP-RW</sub> is the control loop bandwidth (that is, the frequency where the control loop gain crosses zero).

Care must be taken when evaluating a ceramic capacitor's derating under dc bias, aging and AC signal. For example, larger form factor capacitors (in 1206 size) have their self resonant frequencies in the range of the switching frequency. So the effective capacitance is significantly lower. The DC bias can also significantly reduce capacitance. Ceramic capacitors can loss as much as 50% of its capacitance at its rated voltage. Therefore, one must add margin on the voltage rating to ensure adequate capacitance at the required output voltage.

For a typical boost converter implementation, at least  $4.7\mu F$  of ceramic input and output capacitance is recommended. Additional input and output capacitance may be required to meet ripple and/or transient requirements.

The popular vendors for high value ceramic capacitors are:

TDK (http://www.component.tdk.com/components.php)

Murata (http://www.murata.com/cap/index.html)

### 9.2.2.9 Compensating the Small Signal Control Loop

All continuous mode boost converters have a right half plane zero ( $f_{\rm RHPZ}$ ) due to the inductor being removed from the output during charging. In a traditional voltage mode controlled boost converter, the inductor and output capacitor form a small signal double pole. For a negative feedback system to be stable, the fed back signal must have a gain less than 1 before having 180 degrees of phase shift. With its double pole and RHPZ all providing phase shift, voltage mode boost converters are a challenge to compensate. In a converter with current mode control, there are essentially two loops, an inner current feedback loop created by the inductor current information sensed across  $R_{\rm SENSE}$  (40 m $\Omega$ ) and the output voltage feedback loop. The inner current loop allows the switch, inductor and modulator to be lumped together into a small signal variable current source controlled by the error amplifier, as shown in Figure 9.





Figure 9. Small Signal Model of a Current Mode Boost in CCM

The new power stage, including the slope compensation, small signal model becomes:

$$G_{PS}(s) = \frac{R_{OUT} \times (1-D)}{2 \times R_{SENSE}} \times \frac{\left(1 + \frac{s}{2 \times \pi \times f_{ESR}}\right) \left(1 - \frac{s}{2 \times \pi \times f_{RHPZ}}\right)}{1 + \frac{s}{2 \times \pi \times f_{P}}} \times He(s)$$
(12)

Where

$$f_{\mathsf{P}} = \frac{2}{2\pi \times \mathsf{R}_{\mathsf{O}} \times \mathsf{C2}} \tag{13}$$

$$f_{\rm ESR} \approx \frac{1}{2\pi \times R_{\rm ESR} \times C2}$$
 (14)

$$f_{\text{RHPZ}} = \frac{R_{\text{O}}}{2\pi \times L} \times \left(\frac{V_{\text{IN}}}{V_{\text{OUT}}}\right)^{2}$$
(15)

And

$$He(s) = \frac{1}{1 + \frac{s \times \left[ \left( 1 + \frac{Se}{Sn} \right) \times (1 - D) - 0.5 \right]}{f_{SW}} + \frac{s^2}{\left( \pi \times f_{SW} \right)^2}}$$
(16)

He(s) models the inductor current sampling effect as well as the slope compensation effect on the small signal response.

#### **NOTE**

If Se slope dominates Sn, that is, when the inductance is oversized in order to give ripple current much smaller than the recommended 0.2-0.4 times the average input current, then the converter behaves more like a voltage mode converter, and the above model no longer holds.

The slope compensation in TPS61175-Q1 is shown as follow

$$Sn = \frac{V_{OUT} + V_D - V_{IN}}{L} \times R_{SENSE}$$
 (17)

ZHCSD56 – DECEMBER 2014 www.ti.com.cn

Se = 
$$\frac{0.32 \text{ V/R4}}{16 \times (1-D) \times 6pF} + \frac{0.5 \mu A}{6 pF}$$

Where R4 is the frequency setting resistor

(18)

Figure 10 shows a bode plot of a typical CCM boost converter power stage



Figure 10. Bode Plot of Power Stage Gain and Phase

The TPS61175-Q1 COMP pin is the output of the internal trans-conductance amplifier. Equation 19 shows the equation for feedback resistor network and the error amplifier.

$$H_{EA} = G_{EA} \times R_{EA} \times \frac{R2}{R2 + R1} \times \frac{1 + \frac{s}{2 \times \pi \times f_Z}}{\left(1 + \frac{s}{2 \times \pi \times f_{P1}}\right) \times \left(1 + \frac{s}{2 \times \pi \times f_{P2}}\right)}$$

$$(19)$$

where  $G_{EA}$  and  $R_{EA}$  are the amplifier's trans-conductance and output resistance located in the *Electrical Characteristics* table.

$$f_{P1} = \frac{1}{2\pi \times R_{EA} \times C4}$$

$$f_{P2} = \frac{1}{2\pi \times R3 \times C5} \text{ (optional)}$$

and

$$f_{\rm Z} = \frac{1}{2\pi \times R3 \times C4} \tag{22}$$

Figure 11 shows a typical bode plot for transfer function H(s).

C5 is optional and can be modeled as 10 pF stray capacitance.

(21)



90
Phase

O
Gain

-90

-180

-180

Figure 11. Bode Plot of Feedback Resistors and Compensated Amplifier Gain and Phase

f - Frequency - kHz

The next step is to choose the loop crossover frequency,  $f_C$ . The higher in frequency that the loop gain stays above zero before crossing over, the faster the loop response will be and therefore the lower the output voltage will droop during a step load. It is generally accepted that the loop gain cross over no higher than the lower of either 1/5 of the switching frequency,  $f_{SW}$ , or 1/3 of the RHPZ frequency,  $f_{RHPZ}$ . To approximate a single pole roll-off up to  $f_{P2}$ , select R3 so that the compensation gain,  $K_{COMP}$ , at  $f_C$  on Figure 11 is the reciprocal of the gain,  $K_{PW}$ , read at frequency  $f_C$  from the Figure 10 bode plot or more simply

$$K_{COMP}(f_C) = 20 \times log(G_{EA} \times R3 \times R2/(R2+R1)) = 1/K_{PW}(f_C)$$

This makes the total loop gain,  $T(s) = G_{PS}(s) \times H_{EA}(s)$ , zero at the  $f_C$ . Then, select C4 so that  $f_Z \cong f_C/10$  and optional  $f_{P2} > f_C$  \*10. Following this method should lead to a loop with a phase margin near 45 degrees. Lowering R3 while keeping  $f_Z \cong f_C/10$  increases the phase margin and therefore increases the time it takes for the output voltage to settle following a step load.

In the TPS61175-Q1, if the FB pin voltage changes suddenly due to a load step on the output voltage, the error amplifier increases its transconductance for 8-ms in an effort to speed up the IC's transient response and reduce output voltage droop due to the load step. For example, if the FB voltage decreases 10-mV due to load change, the error amplifier increases its source current through COMP by 5 times; if FB voltage increases 11-mV, the sink current through COMP is increased to 3.5 times normal value. This feature often results in saw tooth ringing on the output voltage, shown as Figure 13. Designing the loop for greater than 45 degrees of phase margin and greater than 10db gain margin minimizes the amplitude of this ringing. This feature is disabled during soft start.

# TEXAS INSTRUMENTS

#### 9.2.3 Application Curves



# 10 Power Supply Recommendations

The device is designed to operate from an input voltage supply range between 2.9 V and 18 V. The input power supply's output current needs to be rated according to the supply voltage, output voltage and output current of the TPS61175-Q1.

# 11 Layout

## 11.1 Layout Guidelines

- As for all switching power supplies, especially those running at high switching frequency and high currents, layout is an important design step. If layout is not carefully done, the regulator could suffer from instability as well as noise problems. To maximize efficiency, switch rise and fall times are fast. To prevent radiation of high frequency noise (this is, EMI), proper layout of the high frequency switching path is essential.
- Minimize the length and area of all traces connected to the SW pin and always use a ground plane under the switching regulator to minimize interplane coupling.
- The high current path including the switch, Schottky diode, and output capacitor, contains nanosecond rise and fall times and should be kept as short as possible.
- The input capacitor needs not only to be close to the VIN pin, but also to the GND pin in order to reduce the input supply ripple.

## 11.2 Layout Example



# TEXAS INSTRUMENTS

#### 11.3 Thermal Considerations

The maximum IC junction temperature should be restricted to  $125^{\circ}$ C under normal operating conditions. This restriction limits the power dissipation of the TPS61175-Q1. Calculate the maximum allowable dissipation,  $P_D(max)$ , and keep the actual dissipation less than or equal to  $P_D(max)$ . The maximum-power-dissipation limit is determined using the following equation:

$$P_{D(max)} = \frac{125^{\circ}C - T_{A}}{R_{\theta JA}}$$
 (23)

where,  $T_A$  is the maximum ambient temperature for the application.  $R_{\theta JA}$  is the thermal resistance junction-to-ambient given in the *Thermal Information* table.

The TPS61175-Q1 comes in a thermally enhanced TSSOP package. This package includes a thermal pad that improves the thermal capabilities of the package. The R0JA of the TSSOP package greatly depends on the PCB layout and thermal pad connection. The thermal pad must be soldered to the analog ground on the PCB. Using thermal vias underneath the thermal pad.



# 12 器件和文档支持

# 12.1 商标

www.ti.com.cn

PowerPAD is a trademark of Texas Instruments. All other trademarks are the property of their respective owners.

# 12.2 静电放电警告



这些装置包含有限的内置 ESD 保护。 存储或装卸时,应将导线一起截短或将装置放置于导电泡棉中,以防止 MOS 门极遭受静电损伤。

## 12.3 术语表

SLYZ022 — TI 术语表。

这份术语表列出并解释术语、首字母缩略词和定义。

# 13 机械封装和可订购信息

以下页中包括机械封装和可订购信息。 这些信息是针对指定器件可提供的最新数据。 这些数据会在无通知且不对本文档进行修订的情况下发生改变。 欲获得该数据表的浏览器版本,请查阅左侧的导航栏。

www.ti.com 10-Nov-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins    | Package qty   Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|--------|---------------|-------------------|-----------------------|------|-------------------------------|----------------------------|--------------|------------------|
| TPS61175QPWPRQ1       | Active | Production    | HTSSOP (PWP)   14 | 2000   LARGE T&R      | Yes  | NIPDAU                        | Level-3-260C-168 HR        | -40 to 125   | 61175Q1          |
| TPS61175QPWPRQ1.B     | Active | Production    | HTSSOP (PWP)   14 | 2000   LARGE T&R      | Yes  | NIPDAU                        | Level-3-260C-168 HR        | -40 to 125   | 61175Q1          |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF TPS61175-Q1:

Catalog: TPS61175

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.



# **PACKAGE OPTION ADDENDUM**

www.ti.com 10-Nov-2025

NOTE: Qualified Version Definitions:

 $_{\bullet}$  Catalog - TI's standard catalog product

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 4-Sep-2025

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device          | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS61175QPWPRQ1 | HTSSOP          | PWP                | 14 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 4-Sep-2025



#### \*All dimensions are nominal

|   | Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| ı | TPS61175QPWPRQ1 | HTSSOP       | PWP             | 14   | 2000 | 350.0       | 350.0      | 43.0        |

4.4 x 5.0, 0.65 mm pitch

PLASTIC SMALL OUTLINE

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



**INSTRUMENTS** www.ti.com

# PowerPAD<sup>™</sup> TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



#### NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
  4. Reference JEDEC registration MO-153.
- 5. Features may differ or may not be present.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
- 8. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature numbers SLMA002 (www.ti.com/lit/slma002) and SLMA004 (www.ti.com/lit/slma004).
- 9. Size of metal pad may vary due to creepage requirement.
- 10. Vias are optional depending on application, refer to device data sheet. It is recommended that vias under paste be filled, plugged or tented.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 11. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 12. Board assembly site may have different recommendations for stencil design.



# 重要通知和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、与某特定用途的适用性或不侵犯任何第三方知识产权的暗示担保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他安全、安保法规或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的相关应用。严禁以其他方式对这些资源进行复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。对于因您对这些资源的使用而对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,您将全额赔偿,TI 对此概不负责。

TI 提供的产品受 TI 销售条款)、TI 通用质量指南 或 ti.com 上其他适用条款或 TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 除非德州仪器 (TI) 明确将某产品指定为定制产品或客户特定产品,否则其产品均为按确定价格收入目录的标准通用器件。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

版权所有 © 2025, 德州仪器 (TI) 公司

最后更新日期: 2025 年 10 月