TPS57114C-Q1 **REVISED JULY 2021** ZHCSL72B - OCTOBER 2016 - # TPS57114C-Q1 汽车类 2.95V 至 6V、4A、2MHz 同步降压转换器 ### 1 特性 - 符合汽车应用要求 - 具有符合 AEC-Q100 标准的下列特性: - 器件温度等级 1: -40°C 至 +125°C 环境工作 温度范围 - 器件 HBM ESD 分类等级 2 - 器件 CDM ESD 分类等级 C4B - 提供功能安全 - 可帮助进行功能安全系统设计的文档 - 两个可在 4A 负载下获得高效率的 12mΩ (典型 值)MOSFET - 200kHz 至 2MHz 开关频率 - 在工作温度范围 ( 40°C 至 +150°C ) 内具有 0.8V ± 1% 电压基准 - 与外部时钟同步 - 可调缓启动和排序 - 欠压 (UV) 和过压 (OV) 电源正常输出 - 40°C 至 +150°C 的工作结温范围 - 热增强型 3mm × 3mm 16 引脚 WQFN 封装 - 与 TPS54418 引脚兼容 - 推出更新版本产品: TPS62810-Q1 采用 3mm × 2mm VQFN 可湿性侧面封装的 6V 降压转换器 #### 2 应用 - 低电压、高密度电源系统 - 针对高性能 DSP、FPGA、ASIC 和微处理器的负 载点调节 - 宽带、网络及光纤通信基础设施 简化版原理图 ### 3 说明 TPS57114C-Q1 器件是一款具有两个集成 MOSFET 的全功能 6V、4A 同步降压电流模式转换器。 TPS57114C-Q1 器件集成了 MOSFET, 通过实施电流 模式控制来减少外部元件数量,通过启用高达 2MHz 的开关频率来减小电感器尺寸,并借助小型 3mm × 3mm 热增强型 QFN 封装更大限度减小 IC 尺寸,从而 实现小型设计。 TPS57114C-Q1 器件可在整个工作温度范围内为多种 负载提供电压基准 (V<sub>RFF</sub>) 精度达 ±1% 的精确调节。 通过集成 $12m\Omega$ MOSFET 和典型值为 $515\mu$ A 的电源 电流,更大限度提升效率。使用使能引脚,可通过进入 关断模式将关断电源电流降至 5.5µA。 内部欠压锁定设置为 2.45V, 但通过使能引脚上的电阻 器网络来设定阈值,可提高该设置值。缓启动引脚可控 制输出电压启动斜升。开漏电源正常信号表示输出处于 标称电压值的 93% 至 107% 范围之内。 频率折返和热关断功能可在过流情况下保护器件不受损 坏。 #### 器件信息 | 器件型号 | 封装 <sup>(1)</sup> | 封装尺寸(标称值) | |--------------|-------------------|-----------------| | TPS57114C-Q1 | WQFN (16) | 3.00mm × 3.00mm | 如需了解所有可用封装,请参阅数据表末尾的可订购产品附 录。 ### **Table of Contents** | 1 特性 1 | 8 Application and Implementation | 22 | |---------------------------------------|----------------------------------------------------|------------------| | 2 应用 | | | | 3 说明 | | <mark>22</mark> | | 4 Revision History | | <mark>31</mark> | | 5 Pin Configuration and Functions | | 32 | | 6 Specifications4 | | 32 | | 6.1 Absolute Maximum Ratings4 | | 33 | | 6.2 ESD Ratings | 44 D | 34 | | 6.3 Recommended Operating Conditions4 | 44 4 D - : - d O - : - : - : - : - : - : - : - : - | 34 | | 6.4 Thermal Information5 | | <mark>3</mark> 4 | | 6.5 Electrical Characteristics | 1. a 12.11. ). bb = 2xc) = 1 | 34 | | 6.6 Typical Characteristics7 | a a a a a a a a a a a a a a a a a a a | 34 | | 7 Detailed Description11 | | | | 7.1 Overview11 | | 34 | | 7.2 Functional Block Diagram12 | | | | 7.3 Feature Description12 | | | | 7.4 Device Functional Modes13 | , , , , | 34 | | | | | 4 Revision History 注:以前版本的页码可能与当前版本的页码不同 | Changes from Revision A (July 2021) to Revision B (December 2020) | Page | |----------------------------------------------------------------------|------| | <ul> <li>向特性添加了功能安全项目</li></ul> | 1 | | • 更新了整个文档中的表格、图和交叉参考的编号格式 | 1 | | • 在特性中添加了 TPS62810-Q1 要点 | | | Changes from Revision * (October 2016) to Revision A (December 2019) | Page | | • 首次公开发布 | 1 | # **5 Pin Configuration and Functions** 图 5-1. 16-Pin WQFN With Exposed Thermal Pad RTE Package (Bottom View) 表 5-1. Pin Functions | PI | N | 1/0 | DESCRIPTION | | | | | |------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | NAME | NO. | "0 | DESCRIPTION | | | | | | AGND | 5 | _ | Connect analog ground electrically to GND close to the device. | | | | | | воот | 13 | 0 | The device requires a bootstrap capacitor between BOOT and PH. Having the voltage on this capacitor below the minimum required by the BOOT UVLO forces the output to switch off until the capacitor recharges. | | | | | | COMP | 7 | 0 | Error amplifier output, and input to the output-switch current comparator. Connect frequency-compensation components to this pin. | | | | | | EN | Enable pin, internal pullup-current source. Pull below 1.2 V to disable. Float to enable. An alternative use of this pin can be to set the on-off threshold (adjust UVLO) with two additional resistors. | | | | | | | | GND | 3 | | Power ground. Electrically connect this pin directly to the thermal pad under the device. | | | | | | GND | 4 | | Prower ground. Electrically conflect this pin directly to the thermal pad under the device. | | | | | | | 10 | | | | | | | | PH | 11 | 0 | The source of the internal high-side power MOSFET, and drain of the internal low-side (synchronous) rectifier MOSFET | | | | | | | 12 | | | | | | | | PWRGD | 14 | 0 | An open-drain output; asserts low if output voltage is low because of thermal shutdown, overcurrent, overvoltage, undervoltage, or EN shutdown. | | | | | | RT/CLK | 8 | I | Resistor-timing or external-clock input pin | | | | | | SS/TR | 9 | I | Slow start and tracking. An external capacitor connected to this pin sets the output-voltage rise time. Another use of this pin is for tracking. | | | | | | | 1 | | | | | | | | VIN | 2 | ı | Input supply voltage: 2.95 V to 6 V | | | | | | | 16 | | | | | | | | VSENSE | 6 | I | Inverting node of the transconductance (g <sub>m</sub> ) error amplifier | | | | | | Thermal pa | ad | _ | Connect the GND pin to the exposed thermal pad for proper operation. Connect this thermal pad to any internal PCB ground plane using multiple vias for good thermal performance. | | | | | ### **6 Specifications** ### **6.1 Absolute Maximum Ratings** | | | MIN <sup>(1)</sup> | MAX <sup>(1)</sup> | UNIT | |-----------------------------|----------------------|--------------------|--------------------|------| | | VIN | - 0.3 | 7 | | | | EN | - 0.3 | 7 | | | | BOOT | - 0.3 | PH + 7 | | | land the second | VSENSE | - 0.3 | 3 | | | Input voltage | COMP | - 0.3 | 3 | ] | | | PWRGD | - 0.3 | 7 | | | | SS/TR | - 0.3 | 3 | | | | RT/CLK | - 0.3 | 7 | | | | воот-рн | - 0.3 | 7 | | | Output voltage | PH | - 0.6 | 7 | V | | | PH 10-ns transient | - 2 | 10 | | | Sauras aureant | EN | | 100 | μA | | Source current | RT/CLK | | 100 | μA | | | COMP | | 100 | μA | | Sink current | PWRGD | | 10 | mA | | | SS/TR | | 100 | μA | | Temperature, T <sub>J</sub> | | - 40 | 150 | °C | | Storage temperatu | re, T <sub>stg</sub> | | | | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. # 6.2 ESD Ratings | | | | | VALUE | UNIT | |--------------------|-------------------------|---------------------------------------------------------|---------------------------------------------|-------|------| | | <b>-</b> 1 | Human-body model (HBM), per AEC Q100-002 <sup>(1)</sup> | | ±2000 | | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per AEC | All pins | ±500 | V | | | a | Q100-011 | Corner pins (1, 16, 4, 5, 8, 9, 12, and 13) | ±750 | | (1) AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification. ### **6.3 Recommended Operating Conditions** over operating free-air temperature range (unless otherwise noted) | | | MIN | NOM | MAX | UNIT | |--------------------|-------------------------------|------|-----|-----|------| | V <sub>(VIN)</sub> | Input voltage | 2.95 | | 6 | V | | T <sub>A</sub> | Operating ambient temperature | - 40 | | 125 | °C | Product Folder Links: TPS57114C-Q1 ### **6.4 Thermal Information** | | | TPS57114C-Q1 | | |---------------------------|----------------------------------------------|--------------|------| | | THERMAL METRIC <sup>(1)</sup> | RTE (WQFN) | UNIT | | | | 16 PINS | | | R <sub>0</sub> JA | Junction-to-ambient thermal resistance | 43.8 | °C/W | | R <sub>θ JC(top)</sub> | Junction-to-case(top) thermal resistance | 46.1 | °C/W | | R <sub>θ JB</sub> | Junction-to-board thermal resistance | 15.5 | °C/W | | ψJT | Junction-to-top characterization parameter | 0.7 | °C/W | | ψ ЈВ | Junction-to-board characterization parameter | 15.5 | °C/W | | R <sub>θ JC(bottom)</sub> | Junction-to-case(bottom) thermal resistance | 3.8 | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report (SPRA953). ### 6.5 Electrical Characteristics $T_J = -40$ °C to 150°C, $V_{(VIN)} = 2.95$ to 6 V (unless otherwise noted) | DESCRIPTION | CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|-------|--------|-------|------| | SUPPLY VOLTAGE (VIN PIN) | | • | | | | | Internal undervoltage-lockout threshold | VIN UVLO start | | 2.28 | 2.5 | V | | internal undervoltage-lockout tilleshold | VIN UVLO stop | | 2.45 | 2.6 | V | | Shutdown supply current | $V_{(EN)}$ = 0 V, 25°C, 2.95 V $\leq$ $V_{(VIN)}$ $\leq$ 6 V | | 5.5 | 15 | μA | | Quiescent current - I <sub>(q)</sub> | $V_{(VSENSE)} = 0.9 \text{ V}, V_{(VIN)} = 5 \text{ V}, 25^{\circ}\text{C}, \text{ Rt} = 400 \text{ k}\Omega$ | | 515 | 750 | μΑ | | ENABLE AND UVLO (EN PIN) | | | | | | | Enable threshold | Rising | | 1.25 | | V | | Enable threshold | Falling | | 1.18 | | V | | Innut current | Enable threshold + 50 mV | | - 3.2 | | | | Input current | Enable threshold - 50 mV | | - 1.65 | | μΑ | | VOLTAGE REFERENCE (VSENSE PIN) | | | | | | | Voltage reference | $2.95 \text{ V} \le V_{(VIN)} \le 6 \text{ V}, -40^{\circ}\text{C} < T_{J} < 150^{\circ}\text{C}$ | 0.792 | 8.0 | 0.808 | V | | MOSFET | | | | I | | | High side switch projetors | BOOT-PH = 5 V | | 12 | 30 | | | High-side switch resistance | BOOT-PH = 2.95 V | | 16 | 30 | mΩ | | Low-side switch resistance | V <sub>(VIN)</sub> = 5 V | | 13 | 30 | m0 | | Low-side switch resistance | V <sub>(VIN)</sub> = 2.95 V | | 17 | 30 | mΩ | | ERROR AMPLIFIER | | | | | | | Input current | | | 2 | | nA | | Error-amplifier transconductance (g <sub>m</sub> ) | $-2 \mu A < I_{(COMP)} < 2 \mu A, V_{(COMP)} = 1 V$ | | 245 | | μS | | Error-amplifier transconductance (g <sub>m</sub> ) during slow start | $^-$ 2 μA < $I_{(COMP)}$ < 2 μA, $V_{(COMP)}$ = 1 V, $V_{(VSENSE)}$ = 0.4 V | | 79 | | μS | | Error-amplifier source and sink | V <sub>(COMP)</sub> = 1 V, 100-mV overdrive | | ±20 | | μΑ | | COMP to high-side FET current g <sub>m</sub> | | | 25 | | S | | CURRENT LIMIT | | | | | | | Current-limit threshold | V <sub>(VIN)</sub> = 2.95 V, 25°C <t<sub>J &lt; 150°C</t<sub> | 5 | 6.4 | | Α | | Current-IIIIII tillesiioiu | V <sub>(VIN)</sub> = 6 V, 25°C <t<sub>J &lt; 150°C</t<sub> | 4.4 | 5.56 | | A | | THERMAL SHUTDOWN | | • | | | | | Thermal shutdown | | | 168 | | °C | | Hysteresis | | | 20 | | °C | $T_{II} = -40$ °C to 150°C, $V_{(VIN)} = 2.95$ to 6 V (unless otherwise noted) | DESCRIPTION | CONDITIONS | MIN | TYP | MAX | UNIT | |------------------------------------------------|----------------------------------------------------------------------|-----|------|------|--------------------| | TIMING RESISTOR AND EXTERNAL CLOC | (RT/CLK PIN) | | | | | | Switching frequency range using RT mode | | 200 | | 2000 | kHz | | Switching frequency | Rt = 400 kΩ | 400 | 500 | 600 | kHz | | Switching frequency range using CLK mode | | 300 | | 2000 | kHz | | Minimum CLK pulse duration | | 75 | | | ns | | RT/CLK voltage | Rt = 400 kΩ | | 0.5 | | V | | RT/CLK high threshold | | | 1.6 | 2.5 | V | | RT/CLK low threshold | | 0.4 | 0.6 | | V | | RT/CLK falling edge to PH rising edge delay | Measure at 500 kHz with RT resistor in series | | 90 | | ns | | PLL lock-in time | Measure at 500 kHz | | 42 | | μs | | PH (PH PIN) | | | | | | | | Measured at 50% points on PH, I <sub>O</sub> = 4 A | | 75 | | | | Minimum on-time | Measured at 50% points on PH, $V_{(VIN)} = 6 V$ , $I_O = 0 A$ | | 120 | | ns | | Minimum off-time | Prior to skipping off pulses, BOOT-PH = 2.95 V, I <sub>O</sub> = 4 A | | 60 | | ns | | Rise time | V = CV = 4.0 | | 2.25 | | V/ns | | Fall time | $V_{(VIN)} = 6 \text{ V}, I_O = 4 \text{ A}$ | | 2 | | V/ns | | BOOT (BOOT PIN) | | 1 | | | | | BOOT charge resistance | V <sub>(VIN)</sub> = 5 V | | 16 | | Ω | | BOOT-PH UVLO | V <sub>(VIN)</sub> = 2.95 V | | 2.1 | | V | | SLOW START AND TRACKING (SS/TR PIN) | | | | | | | Charge current | V <sub>(SS/TR)</sub> = 0.4 V | | 2 | | μΑ | | SS/TR to VSENSE matching | V <sub>(SS/TR)</sub> = 0.4 V | | 54 | | mV | | SS/TR to reference crossover | 98% of nominal reference voltage | | 1.1 | | V | | SS/TR discharge voltage (overload) | V <sub>(VSENSE)</sub> = 0 V | | 60 | | mV | | SS/TR discharge current (overload) | V <sub>(VSENSE)</sub> = 0 V, V <sub>(SS/TR)</sub> = 0.4 V | | 350 | | μA | | SS discharge current (UVLO, EN, thermal fault) | V <sub>(VIN)</sub> = 5 V, V <sub>(SS/TR)</sub> = 0.5 V | | 1.9 | | mA | | POWER-GOOD (PWRGD PIN) | | | | | | | | V <sub>(VSENSE)</sub> falling (fault) | | 91 | | % V <sub>ref</sub> | | VSENSE threshold | V <sub>(VSENSE)</sub> rising (good) | | 93 | | $\% V_{ref}$ | | VOLINOE UNCONOID | V <sub>(VSENSE)</sub> rising (fault) | | 109 | | $\% V_{ref}$ | | | V <sub>(VSENSE)</sub> falling (good) | | 107 | | % V <sub>ref</sub> | | Hysteresis | V <sub>(VSENSE)</sub> falling | | 2 | | % V <sub>ref</sub> | | Output high leakage | $V_{(VSENSE)} = V_{(REF)}, V_{(PWRGD)} = 5.5 V$ | | 7 | | nA | | On-resistance | | | 56 | 100 | Ω | | Output low | I <sub>(PWRGD)</sub> = 3 mA | | 0.3 | | V | | Minimum VIN for valid output | V <sub>(PWRGD)</sub> < 0.5 V at 100 μA | | 0.65 | 1.5 | V | ### **6.6 Typical Characteristics** 图 6-1. High-Side and Low-Side r<sub>DS(on)</sub> vs Temperature 图 6-2. Frequency vs Temperature 图 6-3. High-Side Current Limit vs Temperature 图 6-4. Voltage Reference vs Temperature 图 6-5. Switching Frequency vs RT Resistance, Low-Frequency Range 图 6-6. Switching Frequency vs V<sub>(VSENSE)</sub> 图 6-13. Input Voltage vs Temperature 图 6-14. Shutdown Supply Current vs Temperature 图 6-15. Shutdown Supply Current vs Input Voltage 图 6-16. VIN Supply Current vs Junction Temperature 图 6-18. PWRGD Threshold vs Temperature # 7 Detailed Description #### 7.1 Overview The TPS57114C-Q1 device is a 6-V, 4-A, synchronous step-down (buck) converter with two integrated n-channel MOSFETs. To improve performance during line and load transients, the device implements a constant-frequency, peak-current-mode control which reduces output capacitance and simplifies external frequency-compensation design. The wide switching-frequency range of 200 kHz to 2000 kHz allows for efficiency and size optimization when selecting the output-filter components. Adjust the switching frequency using a resistor to ground on the RT/CLK pin. The device has an internal phase-lock loop (PLL) on the RT/CLK pin that synchronizes the power-switch turnon to the falling edge of an external system clock. The TPS57114C-Q1 device has a typical default start-up voltage of 2.45 V. The EN pin has an internal pullup current source; to adjust the input-voltage undervoltage lockout (UVLO), use two external resistors on the EN pin. In addition, the pullup current provides a default condition, allowing the device to operate when the EN pin is floating. The total operating current for the TPS57114C-Q1 device is typically 515 $\mu$ A when not switching and under no load. When the device is disabled, the typical supply current is less than 5.5 $\mu$ A. The integrated 12-m $\Omega$ MOSFETs allow for high-efficiency power-supply designs with continuous output currents up to 4 A. The TPS57114C-Q1 device reduces the external component count by integrating the boot recharge diode. A capacitor between the BOOT and PH pins supplies the bias voltage for the integrated high-side MOSFET. A UVLO circuit, which monitors the boot-capacitor voltage, turns off the high-side MOSFET when the voltage falls below a preset threshold. This BOOT circuit allows the TPS57114C-Q1 device to operate approaching 100% duty cycle. The output voltage can be stepped down to as low as the 0.8-V reference. The TPS57114C-Q1 device has a power-good comparator (PWRGD) with 2% hysteresis. The TPS57114C-Q1 device minimizes excessive output overvoltage transients by taking advantage of the overvoltage power-good comparator. A regulated output voltage exceeding 109% of the nominal voltage activates the overvoltage comparator, which turns off the high-side MOSFET and masks it from turning on until the output voltage is lower than 107% of the nominal voltage. The SS/TR (slow-start or tracking) pin minimizes inrush currents or provides power-supply sequencing during power up. Connect a small-value capacitor to the pin for slow start. Discharging the SS/TR pin before the output powers up ensures a repeatable restart after an overtemperature fault, UVLO fault, or disabled condition. The use of a frequency-foldback circuit reduces the switching frequency during start-up and overcurrent fault conditions to help limit the inductor current. Copyright © 2022 Texas Instruments Incorporated ### 7.2 Functional Block Diagram #### 7.3 Feature Description ### 7.3.1 Fixed-Frequency PWM Control The TPS57114C-Q1 device uses an adjustable fixed-frequency peak-current mode control. An error amplifier, which drives the COMP pin, compares the output voltage through external resistors on the VSENSE pin to an internal voltage reference. An internal oscillator initiates the turnon of the high-side power switch. The device compares the error-amplifier output to the high-side power-switch current. When the sensed voltage derived from the power-switch current reaches the COMP voltage level, the high-side power switch turns off and the low-side power switch turns on. The COMP pin voltage increases and decreases as the output current increases and decreases. The device implements a current limit by clamping the COMP pin voltage to a maximum level, and also implements a minimum clamp for improved transient-response performance. #### 7.3.2 Slope Compensation and Output Current The TPS57114C-Q1 device adds a compensating ramp to the switch-current signal. This slope compensation prevents subharmonic oscillations as the duty cycle increases. The available peak inductor current remains constant over the full duty-cycle range. Submit Document Feedback Copyright © 2022 Texas Instruments Incorporated #### 7.3.3 Bootstrap Voltage (BOOT) and Low-Dropout Operation The TPS57114C-Q1 device has an integrated boot regulator and requires a small ceramic capacitor between the BOOT and PH pins to provide the gate-drive voltage for the high-side MOSFET. The value of the ceramic capacitor should be 0.1 $\mu$ F. TI recommends a ceramic capacitor with an X7R- or X5R-grade dielectric and a voltage rating of 10 V or higher because of the stable characteristics over temperature and voltage. To improve dropout, the design of the TPS57114C-Q1 device is for operation at 100% duty cycle as long as the BOOT-to-PH pin voltage is greater than 2.2 V. A UVLO circuit turns off the high-side MOSFET, allowing for the low-side MOSFET to conduct when the voltage from BOOT to PH drops below 2.2 V. Because the supply current sourced from the BOOT pin is low, the high-side MOSFET can remain on for more switching cycles than are required to refresh the capacitor; thus, the effective duty cycle of the switching regulator is high. #### 7.3.3.1 Error Amplifier The TPS57114C-Q1 device has a transconductance amplifier, which it uses as an error amplifier. The error amplifier compares the VSENSE voltage to the lower of the SS/TR pin voltage or the internal 0.8-V voltage reference. The transconductance of the error amplifier is 245 $\mu$ S during normal operation. When the voltage of the VSENSE pin is below 0.8 V and the device is regulating using the SS/TR voltage, the $g_m$ is typically greater than 79 $\mu$ S, but less than 245 $\mu$ S. #### 7.3.4 Voltage Reference The voltage-reference system produces a precise ±1% voltage reference over temperature by scaling the output of a temperature-stable band-gap circuit. The band-gap and scaling circuits produce 0.8 V at the non-inverting input of the error amplifier. #### 7.4 Device Functional Modes #### 7.4.1 Adjusting the Output Voltage A resistor divider from the output node to the VSENSE pin sets the output voltage. TI recommends using divider resistors with 1% tolerance or better. Start with 100 k $\Omega$ for the R1 resistor and use 1 to calculate R2. To improve efficiency at light loads, consider using larger-value resistors. If the values are too high, the regulator is more susceptible to noise, and voltage errors from the VSENSE input current are noticeable. $$R2 = R1 \times \left(\frac{0.8 \text{ V}}{\text{V}_{\text{O}} - 0.8 \text{ V}}\right) \tag{1}$$ 图 7-1. Voltage-Divider Circuit #### 7.4.2 Enable Functionality and Adjusting Undervoltage Lockout Copyright © 2022 Texas Instruments Incorporated Submit Document Feedback operation when the EN pin floats. Once the EN pin voltage exceeds 1.25 V, the circuitry adds an additional 1.6 $\mu$ A of hysteresis. Pulling the EN pin below 1.18 V removes the 1.6 $\mu$ A. This additional current facilitates input voltage hysteresis. 图 7-2. Adjustable Undervoltage Lockout $$R1 = \frac{V_{(START)} \left( \frac{V_{(ENFALLING)}}{V_{(ENRISING)}} \right) - V_{(STOP)}}{I_{(1)} \left( 1 - \frac{V_{(ENFALLING)}}{V_{(ENRISING)}} \right) + I_{(hys)}}$$ (2) $$R2 = \frac{R1 \times V_{\text{(ENFALLING)}}}{V_{\text{(STOP)}} - V_{\text{(ENFALLING)}} + R1 \times (I_{(1)} + I_{\text{(hys)}})}$$ (3) where $I_{(hvs)} = 1.6 \mu A$ , $I_{(1)} = 1.6 \mu A$ , $V_{(ENRISING)} = 1.25 \text{ V}$ , $V_{(ENFALLING)} = 1.18 \text{ V}$ . #### 7.4.3 Slow-Start or Tracking Pin $$C_{(SS/TR)} (nF) = \frac{t_{(SS/TR)} (ms) \times I_{(SS/TR)} (\mu A)}{V_{ref} (V)}$$ (4) If during normal operation VIN goes below UVLO, the EN pin goes below 1.2 V, or a thermal shutdown event occurs, the TPS57114C-Q1 device stops switching. On VIN going above UVLO, the release or pulling high of EN, or the exit of a thermal shutdown, SS/TR discharges to below 60 mV before re-initiation of a power-up sequence. The VSENSE voltage follows the SS/TR pin voltage with a 54-mV offset up to 85% of the internal voltage reference. When the SS/TR voltage is greater than 85% on the internal reference voltage, the offset increases as the effective system reference transitions from the SS/TR voltage to the internal voltage reference. #### 7.4.4 Sequencing One can implement many of the common power-supply sequencing methods using the SS/TR, EN, and PWRGD pins. Implementation of the sequential method can be by using an open-drain or open-collector output of the power-on-reset pin of another device. 7-3 shows the sequential method. Coupling power-good to the EN pin on the TPS57114C-Q1 device enables the second power supply once the primary supply reaches regulation. One can accomplish ratiometric start-up by connecting the SS/TR pins together. The regulator outputs ramp up and reach regulation at the same time. When calculating the slow-start time, double the pullup current source in 方程式 4. 图 7-5 illustrates the ratiometric method. 图 7-3. Seguential Start-Up Seguence 图 7-5. Schematic for Ratiometric Start-Up Sequence 图 7-4. Sequential Start-Up Using EN and PWRGD 图 7-6. Ratiometric Start-Up with $V_{O(1)}$ Leading $V_{O(2)}$ voltage reference. The SS/TR pin voltage must be greater than 1.1 V for a complete handoff to the internal voltage reference, as shown in § 7-6. $$R1 = \frac{V_{O(1)}}{V_{ref}} \times \frac{V_{(ssoffset)}}{I_{(SS/TR)}}$$ (5) $$R2 = \frac{V_{\text{ref}} \times R1}{V_{\text{O(1)}} - V_{\text{ref}}}$$ (6) $$R1 > 2930 \times V_{O(1)} - 145 \times (V_{O(1)} - V_{O(2)})$$ (7) 图 7-8. Ratiometric Start-Up Using Coupled SS/TR Pins 图 7-7. Ratiometric and Simultaneous Start-Up Sequence #### 7.4.5 Constant Switching Frequency and Timing Resistor (RT/CLK Pin) $$Rt(k\Omega) = \frac{247530 \text{ } (M\Omega/s)}{f_{(SW)}^{1.0533} \text{ } (kHz)}$$ (8) $$f_{(SW)}(kHz) = \frac{131\,904\,(M\Omega/s)}{Rt^{0.9492}(k\Omega)}$$ (9) To reduce the solution size, one would typically set the switching frequency as high as possible, but consider tradeoffs of the efficiency, maximum input voltage, and minimum controllable on-time. www.ti.com.cn The minimum controllable on-time is typically 65 ns at full-current load and 120 ns at no load, and limits the maximum operating input voltage or output voltage. #### 7.4.6 Overcurrent Protection The TPS57114C-Q1 device implements a cycle-by-cycle current limit. During each switching cycle, the device compares a voltage derived from the high-side switch current to the voltage on the COMP pin. When the instantaneous switch-current voltage intersects the COMP voltage, the high-side switch turns off. During overcurrent conditions that pull the output voltage low, the error amplifier responds by driving the COMP pin high, increasing the switch current. There is an internal clamp on the error-amplifier output. This clamp functions as a switch-current limit. #### 7.4.7 Frequency Shift To operate at high switching frequencies and provide protection during overcurrent conditions, the TPS57114C-Q1 device implements a frequency shift. Without this frequency shift, during an overcurrent condition the lowside MOSFET may not turn off long enough to reduce the current in the inductor, causing a current runaway. With frequency shift, during an overcurrent condition there is a switching frequency reduction from 100% to 50%, then 25%, as the voltage decreases from 0.8 V to 0 V on the VSENSE pin. The frequency shift allows the lowside MOSFET to be off long enough to decrease the current in the inductor. During start-up, the switching frequency increases as the voltage on VSENSE increases from 0 V to 0.8 V. See ☐ 6-6 for details. #### 7.4.8 Reverse Overcurrent Protection The TPS57114C-Q1 device implements low-side current protection by detecting the voltage across the low-side MOSFET. When the converter sinks current through its low-side FET, the control circuit turns off the low-side MOSFET if the reverse current is typically more than 4.5 A. By implementing this additional protection scheme, the converter is able to protect itself from excessive current during power cycling and start-up into pre-biased outputs. #### 7.4.9 Synchronize Using The RT/CLK Pin The RT/CLK pin synchronizes the converter to an external system clock. See 🛚 7-9. To implement the synchronization feature in a system, connect a square wave to the RT/CLK pin with an on-time of at least 75 ns. If the pin goes above the PLL upper threshold, a mode change occurs, and the pin becomes a synchronization input. The device disables the internal amplifier, and the pin is a high-impedance clock input to the internal PLL. If clocking edges stop, the device re-enables the internal amplifier and the mode returns to the frequency set by the resistor. The square-wave amplitude at this pin must transition lower than 0.6 V and higher than 1.6 V. typically. The synchronization frequency range is 300 kHz to 2000 kHz. The rising edge of PH synchronizes to the falling edge of the RT/CLK pin. 图 7-9. Synchronizing to a System Clock 图 7-10. Plot of Synchronizing to System Clock #### 7.4.10 Power Good (PWRGD Pin) The PWRGD pin output is an open-drain MOSFET. The output goes low when the VSENSE voltage enters the fault condition by falling below 91% or rising above 109% of the nominal internal reference voltage. There is a 2% hysteresis on the threshold voltage, so when the VSENSE voltage rises to the good condition above 93% or falls below 107% of the internal voltage reference, the PWRGD output MOSFET turns off. TI recommends using a pullup resistor between the values of 1 k $\Omega$ and 100 k $\Omega$ to a voltage source that is 6 V or less. PWRGD is in a valid state once the VIN input voltage is greater than 1.1 V. #### 7.4.11 Overvoltage Transient Protection The TPS57114C-Q1 device incorporates an overvoltage transient protection (OVTP) circuit to minimize voltage overshoot when recovering from output fault conditions or strong unload transients. The OVTP feature minimizes the output overshoot by implementing a circuit to compare the VSENSE pin voltage to the OVTP threshold, which is 109% of the internal voltage reference. The VSENSE pin voltage going greater than the OVTP threshold disables the high-side MOSFET, preventing current from flowing to the output and minimizing output overshoot. The VSENSE voltage dropping lower than the OVTP threshold allows the high-side MOSFET to turn on during the next clock cycle. #### 7.4.12 Thermal Shutdown The device implements an internal thermal shutdown to protect itself if the junction temperature exceeds 168°C. The thermal shutdown forces the device to stop switching when the junction temperature exceeds the thermal trip threshold. Once the die temperature decreases below 148°C, the device reinitiates the power-up sequence by discharging the SS pin to below 60 mV. The thermal shutdown hysteresis is 20°C. #### 7.4.13 Small-Signal Model for Loop Response $\ensuremath{\mathbb{Z}}$ 7-11 shows an equivalent model for the TPS57114C-Q1 control loop which one can model in a circuit-simulation program to check frequency response and dynamic load response. The error amplifier is a transconductance amplifier with a $g_m$ of 245 $\mu$ S. One can use an ideal voltage-controlled current source to model the error amplifier. Resistor R0 and capacitor C0 model the open-loop gain and frequency response of the amplifier. The 1-mV ac voltage source between nodes a and b effectively breaks the control loop for the frequency-response measurements. Plotting a over c vs frequency shows the small-signal response of the frequency compensation. Plotting a over b vs frequency shows the small-signal response of the overall loop. One can check the dynamic loop response by replacing $R_{(L)}$ with a current source having the appropriate load-step amplitude and step rate in a time-domain analysis. 图 7-11. Small-Signal Model For Loop Response ### 7.4.14 Simple Small-Signal Model for Peak-Current Mode Control ▼ 7-11 is a simple small-signal model that one can use to understand how to design the frequency compensation. An approximation of a voltage-controlled current source (duty-cycle modulator) supplying current. Submit Document Feedback to the output capacitor and load resistor can approximate the TPS57114C-Q1 power stage. The control-to-output transfer function, shown in 方程式 10, consists of a dc gain, one dominant pole, and one ESR zero. The quotient of the change in switch current divided by the change in COMP pin voltage (node c in 图 7-11) is the power-stage transconductance. The $g_m$ for the TPS57114C-Q1 device is 25 S. The low-frequency gain of the power-stage frequency response is the product of the transconductance and the load resistance, as shown in 方程式 11. As the load current increases and decreases, the low-frequency gain decreases and increases, respectively. This variation with load may seem problematic at first glance, but the dominant pole moves with load current (see 方程式 12). The dashed line in the right half of 图 7-12 highlights the combined effect. As the load current decreases, the gain increases and the pole frequency lowers, keeping the 0-dB crossover frequency the same for the varying load conditions, which makes it easier to design the frequency compensation. 图 7-12. Simple Small-Signal Model and Frequency Response for Peak-Current-Mode Control $$\frac{V_{O}}{V_{(C)}} = A_{(dc)} \times \frac{\left(1 + \frac{s}{2\pi \times f_{(z)}}\right)}{\left(1 + \frac{s}{2\pi \times f_{(p)}}\right)}$$ $$(10)$$ $$A_{(dc)} = g_{m(ps)} \times R_{(L)}$$ (11) $$f_{(p)} = \frac{1}{C_{(OUT)} \times R_{(L)} \times 2\pi}$$ (12) $$f_{(z)} = \frac{1}{C_{(OUT)} \times R_{(ESR)} \times 2\pi}$$ (13) #### 7.4.15 Small-Signal Model for Frequency Compensation The TPS57114C-Q1 device uses a transconductance amplifier for the error amplifier and readily supports two of the commonly used frequency-compensation circuits. 7-13 shows the compensation circuits. High-bandwidth power-supply designs most likely implement Type 2 circuits using low-ESR output capacitors. In Type 2A, inclusion of one additional high-frequency pole attenuates high-frequency noise. Copyright © 2022 Texas Instruments Incorporated Submit Document Feedback 图 7-13. Types of Frequency Compensation The design guidelines for TPS57114C-Q1 loop compensation are as follows: 1. Calculate the modulator pole, f<sub>(p,mod)</sub>, and the ESR zero, f<sub>(z,mod)</sub>, using 方程式 14 and 方程式 15. If the output voltage is a high percentage of the capacitor rating, it may be necessary to derate the output capacitor (C<sub>(OUT)</sub>). Use the manufacturer information for the capacitor to derate the capacitor value. Use 方程式 16 and 方程式 17 to estimate a starting point for the crossover frequency, f<sub>(c)</sub>. 方程式 16 is the geometric mean of the modulator pole and the ESR zero, and 方程式 17 is the mean of the modulator pole and the switching frequency. Use the lower value of 方程式 16 or 方程式 17 as the maximum crossover frequency. $$f_{(p,mod)} = \frac{I_{O(max)}}{2\pi \times V_O \times C_{(OUT)}}$$ (14) $$f_{(z,mod)} = \frac{1}{2\pi \times R_{(ESR)} \times C_{(OUT)}}$$ (15) $$f_{(c)} = \sqrt{f_{(p,mod)} \times f_{(z,mod)}}$$ (16) $$f_{(c)} = \sqrt{f_{(p,mod)} \times \frac{f_{(SW)}}{2}}$$ (17) 2. Determine R3 by R3 = $$\frac{2\pi \times f_{(c)} \times V_O \times C_{(OUT)}}{g_{m(ea)} \times V_{ref} \times g_{m(ps)}}$$ (18) where $g_{m(ea)}$ is the amplifier gain (245 $\mu$ S), and $g_{m(ps)}$ is the power-stage gain (25 S). 3. Place a compensation zero at the dominant pole. $$f_{(p)} = \frac{1}{C_{(OUT)} \times R_{(L)} \times 2\pi}$$ (19) 4. Determine C1 by $$C1 = \frac{R_{(L)} \times C_{(OUT)}}{R3}$$ (20) C2 is optional. Use it, if necessary, to cancel the zero from the ESR of C<sub>(OUT)</sub>. $$C2 = \frac{R_{(ESR)} \times C_{(OUT)}}{R3}$$ (21) ### 8 Application and Implementation #### 备注 以下应用部分中的信息不属于 TI 器件规格的范围, TI 不担保其准确性和完整性。TI 的客 户应负责确定 器件是否适用于其应用。客户应验证并测试其设计,以确保系统功能。 ### 8.1 Application Information Details on how to use this device in automotive applications are described throughout this device specification. The following sections provide the typical application use case with equations and methods on selecting the external components, as well as layout guidelines. ## 8.2 Typical Application 图 8-1. High-Frequency, 1.8-V Output Power-Supply Design With Adjusted UVLO #### 8.2.1 Design Requirements This example details the design of a high-frequency switching regulator using ceramic output capacitors. To start the design process, it is necessary to know a few parameters. Determination of these parameters typically occurs at the system level. For this example, we start with the following known parameters: | DESIGN PARAMETER | EXAMPLE VALUE | |------------------------------------------|---------------------------| | Output voltage | 1.8 V | | Transient response, 1-A to 2-A load step | △ V <sub>(out)</sub> = 5% | | Maximum output current | 4 A | | Input voltage | 5 V nominal, 3 V to 6 V | | Output-voltage ripple | < 30 mV p-p | | Switching frequency (f <sub>(SW)</sub> ) | 1000 kHz | Product Folder Links: TPS57114C-Q1 ### 8.2.2 Detailed Design Procedure #### 8.2.2.1 Selecting the Switching Frequency The first step is to decide on a switching frequency for the regulator. Typically, one wants to choose the highest switching frequency possible, because this produces the smallest solution size. The high switching frequency allows for lower-valued inductors and smaller output capacitors compared to a power supply that switches at a lower frequency. However, the highest switching frequency causes extra switching losses, which hurt the performance of the converter. The converter is capable of running from 300 kHz to 2 MHz. Unless a small solution size is an ultimate goal, select a moderate switching frequency of 1 MHz to achieve both a small solution size and high-efficiency operation. Using $\hbar$ 2 8, calculate R5 to be 180 k $\Omega$ . Choose a standard 1% 182-k $\Omega$ value for the design. #### 8.2.2.2 Output Inductor Selection For this design, the rms inductor current is 4 A and the peak inductor current is 4.6 A. The chosen inductor is a Coilcraft XLA4020-152ME\_ or equivalent. It has a saturation current rating of 9.6 A and an rms current rating of 7.5 A. The current flowing through the inductor is the inductor ripple current plus the output current. During power up, faults, or transient load conditions, the inductor current can increase above the calculated peak inductor-current level calculated previously. In transient conditions, the inductor current can increase up to the switch-current limit of the device. For this reason, the most conservative approach is to specify an inductor with a saturation current rating equal to or greater than the switch-current limit rather than the peak inductor current. $$L1 = \frac{V_{I(max)} - V_{O}}{I_{O} \times k_{(IND)}} \times \frac{V_{O}}{V_{I(max)} \times f_{(SW)}}$$ (22) $$I_{(ripple)} = \frac{V_{I(max)} - V_{O}}{L1} \times \frac{V_{O}}{V_{I(max)} \times f_{(SW)}}$$ (23) $$I_{(Lrms)} = \sqrt{I_{O}^{2} + \frac{1}{12} \times \left(\frac{V_{O} \times (V_{I(max)} - V_{O})}{V_{I(max)} \times L1 \times f_{(SW)}}\right)^{2}}$$ (24) $$I_{(Lpeak)} = I_O + \frac{I_{(ripple)}}{2}$$ (25) ### 8.2.2.3 Output Capacitor There are three primary considerations for selecting the value of the output capacitor. The output capacitor determines the modulator pole, the output-voltage ripple, and how the regulator responds to a large change in load current. Base the output-capacitance selection on the most stringent of these three criteria. The desired response to a large change in the load current is the first criterion. The output capacitor must supply the load with current when the regulator cannot. This situation would occur if there are desired hold-up times for the regulator where the output capacitor must hold the output voltage above a certain level for a specified amount of time after removal of the input power. The regulator is temporarily not able to supply sufficient output current if there is a large, fast increase in the current requirement of the load, such as transitioning from no load to a full load. The regulator usually requires two or more clock cycles for the control loop to see the change in load current and output voltage and then adjust the duty cycle to react to the change. The output capacitor must be large enough to supply the extra current to the load until the control loop responds to the load change. The output capacitance must be large enough to supply the difference in current for two clock cycles while only allowing a tolerable amount of droop in the output voltage. 方程式 26 shows the minimum output capacitance necessary to meet this requirement. For this example, the transient load response is specified as a 5% change in Vo for a load step from 0 A (no load) to 1.5 A. For this example, $\triangle I_{(out)} = 1.5 - 0 = 1.5$ A and $\triangle V_{(out)} = 0.05 \times 1.8 = 0.09$ V. Using these numbers gives a minimum capacitance of 33 µF. This value does not take the ESR of the output capacitor into account in the output voltage change. For ceramic capacitors, the ESR is usually small enough to ignore in this calculation. 方程式 27 calculates the minimum output capacitance needed to meet the output-voltage ripple specification. In this case, the maximum output voltage ripple is 30 mV. Under this requirement, 方程式 27 yields 2.3 µF. $$C_{(OUT)} > \frac{2 \times \Delta I_{O}}{f_{(SW)} \times \Delta V_{O}}$$ (26) #### where - $\Delta I_{O}$ is the change in output current - f<sub>(SW)</sub> is the regulator switching frequency - $\Delta V_0$ is the allowable change in the output voltage $$\triangle V_{O}$$ is the allowable change in the output voltage $$C_{(OUT)} > \frac{1}{8 \times f_{(SW)}} \times \frac{1}{\frac{V_{O(ripple)}}{I_{(ripple)}}}$$ (27) #### where - f<sub>(SW)</sub> is the switching frequency - V<sub>O(ripple)</sub> is the maximum allowable output voltage ripple - I<sub>(ripple)</sub> is the inductor ripple current. 方程式 28 calculates the maximum ESR an output capacitor can have to meet the output-voltage ripple specification. 方程式 28 indicates the ESR should be less than 55 m $\Omega$ . In this case, the ESR of the ceramic capacitor is much less than 55 m $\Omega$ . Factoring in additional capacitance deratings for aging, temperature, and dc bias increases this minimum value. This example uses two 22- $\mu$ F, 10-V X5R ceramic capacitors with 3 m $\Omega$ of ESR. Capacitors generally have limits to the amount of ripple current they can handle without failing or producing excess heat. Select an output capacitor that can support the inductor ripple current. Some capacitor data sheets specify the root-mean-square (rms) value of the maximum ripple current. Use 方程式 29 to calculate the rms ripple current that the output capacitor must support. For this application, 方程式 29 yields 333 mA. $$R_{(ESR)} < \frac{V_{O(ripple)}}{I_{(ripple)}}$$ (28) Submit Document Feedback Copyright © 2022 Texas Instruments Incorporated $$I_{(Co,rms)} = \frac{V_O \times (V_{I(max)} - V_O)}{\sqrt{12} \times V_{I(max)} \times L1 \times f_{(SW)}}$$ (29) #### 8.2.2.4 Input Capacitor The TPS57114C-Q1 device requires a high-quality ceramic, type X5R or X7R, input decoupling capacitor with at least 4.7 µF of effective capacitance, and in some applications a bulk capacitance. The effective capacitance includes any dc-bias effects. The voltage rating of the input capacitor must be greater than the maximum input voltage. The capacitor must also have a ripple-current rating greater than the maximum input-current ripple of the TPS57114C-Q1 device. Calculate the input ripple current using 方程式 30. The value of a ceramic capacitor varies significantly over temperature and the amount of dc bias applied to the capacitor. One can minimize the capacitance variations due to temperature by selecting a dielectric material that is stable over temperature. The dielectrics usually selected for power regulator capacitors are X5R and X7R ceramic because they have a high capacitance-to-volume ratio and are fairly stable over temperature. Also select the output capacitor with the dc bias taken into account. The capacitance value of a capacitor decreases as the dc bias across that capacitor increases. This example design requires a ceramic capacitor with at least a 10-V voltage rating to support the maximum input voltage. The selections for this example are one 10- $\mu$ F and one 0.1- $\mu$ F 10-V capacitor in parallel. The input capacitance value determines the input ripple voltage of the regulator. Calculate the input voltage ripple using 方程式 31. Using the design example values, $I_{O(max)} = 4$ A, $C_{(IN)} = 10$ $\mu$ F, and $f_{(SW)} = 1$ MHz, yields an input-voltage ripple of 100 mV and an rms input-ripple current of 1.96 A. $$I_{(Ci,rms)} = I_O \times \sqrt{\frac{V_O}{V_{I(min)}} \times \frac{\left(V_{I(min)} - V_O\right)}{V_{I(min)}}}$$ (30) $$\Delta V_{I} = \frac{I_{O(max)} \times 0.25}{C_{(IN)} \times f_{(SW)}}$$ (31) #### 8.2.2.5 Slow-Start Capacitor The slow-start capacitor determines the minimum amount of time it takes for the output voltage to reach its nominal programmed value during power up. Slow start is useful if a load requires a controlled rate of voltage slew. Another use for slow start is if the output capacitance is large and would require large amounts of current to charge the capacitor quickly to the output-voltage level. The large currents necessary to charge the capacitor may make the TPS57114C-Q1 device reach the current limit, or excessive current draw from the input power supply may cause the input voltage rail to sag. Limiting the output-voltage slew rate solves both of these problems. Calculate the slow-start capacitor value using 方程式 32. For the example circuit, the slow-start time is not too critical because the output capacitor value is 44 $\mu$ F, which does not require much current to charge to 1.8 V. The example circuit has the slow-start time set to an arbitrary value of 4 ms, which requires a 10-nF capacitor. In the TPS57114C-Q1 device, $I_{(SS/TR)}$ is 2.2 $\mu$ A and $V_{ref}$ is 0.8 V. $$C_{(SS)} (nF) = \frac{t_{(SS)} (ms) \times I_{(SS/TR)} (\mu A)}{V_{ref} (V)}$$ (32) #### 8.2.2.6 Bootstrap Capacitor Selection Connect a 0.1-µF ceramic capacitor between the BOOT and PH pins for proper operation. TI recommends using a ceramic capacitor with X5R or better-grade dielectric. The capacitor should have a 10-V or higher voltage rating. Copyright © 2022 Texas Instruments Incorporated Submit Document Feedback #### 8.2.2.7 Output-Voltage And Feedback-Resistor Selection $$R7 = \frac{V_{\text{ref}}}{V_{\text{O}} - V_{\text{ref}}} \times R6 \tag{33}$$ Due to the internal design of the TPS57114C-Q1 device, there is a minimum output voltage limit for any given input voltage. The output voltage can never be lower than the internal voltage reference of 0.8 V. Above 0.8 V, an output voltage limit may exist due to the minimum controllable on-time. In this case, 方程式 34 gives the minimum output voltage $$V_{O(min)} = t_{(ONmin)} \times f_{(SWmax)} \times \left(V_{I(max)} - I_{O(min)} \times 2 \times r_{DS(on)}\right) - I_{O(min)} \times \left(R_{(L)} + r_{DS(on)}\right)$$ $$(34)$$ #### where - V<sub>O(min)</sub> = minimum achievable output voltage - t<sub>(ONmin)</sub> = minimum controllable on-time (65 ns, typical; 120 ns, no load) - f<sub>(SWmax)</sub> = maximum switching frequency, including tolerance - V<sub>I(max)</sub> = maximum input voltage - I<sub>O(min)</sub> = minimum load current - r<sub>DS(on)</sub> = minimum high-side MOSFET on-resistance (15 mΩ 19 mΩ) - R<sub>(L)</sub> = series resistance of output inductor There is also a maximum achievable output voltage, which is limited by the minimum off-time. 方程式 35 gives the maximum output voltage. $$V_{O(max)} = \left(1 - t_{(OFFmax)} \times f_{(SWmax)}\right) \times \left(V_{I(min)} - I_{O(max)} \times 2 \times r_{DS(on)}\right) - I_{O(max)} \times \left(R_{(L)} + r_{DS(on)}\right)$$ (35) #### where - V<sub>O(max)</sub> = maximum achievable output voltage - t<sub>(OFFmax)</sub> = maximum off-time (60 ns, typical) - f<sub>(SWmax)</sub> = maximum switching frequency, including tolerance - V<sub>I(min)</sub> = minimum input voltage - I<sub>O(max)</sub> = maximum load current - r<sub>DS(on)</sub> = maximum high-side MOSFET on-resistance (19 mΩ 30 mΩ) - R<sub>(L)</sub> = series resistance of output inductor ### 8.2.2.8 Compensation There are several industry techniques used to compensate dc-dc regulators. The method presented here is easy to calculate and yields high phase margins. For most conditions, the regulator has a phase margin between 60 and 90 degrees. The method presented here ignores the effects of the slope compensation that is internal to the TPS57114C-Q1 device. Because of ignoring the slope compensation, the actual crossover frequency is usually lower than the crossover frequency used in the calculations. Use SwitcherPro software for a more-accurate design. To get started, calculate the modulator pole, $f_{(p,mod)}$ , and the ESR zero, $f_{(z,mod)}$ , using 方程式 36 and 方程式 37. For $C_{(OUT)}$ , derating the capacitor is not necessary, as the 1.8-V output is a small percentage of the 10-V capacitor rating. If the output is a high percentage of the capacitor rating, use the manufacturer information for the capacitor to derate the capacitor value. Use 方程式 38 and 方程式 39 to estimate a starting point for the crossover frequency, $f_{(c)}$ . For the example design, $f_{(p,mod)}$ is 6.03 kHz and $f_{(z,mod)}$ is 1210 kHz. 方程式 38 is the geometric mean of the modulator pole and the ESR zero and 方程式 39 is the mean of the modulator pole and the switching frequency. 方程式 38 yields 85.3 kHz and 方程式 39 gives 54.9 kHz. Use the lower value of 方程式 38 or 方程式 39 as the approximate crossover frequency. For this example, $f_{(c)}$ is 56 kHz. Next, calculate the compensation components. Use a resistor in series with a capacitor to create a compensating zero. A capacitor in parallel with these two components forms the compensating pole (if needed). $$f_{(p,mod)} = \frac{I_{O(max)}}{2\pi \times V_O \times C_{(OUT)}}$$ (36) $$f_{(z,mod)} = \frac{1}{2\pi \times R_{(ESR)} \times C_{(OUT)}}$$ (37) $$f_{(c)} = \sqrt{f_{(p,mod)} \times f_{(z,mod)}}$$ (38) $$f_{(c)} = \sqrt{f_{(p,mod)} \times \frac{f_{(SW)}}{2}}$$ (39) The compensation design takes the following steps: 1. Set up the anticipated crossover frequency. Use 方程式 40 to calculate the resistor value for the compensation network. In this example, the anticipated crossover frequency ( $f_{(c)}$ ) is 56 kHz. The power-stage gain ( $g_{m(ps)}$ ) is 25 S, and the error-amplifier gain ( $g_{m(ea)}$ ) is 245 $\mu$ S. $$R3 = \frac{2\pi \times f_{(c)} \times V_O \times C_{(OUT)}}{g_{m(ea)} \times V_{ref} \times g_{m(ps)}}$$ (40) 2. Place compensation zero at the pole formed by the load resistor and the output capacitor. Calculate the capacitor for the compensation network using 方程式 41. $$C3 = \frac{R0 \times C0}{R3} \tag{41}$$ 3. One can include an additional pole to attenuate high-frequency noise. In this application, the extra pole is not necessary. From the preceding procedures, the compensation network includes a 7.68-k $\Omega$ resistor and a 3300-pF capacitor. #### 8.2.2.9 Power-Dissipation Estimate The following formulas show how to estimate the IC power dissipation under continuous-conduction mode (CCM) operation. The power dissipation of the IC ( $P_T$ ) includes conduction loss ( $P_{(con)}$ ), dead-time loss ( $P_{(d)}$ ), switching loss ( $P_{(SW)}$ ), gate-drive loss ( $P_{(gd)}$ ), and supply-current loss ( $P_{(q)}$ ). $$P_{(con)} = I_O^2 \times r_{DS(on)(Temp)}$$ (42) $$P_{(d)} = f_{(SW)} \times I_O \times 0.7 \times 60 \times 10^{-9}$$ (43) $$P_{(SW)} = 1/2 \times V_{I} \times I_{O} \times f_{(SW)} \times 8 \times 10^{-9}$$ (44) $$P_{(gd)} = 2 \times V_{I} \times f_{(SW)} \times 2 \times 10^{-9}$$ (45) Copyright © 2022 Texas Instruments Incorporated Submit Document Feedback $$P_{(q)} = V_1 \times 515 \times 10^{-6} \tag{46}$$ #### where: - I<sub>O</sub> is the output current (A) - $r_{DS(on)(Temp)}$ is the on-resistance of the high-side MOSFET with given temperature ( $\Omega$ ) - V<sub>I</sub> is the input voltage (V) - f<sub>(SW)</sub> is the switching frequency (Hz) So $$P_{T} = P_{(con)} + P_{(d)} + P_{(SW)} + P_{(gd)} + P_{(q)}$$ (47) For a given T<sub>A</sub>, $$T_{J} = T_{A} + R_{\theta JA} \times P_{T} \tag{48}$$ For a given $T_{J(max)} = 150$ °C $$T_{A(max)} = T_{J(max)} - R_{\theta JA} \times P_{T}$$ (49) #### where: - P<sub>T</sub> is the total device power dissipation (W) - T<sub>A</sub> is the ambient temperature (°C) - T<sub>J</sub> is the junction temperature (°C) - R<sub>θ JA</sub> is the thermal resistance of the package (°C/W) - T<sub>J(max)</sub> is maximum junction temperature (°C) - T<sub>A(max)</sub> is maximum ambient temperature (°C) There are additional power losses in the regulator circuit due to the inductor ac and dc losses and trace resistance that impact the overall efficiency of the regulator. Submit Document Feedback Copyright © 2022 Texas Instruments Incorporated ### 8.2.3 Application Curves ## 9 Power Supply Recommendations By design, the TPS57114C-Q1 device works with an analog supply voltage range of 2.95 V to 6 V. Ensure good regulation for the input supply, and connect the supply to the VIN pins with the appropriate input capacitor as calculated in #8.2.2.4. If the input supply is located more than a few inches from the TPS57114C-Q1 device, the design may require extra capacitance in addition to the recommended value. ### 10 Layout ### 10.1 Layout Guidelines Layout is a critical portion of good power-supply design. There are several signal paths which conduct fast-changing currents or voltages that can interact with stray inductance or parasitic capacitance to generate noise or degrade the power-supply performance. Take care to minimize the loop area formed by the bypass capacitor connections and the VIN pins. See 10-1 for a PCB layout example. Tie the GND pins and AGND pin directly to the thermal pad under the IC. Connect the thermal pad to any internal PCB ground planes using multiple vias directly under the IC. Use additional vias to connect the top-side ground area to the internal planes near the input and output capacitors. For operation at full-rated load, the top-side ground area along with any additional internal ground planes must provide adequate heat-dissipating area. Locate the input bypass capacitor as close to the IC as possible. Route the PH pin to the output inductor. Because the PH connection is the switching node, locate the output inductor close to the PH pins, and minimize the area of the PCB conductor to prevent excessive capacitive coupling. Also, locate the boot capacitor close to the device. Connect the sensitive analog ground connections for the feedback voltage divider, compensation components, slow-start capacitor, and frequency-set resistor to a separate analog ground trace as shown. The RT/CLK pin is particularly sensitive to noise, so locate the Rt resistor as close as possible to the IC and connect it with minimal lengths of trace. Place the additional external components approximately as shown. It may be possible to obtain acceptable performance with alternative PCB layout. However, this layout, meant as a guideline, produces good results. ### 10.2 Layout Example O VIA to Ground Plane 图 10-1. PCB Layout Example ### 11 Device and Documentation Support ### 11.1 Device Support ### 11.1.1 第三方产品免责声明 TI 发布的与第三方产品或服务有关的信息,不能构成与此类产品或服务或保修的适用性有关的认可,不能构成此类产品或服务单独或与任何 TI 产品或服务一起的表示或认可。 ### 11.1.2 Development Support For more SWIFT™ documentation, see the TI Web site at www.ti.com/swift. #### 11.2 Documentation Support #### 11.2.1 Related Documentation For related documentation see the following: - Enable Functionality and Adjusting Undervoltage Lockout for TPS57112-Q1 (SLVA784) - Interfacing TPS57xxx-Q1,TPS65320-Q1 Family, and TPS65321-Q1 Devices With Low Impendence External Clock Drivers (SLVA755) - TPS57112-Q1 High Frequency (2.35 MHz) Operation (SLVA743) - TPS57114EVM User's Guide (SLVU963) ### 11.3 接收文档更新通知 要接收文档更新通知,请导航至 ti.com 上的器件产品文件夹。点击*订阅更新* 进行注册,即可每周接收产品信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。 #### 11.4 支持资源 TI E2E™ 支持论坛是工程师的重要参考资料,可直接从专家获得快速、经过验证的解答和设计帮助。搜索现有解答或提出自己的问题可获得所需的快速设计帮助。 链接的内容由各个贡献者"按原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI 的《使用条款》。 #### 11.5 Trademarks SWIFT<sup>™</sup> is a trademark of Texas Instruments. TI E2E<sup>™</sup> is a trademark of Texas Instruments. 所有商标均为其各自所有者的财产。 Submit Document Feedback #### 11.6 静电放电警告 34 静电放电 (ESD) 会损坏这个集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理和安装程序,可能会损坏集成电路。 ESD 的损坏小至导致微小的性能降级,大至整个器件故障。精密的集成电路可能更容易受到损坏,这是因为非常细微的参数更改都可能会导致器件与其发布的规格不相符。 #### 11.7 术语表 TI术语表本术语表列出并解释了术语、首字母缩略词和定义。 ### 12 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Product Folder Links: TPS57114C-Q1 ### PACKAGE OPTION ADDENDUM 10-Dec-2020 #### PACKAGING INFORMATION | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------| | | | | | | | | (6) | | | | | | TPS57114CQRTERQ1 | ACTIVE | WQFN | RTE | 16 | 3000 | RoHS & Green | NIPDAU | Level-3-260C-168 HR | -40 to 125 | 7114Q | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. PACKAGE MATERIALS INFORMATION www.ti.com 25-Nov-2020 ### TAPE AND REEL INFORMATION | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | B0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |---|------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | 1 | TPS57114CQRTERQ1 | WQFN | RTE | 16 | 3000 | 330.0 | 12.4 | 3.3 | 3.3 | 1.1 | 8.0 | 12.0 | Q2 | www.ti.com 25-Nov-2020 #### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | |------------------|--------------|-----------------|------|------|-------------|------------|-------------|--| | TPS57114CQRTERQ1 | WQFN | RTE | 16 | 3000 | 367.0 | 367.0 | 35.0 | | 3 x 3, 0.5 mm pitch PLASTIC QUAD FLATPACK - NO LEAD This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details. PLASTIC QUAD FLATPACK - NO LEAD #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. - 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance. PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. ### 重要声明和免责声明 TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。 这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。 这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。 TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 TI 反对并拒绝您可能提出的任何其他或不同的条款。 邮寄地址: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023,德州仪器 (TI) 公司