www.ti.com.cn

# 具有 Out-of-AudioTMTM 操作和用于笔记本系统电源的 100mA 低压降稳压 器 (LDO) 的双路同步、降压控制器

查询样片: TPS51123A

### 特性

- 宽输入电压范围: 5.5V 至 28V
- 输出电压范围: 2V 至 5.5V
- 带有开关的内置 100mA 5V/3.3V LDO
- 内置 1% 2V 基准输出
- 可选具有/不具有 Out-of-Audio™ 模式的轻负载和 只支持脉宽调制 (PWM) 运行
- 内部 1.6ms 电压伺服器软启动
- 具有四个可选频率设置的自适应接通时间控制架构
- 4500ppm/°C R<sub>DS(on)</sub> 电流感测
- 内置输出放电
- 电源正常输出
- 内置过压保护 (OVP) / 欠压保护 (UVP) / 过流保护 (OCP)
- 热关断(非锁闭)
- 24 引脚四方扁平无引线 (QFN) (RGE) 封装

### 应用范围

- 笔记本电脑
- I/O 电源
- 系统电源

# 说明

TPS51123A 是针对笔记本系统电源解决方案的经济高 效的双路同步降压控制器。 它提供 5V 和 3.3V LDO 并且只需要使用极少的外部组件。 TPS51123A 支持高 效、快速瞬态响应并提供组合型电源正常信号。 Outof-Audio™™ 模式轻载运行在比传统强制 PWM 运行 频率高很多的频率下可实现低可闻噪声。 自适应接通 时间 D-CAP™ 控制提供了便捷高效的操作。 这一部 件运行电源输入电压范围介于 5.5V 至 28V 之间并且 支持 2V 至 5.5V 的输出电压。TPS51123A 采用 24 引 脚、四方扁平无引线 (QFN) 封装且额定环境运行温度 范围为 -40℃ 至 85℃。

### 表 1. TPS51123 和 TPS51123A 之间的差异

|             | TPS51123                       | TPS51123A                                    |
|-------------|--------------------------------|----------------------------------------------|
|             | VREG5: 至少 33μF                 | VREG5: 10μF 或者更大 (X5R 或者 X7R)                |
| LDO 输出电容量要求 | VREG3: 最多 10μF<br>(无负载时可为 1μF) | VREG3: 10μF 或者更大(X5R 或者 X7R)<br>(无负载时可为 1μF) |
|             | VREF: 0.22µF 至 1µF             | VREF: 0.22µF 至 1µF (X5R 至 X7R)               |

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. Out-of-Audio™, D-CAP are trademarks of Texas Instruments.





This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.





# ORDERING INFORMATION(1)

| $T_{A}$             | PACKAGE                | ORDERABLE<br>DEVICE | PINS | OUTPUT<br>SUPPLY | MINIMUM<br>QUANTITY | ECO PLAN        |  |
|---------------------|------------------------|---------------------|------|------------------|---------------------|-----------------|--|
| 40°C to 05°C        | Plastic Quad Flat Pack | TPS51123ARGER       | 24   | Tape/Reel        | 3000                | Green (RoHS and |  |
| -40°C to 85°C (QFN) |                        | (QFN) TPS51123ARGET |      | Small Tape/Reel  | 250                 | no Sb/Br)       |  |

<sup>(1)</sup> For the most current spcifications and package information, see the *Package Option Addendum* located at the end of this data sheet or refer to our web site at http://www.ti.com.

# **ABSOLUTE MAXIMUM RATINGS**(1)

over operating free-air temperature range (unless otherwise noted)

| PARAMETER                             |                                                               | VALUE |     | LINUT |
|---------------------------------------|---------------------------------------------------------------|-------|-----|-------|
|                                       |                                                               | MIN   | MAX | UNIT  |
|                                       | VBST1, VBST2                                                  | -0.3  | 36  |       |
|                                       | VIN                                                           | -0.3  | 30  |       |
|                                       | LL1, LL2                                                      | -2.0  | 30  |       |
| Input voltage range (1)               | LL1, LL2, pulse width < 20 ns                                 | -5.0  | 30  | V     |
|                                       | VBST1, VBST2 (2)                                              | -0.3  | 6   |       |
|                                       | ENO, ENC, TRIP1, TRIP2, VFB1, VFB2, VO1, VO2, TONSEL, SKIPSEL | -0.3  | 6   |       |
|                                       | DRVH1, DRVH2                                                  | -1.0  | 36  |       |
| Output voltage range (1)              | DRVH1, DRVH2 (2)                                              | -0.3  | 6   | V     |
|                                       | PGOOD, VREG3, VREG5, VREF, DRVL1, DRVL2                       | -0.3  | 6   |       |
| Clastrostatio diacharas               | Human body model QSS 009-105 (JESD22-A114A)                   |       | 2   | kV    |
| Electrostatic discharge               | Charged device model QSS 009-147 (JESD22-C101B.01)            |       | 1.5 | kV    |
| Junction temperature range            | , T <sub>J</sub>                                              | -40   | 125 | °C    |
| Storage temperature, T <sub>stg</sub> |                                                               | -55   | 150 | °C    |

<sup>(1)</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### **DISSIPATION RATINGS**

2-oz. trace and copper pad with solder.

| PACKAGE                   | T <sub>A</sub> < 25°C POWER RATING | DERATING FACTOR ABOVE T <sub>A</sub><br>= 25°C | T <sub>A</sub> = 85°C POWER RATING |
|---------------------------|------------------------------------|------------------------------------------------|------------------------------------|
| 24-pin RGE <sup>(1)</sup> | 1.85 W                             | 18.5 mW/°C                                     | 0.74 W                             |

<sup>(1)</sup> Enhanced thermal conductance by 3 x 3 thermal vias beneath thermal pad.

<sup>(2)</sup> Voltage values are with respect to the corresponding LLx terminal.



# **RECOMMENDED OPERATING CONDITIONS**

over operating free-air temperature range (unless otherwise noted)

|                      | MIN                                                           | TYP MAX | UNIT |    |
|----------------------|---------------------------------------------------------------|---------|------|----|
| Supply voltage       | VIN                                                           | 5.5     | 28   |    |
|                      | VBST1, VBST2                                                  | -0.1    | 34   |    |
| Input voltage range  | VBST1, VBST2 (wrt LLx)                                        | -0.1    | 5.5  |    |
| input voltage range  | EN0, ENC, TRIP1, TRIP2, VFB1, VFB2, VO1, VO2, TONSEL, SKIPSEL | -0.1    | 5.5  |    |
|                      | DRVH1, DRVH2                                                  | -0.8    | 34   | V  |
|                      | DRVH1, DRVH2 (wrt LLx)                                        | -0.1    | 5.5  |    |
| Output voltage range | LL1, LL2                                                      | -1.8    | 28   |    |
|                      | VREF, VREG3, VREG5                                            | -0.1    | 5.5  |    |
|                      | PGOOD, DRVL1, DRVL2                                           | -0.1    | 5.5  |    |
| T <sub>A</sub>       | Operating free-air temperature                                | -40     | 85   | °C |



## **ELECTRICAL CHARACTERISTICS**

over operating free-air temperature range, VIN = 12 V (unless otherwise noted)

|                      | PARAMETER                           | CONDITIONS                                                                                                                                | MIN   | TYP   | MAX          | UNIT |  |
|----------------------|-------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|--------------|------|--|
| SUPPLY               | CURRENT                             |                                                                                                                                           |       |       |              |      |  |
| I <sub>VIN1</sub>    | VIN supply current1                 | VIN current, T $_{A}$ = 25°C, no load, VO1 = 0 V, VO2 = 0 V, EN0=open, ENC = 5 V, TRIP1 = TRIP2 = 2 V, VFB1 = VFB2 = 2.05 V               |       | 0.55  | 1.00         | mA   |  |
| I <sub>VIN2</sub>    | VIN supply current2                 | VIN current, $T_A = 25^{\circ}C$ , no load, VO1 = 5 V, VO2 = 3.3 V, EN0=open, ENC = 5 V, TRIP1 = TRIP2 = 2 V, VFB1 = VFB2 = 2.05 V        |       | 4.0   | 6.5          | μΑ   |  |
| l <sub>VO1</sub>     | VO1 current                         | VO1 current, $T_A = 25^{\circ}\text{C}$ , no load, VO1 = 5 V, VO2 = 3.3 V, EN0=open, ENC = 5 V, TRIP1 = TRIP2 = 2 V, VFB1 = VFB2 = 2.05 V |       | 0.8   | 1.5          | mA   |  |
| I <sub>VO2</sub>     | VO2 current                         | VO2 current, $T_A$ = 25°C, no load, VO1 = 5 V,<br>VO2 = 3.3 V, EN0=open, ENC = 5 V,<br>TRIP1 = TRIP2 = 2 V, VFB1 = VFB2 = 2.05 V          |       | 12    | 100          |      |  |
| I <sub>VINSTBY</sub> | VIN standby current                 | VIN current, T <sub>A</sub> = 25°C, no load,<br>EN0 = 1.2 V, ENC = 0 V                                                                    |       | 95    | 150          | μΑ   |  |
| I <sub>VINSDN</sub>  | VIN shutdown current                | VIN current, T <sub>A</sub> = 25°C, no load,<br>EN0 = ENC = 0 V                                                                           |       | 10    | 25           |      |  |
| VREF OU              | TPUT                                |                                                                                                                                           |       |       |              |      |  |
| \ <u></u>            | V/PEE output voltogo                | I <sub>VREF</sub> = 0 A                                                                                                                   | 1.98  | 2.00  | 2.02         | V    |  |
| $V_{VREF}$           | VREF output voltage                 | -5 μA < I <sub>VREF</sub> < 100 μA                                                                                                        | 1.97  | 2.00  | 2.03         | V    |  |
| VREG5 O              | UTPUT                               |                                                                                                                                           |       |       |              |      |  |
|                      |                                     | VO1 = 0 V, I <sub>VREG5</sub> < 100 mA, T <sub>A</sub> = 25°C                                                                             | 4.8   | 5     | 5.2          |      |  |
| $V_{VREG5}$          | VREG5 output voltage                | VO1 = 0 V, I <sub>VREG5</sub> < 100 mA,<br>6.5 V < VIN < 28 V                                                                             | 4.75  | 5     | 5.25         | V    |  |
|                      |                                     | VO1 = 0 V, I <sub>VREG5</sub> < 50 mA, 5.5 V < VIN < 28 V                                                                                 | 4. 75 | 5     | 5.25         |      |  |
| I <sub>VREG5</sub>   | VREG5 output current                | VO1 = 0 V, VREG5 = 4.5 V                                                                                                                  | 100   | 175   | 250          | mA   |  |
| \/                   | Switch over threehold               | Turns on                                                                                                                                  | 4.55  | 4.7   | 4.85         | V    |  |
| V <sub>TH5VSW</sub>  | Switch over threshold               | Hysteresis                                                                                                                                | 0.15  | 0.25  | 0.3          | V    |  |
| R <sub>5VSW</sub>    | 5 V SW R <sub>ON</sub>              | VO1 = 5 V, I <sub>VREG5</sub> = 100 mA                                                                                                    |       | 1     | 3            | Ω    |  |
| VREG3 O              | UTPUT                               |                                                                                                                                           |       |       |              |      |  |
|                      |                                     | VO2 = 0 V, I <sub>VREG3</sub> < 100 mA, T <sub>A</sub> = 25°C                                                                             | 3.2   | 3.33  | 3.46         |      |  |
| $V_{VREG3}$          | VREG3 output voltage                | VO2 = 0 V, I <sub>VREG3</sub> < 100 mA, 6.5 V < VIN < 28 V                                                                                | 3.13  | 3.33  | 3.5          | V    |  |
|                      |                                     | VO2 = 0 V, I <sub>VREG3</sub> < 50 mA, 5.5 V < VIN < 28 V                                                                                 | 3.13  | 3.33  | 3.5          |      |  |
| I <sub>VREG3</sub>   | VREG3 output current                | VO2 = 0 V, VREG3 = 3 V                                                                                                                    | 100   | 175   | 250          | mA   |  |
| \/                   | Switch over threshold               | Turns on                                                                                                                                  | 3.05  | 3.15  | 3.25         | V    |  |
| V <sub>TH3VSW</sub>  | Owner milestion                     | Hysteresis                                                                                                                                | 0.1   | 0.2   | 0.25         | V    |  |
| R <sub>3VSW</sub>    | 3 V SW R <sub>ON</sub>              | VO2 = 3.3 V, I <sub>VREG3</sub> = 100 mA                                                                                                  |       | 1.5   | 4            | Ω    |  |
| INTERNA              | L REFERENCE VOLTAGE                 | <u></u>                                                                                                                                   |       |       |              |      |  |
| $V_{IREF}$           | Internal reference voltage          | I <sub>VREF</sub> = 0 A, beginning of ON state                                                                                            | 1.95  | 1.98  | 2.01         |      |  |
|                      |                                     | FB voltage, I <sub>VREF</sub> = 0 A, skip mode                                                                                            | 1.98  | 2.01  | 2.04         |      |  |
| $V_{VFB}$            | VFB regulation voltage              | FB voltage, I <sub>VREF</sub> = 0 A, OOA mode <sup>(1)</sup>                                                                              | 2.00  | 2.035 | 2.07         | ٠,,  |  |
| VFD                  | 3                                   | FB voltage, I <sub>VREF</sub> = 0 A, continuous conduction mode <sup>(1)</sup>                                                            |       | 2.00  |              |      |  |
| I <sub>VFB</sub>     | VFB input current                   | VFBx = 2.0 V, T <sub>A</sub> = 25°C                                                                                                       | -20   |       | 20           | nA   |  |
| DUTPUT               | VOLTAGE, V <sub>OUT</sub> DISCHARGE | :                                                                                                                                         |       |       | <u>  </u>  - |      |  |
| Dischq               | V <sub>OUT</sub> discharge current  | ENC = 0 V, VOx = 0.5 V                                                                                                                    | 10    | 60    |              | mA   |  |

<sup>(1)</sup> Ensured by design. Not production tested.



over operating free-air temperature range, VIN = 12 V (unless otherwise noted)

|                       | PARAMETER                | CONDITIONS                                                                    | MIN     | TYP  | MAX     | UNIT |
|-----------------------|--------------------------|-------------------------------------------------------------------------------|---------|------|---------|------|
| OUTPUT                | DRIVERS                  |                                                                               |         |      |         |      |
| D                     | DB\/U registeres         | Source, V <sub>BSTx - DRVHx</sub> = 100 mV                                    |         | 4    | 8       |      |
| R <sub>DRVH</sub>     | DRVH resistance          | Sink, V <sub>DRVHx - LLx</sub> = 100 mV                                       |         | 1.5  | 4       | 0    |
| _                     | DD\//'-1                 | Source, V <sub>VREG5 - DRVLx</sub> = 100 mV                                   |         | 4    | 8       | Ω    |
| R <sub>DRVL</sub>     | DRVL resistance          | Sink, V <sub>DRVLx</sub> = 100 mV                                             |         | 1.5  | 4       |      |
|                       | Destru                   | DRVHx-off to DRVLx-on                                                         |         | 10   |         |      |
| DEAD                  | Dead time                | DRVLx-off to DRVHx-on                                                         |         | 30   |         | ns   |
| NTERNA                | AL BST DIODE             |                                                                               |         |      | "       |      |
| V <sub>FBST</sub>     | Forward voltage          | V <sub>VREG5-VBSTx</sub> , I <sub>F</sub> = 10 mA, T <sub>A</sub> = 25 °C     | 0.7     | 0.8  | 0.9     | V    |
| I <sub>VBSTLK</sub>   | VBST leakage current     | VBSTx = 34 V, LLx = 28 V, T <sub>A</sub> = 25 °C                              |         | 0.1  | 1       | μA   |
|                       | ID FREQUENCY CONTROL     | **                                                                            | "       |      |         | -    |
| ON11                  | CH1 on time 1            | V <sub>IN</sub> = 12 V, VO1 = 5 V, 200 kHz setting                            |         | 2080 |         |      |
| ON12                  | CH1 on time 2            | V <sub>IN</sub> = 12 V, VO1 = 5 V, 245 kHz setting                            |         | 1700 |         |      |
| ON13                  | CH1 on time 3            | V <sub>IN</sub> = 12 V, VO1 = 5 V, 300 kHz setting                            |         | 1390 |         |      |
| ON13                  | CH1 on time 4            | $V_{IN} = 12 \text{ V}, \text{ VO1} = 5 \text{ V}, 365 \text{ kHz setting}$   |         | 1140 |         |      |
| ON14<br>ON21          | CH2 on time 1            | $V_{IN} = 12 \text{ V}, \text{ VO2} = 3.3 \text{ V}, 250 \text{ kHz setting}$ |         | 1100 |         |      |
| t <sub>ON22</sub>     | CH2 on time 2            | $V_{IN} = 12 \text{ V}, \text{ VO2} = 3.3 \text{ V}, 305 \text{ kHz setting}$ |         | 900  |         | ns   |
| ON23                  | CH2 on time 3            | $V_{IN} = 12 \text{ V}, \text{ VO2} = 3.3 \text{ V}, 375 \text{ kHz setting}$ |         | 730  |         |      |
| ON23                  | CH2 on time 4            | $V_{IN} = 12 \text{ V}, \text{ VO2} = 3.3 \text{ V}, 460 \text{ kHz setting}$ |         | 600  |         |      |
| ON24<br>ON(min)       | Minimum on time          | $T_A = 25  ^{\circ}\text{C}$                                                  |         | 80   |         |      |
| OFF(min)              | Minimum off time         | T <sub>A</sub> = 25 °C                                                        |         | 300  |         |      |
| SOFT-ST               |                          | 1A - 20 0                                                                     |         |      |         |      |
| t <sub>SS</sub>       | Internal SS time         | Internal soft start                                                           | 1.1     | 1.6  | 2.1     | ms   |
| os<br>POWERG          |                          | , memar son start                                                             |         |      |         |      |
|                       |                          | PG in from lower                                                              | 92.50%  | 95%  | 97.50%  |      |
| $V_{THPG}$            | PG threshold             | PG in from higher                                                             | 102.50% | 105% | 107.50% |      |
| V THPG                | i o unconoid             | PG hysteresis                                                                 | 2.50%   | 5%   | 7.50%   |      |
| lnouvy                | PG sink current          | PGOOD = 0.5 V                                                                 | 5       | 12   | 7.5070  | mA   |
| I <sub>PGMAX</sub>    | PG delay                 | Delay for PG in                                                               | 350     | 510  | 670     | μs   |
| PGDEL                 | HRESHOLD AND SETTING C   |                                                                               | 330     | 310  | 070     | μο   |
| -0010 11              | TINCONOLD AND OLI TINO O | Shutdown                                                                      |         |      | 0.4     |      |
| $V_{EN0}$             | EN0 setting voltage      | Enable                                                                        | 2.4     |      | 0.4     | V    |
|                       | ENO current              |                                                                               | 2.4     | 2.5  | 5       |      |
| EN0                   | EN0 current              | $V_{EN0} = 0.2 \text{ V}$ Shutdown                                            | 2       | 3.5  | 0.6     | μA   |
| V <sub>ENC</sub>      | ENC threshold voltage    | Enable                                                                        | 2       |      | 0.0     | V    |
|                       |                          | Shutdown                                                                      | 350     | 400  | 450     |      |
| √ <sub>EN(trip)</sub> | TRIP1, TRIP2 threshold   |                                                                               | 10      | 30   | 60      | mV   |
|                       |                          | Hysteresis 200 kHz/250 kHz                                                    | 10      | 30   |         |      |
|                       |                          | 245 kHz/305 kHz                                                               | 1.0     |      | 1.5     |      |
| √ <sub>TONSEL</sub>   | TONSEL setting voltage   |                                                                               | 1.9     |      | 2.1     | V    |
|                       |                          | 300 kHz/375 kHz                                                               |         |      | 3.6     |      |
|                       |                          | 365 kHz/460 kHz                                                               | 4.7     |      | 4.5     |      |
|                       |                          | Auto skip                                                                     |         |      | 1.5     |      |
| V <sub>SKIPSEL</sub>  | SKIPSEL setting voltage  | PWM only                                                                      | 1.9     |      | 2.1     | V    |



over operating free-air temperature range, VIN = 12 V (unless otherwise noted)

| PARAMETER             |                                        | PARAMETER CONDITIONS                                                                               |       |       | MAX  | UNIT   |  |
|-----------------------|----------------------------------------|----------------------------------------------------------------------------------------------------|-------|-------|------|--------|--|
| PROTECT               | TION: CURRENT SENSE                    |                                                                                                    |       |       | ,    |        |  |
| I <sub>TRIP</sub>     | TRIPx source current                   | V <sub>TRIPx</sub> = 920 mV, T <sub>A</sub> = 25°C                                                 | 9.4   | 10    | 10.6 | μΑ     |  |
| TC <sub>ITRIP</sub>   | TRIPx current temperature coefficient  | On the basis of 25°C <sup>(2)</sup>                                                                |       | 4500  |      | ppm/°C |  |
| V <sub>OCLoff</sub>   | OCP comparator offset                  | $((V_{TRIPx-GND}/9)-24 \text{ mV } -V_{GND-LLx}) \text{ voltage, } V_{TRIPx-GND} = 920 \text{ mV}$ | -8    | 0     | 8    |        |  |
| V <sub>OCL(max)</sub> | Maximum OCL setting                    | V <sub>TRIPx</sub> = 5 V                                                                           | 185   | 205   | 225  | mV     |  |
| V <sub>ZC</sub>       | Zero cross detection comparator offset | V <sub>GND-LLx</sub> voltage                                                                       | -5    | 0     | 5    | 5      |  |
| V <sub>TRIP</sub>     | Current limit threshold                | V <sub>TRIPx-GND</sub> voltage <sup>(2)</sup>                                                      | 0.515 |       | 2    | V      |  |
| PROTECT               | TON: UNDERVOLTAGE AND C                | OVERVOLTAGE PROTECTION                                                                             |       |       |      |        |  |
| V <sub>OVP</sub>      | OVP trip threshold                     | OVP detect                                                                                         | 110%  | 115%  | 120% |        |  |
| t <sub>OVPDEL</sub>   | OVP prop delay                         |                                                                                                    |       | 2     |      | μs     |  |
| V                     | Outout LIVD trip throohold             | UVP detect                                                                                         | 55%   | 60%   | 65%  |        |  |
| $V_{UVP}$             | Output UVP trip threshold              | Hysteresis                                                                                         |       | 10%   |      |        |  |
| t <sub>UVPDEL</sub>   | Output UVP prop delay                  |                                                                                                    | 20    | 32    | 40   | μs     |  |
| t <sub>UVPEN</sub>    | Output UVP enable delay                |                                                                                                    | 1.4   | 2     | 2.6  | ms     |  |
| UNDERVO               | OLTAGE LOCKOUT (UVLO)                  |                                                                                                    |       |       |      |        |  |
| V                     | VDECE LIVI O throubold                 | Wake up                                                                                            | 4.1   | 4.2   | 4.3  |        |  |
| VUVVREG5              | VREG5 UVLO threshold                   | Hysteresis                                                                                         | 0.38  | 0.43  | 0.48 | V      |  |
| V <sub>UVVREG3</sub>  | VREG3 UVLO threshold                   | Shutdown (2)                                                                                       |       | VO2-1 |      |        |  |
| THERMAL               | SHUTDOWN                               |                                                                                                    |       |       |      |        |  |
| _                     | The weed about decree threads and      | Shutdown temperature (2)                                                                           |       | 150   |      | °C     |  |
| T <sub>SDN</sub>      | Thermal shutdown threshold             | Hysteresis (2)                                                                                     |       | 10    |      | 30     |  |

<sup>(2)</sup> Ensured by design. Not production tested.



# **DEVICE INFORMATION**

## Table 2.

| TERMINAL |     | 1/0 | DESCRIPTION                                                                                                                                                                                                      |  |  |
|----------|-----|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| NAME     | NO. | 1/0 | DESCRIPTION                                                                                                                                                                                                      |  |  |
| DRVH1    | 21  | 0   | High gide Nighennel MOCFFT driver outputs. Li referenced drivers                                                                                                                                                 |  |  |
| DRVH2    | 10  | 0   | High-side N-channel MOSFET driver outputs. LL referenced drivers.                                                                                                                                                |  |  |
| DRVL1    | 19  | 0   | Low-side N-channel MOSFET driver outputs. GND referenced drivers.                                                                                                                                                |  |  |
| DRVL2    | 12  | 0   | Low-side N-Chaille MOSt ET differ outputs. GND referenced differs.                                                                                                                                               |  |  |
| EN0      | 13  | I/O | Master enable input.  Open: LDOs on, and ready to turn both switcher channels.  GND: disable all circuit                                                                                                         |  |  |
| ENC      | 18  | I   | Channel 1 and Channel 2 enable input. Pull up to the voltage ranging 3.3-V to 5-V to turn on both switcher channels. Short to ground to shutdown them.                                                           |  |  |
| GND      | 15  | _   | Ground.                                                                                                                                                                                                          |  |  |
| LL1      | 20  |     | Switch node connections for high-side drivers, current limit and control circuitry.                                                                                                                              |  |  |
| LL2      | 11  | '   | Switch hode connections for high-side drivers, current limit and control circuity.                                                                                                                               |  |  |
| PGOOD    | 23  | 0   | Powergood window comparator output for channel 1 and 2. (Logical AND)                                                                                                                                            |  |  |
| SKIPSEL  | 14  | 1   | Selection pin for operation mode: OOA auto skip : Connect to VREG3 or VREG5 PWM only: Connect to VREF Auto skip: Connect to GND                                                                                  |  |  |
| TRIP1    | 1   | I/O | Channel 1 and Channel 2 enable and OCL trip setting pins. Connect resistor from this pin to GND to                                                                                                               |  |  |
| TRIP2    | 6   | 1/0 | set threshold for synchronous R <sub>DS(on)</sub> sense. Short to ground to shut down a switcher channel.                                                                                                        |  |  |
| TONSEL   | 4   | I   | On-time adjustment pin. 365 kHz/460 kHz setting: connect to VREG5 300 kHz/375 kHz setting: connect to VREG3 245 kHz/305 kHz setting: connect to VREF 200 kHz/250 kHz setting: connect to GND                     |  |  |
| VBST1    | 22  | - 1 | Cumply input for high aids N shappel MOCFFT driver (heast terminal)                                                                                                                                              |  |  |
| VBST2    | 9   | '   | Supply input for high-side N-channel MOSFET driver (boost terminal).                                                                                                                                             |  |  |
| VFB1     | 2   | - 1 | CMDC foodback inputs Connect with foodback register divider                                                                                                                                                      |  |  |
| VFB2     | 5   | ľ   | SMPS feedback inputs. Connect with feedback resistor divider.                                                                                                                                                    |  |  |
| VIN      | 16  | I   | High voltage power supply input for 5-V/3.3-V LDO.                                                                                                                                                               |  |  |
| VO1      | 24  | 1/0 | Output connection to SMPS. These terminals work as fixed voltage inputs and output discharge                                                                                                                     |  |  |
| VO2      | 7   | 1/0 | inputs. VO1 and VO2 also work as 5-V and 3.3-V switch over return power input respectively.                                                                                                                      |  |  |
| VREF     | 3   | 0   | 2-V reference voltage output. Connect a high-quality X5R or X7R ceramic capacitor with a value between 220-nF and 1-µF to signal GND near the device.                                                            |  |  |
| VREG3    | 8   | 0   | 3.3-V power supply output. Connect a high-quality X5R or X7R ceramic capacitor with a value of 10- $\mu$ F or larger to power GND near the device. A 1- $\mu$ F ceramic capacitor is acceptable when not loaded. |  |  |
| VREG5    | 17  | 0   | 5-V power supply output. Connect a high-quality X5R or X7R ceramic capacitor with a value of 10- $\mu$ F or larger to power GND near the device.                                                                 |  |  |





## **Functional Block Diagram**





### **Switcher Controller Block**





## **TYPICAL CHARACTERISTICS**





Figure 1.



Figure 2.



Figure 3. Figure 4.







Figure 5.



Figure 6.



Figure 7.

Figure 8.







Figure 9.



Figure 10.



Figure 11. Figure 12.







Figure 13.



Figure 14.



Figure 15. Figure 16.







Figure 17.



Figure 18.



Figure 19. Figure 20.







Figure 21.



Figure 22.



Figure 23.

Figure 24.







Figure 25. Figure 26.



Figure 27.



V<sub>OUT2</sub> (100mV/div)





I<sub>IND</sub> (5A/div) I<sub>OUT2</sub> (5A/div) M 20.0μs 50.0MS/s 20.0ns/pt A Ch2 / 3.35V Ch2 Ch4 B<sub>W</sub> Ω B<sub>W</sub>

Figure 28.

Figure 29.





Figure 30.

Figure 31.





Figure 34. Figure 35.



#### **APPLICATION INFORMATION**

## **PWM Operations**

The main control loop of the switch mode power supply (SMPS) is designed as an adaptive on-time pulse width modulation (PWM) controller. It supports a proprietary D-CAP™ mode. D-CAP™ mode does not require external compensation circuit and is suitable for low external component count configuration when used with appropriate amount of ESR at the output capacitor(s).

At the beginning of each cycle, the synchronous top MOSFET is turned on, or becomes 'ON' state. This MOSFET is turned off, or becomes OFF state, after internal one shot timer expires. This one shot is determined by  $V_{\text{IN}}$  and  $V_{\text{OUT}}$  to keep frequency fairly constant over input voltage range, hence it is called adaptive on-time control. The MOSFET is turned on again when the feedback point voltage,  $V_{\text{VFBx}}$ , decreased to match with internal 2-V reference. The inductor current information is also monitored and should be below the over current threshold to initiate this new cycle. Repeating operation in this manner, the controller regulates the output voltage. The synchronous bottom or the rectifying MOSFET is turned on at the beginning of each OFF state to keep the conduction loss minimum. The rectifying MOSFET is turned off before the top MOSFET turns on at next switching cycle or when inductor current information detects zero level. In the auto-skip mode or the OOA skip mode, this enables seamless transition to the reduced frequency operation at light load condition so that high-efficiency is kept over broad range of load current.

## **Adaptive On-Time Control and PWM Frequency**

TPS51123A does not have a dedicated oscillator on board. However, the part runs with pseudo-constant frequency by feed-forwarding the input and output voltage into the on-time, one-shot timer. The on-time is controlled inverse proportional to the input voltage and proportional to the output voltage so that the duty ratio is kept as  $V_{OUT}/V_{IN}$  technically with the same cycle time. The frequencies are set by the TONSEL pin as shown in Table 3.

**Table 3. TONSEL Connection and Switching Frequency** 

| TONEEL CONNECTION | SWITCHING FREQUENCY (kHz) |     |  |  |  |
|-------------------|---------------------------|-----|--|--|--|
| TONSEL CONNECTION | CH1                       | CH2 |  |  |  |
| GND               | 200                       | 250 |  |  |  |
| VREF              | 245                       | 305 |  |  |  |
| VREG3             | 300                       | 375 |  |  |  |
| VREG5             | 365                       | 460 |  |  |  |



#### **Loop Compensation**

From small-signal loop analysis, a buck converter using D-CAP<sup>TM</sup> mode can be simplified as below.



Figure 36. Simplifying the Modulator

The output voltage is compared with internal reference voltage after divider resistors, R1 and R2. The PWM comparator determines the timing to turn on high-side MOSFET. The gain and speed of the comparator is high enough to keep the voltage at the beginning of each on cycle substantially constant. For the loop stability, the 0dB frequency, f<sub>0</sub>, defined below need to be lower than 1/4 of the switching frequency.

$$f_0 = \frac{1}{2\pi \times \mathsf{ESR} \times \mathsf{C}_{\mathsf{O}}} \le \frac{f_{\mathsf{SW}}}{4} \tag{1}$$

As  $f_0$  is determined solely by the output capacitor's characteristics, loop stability of D-CAP<sup>TM</sup> mode is determined by the capacitor's chemistry. For example, specialty polymer capacitors (SP-CAP) have Co in the order of several 100  $\mu$ F and ESR in range of 10 m $\Omega$ . These make  $f_0$  on the order of 100 kHz or less and the loop will be stable. However, ceramic capacitors have  $f_0$  at more than 700 kHz, which is not suitable for this operational mode.

### Ramp Signal

The TPS51123A adds a ramp signal to the 2-V reference in order to improve its jitter performance. As described in the previous section, the feedback voltage is compared with the reference information to keep the output voltage in regulation. By adding a small ramp signal to the reference, the dignal-to-noise ratio at the onset of a new switching cycle is improved. Therefore the operation becomes less jitter and stable. The ramp signal is controlled to start with -20 mV at the beginning of ON-cycle and to become 0 mV at the end of OFF-cycle in steady state. By using this scheme, the TPS51123A improve jitter performance without sacrificing the reference accuracy.



## **Light Load Condition in Auto-Skip Operation**

The TPS51123A automatically reduces switching frequency at light load conditions to maintain high-efficiency. This reduction of frequency is achieved smoothly and without increase of  $V_{\text{OUT}}$  ripple. Detail operation is described as follows. As the output current decreases from heavy load condition, the inductor current is also reduced and eventually comes to the point that its valley touches zero current, which is the boundary between continuous conduction and discontinuous conduction modes. The rectifying MOSFET is turned off when this zero inductor current is detected. As the load current further decreased, the converter runs in discontinuous conduction mode and it takes longer and longer to discharge the output capacitor to the level that requires next ON cycle. The ON time is kept the same as that in the heavy load condition. In reverse, when the output current increase from light load to heavy load, switching frequency increases to the preset value as the inductor current reaches to the continuous conduction. The transition load point to the light load operation  $I_{\text{OUT(LL)}}$  (i.e. the threshold between continuous and discontinuous conduction mode) can be calculated as follows;

$$I_{OUT(LL)} = \frac{1}{2 \times L \times f} \times \frac{\left(V_{IN} - V_{OUT}\right) \times V_{OUT}}{V_{IN}}$$
(2)

where f is the PWM switching frequency.

Switching frequency versus output current in the light load condition is a function of L,  $V_{IN}$  and  $V_{OUT}$ , but it decreases almost proportional to the output current from the  $I_{OUT(LL)}$  shown in Equation 2. For example, it ise 60 kHz at  $I_{OUT(LL)}$ /5 if the frequency setting is 300 kHz.

## Out-of-Audio™ Light-Load Operation

Out-of-Audio<sup>TM</sup> (OOA) light-load mode is a unique control feature that keeps the switching frequency above acoustic audible frequencies toward virtually no load condition while maintaining best of the art high conversion efficiency. When the Out-of-Audio<sup>TM</sup> operation is selected, OOA control circuit monitors the states of both MOSFET and force to change into the ON state if both of MOSFETs are off for more than 32  $\mu$ s. This means that the top MOSFET is turned on even if the output voltage is higher than the target value so that the output capacitor is tends to be overcharged.

The OOA control circuit detects the over-voltage condition and begins to modulate the on time to keep the output voltage regulated. As a result, the output voltage becomes 0.5% higher than normal light-load operation.



#### **Enable and Soft Start**

EN0 is the control pin of VREG5, VREG3 and VREF regulators. Bring this node down to GND disables those three regulators and minimize the shutdown supply current to 10  $\mu$ A. Pulling this node up to 3.3 V or 5 V will turn the three regulators on to standby mode. The two switch mode power supplies (channel-1, channel-2) become ready to enable at this standby mode. The TPS51123A has an internal, 1.6 ms, voltage servo soft-start for each channel.

Both channel 1 and channel 2 can be enabled simultaneously with the ENC pin when only the OCL trip setting resistance is connected to TRIPx pin. Channel 1 and channel 2 can be disabled independently by shorting the TRIPx pin to ground when the ENC pin voltage is higher than its enable threshold, which is typically 1.26 V. After enabling channel 1 and/or channel 2, an internal DAC begins ramping up the reference voltage of the PWM comparator. Smooth control of the output voltage is maintained during start up. As TPS51123A shares one DAC with both channels, if TRIPx pin becomes higher than the enable threshold voltage while another channel is starting up, soft-start is postponed until another channel soft-start has completed. If both of TRIP1 and TRIP2 become higher than the enable threshold voltage at the same time (within 60  $\mu$ s), both channels start up simultaneously.

| EN0  | ENC                      | TRIP1                    | TRIP2                    | VREF | VREG5 | VREG3 | CH1 | CH2 |
|------|--------------------------|--------------------------|--------------------------|------|-------|-------|-----|-----|
| GND  | No effect <sup>(1)</sup> | No effect <sup>(1)</sup> | No effect <sup>(1)</sup> | Off  | Off   | Off   | Off | Off |
| Open | Low                      | No effect <sup>(1)</sup> | No effect <sup>(1)</sup> | On   | On    | On    | Off | Off |
| Open | High                     | Low                      | Low                      | On   | On    | On    | Off | Off |
| Open | High                     | High                     | Low                      | On   | On    | On    | On  | Off |
| Open | High                     | Low                      | High                     | On   | On    | On    | Off | On  |
| Open | High                     | High                     | High                     | On   | On    | On    | On  | On  |

Table 4. Enabling State

## **VREG5/VREG3 Linear Regulators**

There are two sets of 100-mA standby linear regulators which outputs 5 V and 3.3 V, respectively. The VREG5 serves as the main power supply for the analog circuitry of the device and provides the current for gate drivers. The VREG3 is intended mainly for auxiliary 3.3-V supply for the notebook system during standby mode.

Add a high-quality X5R or X7R ceramic capacitor with a value of 10-µF or larger placed close to the VREG5 and VREG3 pins to stabilize LDOs. For VREG3, a 1-µF ceramic capacitor is acceptable when not loaded.

#### **VREG5 Switch Over**

When the VO1 voltage becomes higher than 4.7 V AND channel-1 internal powergood flag is generated, internal 5-V LDO regulator is shut off and the VREG5 output is connected to VO1 by internal switch over MOSFET. The 510-µs powergood delay helps a switch over without glitch.

#### **VREG3 Switch Over**

When the VO2 voltage becomes higher than 3.15 V AND channel-2 internal powergood flag is generated, internal 3.3-V LDO regulator is shut off and the VREG3 output is connected to VO2 by internal switch over MOSFET. The 510-µs powergood delay helps a switch over without glitch.

### **Powergood**

The TPS51123A has one powergood output that indicates a high state when both switcher outputs are within the targets (AND gated). The powergood function is activated with 2-ms internal delay after ENC goes high. If the output voltage becomes within ±5% of the target value, internal comparators detect power good state and the powergood signal becomes high after 510-µs internal delay. Therefore PGOOD goes high around 2.5 ms after ENC goes high. If the output voltage goes outside of ±10% of the target value, the powergood signal becomes low after 2-µs internal delay. The powergood output is an open drain output and is needed to be pulled up outside.

<sup>(1)</sup> Either high or low, does no affect the enable state.



Also note that, in the case of Auto-skip or Out-of-Audio<sup>™</sup> mode, if the output voltage goes +10% above the target value and the power-good signal flags low, then the loop attempts to correct the output by turning on the low-side driver (forced PWM mode). After the feedback voltage returns to be within +5% of the target value and the power-good signal goes high, the controller returns back to auto-skip mode or Out-of-Audio<sup>™</sup> mode.

# **Output Discharge Control**

When ENC is low, the TPS51123A discharges outputs using internal MOSFET which is connected to VOx and GND. The current capability of these MOSFETs is limited to discharge slowly.

#### **Low-Side Driver**

The low-side driver is designed to drive high current low  $R_{DS(on)}$  N-channel MOSFET(s). The drive capability is represented by its internal resistance, which are 4  $\Omega$  for VREG5 to DRVLx and 1.5  $\Omega$  for DRVLx to GND. A dead time to prevent shoot through is internally generated between top MOSFET off to bottom MOSFET on, and bottom MOSFET off to top MOSFET on. 5-V bias voltage is delivered from VREG5 supply. The instantaneous drive current is supplied by an input capacitor connected between VREG5 and GND. The average drive current is equal to the gate charge at Vgs = 5 V times switching frequency. This gate drive current as well as the high-side gate drive current times 5 V makes the driving power which need to be dissipated from TPS51123A package.

## **High-Side Driver**

The high-side driver is designed to drive high current, low  $R_{DS(on)}$  N-channel MOSFET(s). When configured as a floating driver, 5-V bias voltage is delivered from VREG5 supply. The average drive current is also calculated by the gate charge at Vgs = 5 V times switching frequency. The instantaneous drive current is supplied by the flying capacitor between VBSTx and LLx pins. The drive capability is represented by its internal resistance, which are 4  $\Omega$  for VBSTx to DRVHx and 1.5 $\Omega$  for DRVHx to LLx.

#### **Current Protection**

TPS51123A has cycle-by-cycle over current limiting control. The inductor current is monitored during the 'OFF' state and the controller keeps the 'OFF' state during the inductor current is larger than the over current trip level. In order to provide both good accuracy and cost effective solution, TPS51123A supports temperature compensated MOSFET  $R_{DS(on)}$  sensing. The TRIPx pin should be connected to GND through the trip voltage setting resistor,  $R_{TRIP}$ . TRIPx terminal sources  $I_{TRIP}$  current, which is 10  $\mu$ A typically at room temperature, and the trip level is set to the OCL trip voltage  $V_{TRIP}$  as below. Note that the  $V_{TRIP}$  is limited up to about 205 mV internally.

$$V_{TRIP} (mV) = \frac{R_{TRIP} (k\Omega) \times I_{TRIP} (\mu A)}{9} - 24 (mV)$$
(3)

Note that when TRIPx voltage is under a certain thershould (typically 0.4V), the switcher channel concerned is shut down. The inductor current is monitored by the voltage between GND pin and LLx pin so that LLx pin should be connected to the drain terminal of the bottom MOSFET properly. Itrip has 4500 ppm/ $^{\circ}$ C temperature slope to compensate the temperature dependency of the R<sub>DS(on)</sub>. GND is used as the positive current sensing node so that GND should be connected to the proper current sensing device, i.e. the source terminal of the bottom MOSFET.

As the comparison is done during the OFF state,  $V_{TRIP}$  sets valley level of the inductor current. Thus, the load current at over current threshold,  $I_{OCP}$ , can be calculated in Equation 4.

$$I_{OCP} = \frac{V_{TRIP}}{R_{DS(on)}} + \frac{I_{RIPPLE}}{2} = \frac{V_{TRIP}}{R_{DS(on)}} + \frac{1}{2 \times L \times f} \times \frac{(V_{IN} - V_{OUT}) \times V_{OUT}}{V_{IN}}$$
(4)

In an overcurrent condition, the current to the load exceeds the current to the output capacitor thus the output voltage tends to fall down. Eventually, it ends up with crossing the under voltage protection threshold and shutdown both channels.

www.ti.com.cn

## Overvoltage and Undervoltage Protection

TPS51123A monitors a resistor divided feedback voltage to detect over and under voltage. When the feedback voltage becomes higher than 115% of the target voltage, the OVP comparator output goes high and the circuit latches as the top MOSFET driver OFF and the bottom MOSFET driver ON.

Also, TPS51123A monitors VOx voltage directly and if it becomes greater than 5.75 V the TPS51123A turns off the top MOSFET driver.

When the feedback voltage becomes lower than 60% of the target voltage, the UVP comparator output goes high and an internal UVP delay counter begins counting. After 32  $\mu$ s, TPS51123A latches OFF both top and bottom MOSFETs drivers, and shut off both drivers of another channel. This function is enabled after 2 ms following ENC has become high.



#### **UVLO Protection**

TPS51123A has VREG5 under voltage lock out protection (UVLO). When the VREG5 voltage is lower than UVLO threshold voltage both switch mode power supplies are shut off. This is non-latch protection. When the VREG3 voltage is lower than  $(V_{OUT2} - 1 \text{ V})$ , both switch mode power supplies are also shut off

#### **Thermal Shutdown**

TPS51123A monitors the temperature of itself. If the temperature exceeds the threshold value (typically 150°C), TPS51123A is shut off including LDOs. This is non-latch protection.

#### **External Parts Selection**

The external components selection is much simple in D-CAP™ Mode.

### 1. Determine output voltage

The output voltage is programmed by the voltage-divider resistor, R1 and R2, as shown in Figure 36. R1 is connected between VFBx pin and the output, and R2 is connected between the VFBx pin and GND.

Recommended R2 value is from 10 k $\Omega$  to 20 k $\Omega$ . Determine R1 using equation as below.

$$R1 = \frac{\left(V_{OUT} - 2.0\right)}{2.0} \times R2 \tag{5}$$

#### 2. Choose the Inductor

The inductance value should be determined to give the ripple current of approximately 1/4 to 1/2 of maximum output current. Larger ripple current increases output ripple voltage and improves S/N ratio and helps stable operation.

$$L = \frac{1}{I_{\text{IND(ripple)}} \times f} \times \frac{\left(V_{\text{IN(max)}} - V_{\text{OUT}}\right) \times V_{\text{OUT}}}{V_{\text{IN(max)}}} = \frac{3}{I_{\text{OUT(max)}} \times f} \times \frac{\left(V_{\text{IN(max)}} - V_{\text{OUT}}\right) \times V_{\text{OUT}}}{V_{\text{IN(max)}}}$$
(6)

The inductor also needs to have low DCR to achieve good efficiency, as well as enough room above peak inductor current before saturation. The peak inductor current can be estimated as follows.

$$I_{IND(peak)} = \frac{V_{TRIP}}{R_{DS(on)}} + \frac{1}{L \times f} \times \frac{\left(V_{IN(max)} - V_{OUT}\right) \times V_{OUT}}{V_{IN(max)}}$$
(7)

#### 3. Choose the Output Capacitor(s)

Organic semiconductor capacitor(s) or specialty polymer capacitor(s) are recommended. Determine ESR to meet required ripple voltage. A quick approximation is as shown in Equation 8. This equation is based on that required output ripple slope is approximately 20 mV per T<sub>SW</sub> (switching period) in terms of VFB terminal voltage.

$$ESR = \frac{V_{OUT} \times 20 \left(mV\right) \times \left(1-D\right)}{2 \left(V\right) \times I_{RIPPLE}} - \frac{20 \left(mV\right) \times L \times f}{2 \left(V\right)}$$

where

- · D is the duty cycle
- the required output ripple slope is approximately 20 mV per t<sub>SW</sub> (switching period) in terms of VFB terminal voltage

#### 4. Choose the Low-Side MOSFET

It is highly recommended that the low-side MOSFET should have an integrated Schottky barrier diode, or an external Schottky barrier diode in parallel to achieve stable operation.



### **Layout Considerations**

Certain points must be considered before starting a layout work using the TPS51123A.

- TPS51123A has only one GND pin and special care of GND trace design makes operation stable, especially when both channels operate. Group GND terminals of output voltage divider of both channels and the VREF capacitor as close as possible, and connect them to an inner GND plane with PowerPad and the overcurrent setting resistor, as shown in the thin GND line of Figure 37. This trace is named Signal Ground (SGND). Group ground terminals of VIN capacitor(s), VOUT capacitor(s) and source of low-side MOSFETs as close as possible, and connect them to another inner GND plane with GND pin of the device and the GND terminal of VREG3 and VREG5 capacitors, as shown in the bold GND line of Figure 37. This trace is named Power Ground (PGND). SGND should be connected to PGND at the middle point between ground terminal of V<sub>OUT</sub> capacitors.
- Inductor, V<sub>OUT</sub> capacitor(s), V<sub>IN</sub> capacitor(s) and MOSFETs are the power components and should be placed
  on one side of the PCB (solder side). Power components of each channel should be at the same distance
  from the TPS51123A. Other small signal parts should be placed on another side (component side). Inner
  GND planes should shield and isolate the small signal traces from noisy power lines.
- PCB trace defined as LLx node, which connects to source of high-side MOSFET, drain of low-side MOSFET and high-voltage side of the inductor, should be as short and wide as possible.
- A high-quality X5R or X7R ceramic bypass capacitor should be placed close to the device and traces should be no longer than 10 mm. Use the following capacitance values.
  - VREG5: 10 µF or larger
  - VREG3: 10 μF or larger (1 μF is acceptable when not loaded)
  - VREF: between 220 nF and 1 µF
- Connect the overcurrent setting resistors from TRIPx to SGND and close to the device, right next to the device if possible.
- The discharge path (VOx) should have a dedicated trace to the output capacitor; separate from the output voltage sensing trace. When LDO5 is switched over Vo1 trace should be 1.5 mm with no loops. When LDO3 is switched over and loaded VO2 trace should also be 1.5 mm with no loops. There is no restriction for just monitoring Vox. Make the feedback current setting resistor (the resistor between VFBx to SGND) close to the device. Place on the component side and avoid vias between this resistor and the device.
- Connections from the drivers to the respective gate of the high-side or the low-side MOSFET should be as short as possible to reduce stray inductance. Use 0.65-mm (25 mils) or wider trace and via(s) of at least 0.5 mm (20 mils) diameter along this trace.
- All sensitive analog traces and components such as VOx, VFBx, VREF, GND, EN0, TRIPx, PGOOD, TONSEL and SKIPSEL should be placed away from high-voltage switching nodes such as LLx, DRVLx, and DRVHx nodes to avoid coupling.
- Traces for VFB1 and VFB2 should be short and laid apart each other to avoid channel to channel interference.
- In order to effectively remove heat from the package, prepare thermal land and solder to the package's thermal pad. Three by three or more vias with a 0.33-mm (13 mils) diameter connected from the thermal land to the internal ground plane should be used to help dissipation. This thermal land underneath the package should be connected to SGND, and should NOT be connected to PGND.





Figure 37. Ground System



\* Driver and switch node traces are shown for CH1 only.



Figure 38. PCB Layout



## **Application Circuit**



Figure 39. 5-V/8-A, 3.3-V/8-A Application Circuit (245-kHz/305-kHz Setting)

Table 5. List of Materials for 5-V/8-A, 3.3-V/8-A Application Circuit

| REFERENCE<br>DESIGNATOR | SPECIFICATION           | MANUFACTURER | PART NUMBER    |
|-------------------------|-------------------------|--------------|----------------|
| C1, C2, C8, C9          | 10 μF/25 V              | Taiyo Yuden  | TMK325BJ106MM  |
| C3, C11                 | 10 μF/6.3 V             | TDK          | C2012X5R0J106K |
| C5, C10                 | 330 μF/6.3 V/25 mΩ      | Sanyo        | 6TPE330ML      |
| L1, L2                  | 3.3 μH, 15.6 A, 5.92 mΩ | токо         | FDA1055-3R3M   |
| Q1, Q3                  | 30 V, 9.5 mΩ            | IR           | IRF7821        |
| Q2, Q4 <sup>(1)</sup>   | 30 V, 12 mΩ             | Fairchild    | FDS6690AS      |

<sup>(1)</sup> Use a MOSFET with an integrated Schottky barrier diode (SBD) for the low-side, or add an SBD in parallel with a normal MOSFET.





# **REVISION HISTORY**

| Changes from Revision A (May 2011 ) to Revision B                                                     | Page |
|-------------------------------------------------------------------------------------------------------|------|
| <ul> <li>Added LL1, LL2, pulse width &lt; 20 ns parameters with a value of -5.0 V to 30 V.</li> </ul> | 3    |
| Changes from Revision B (MARCH 2012) to Revision C                                                    | Page |
| ESD ratings in ABSOLUTE MAXIMUM RATINGS table                                                         | 3    |

11-Nov-2025 www.ti.com

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins  | Package qty   Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | ,         |        |
|-----------------------|--------|---------------|-----------------|-----------------------|------|-------------------------------|----------------------------|-----------|--------|
|                       |        |               |                 |                       |      | (4)                           | (5)                        |           |        |
| TPS51123ARGER         | Active | Production    | VQFN (RGE)   24 | 3000   LARGE T&R      | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 85 | 51123A |
| TPS51123ARGER.A       | Active | Production    | VQFN (RGE)   24 | 3000   LARGE T&R      | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 85 | 51123A |
| TPS51123ARGET         | Active | Production    | VQFN (RGE)   24 | 250   SMALL T&R       | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 85 | 51123A |
| TPS51123ARGET.A       | Active | Production    | VQFN (RGE)   24 | 250   SMALL T&R       | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 85 | 51123A |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 20-Apr-2023

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device        | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS51123ARGER | VQFN            | RGE                | 24 | 3000 | 330.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |
| TPS51123ARGET | VQFN            | RGE                | 24 | 250  | 180.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |

www.ti.com 20-Apr-2023



## \*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS51123ARGER | VQFN         | RGE             | 24   | 3000 | 346.0       | 346.0      | 33.0        |
| TPS51123ARGET | VQFN         | RGE             | 24   | 250  | 210.0       | 185.0      | 35.0        |



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4204104/H







#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.





NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.





NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



# 重要通知和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、与某特定用途的适用性或不侵犯任何第三方知识产权的暗示担保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他安全、安保法规或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的相关应用。严禁以其他方式对这些资源进行复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。对于因您对这些资源的使用而对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,您将全额赔偿,TI 对此概不负责。

TI 提供的产品受 TI 销售条款)、TI 通用质量指南 或 ti.com 上其他适用条款或 TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 除非德州仪器 (TI) 明确将某产品指定为定制产品或客户特定产品,否则其产品均为按确定价格收入目录的标准通用器件。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

版权所有 © 2025, 德州仪器 (TI) 公司

最后更新日期: 2025 年 10 月