TPS25860-Q1, TPS25862-Q1 ZHCSOR1 - AUGUST 2021 # TPS2586x-Q1 具有同步直流/直流转换器和可编程电流限制的 2.2MHz、低 EMI、 双 USB Type-A 和 Type-C® 充电端口控制器 ## 1 特性 - 符合面向汽车应用的 AEC-Q100 标准: - 温度等级 1: T<sub>A</sub> 范围 40°C 至 +125°C - HBM ESD 分类等级 H2 - CDM ESD 分类等级 C5 - 针对超低 EMI 要求进行了优化: - 符合 CISPR25 5 类标准 - HotRod™ 封装可更大限度地减少开关节点振铃 - 展频可降低峰值发射 - 同步降压稳压器 - 在 2.2 MHz 下具有高效率: V<sub>IN</sub> = 12V、I<sub>PA BUS</sub> = 3A 且 I<sub>PB BUS</sub> = 2.4 时效率为 93.6% - 18mΩ/10mΩ 低 R<sub>DS(ON)</sub> 降压稳压器 MOSFET - 工作电压范围: 5.5V 至 26V, 可承受 36V 输入 - 频率可调节: 200kHz 至 3MHz - 具有展频频谱抖动的 FPWM - 可选输出电压:5.1V、5.17V、5.3V、5.4V - 内部电源路径: - 7mΩ/7mΩ 低 R<sub>DS(ON)</sub> 内部 USB 功率 MOSFET - USB 端口的高精度可编程电流限制: 3.4A 下为 ±10% - OUT:用于辅助负载的 5.1V、200mA 电源 - 线路压降补偿: 2.4A 负载下为 90mV - 符合 USB-IF 标准 - Type-C 1.3 版 - 在 CC 上具有 3A 电流通告能力 - V<sub>BUS</sub> 应用和放电 - V<sub>CONN</sub> 拉电流: 200mA - 自动 DCP 模式 (TPS25860-Q1): - 符合 BC1.2 和 YD/T 1591 2009 要求的短路 模式 - 1.2V 模式 - 2.7V 分压器 3 模式 - 甩负荷和可编程 $T_A$ - 器件 T」范围: -40°C 至 +150°C - 故障标志报告 (TPS25862-Q1): USB 过流、热关 - USB 端口开/关控制 (TPS25862-Q1) #### 2 应用 - 汽车 USB 充电端口 - 汽车 USB 媒体中心 ### 3 说明 TPS2586x-Q1 是一款集成式 USB 充电端口解决方 案,其中包括一个同步高效直流/直流转换器,以及集 成式检测和控制功能,可实现 USB 电池充电 1.2 和 Type-C 端口。 #### 器件信息(1) | 器件型号 | 封装 | 封装尺寸(标称值) | |-------------|--------------|-----------------| | TPS25860-Q1 | VQFN-HR (25) | 3.50mm × 4.50mm | | TPS25862-Q1 | VQFN-HR (25) | 3.50mm × 4.50mm | 如需了解所有不同可用选件的详细器件型号,请参阅数据表末 尾的可订购产品附录。 效率与输出电流间的关系 # **Table of Contents** | 1 特性 | 1 | 10.2 Functional Block Diagram | 20 | |--------------------------------------|---|----------------------------------------------|------------------| | , | | 10.3 Feature Description | | | - <i>—,</i><br>3 说明 | | 10.4 Device Functional Modes | 37 | | 4 Revision History | | 11 Application and Implementation | 38 | | 5 说明(续) | | 11.1 Application Information | 38 | | 6 Device Comparison Table | | 11.2 Typical Applications | 38 | | 7 Pin Configuration and Functions | | 12 Power Supply Recommendations | 48 | | 8 Specifications | | 13 Layout | 49 | | 8.1 Absolute Maximum Ratings | | 13.1 Layout Guidelines | 49 | | 8.2 ESD Ratings | | 13.2 Layout Example | <mark>5</mark> 0 | | 8.3 Recommended Operating Conditions | | 13.3 Ground Plane and Thermal Considerations | 50 | | 8.4 Thermal Information | | 14 Device and Documentation Support | 52 | | 8.5 Electrical Characteristics | | 14.1 接收文档更新通知 | 52 | | 8.6 Timing Requirements | | 14.2 支持资源 | 52 | | 8.7 Switching Characteristics | | 14.3 Trademarks | 52 | | 8.8 Typical Characteristics | | 14.4 Electrostatic Discharge Caution | 52 | | 9 Parameter Measurement Information | | 14.5 术语表 | <mark>52</mark> | | 10 Detailed Description | | 15 Mechanical, Packaging, and Orderable | | | 10.1 Overview | | Information | 52 | | | | | | # **4 Revision History** | DATE | REVISION | NOTES | |-------------|----------|-----------------| | August 2021 | * | Initial release | ## 5 说明(续) TPS2586x-Q1 是高度集成的 USB 充电控制器系列,适用于 Type-C 和 Type-A 双端口应用。 该系列器件集成了一个具有内部功率 MOSFET 的单片、同步、整流、降压开关模式转换器和两个具有充电端口自动检测功能的 USB 限流开关。TPS2586x-Q1 提供了一种紧凑型解决方案,可在宽输入电源电压范围内实现出色的负载和线路调节。该同步降压稳压器具有峰值电流模式控制,而且采用了内部补偿,可简化设计。FREQ 引脚上有一个电阻器,可用于在 200kHz 和 3MHz 之间设置开关频率。在低于 400kHz 的频率下运行可实现更高的系统效率,在高于 2.1MHz 的频率下运行则可以避开 AM 无线电频带,并且能够使用较小的电感器。 TPS2586x-Q1 集成了标准 USB Type-C® 端口控制器功能,包括用于 3A 和 1.5A 电流广播的配置通道 (CC) 逻辑。电池充电(1.2 版)集成提供了利用 USB 数据线信号来确定 USB 端口拉电流能力的传统非 Type-C USB 设备所需的电气特性。TPS2586x-Q1 还集成了 VCONN 电源,可满足 USB3.1 电源要求。由于系统集成度高且占用空间小,该器件特别适用于双端口应用。 由于 TPS2586x-Q1 支持智能热调节,因此可以通过 TS 引脚根据温度感应来调节输出电流和电压。此器件需要在 TS 引脚上连接一个 NTC 热敏电阻以监控环境温度或 PCB 板温度,具体取决于 NTC 热敏电阻在 USB 充电模块或 PCB 板中的位置。选择不同的 NTC 热敏电阻和底部串联电阻可以改变甩负荷的温度。 TPS2586x-Q1 具有四种可选的 USB 输出电压设置: 5.1V、5.17V、5.3V 和 5.4V。TPS2586x-Q1 集成了一个精密电流检测放大器,用于实现电缆压降补偿和用户可编程电流限制调整。电缆补偿仅在输出电压设置为 5.17V 时可用。在输出电流为 2.4A 时,电缆补偿电压为 90mV。电缆补偿可使降压稳压器输出电压随负载电流线性改变,以抵消由于汽车电缆布线中的导线电阻引起的压降,从而帮助便携式设备在重载下实现更理想的电流和电压充电。无论负载电流如何,在连接的便携式器件上测得的总线电压都保持大致恒定,这样,便携式器件的电池充电器就能够保持理想工作状态。 TPS2586x-Q1 针对 USB 充电和系统运行提供多种安全特性,包括外部负热敏电阻监控、逐周期电流限制、断续短路保护、欠压锁定、BUS 过流、OUT 过流以及裸片过热保护。 该器件系列采用 25 引脚 3.5mm x 4.5mm QFN 封装。 ## **6 Device Comparison Table** | DEVICE NUMBER | TPS25860-Q1 | TPS25862-Q1 | |---------------------------------------|-------------------------------------------|-------------------------------------------| | USB ports Number | Dual | Dual | | Support Type-C Protocol | Yes, only Port A | Yes, only Port A | | NTC Thermistor Input (TS) | Yes | Yes | | USB Load Switch ON/OFF Control | No | Yes | | Fault Event Indication | No | Yes | | Support MFi new OCP | Yes | Yes | | External Clock Synchronization | Yes, range 200 kHz to approximately 3 MHz | Yes, range 200 kHz to approximately 3 MHz | | BC1.2 DCP | Yes | No | | Apple and Samsung charging scheme | Yes | No | | Cable Compensation | Yes <sup>(1)</sup> | Yes <sup>(1)</sup> | | Selectable Output Voltage | Yes | Yes | | Adjustable Output Short Current Limit | Yes | Yes | | FPWM/PFM | FPWM | FPWM | | DCDC always ON (EN pull High) | Yes | Yes | | Spread Spectrum | Yes | Yes | | Package | QFN-25 3.5 mm × 4.5 mm | QFN-25 3.5 mm × 4.5 mm | <sup>(1)</sup> VSET short to GND to set 5.17-V output voltage. Compensation voltage is 90 mV when either USB port A or USB port B output 2.4-A current. # 7 Pin Configuration and Functions 图 7-2. TPS25862 RPQ Package 25-Pin (QFN) Top View # 表 7-1. Pin Functions for TPS25860 RPQ Package | NAME | NO. | TYPE (1) | DESCRIPTION | |------------|------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | VSET | 1 | A | Output Voltage Setting. Short to GND to set the 5.17-V output voltage. Float or pull up to $V_{SENSE}$ to set 5.1-V output voltage. Tie to GND through a 40.2-K $\Omega$ resistor to set 5.3-V output voltage. Tie to GND through a 80.6-K $\Omega$ resistor to set 5.4-V output voltage. | | TS | 2 | Α | Temperature Sense terminal. Connect the TS input to the NTC thermistor. | | BIAS | 3 | Р | Input of internal bias supply. Must connect to the SENSE pin directly. Power the internal circuit. | | PA_DP | 4 | А | D+ data line. Connect to USB Port A connector. | | PA_DM | 5 | Α | D- data line. Connect to USB Port A connector. | | AGND | 6 | Р | Analog ground terminal. Connect AGND to PGND. | | PA_CC1 | 7 | Α | Connect to Type-C Port A CC1 pin. Analog Input/Output | | PA_CC2 | 8 | Α | Connect to Type-C Port A CC2 pin. Analog Input/Output | | ILIM | 9 | А | Current Limit program. Connect a resistor to set the current limit threshold. Short to GND to set the default 3.55-A current limit for Port A, and 2.84-A current limit for Port B. | | PA_BUS | 10 | Р | Port A BUS output | | SENSE | 11 | Р | Output Voltage Sensing. External load on this pin is strictly prohibited. Connect to the other side of the external inductor. | | PB_BUS | 12 | Р | Port B BUS output | | OUT | 13 | Р | Output pin. Provide 5.1-V voltage to power external load with max 200-mA capability. The voltage follows the VSET setting. | | NC | 14 | Α | Makes no electrical connection. | | CFG | 15 | А | Configuration pin. For internal circuit, must connect a 5.1-K $\Omega$ resistor to AGND. | | PGND | 16, 24, 25 | Р | Power Ground terminal. Connected to the source of LS FET internally. Connect to system ground, AGND, and the ground side of the $C_{\rm IN}$ and $C_{\rm OUT}$ capacitors. The path to $C_{\rm IN}$ must be as short as possible. | | PB_DM | 17 | Α | D- data line. Connect to USB port B connector. | | PB_DP | 18 | Α | D+ data line. Connect to USB port B connector. | | FREQ/ SYNC | 19 | А | Switching Frequency Program and External Clock Input. Connect a resistor from FREQ to GND to set the switching frequency. | | EN/UV | 20 | А | Enable pin. Precision enable controls the regulator switching action and type-C. Do not float. High = on, Low = off. Can be tied to SENSE directly. Precision enable input allows adjustable UVLO by external resistor divider if tie to IN pin. | | воот | 21 | Р | Bootstrap capacitor connection. Internally, the BOOT is connected to the cathode of the boost-strap diode. Connect the 0.1- $\mu$ F bootstrap capacitor from SW to BOOT | | IN | 22 | Р | Input power. Connected to external DC supply. Expected range of bypass capacitors is 1 $\mu$ F to 10 $\mu$ F, connect from IN to PGND. Can withstand up to 36 V without damage but operating is suspended if VIN is above the 26-V OVP threshold. | | SW | 23 | Р | Switching output of the regulator. Internally connected to source of the HS FET and drain of the LS FET. Connect to output inductor. | <sup>(1)</sup> A = Analog, P = Power, G = Ground. # 表 7-2. Pin Functions for TPS25862 RPQ Package | | 表 7-2. Pin Functions for TPS25862 RPQ Package | | | | | | |------------|-----------------------------------------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | NAME | NO. | TYPE (1) | DESCRIPTION | | | | | VSET | 1 | Α | Output Voltage Setting. Short to GND to set the 5.17-V output voltage. Float or pull up to $V_{SENSE}$ to set 5.1-V output voltage. Tie to GND through a 40.2-K $\Omega$ resistor to set 5.3-V output voltage. Tie to GND through a 80.6-K $\Omega$ resistor to set 5.4-V output voltage. | | | | | TS | 2 | Α | Temperature Sense terminal. Connect the TS input to the NTC thermistor. | | | | | BIAS | 3 | Р | Input of internal bias supply. Must connect to the SENSE pin directly. Power the internal circuit. | | | | | PA_FAULT | 4 | А | USB Port A Fault Indication. /PA_FAULT indicates overcurrent on PA_BUS or overtemperature conditions. /PA_FAULT is an open drain in normal conditions. Pull / PA_FAULT low during fault conditions. | | | | | PA_EN | 5 | Α | USB Port A Enable pin. To control the USB port A channel load switch ON/OFF. When pull-low, the pin turns off the port A USB power and CC1/2 current and voltage. When pull-high, the pin turns on the port A USB power and CC1/2 current and voltage. Can be tied to SENSE directly to automatically turn on USB port. | | | | | AGND | 6 | Р | Analog ground terminal. Connect AGND to PGND. | | | | | PA_CC1 | 7 | Α | Connect to Type-C Port A CC1 pin. Analog Input/Output. | | | | | PA_CC2 | 8 | Α | Connect to Type-C Port A CC2 pin. Analog Input/Output. | | | | | ILIM | 9 | А | Current Limit program. Connect a resistor to set the current limit threshold. Short to GND to set the default 3.55-A current limit for Port A, and 2.84-A current limit for Port B. | | | | | PA_BUS | 10 | Р | Port A BUS output | | | | | SENSE | 11 | Р | Output Voltage Sensing, external load on this pin is strictly prohibited. Connect to the other side of the external inductor. | | | | | PB_BUS | 12 | Р | Port B BUS output | | | | | OUT | 13 | Р | Output pin. Provide 5.1-V voltage to power external load with max 200-mA capability. The voltage follows the VSET setting. | | | | | NC | 14 | Α | Makes no electrical connection. | | | | | CFG | 15 | А | Configuration pin. For internal circuit, must connect a 5.1-K $\Omega$ resistor to AGND. | | | | | PGND | 16, 24, 25 | Р | Power Ground Terminal. Connected to the source of LS FET internally. Connect to system ground, AGND, and the ground side of $C_{\text{IN}}$ and $C_{\text{OUT}}$ capacitors. Path to $C_{\text{IN}}$ must be as short as possible. | | | | | PB_EN | 17 | А | USB Port B Enable pin. To control the USB port B channel load switch ON/OFF. When pull-low, the pin turns off the port B USB power. When pull-high, the pin turns on the port B USB power. Can be tied to SENSE directly to automatically turn on USB port. | | | | | PB_FAULT | 18 | А | USB Port B Fault Indication. /PB_FAULT indicates overcurrent on PB_BUS or overtemperature conditions. /PB_FAULT is an open drain in normal conditions. Pull / PB_FAULT low during fault conditions. | | | | | FREQ/ SYNC | 19 | Α | Switching Frequency Program and External Clock Input. Connect a resistor from FREQ to GND to set the switching frequency. | | | | | EN/UV | 20 | А | Enable pin. Precision enable controls the regulator switching action and type-C. Do not float. High = on, Low = off. Can be tied to SENSE directly. Precision enable input allows adjustable UVLO by external resistor divider if tie to IN pin. | | | | | воот | 21 | Р | Bootstrap capacitor connection. Internally, the BOOT is connected to the cathode of the bootstrap diode. Connect the 0.1- µ F bootstrap capacitor from SW to BOOT. | | | | | IN | 22 | Р | Input power. Connected to external DC supply. Expected range of bypass capacitors is 1 $\mu$ F to 10 $\mu$ F. Connect from IN to PGND. Withstand up to 36 V without damage but operating is suspended if VIN is above the 26-V OVP threshold. | | | | | SW | 23 | Р | Switching output of the regulator. Internally connected to source of the HS FET and drain of the LS FET. Connect to output inductor. | | | | <sup>(1)</sup> A = Analog, P = Power, G = Ground. # 8 Specifications ## 8.1 Absolute Maximum Ratings Over the recommended operating junction temperature range of -40 $^{\circ}$ C to +150 $^{\circ}$ C and AGND = PGND (unless otherwise noted)<sup>(1)</sup> | | PARAMETER | MIN | MAX | UNIT | | |---------------------------------------------|-----------------------------------------|-------|-------------------|------|--| | | IN to PGND | - 0.3 | 40 <sup>(2)</sup> | | | | | IN to SW | - 0.3 | 35 | | | | Input voltage | SENSE to PGND | - 0.3 | 6 | | | | | EN to AGND | - 0.3 | 11 | V | | | | FREQ/SYNC to AGND | - 0.3 | 6 | V | | | | PA_EN, PB_EN to AGND | - 0.3 | 6 | | | | | VSET, ILIM to AGND | -0.3 | 6 | | | | | AGND to PGND | - 0.3 | 0.3 | | | | Input voltage | _FAULT, PB_FAULT, FAULT to AGND -0.3 | | 6 | V | | | | SW to PGND | - 0.3 | 26 | V | | | Output voltage | SW to PGND (less than 10 ns transients) | - 3.5 | 35 | | | | Output voltage | BOOT to SW | - 0.3 | 6 | | | | | PA_BUS, PB_BUS to PGND | - 0.3 | 6 | | | | | CC1, CC2, CFG to AGND | - 0.3 | 6 | | | | Voltago rango | DP, DM to AGND | - 0.3 | 6 | V | | | Voltage range | PA_FAULT, PB_FAULT to AGND | - 0.3 | 6 | V | | | | TS to AGND | - 0.3 | 6 | | | | Pin positive sink current, I <sub>SNK</sub> | CC1, CC2 (while applying VCONN) | | 1 | Α | | | I/O current | DP to DM in BC1.2 DCP Mode | - 35 | 35 | mA | | | T <sub>J</sub> | Junction temperature | | 150 | °C | | | T <sub>stg</sub> | Storage temperature | - 65 | 150 | °C | | <sup>(1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime. ## 8.2 ESD Ratings | | | | | VALUE | UNIT | |--------------------|-------------------------|---------------------------------|-------------------------|----------------------|------| | | | Human body model (HBM), per AEC | Q100-002 <sup>(1)</sup> | ±2000 <sup>(2)</sup> | | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per | Corner pins | ±750 <sup>(3)</sup> | V | | | | AEC Q100-011 | Other pins | ±750 <sup>(3)</sup> | | - (1) AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification. - (2) The passing level per AEC-Q100 Classification H2. - (3) The passing level per AEC-Q100 Classification C5. <sup>(2)</sup> VIN rising slew rate below 20 V/ms if in 0 V to 36 V or above transient. # 8.3 Recommended Operating Conditions Over the recommended operating junction temperature range of $-40^{\circ}$ C to $150^{\circ}$ C. Voltages are with respect to GND (unless otherwise noted) | | | | MIN | NOM MAX | UNIT | |------------------|--------------------------------------|------------------------------------------------|------|---------|------| | | | IN to PGND | 5.5 | 26 | | | | | EN | 0 | VSENSE | | | VI | V <sub>I</sub> Input voltage | TS | 0 | VSENSE | | | | | PA_EN, PB_EN | 0 | VSENSE | V | | | | FREQ/SYNC when driven by external clock | 0 | 3.3 | | | V <sub>PU</sub> | Pull up voltage | PA_FAULT, PB_FAULT | 0 | VSENSE | | | Vo | Output voltage | PA_BUS, PB_BUS | 5 | 5.5 | | | | | PA_BUS | 0 | 3 | Α | | | Output ourrent | PB_BUS | 0 | 2.84 | Α | | 10 | I <sub>O</sub> Output current | OUT | 0 | 0.2 | Α | | | | DP to DM Continuous current in BC1.2 DCP Mode | - 15 | 15 | | | I <sub>SRC</sub> | Source current | CC1 or CC2 source current when supplying VCONN | | 250 | mA | | I <sub>SNK</sub> | Sink current | PA_FAULT, PB_FAULT | | 10 | | | | | R <sub>VSET</sub> | 0 | 100 | kΩ | | R <sub>EXT</sub> | R <sub>EXT</sub> External resistnace | R <sub>ILIM</sub> | 0 | 100 | kΩ | | | | R <sub>FREQ</sub> | 0 | 100 | kΩ | | C <sub>EXT</sub> | External capacitance | Своот | | 0.1 | uF | | TJ | | Operating junction temperature | - 40 | 150 | °C | ### 8.4 Thermal Information | | | TPS2586x-Q1 | | |------------------------|----------------------------------------------|-------------|------| | | THERMAL METRIC <sup>(1)</sup> (2) | RPQ (VQFN) | UNIT | | | | 25 PINS | | | R <sub> θ JA</sub> | Junction-to-ambient thermal resistance | 30 | °C/W | | R <sub>θ JC(top)</sub> | Junction-to-case (top) thermal resistance | 17.6 | °C/W | | R <sub>0</sub> JB | Junction-to-board thermal resistance | 7.2 | °C/W | | ΨJT | Junction-to-top characterization parameter | 1 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 7.2 | °C/W | | R <sub>θ JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 12 | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. <sup>(2)</sup> Power rating at a specific ambient temperature T<sub>A</sub> should be determined with a maximum junction temperature of 150 °C. ### 8.5 Electrical Characteristics Limits apply over the recommended operating junction temperature ( $T_J$ ) range of -40°C to +150°C; $V_{IN}$ = 13.5 V, $f_{SW}$ =2.1MHz, VSET short to GND unless otherwise stated. Minimum and maximum limits are specified through test, design or statistical correlation. Typical values represent the most likely parametric norm at $T_J$ = 25°C, and are provided for reference purposes only. | purposes only. | DADAMETED | TEST CONDITIONS | MIN | TVD | MAY | HAUT | |----------------------------|-----------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------| | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | SUPPLY VOLTA | | | | | | | | I <sub>SD</sub> | Shutdown quiescent current; measured at IN pin. | VEN/UV = 0, $-40^{\circ}$ C $\leq T_{J} \leq 85^{\circ}$ C | | 21 | 50 | uA | | $V_{OVLO\_R}$ | Voltage on VIN pin when buck regulator stops switching | | 26.6 | 27.5 | 28.4 | V | | V <sub>OVLO_HYS</sub> | Hysteresis | | | 0.5 | | V | | ENABLE AND U | VLO (EN/UVLO PIN) | | | | | | | V <sub>EN/UVLO_R</sub> | Rising threshold for not in External UVLO | V <sub>EN/UV</sub> rising threshold | 1.26 | 1.3 | 1.34 | V | | V <sub>EN/UVLO_HYS</sub> | Hysteresis | V <sub>EN/UVLO</sub> falling | | 100 | | mV | | V <sub>PA/B_EN_H</sub> | PA_EN, PB_EN input level required to turn on PA_BUS and PB_BUS Load Switch | V <sub>PA_EN</sub> or V <sub>PB_EN</sub> rising threshold | | 1.6 | 1.98 | V | | V <sub>PA/B_EN_L</sub> | PA_EN, PB_EN input level required to turn off PA_BUS and PB_BUS Load Switch | V <sub>PA_EN</sub> or V <sub>PB_EN</sub> falling threshold | 0.97 | 1.5 | | V | | V <sub>EN1/2_HYS</sub> | Hysteresis | V <sub>PA_EN</sub> or V <sub>PB_EN</sub> falling threshold | | 100 | | mV | | BOOTSTRAP | | | | | | | | V <sub>BTST_UVLO</sub> | Bootstrap voltage UVLO threshold | | | 2.2 | | V | | R <sub>BOOT</sub> | Bootstrap pull-up resistence | VSENSE-BOOT = 0.1 V, Need a test mode | | 7.7 | | Ω | | BUCK REGULAT | TOR | | | | | | | I <sub>L-SC-HS</sub> | High-side current limit | BOOT-SW = 5 V | 10.2 | 11.4 | 12.6 | Α | | I <sub>L-SC-LS</sub> | Low-side current limit | SENSE = 5 V | 8.5 | 10 | 11.5 | Α | | I <sub>L-NEG-LS</sub> | Low-side negative current limit | SENSE = 5 V | | - 5 | | Α | | I <sub>ZC</sub> | Zero current detector threshold | | | 0.01 | | Α | | | | CC1 or CC2 pulldown resistance = $R_d$ , VSET float or pull up to $V_{SENSE}$ , $T_J$ = $25^{\circ}C$ | -1% | 5.1 | +1% | V | | V <sub>SENSE</sub> | BUCK Output voltage | CC1 or CC2 pulldown resistance = $R_d$ , VSET short to AGND, $T_J$ = 25°C | -1% | 5.17 | +1% | V | | | | CC1 or CC2 pulldown resistance = $R_d$ , $R_{VSET}$ = 40.2 $K\Omega$ , $T_J$ = 25 $^{\circ}C$ | -1% | 5.3 | +1% | V | | | | CC1 or CC2 pulldown resistance = $R_d$ , $R_{VSET}$ = 80.6 $K\Omega$ , $T_J$ = 25 $^{\circ}$ C | -1% | 5.4 | +1% | V | | $V_{SENSE}$ | BUCK Output voltage accuracy | CC1 or CC2 pulldown resistance = $R_d$ , -40 °C $\leq T_J \leq$ 150 °C | - 2 | | 2 | % | | V <sub>DCDC_UVLO_R</sub> | SENSE input level to enable DCDC switching | V <sub>SENSE</sub> rising, CC1 or CC2 pull down resistance = R <sub>d</sub> | 3.85 | 4 | 4.15 | V | | V <sub>DCDC_UVLO_HYS</sub> | Hysteresis | V <sub>SENSE</sub> falling, CC1 or CC2 pull down resistance = R <sub>d</sub> | | 0.4 | | V | | V <sub>DROP</sub> | Dropout voltage ( V <sub>IN</sub> -V <sub>SENSE</sub> ) | V <sub>IN</sub> = V <sub>SENSE</sub> + V <sub>DROP</sub> , V <sub>SENS</sub> = 5.1 V,<br>I <sub>PA_BUS</sub> = 3A, I <sub>PB_BUS</sub> = 2.4 A | | 300 | | mV | | R <sub>DS-ON-HS</sub> | High-side MOSFET ON-resistance | $I_{PA\_BUS}$ = 3 A, $I_{PB\_BUS}$ = 2.4 A, BOOT-<br>SW = 5 V, -40 $^{\circ}$ C $\leq$ T <sub>J</sub> $\leq$ 150 $^{\circ}$ C | | 18 | 34 | mΩ | | R <sub>DS-ON-LS</sub> | Low-side MOSFET ON-resistance | $I_{PA\_BUS} = 3 \text{ A}, I_{PB\_BUS} = 2.4 \text{ A}, V_{SENSE}$<br>= 5 V, $-40 \degree C \leqslant T_{J} \leqslant 150 \degree C$ | | 9.5 | 18.5 | mΩ | ### 8.5 Electrical Characteristics (continued) Limits apply over the recommended operating junction temperature ( $T_J$ ) range of -40°C to +150°C; $V_{IN}$ = 13.5 V, $f_{SW}$ =2.1MHz, VSET short to GND unless otherwise stated. Minimum and maximum limits are specified through test, design or statistical correlation. Typical values represent the most likely parametric norm at $T_J$ = 25°C, and are provided for reference purposes only. | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------------------|-----------------------------------------------------------|------------------------------------------------------------------------------------------|------|------|-------|--------------------| | POWER SWITCH | AND CURRENT LIMIT | | | | | | | R <sub>DS-ON_USB</sub> | USB Load Switch MOSFET ON-<br>resistance | $I_{PA\_BUS}$ = 3 A, $I_{PB\_BUS}$ = 2.4 A; -40°C $\lesssim T_J \lesssim 150$ °C | | 6.8 | 11.73 | mΩ | | R <sub>DS-ON_OUT</sub> | OUT Load Switch MOSFET ON-<br>resistance | I <sub>OUT</sub> = 0.3 A | | 230 | | mΩ | | R <sub>DS-ON_VCONN</sub> | On-state resistance | T <sub>J</sub> = 25°C, I <sub>CCn</sub> = 0.25 A | | 410 | 550 | $\mathbf{m}\Omega$ | | R <sub>DS-ON_VCONN</sub> | On-state resistance | $-40$ °C $\leq$ T <sub>J</sub> $\leq$ 150°C, I <sub>CCn</sub> = 0.25 A | | 410 | 740 | mΩ | | V <sub>USBLS_UVLO_R</sub> | Voltage on SENSE pin that will enable the USB Load Switch | | 3.95 | 4.1 | 4.25 | V | | V <sub>USBLS_UVLO_HYS</sub> | Hysteresis | | | 200 | | mV | | R <sub>BUS_DCHG</sub> | Discharge resistance for Port A or Port B BUS | Apply 5V on PA_BUS or PB_BUS,<br>PA_EN or PB_EN pull low | 250 | 500 | 750 | Ω | | V <sub>TH_R_BUS_DCHGb</sub> | Rising threshold voltage for BUS not discharged | | 670 | 700 | 730 | mV | | $V_{TH\_HYS\_BUS\_DCHG}$ | Hysteresis | | | 100 | | mV | | V <sub>BUS_DCHG_BLEED</sub> | BUS bleed resistance | V <sub>PA_BUS</sub> = 4 V, No sink termination on CC lines, Time>t <sub>W_BUS_DCHG</sub> | 100 | 150 | 200 | $\mathbf{K}\Omega$ | | | Port B BUS output short-circuit secondary current limit | R <sub>ILIM</sub> = 48.7 KΩ | 679 | 849 | 1018 | mA | | | | R <sub>ILIM</sub> = 19.1 KΩ | 1947 | 2163 | 2379 | mA | | | | R <sub>ILIM</sub> = 15.4 KΩ | 2415 | 2683 | 2951 | mA | | I <sub>OS_HI</sub> (USB Port | | R <sub>ILIM</sub> = 12.4 KΩ | 2999 | 3332 | 3665 | mA | | B) | | R <sub>ILIM</sub> = 11.5 KΩ | 3233 | 3592 | 3951 | mA | | | | RILIM = 9.53 KΩ | 3901 | 4334 | 4767 | mA | | | | $R_{ILIM}$ = 0 Ω (short to GND) | 3862 | 4544 | 5225 | mA | | | | $R_{ILIM}$ = 11.5 K $\Omega$ , $T_{J}$ = 25 $^{\circ}$ C | 3412 | 3592 | 3771 | mA | | | | R <sub>ILIM</sub> = 48.7 KΩ | 424 | 530 | 636 | mA | | | | R <sub>ILIM</sub> = 19.1 KΩ | 1217 | 1352 | 1487 | mA | | | | R <sub>ILIM</sub> = 15.4 KΩ | 1509 | 1677 | 1844 | mA | | I <sub>OS_BUS</sub> (USB Port | Port B BUS output short-circuit current | R <sub>ILIM</sub> = 12.4 KΩ | 1874 | 2082 | 2290 | mA | | B) _ | limit | R <sub>ILIM</sub> = 11.5 KΩ | 2020 | 2245 | 2469 | mA | | | | RILIM = 9.53 KΩ | 2438 | 2709 | 2980 | mA | | | | $R_{ILIM} = 0 \Omega$ (short to GND) | 2414 | 2840 | 3266 | mA | | | | $R_{ILIM}$ = 11.5 KΩ, $T_{J}$ = 25 °C | 2133 | 2245 | 2357 | mA | | | | R <sub>ILIM</sub> = 48.7 KΩ | 849 | 1061 | 1273 | mA | | | | R <sub>ILIM</sub> = 19.1 KΩ | 2434 | 2704 | 2974 | mA | | | | R <sub>ILIM</sub> = 15.4 KΩ | 3018 | 3354 | 3689 | mA | | I <sub>OS_HI</sub> (USB Port | Port A BUS output short-circuit | R <sub>ILIM</sub> = 12.4 KΩ | 3748 | 4165 | 4581 | mA | | A) _ | secondary current limit | R <sub>ILIM</sub> = 11.5 KΩ | 4040 | 4490 | 4938 | mA | | | | R <sub>ILIM</sub> = 9.53 KΩ | 4876 | 5418 | 5960 | mA | | | | $R_{ILIM} = 0 \Omega$ (short to GND) | 4828 | 5680 | 6532 | mA | | | | R <sub>ILIM</sub> = 11.5 KΩ, T <sub>J</sub> = 25°C | 4265 | 4490 | 4714 | mA | ### 8.5 Electrical Characteristics (continued) Limits apply over the recommended operating junction temperature ( $T_J$ ) range of -40°C to +150°C; $V_{IN}$ = 13.5 V, $f_{SW}$ =2.1MHz, VSET short to GND unless otherwise stated. Minimum and maximum limits are specified through test, design or statistical correlation. Typical values represent the most likely parametric norm at $T_J$ = 25°C, and are provided for reference purposes only. | purposes only. | DADAMETED | TEST COMPLETIONS | P.413.1 | T\/D | MAY | LINUT | |--------------------------|---------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|------|--------|---------------------| | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | | | $R_{\text{ILIM}} = 48.7 \text{ K}\Omega$ | 530.4 | 663 | 795.6 | mA | | | | $R_{\rm ILIM}$ = 19.1 K $\Omega$ | 1521 | 1690 | 1859 | mA | | | Port A BUS output short-circuit current limit | R <sub>ILIM</sub> = 15.4 KΩ | 1886.4 | 2096 | 2305.6 | mA | | | | R <sub>ILIM</sub> = 12.4 KΩ | 2342.7 | 2603 | 2863.3 | mA | | A) | | $R_{ILIM} = 11.5 \text{ K}\Omega$ | 2525.4 | 2806 | 3086.6 | mA | | | | RILIM = 9.53 KΩ | 3047.4 | 3386 | 3724.6 | mA | | | | $R_{ILIM} = 0 \Omega$ (short to GND) | 3017.5 | 3550 | 4082.5 | mA | | | | $R_{ILIM}$ = 11.5 K $\Omega$ , $T_J$ = 25°C | 2666 | 2806 | 2946 | mA | | I <sub>OS_OUT</sub> | OUT output short-circuit current limit | Short circuit current limit | 390 | 450 | 495 | mA | | I <sub>OS_VCONN</sub> | VCONN output short-circuit current limit | Short circuit current limit | 240 | 300 | 360 | mA | | CABLE COMPENS | SATION VOLTAGE | | | | | | | V <sub>DROP_COM</sub> | Cable compensation voltage | I <sub>PA_BUS</sub> or I <sub>PB_BUS</sub> = 2.4 A, VSET = GND (set 5.17-V output) | 70 | 90 | 110 | mV | | CC CONNECT MA | NAGEMENT | | | | | | | I <sub>SRC_CC_3A</sub> | Sourcing current | CC pin voltage: 0 V $\leq$ V <sub>CCn</sub> $\leq$ 2.45 V | 304 | 330 | 356 | μΑ | | I <sub>SRC_CC_1.5A</sub> | Sourcing current in thermal management(Temp warm) | CC pin voltage: 0 V $\leq$ V <sub>CCn</sub> $\leq$ 1.5 V, T <sub>A</sub> > 85 $^{\circ}$ C | 167 | 180 | 194 | μΑ | | ISRC_CC_DFLT | Sourcing current in thermal management(Temp hot) | CC pin voltage: 0 V $\leq$ V <sub>CCn</sub> $\leq$ 1.5 V , T <sub>A</sub> > 85 $^{\circ}$ C | 64 | 80 | 105 | μΑ | | I <sub>REV</sub> | Reverse leakage current | CCx is the CC pin under test, CCy is the other CC pin. CC pin voltage VCCx = 5.5 V, CCy floating, $V_{EN\_UV}$ = 0 V or $V_{SENSE}$ , 0 V $\leqslant$ $V_{IN}$ $\leqslant$ 26 V $I_{REV}$ is current into CCx pin | | 2.75 | 10 | μА | | V <sub>TH_R</sub> | Rising threshold voltage for VCONN not discharged | CC pin that was providing VCONN in previous SINK state | 670 | 700 | 730 | mV | | V <sub>TH_HYS</sub> | Hysteresis | | | 100 | | mV | | FAULT | | | | | | | | V <sub>OL</sub> | PA_FAULT, PB_FAULT Output low voltage | I <sub>SNK_PIN</sub> = 1 mA | | | 250 | mV | | I <sub>OFF</sub> | PA_FAULT, PB_FAULT Off-state leakage | V <sub>PIN</sub> = 5.5 V | | | 2.2 | μA | | BC 1.2 DOWNSTR | EAM CHARGING PORT | | | | | | | R <sub>DPM_SHORT</sub> | DP and DM shorting resistance | | | 70 | 200 | Ω | | DIVIDER 3 MODE | | | | | | | | V <sub>DP_DIV3</sub> | DP output voltage | | 2.57 | 2.7 | 2.84 | V | | V <sub>DM_DIV3</sub> | DM output voltage | | 2.57 | 2.7 | 2.84 | V | | R <sub>DP_DIV3</sub> | DP output impedance | $I_{DP\_IN} = -5 \mu A$ | 24 | 30 | 36 | $\mathbf{k} \Omega$ | | R <sub>DM_DIV3</sub> | DM output impedance | I <sub>DM_IN</sub> = -5 μA | 24 | 30 | 36 | kΩ | | 1.2-V MODE | | | | | | | | V <sub>DP_1.2V</sub> | DP output voltage | | 1.12 | 1.2 | 1.26 | V | | V <sub>DM_1.2V</sub> | DM output voltage | | 1.12 | 1.2 | 1.26 | V | | R <sub>DP_1.2V</sub> | DP output impedance | I <sub>DP_IN</sub> = -5 μA | 84 | 100 | 126 | $\mathbf{k}\Omega$ | ### 8.5 Electrical Characteristics (continued) Limits apply over the recommended operating junction temperature ( $T_J$ ) range of -40°C to +150°C; $V_{IN}$ = 13.5 V, $f_{SW}$ =2.1MHz, VSET short to GND unless otherwise stated. Minimum and maximum limits are specified through test, design or statistical correlation. Typical values represent the most likely parametric norm at $T_J$ = 25°C, and are provided for reference purposes only. | PARAMETER | | TEST CONDITIONS MIN | | MIN TYP MAX | | UNIT | | |---------------------------|-----------------------------------------------------------------|---------------------------------------------------------------|--------|-------------|--------|------|--| | R <sub>DM_1.2V</sub> | DM output impedance | I <sub>DM_IN</sub> = -5 μA | 84 | 100 | 126 | kΩ | | | FREQ/SYNC TH | RESHOLD | | | | ' | | | | V <sub>IH_FREQ/SYNC</sub> | FREQ/SYNC high threshold for external clock synchronization | Amplitude of SYNC clock AC signal (measured at FREQ/SYNC pin) | 2 | | | V | | | V <sub>IL_FREQ/SYNC</sub> | FREQ/SYNC low threshold for external clock synchronization | Amplitude of SYNC clock AC signal (measured at FREQ/SYNC pin) | | | 0.8 | V | | | TEMPERATURE | SENSING | | | | ' | | | | V <sub>WARN_HIGH</sub> | Temperature warning threshold rising | As percentage to V <sub>SENSE</sub> | 0.475 | 0.5 | 0.525 | V/V | | | V <sub>WARN_HYS</sub> | Hysteresis | As percentage to V <sub>SENSE</sub> | | 0.1 | | V/V | | | V <sub>HOT_HIGH</sub> | Temperature Hot assert threshold rising to reduce SENS voltage | As percentage to V <sub>SENSE</sub> | 0.6175 | 0.65 | 0.6825 | V/V | | | V <sub>HOT_HYS</sub> | Hysteresis | As percentage to V <sub>SENSE</sub> | | 0.1 | | V/V | | | V <sub>R_VSENS</sub> | V <sub>SENSE</sub> voltage decay when<br>Temperature Hot assert | TS pin voltage rise above 0.65*V <sub>SENSE</sub> | | 4.77 | | V | | | THERMAL SHUT | rdown . | | | - | | | | | т | LISP Load Switch Over Temperature | OTSD2&3 threshold | | 160 | | °C | | | T <sub>LS_SD</sub> | USB Load Switch Over Temperature | Recovery threshold | | 150 | | °C | | | <b>T</b> | The sum of about decision | Shutdown threshold | | 166 | | °C | | | T <sub>SD</sub> | Thermal shutdown | Recovery threshold | | 154 | | °C | | ## 8.6 Timing Requirements Over the recommended operating junction temperature range of -40 °C to 150 °C (unless otherwise noted) | | | | MIN | NOM | MAX | UNIT | |--------------------------|------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|-------|-------|-------|------| | FAULT DUE T | O BUS OC AND THERMAL SD | | | | | | | t <sub>DEGLA_FAULT</sub> | Asserting deglitch time | (Thermal SD Fault assertion is instantaneous, not subject to this timing) | 2.94 | 4.1 | 5.42 | ms | | t <sub>DEGLD_FAULT</sub> | De-asserting deglitch time | | 11.09 | 16.38 | 23.03 | ms | | BUS DISCHA | RGE | | | | | | | t <sub>DEGA_BUS_DC</sub> | Discharge asserting deglitch | | 5.6 | 12.3 | 21.2 | ms | | tw_BUS_DCHG | V <sub>BUS</sub> discharge time after sink termination removed from CC lines | V <sub>BUS</sub> = 1 V, time I <sub>SNK_OUT</sub> > 1 mA after sink termination removed from CC lines | 170 | 260 | 360 | ms | | POWER SWIT | CH TIMING | | | | | | | t <sub>IOS_HI_DEG</sub> | Deglitch time for USB power switch current limit enable | USB port enter overcurrent (per ILIM setting) | 1.228 | 2.048 | 2.867 | ms | | t <sub>IOS_HI_RST</sub> | MFi OCP reset timing | | 9.6 | 16 | 22.4 | ms | | t <sub>r_USB</sub> | PA_BUS, PB_BUS voltage rise time | $C_L$ = 1 μF, $R_L$ = 100 $\Omega$ (measured from 10% to 90% of final value) | | 1.67 | | ms | | t <sub>f_USB</sub> | PA_BUS, PB_BUS voltage fall time | $C_L$ = 1 μF, $R_L$ = 100 $\Omega$ (measured from 90% to 10% of final value) | | 0.49 | | ms | | t <sub>on_USB</sub> | PA_BUS, PB_BUS voltage turnon-time | $C_L = 1 \mu F, R_L = 100 \Omega$ | | 2.59 | | ms | | t <sub>off_USB</sub> | PA_BUS, PB_BUS voltage turnoff-time | $C_L = 1 \mu F, R_L = 100 \Omega$ | | 2.07 | | ms | | t <sub>IOS_USB</sub> | PA_BUS, PB_BUS short-circuit response time | C <sub>L</sub> = 1 μF, R <sub>L</sub> = 1 Ω | | 1 | | us | Submit Document Feedback ### 8.6 Timing Requirements (continued) Over the recommended operating junction temperature range of -40 °C to 150 °C (unless otherwise noted) | | | | MIN | NOM | MAX | UNIT | |------------------------|---------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------| | t <sub>r_OUT</sub> | OUT voltage rise time | $C_L$ = 1 μF, $R_L$ = 100 $\Omega$ (measured from 10% to 90% of final value) | 0.12 | 0.2 | 0.28 | ms | | t <sub>f_OUT</sub> | OUT voltage fall time | $C_L$ = 1 μF, $R_L$ = 100 $\Omega$ (measured from 90% to 10% of final value) | 0.16 | 0.22 | 0.28 | ms | | t <sub>on_OUT</sub> | OUT voltage turnon-time | $C_L = 1 \mu F, R_L = 100 \Omega$ | 0.6 | 1.1 | 1.65 | ms | | t <sub>off_OUT</sub> | OUT voltage turnoff-time | $C_L = 1 \mu F, R_L = 100 \Omega$ | 0.22 | 0.38 | 0.55 | ms | | t <sub>IOS_OUT</sub> | OUT short-circuit response time | $C_L = 1 \mu F, R_L = 1 \Omega$ | | 1.4 | 4 | us | | t <sub>IOS_VCONN</sub> | CC-VCONN short circuit response time | $C_L = 1 \mu F, R_L = 1 \Omega$ | | 1 | 3.5 | μs | | t <sub>r_VCONN</sub> | VCONN output voltage rise time | C <sub>L</sub> = 1 μF, R <sub>L</sub> = 100 $\Omega$ (measured from 10% to 90% of final value); 5.1 K $\Omega$ on CC1 and 1 K $\Omega$ on CC2 | 0.2 | 0.28 | 0.35 | ms | | t <sub>f_VCONN</sub> | VCONN output voltage fall time | C <sub>L</sub> = 1 μF, R <sub>L</sub> = 100 $\Omega$ (measured from 90% to 10% of final value); 5.1 K $\Omega$ on CC1 and 1 K $\Omega$ on CC2 | 0.18 | 0.23 | 0.28 | ms | | t <sub>on_VCONN</sub> | VCONN output voltage turnon time | $C_L$ = 1 μF, $R_L$ = 100 $\Omega$ ; 5.1 K $\Omega$ on CC1 and 1 K $\Omega$ on CC2 | 0.7 | 1.2 | 1.7 | ms | | t <sub>off_VCONN</sub> | VCONN output voltage turnoff time | $C_L$ = 1 μF, $R_L$ = 100 $\Omega$ ; 5.1 K $\Omega$ on CC1 and 1 K $\Omega$ on CC2 | 0.37 | 0.44 | 0.51 | ms | | HICCUP MO | DE | | | | | | | T <sub>HICP_ON</sub> | OUT, PA_BUS, PB_BUS output hiccup mode<br>ON time | OC, V <sub>OUT</sub> , V <sub>PA_BUS</sub> , V <sub>PB_BUS</sub> drop 10% | 2.94 | 4.1 | 5.42 | ms | | T <sub>HICP_OFF</sub> | OUT, PA_BUS, PB_BUS output hiccup mode OFF time | OC, OUT, PA_BUS, PB_BUS connect to GND | 367 | 524 | 715 | ms | # 8.7 Switching Characteristics Over the recommended operating junction temperature range of -40 °C to 150 °C (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------------|-----------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------| | SW (SW PIN) | | | | | ' | | | T <sub>ON_MIN</sub> | Minimum turnon-time | | | 84 | | ns | | T <sub>ON_MAX</sub> | Maximum turnon-time, HS timeout in dropout | | | 6 | | μs | | T <sub>OFF_MIN</sub> | Minimum turnoff time | | | 81 | | ns | | D <sub>max</sub> | Maximum switch duty cycle. While in frequency fold-back | | | 98 | | % | | TIMING RESIS | STOR AND INTERNAL CLOCK | | | | ' | | | f <sub>SW_RANGE</sub> | Switching frequency range using FREQ mode | $9 k \Omega \leqslant R_{FREQ} \leqslant 99 k \Omega$ | 200 | | 3000 | kHz | | | | R <sub>FREQ</sub> = 80.6 k Ω | 228 | 253 | 278 | kHz | | $f_{SW}$ | Switching frequency | R <sub>FREQ</sub> = 49.9 k Ω | 360 | 400 | 440 | kHz | | | | $R_{FREQ} = 8.45 k\Omega$ | 1980 | 2200 | 2420 | kHz | | FS <sub>SS</sub> | Frequency span of spread spectrum operation | | | ±6 | | % | | EXTERNAL C | LOCK(SYNC) | | | | , | | | f <sub>FREQ/SYNC</sub> | Switching frequency using external clock on FREQ/SYNC pin | | 200 | | 3000 | kHz | | T <sub>SYNC_MIN</sub> | Minimum SYNC input pulse width | f <sub>SYNC</sub> = 400 kHz, V <sub>FREQ/SYNC</sub> > V <sub>IH_FREQ/SYNC</sub> , V <sub>FREQ/SYNC</sub> < V <sub>IL_FREQ/SYNC</sub> sync | | 100 | | ns | ### 8.7 Switching Characteristics (continued) Over the recommended operating junction temperature range of -40 °C to 150 °C (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------------------|-------------------------------------------------|-----------------|------|------|------|------| | T <sub>LOCK_IN</sub> | PLL lock time | | | 100 | | μs | | CC - CONNECT MA | ANAGEMENT - ATTACH AND DETACH | DEGLITCH | | | | | | t <sub>DEGA_CC_ATT_DETM</sub> | Attach asserting deglitch in the Detached Mode | | 1.29 | 2.05 | 3.05 | ms | | t <sub>DEGA_CC_DETACH_S</sub> | Detach asserting deglitch for exiting SINK Mode | | 8.2 | 12.5 | 18 | ms | | t <sub>DEGA_CC_SHORT</sub> | Detach, Rd and Ra asserting deglitch | | 92 | 192 | 339 | μs | | t <sub>DEGA_CC_LONG</sub> | Long deglitch | | 103 | 148 | 200 | ms | ### 8.8 Typical Characteristics Unless otherwise specified the following conditions apply: $V_{IN}$ = 13.5 V, $f_{SW}$ = 2.1 MHz, L = 0.68 $\mu$ H, $C_{SENSE}$ = 66 $\mu$ F, $C_{PA\_BUS}$ = 1 $\mu$ F, $C_{PB\_BUS}$ = 1 $\mu$ F, $T_{A}$ = 25 °C. Unless otherwise specified the following conditions apply: $V_{IN}$ = 13.5 V, $f_{SW}$ = 2.1 MHz, L = 0.68 $\mu$ H, $C_{SENSE}$ = 66 $\mu$ F, $C_{PA\_BUS}$ = 1 $\mu$ F, $C_{PB\_BUS}$ = 1 $\mu$ F, $T_A$ = 25 °C. Unless otherwise specified the following conditions apply: $V_{IN}$ = 13.5 V, $f_{SW}$ = 2.1 MHz, L = 0.68 $\mu$ H, $C_{SENSE}$ = 66 $\mu$ F, $C_{PA\_BUS}$ = 1 $\mu$ F, $C_{PB\_BUS}$ $C_{PA\_BUS}$ 图 8-15. OUT Power Switch Current Limit vs Junction **Temperature** 图 8-16. V<sub>CONN</sub> Power Switch Current Limit vs Junction **Temperature** Unless otherwise specified the following conditions apply: $V_{IN}$ = 13.5 V, $f_{SW}$ = 2.1 MHz, L = 0.68 $\mu$ H, $C_{SENSE}$ = 66 $\mu$ F, $C_{PA\_BUS}$ = 1 $\mu$ F, $C_{PB\_BUS}$ = 1 $\mu$ F, $T_{A}$ = 25 °C. Unless otherwise specified the following conditions apply: $V_{IN}$ = 13.5 V, $f_{SW}$ = 2.1 MHz, L = 0.68 $\mu$ H, $C_{SENSE}$ = 66 $\mu$ F, $C_{PA\_BUS}$ = 1 $\mu$ F, $C_{PB\_BUS}$ = 1 $\mu$ F, $T_A$ = 25 °C. ### 9 Parameter Measurement Information # 10 Detailed Description #### 10.1 Overview The TPS2586x-Q1 is a full-featured solution for implementing a compact USB charging port with support for both Type-C and BC1.2 standards. Both devices contain an efficient buck regulator power source. For Type-C and Type-A dual ports, the TPS2586x-Q1 is capable of providing 6 A of output current at 5.17 V (nominal), 3 A for Type-C port, 2.4A for Type-A port, 200 mA for the OUT pin, and 200 mA for Port A VCONN power. The TPS2586x-Q1 is an automotive-focused USB charging controller and offers a robust solution, so it is recommend to add adequate protection (TVS3300 equivalent or better but auto qualified) on the IN pin to protect systems from high-power transients or lightning strikes. System designers can optimize efficiency or solution size through careful selection of switching frequency in the range of 200 KHz - 2400 KHz with sufficient margin to operate above or below the AM radio frequency band. For switching frequency higher than 2400 KHz, the power dissipation significantly increases, so in a high ambient temperature application, the 6-A output current capability is not ensured. In the TPS2586x-Q1, the buck regulator operates in forced PWM mode, ensuring fixed switching frequency regardless of load current. Spread-spectrum frequency dithering reduces harmonic peaks of the switching frequency, potentially simplifying EMI filter design and easing compliance. Current sensing through a precision FET current sense amplifier on the USB port enables an accurate, user-programmable overcurrent limit setting, and linear cable compensation to overcome IR losses when powering remote USB ports. The TPS2586x-Q1 includes a TS input for user-programmable thermal protection using a negative temperature coefficient (NTC) resistor. Both devices can support the USB Type-C protocol on the port A. For the TPS25860-Q1, it also supports the legacy Battery Charging Specification Rev 1.2 (BC1.2) DCP mode with an auto-detect feature to charge not only BC1.2-compliant hand-held devices, but also popular phones and tablets that incorporate their own propriety charging algorithm. ## 10.2 Functional Block Diagram #### 10.3 Feature Description #### 10.3.1 Power-Down or Undervoltage Lockout The device is in power down mode if the IN terminal voltage is less than VUVLO, so the part is considered "dead" and all the terminals are high impedance. Once the IN voltage rises above the VUVLO threshold, the IC enters Sleep Mode or Active Mode, depending on the EN/UVLO voltage. The voltage on the EN/UVLO pin controls the ON/OFF operation of the TPS2586x-Q1. An EN/UVLO pin voltage higher than $V_{\text{EN/UVLO-H}}$ is required to start the internal regulator and begin monitoring the CCn lines for a valid Type-C connection. The internal USB monitoring circuitry is on when $V_{\text{IN}}$ is within the operation range and the EN/UVLO threshold is cleared. The buck regulator starts to operate, however, the USB ports load switch remains OFF until a valid Type-C detection has been made. This feature ensures the "cold socket" (0 V) USB Type-C $V_{\text{BUS}}$ requirement is met. The EN/UVLO pin is an input and cannot be left open or floating. The simplest way to enable the operation of the TPS2586x-Q1 is to connect EN to SENSE. This connection allows self-start-up of the TPS2586x-Q1 when $V_{IN}$ is within the operation range. Note that you cannot connect the EN to IN pin directly for self-start-up. Many applications benefit from the employment of enable dividers $R_{ENT}$ and $R_{ENB}$ to establish a precision system UVLO level for the TPS2586x-Q1 shown in 200 10-1. The system UVLO can be used for sequencing, ensuring reliable operation, or supply protection, such as a battery discharge level. To ensure the USB port $V_{BUS}$ is within the 5-V operating range as required for USB compliance (refer to USB.org for the latest USB specifications and requirements), it is suggested that the $R_{ENT}$ and $R_{ENB}$ resistors be chosen such that the TPS2586x-Q1 enables when $V_{IN}$ is approximately 6 V. Considering the dropout voltage of the buck regulator and IR losses in the system, 6 V provides adequate margin to maintain $V_{BUS}$ within USB specifications. If system requirements, such as a warm crank (start) automotive scenario, require operation with $V_{IN} < 6$ V, the values of $R_{ENT}$ and $R_{ENB}$ can be calculated assuming a lower $V_{IN}$ . An external logic signal can also be used to drive the EN/UVLO input when a microcontroller is present and it is desirable to enable or disable the USB port remotely for other reasons. 图 10-1. System UVLO by Enable Divider UVLO configuration using external resistors is governed by the following equations: $$R_{ENT} = \left(\frac{V_{IN(ON)}}{V_{EN/UVLO\_H}} - 1\right) \times R_{ENB} \tag{1}$$ $$V_{IN(OFF)} = V_{IN(ON)} \times \left(1 - \frac{V_{EN/UVLO\_HYS}}{V_{EN/UVLO\_H}}\right) \tag{2}$$ For example: $V_{IN(ON)} = 6 V$ $R_{ENT}$ = 20 k $\Omega$ $$R_{ENB} = \left[ \left( V_{EN-VOUT-H} \right) / \left( V_{IN(ON)} - V_{EN} \right) \right] \times R_{ENT}$$ (3) $R_{ENB} = 5 k \Omega$ Therefore, $V_{IN(OFF)} = 5.5 \text{ V}$ #### 10.3.2 Input Overvoltage Protection (OVP) - Continuously Monitored The operation voltage range of the TPS2586x-Q1 is up to 26 V. If the input source applies an overvoltage, the buck regulator HSFET/LSFET turns off immediately. Thus, the USB ports and OUT pin loses their power as well. Once the overvoltage returns to a normal voltage, the buck regulator continues switching and provides power on the USB ports and OUT pin. During the overvoltage condition, the internal regulator regulates the SENSE voltage at 5 V, so the SENSE always has power for the internal bias circuit and external NTC pullup reference. #### 10.3.3 Buck Converter The following operating description of the TPS2586x-Q1 refers to the *Functional Block Diagram*. The TPS2586x-Q1 integrates a monolithic, synchronous, rectified, step-down, switch-mode converter with internal power MOSFETs and USB current-limit switches with charging ports auto-detection. The TPS2586x-Q1 offers a compact and high efficiency solution with excellent load and line regulation over a wide input supply range. The TPS2586x-Q1 supplies a regulated output voltage by turning on the high-side (HS) and low-side (LS) NMOS switches with controlled duty cycle. During high-side switch ON time, the SW pin voltage swings up to approximately $V_{IN}$ . The inductor current $i_L$ increases with linear slope ( $V_{IN} - V_{OUT}$ ) / L. When the HS switch is turned off by the control logic, the LS switch is turned on after an anti-shoot-through dead time. Inductor current discharges through the LS switch with a slope of $-V_{OUT}$ / L. The control parameter of a buck converter is defined as Duty Cycle D = $t_{ON}$ / $T_{SW}$ , where $t_{ON}$ is the high-side switch ON time and $T_{SW}$ is the switching period, shown in $\mathbb{Z}$ 10-2. The regulator control loop maintains a constant output voltage by adjusting the duty cycle D. In an ideal buck converter, where losses are ignored, D is proportional to the output voltage and inversely proportional to the input voltage: D = $V_{OUT}$ / $V_{IN}$ . 图 10-2. SW Node and Inductor Current Waveforms in Continuous Conduction Mode (CCM) The TPS2586x-Q1 operates in a fixed-frequency, peak-current-mode control to regulate the output voltage. A voltage feedback loop is used to get accurate DC voltage regulation by adjusting the peak current command based on voltage offset. The peak inductor current is sensed from the high-side switch and compared to the peak current threshold to control the ON time of the high-side switch. The voltage feedback loop is internally compensated, which allows for fewer external components, making it easy to design, and provides stable operation with a reasonable combination of output capacitors. The TPS2586x-Q1 operates in FPWM mode for low output voltage ripple, tight output voltage regulation, and constant switching frequency. Submit Document Feedback Copyright © 2022 Texas Instruments Incorporated The TPS2586x-Q1 also has variants to support PFM mode. In PFM mode, the high-side FET is turned on in a burst of one or more cycles to provide energy to the load. The frequency of these bursts is adjusted to regulate the output, while diode emulation is used to maximize efficiency. This mode provides high light-load efficiency by reducing the amount of input supply current required to regulate the output voltage at small loads. A small increase in the output voltage occurs in PFM. This mode trades off very good light load efficiency for larger output voltage ripple and variable switching frequency. #### 10.3.4 FREQ/SYNC The switching frequency of the TPS2586x-Q1 can be programmed by the resistor $R_{FREQ}$ from the FREQ/SYNC pin and AGND pin. To determine the FREQ resistance, for a given switching frequency, use 方程式 4. 图 10-3. FREQ Set Resistor vs Switching Frequency The normal method of setting the buck regulator switching frequency is by selecting an appropriate value FREQ resistor as shown in 表 10-1. | FREQ (KΩ) | SWITCHING FREQUENCY (KHz) | |-----------|---------------------------| | 80.6 | 253 | | 49.9 | 400 | | 19.1 | 1000 | | 8.87 | 2100 | | 8.45 | 2200 | 表 10-1. Setting the Switching Frequency with FREQ The FREQ/SYNC pin can be used to synchronize the internal oscillator to an external clock. The internal oscillator can be synchronized by AC coupling a positive edge into the FREQ/SYNC pin. When using a low impedance signal source, the frequency setting resistor FREQ is connected in parallel with an AC coupling capacitor, $C_{COUP}$ , to a termination resistor, $R_{TERM}$ (for example, 50 $\Omega$ ). The two resistors in series provide the default frequency setting resistance when the signal source is turned off. A 10-pF ceramic capacitor can be used for $C_{COUP}$ . The AC coupled peak-to-peak voltage at the FREQ/SYNC pin must exceed the SYNC amplitude threshold of 1.2 V (typical) to trip the internal synchronization pulse detector, and the minimum SYNC clock HIGH and LOW time must be longer than 100 ns (typical). A 2.5 V or higher amplitude pulse signal coupled through a 1-nF capacitor, $C_{SYNC}$ , is a good starting point. $\boxtimes$ 10-4 shows the device synchronized to an external system clock. The external clock must be off before start-up to allow proper start-up sequencing. 图 10-4. Synchronize to External Clock The TPS2586x-Q1 switching action can be synchronized to an external clock from 200 KHz to 3 MHz. Even the switching frequency can be set to higher than 2.4 MHz, but it is recommend to set the switching frequency below 2.4 MHz due to the power dissipation, the higher switching frequency results in more power loss on IC, cause the junction temperature and also the board temperature rising, then the device may enter load shedding under high ambient temperature. $\boxtimes$ 10-5, $\boxtimes$ 10-6 and $\boxtimes$ 10-7 show the device switching frequency and behavior under different VIN voltage and $R_{ERFO}$ = 8.45 k $\Omega$ . § 10-8, § 10-9 and § 10-10 show the device switching frequency and behavior under different VIN voltage and synchronized to an external 2.2-MHz system clock. #### 10.3.5 Bootstrap Voltage (BOOT) The TPS2586x-Q1 provides an integrated bootstrap voltage regulator. A small capacitor between the BOOT and SW pins provides the gate drive voltage for the high-side MOSFET. The BOOT capacitor is refreshed when the high-side MOSFET is off and the low-side switch conducts. The recommended value of the BOOT capacitor is 100 nF. A ceramic capacitor with an X7R or X5R grade dielectric with a voltage rating of 10 V or higher is recommended for stable performance over temperature and voltage. The BOOT rail has a UVLO to protect the chip from operation with too little bias, and is typically 2.2 V. If the BOOT capacitor voltage drops below the UVLO threshold, the device initiates a charging sequence using the low-side FET before attempting to turn on the high-side device. ### 10.3.6 Minimum ON-Time, Minimum OFF-Time Minimum ON-time, $T_{ON\_MIN}$ , is the smallest duration of time that the HS switch can be on. $T_{ON\_MIN}$ is typically 84 ns in the TPS2586x-Q1. Minimum OFF-time, $T_{OFF\_MIN}$ , is the smallest duration that the HS switch can be off. $T_{OFF\_MIN}$ is typically 81 ns in the TPS2586x-Q1. In CCM (FPWM) operation, $T_{ON\_MIN}$ and $T_{OFF\_MIN}$ limit the voltage conversion range given in a selected switching frequency. The minimum duty cycle allowed is: $$D_{MIN} = T_{ON\ MIN} \times f_{SW} \tag{5}$$ And the maximum duty cycle allowed is: $$D_{MAX} = 1 - T_{OFF MIN} \times f_{SW}$$ (6) Given fixed $T_{ON\_MIN}$ and $T_{OFF\_MIN}$ , the higher the switching frequency, the narrower the range of the allowed duty cycle. Given an output voltage, the choice of the switching frequency affects the allowed input voltage range, solution size, and efficiency. The maximum operation supply voltage can be found by: $$V_{IN\_MAX} = \frac{V_{OUT}}{\left(f_{SW} \times T_{ON\_MIN}\right)}$$ (7) At lower supply voltage, the switching frequency is limited by $T_{OFF\_MIN}$ . The minimum $V_{IN}$ can be approximated by: $$V_{IN\_MIN} = \frac{V_{OUT}}{\left(1 - f_{SW} \times T_{OFF\_MIN}\right)}$$ (8) Considering power losses in the system with heavy load operation, $V_{IN\_MAX}$ is higher than the result calculated in 方程式 7. If minimum ON-time or minimum OFF-time do not support the desired conversion ratio, frequency is reduced, automatically allowing regulation to be maintained during load dump and with very low dropout during cold crank even with high operating-frequency setting. ### 10.3.7 Internal Compensation The TPS2586x-Q1 is internally compensated. The internal compensation is designed such that the loop response is stable over the specified operating frequency and output voltage range. The TPS2586x-Q1 is optimized for transient response over the range of 200 kHz $\leq$ fsw $\leq$ 3000 kHz. #### 10.3.8 Selectable Output Voltage (VSET) The TPS2586x-Q1 provides four different output voltage options. The voltage can be set by an external resistor across the VSET pin. The normal method of setting the buck output voltage is by selecting an appropriate value VSET resistor as shown in 表 10-2. 表 10-2. VSET Configuration vs BUS Output Voltage | VSET CONFIGURATION | V <sub>SENSE</sub> | |----------------------------------------|--------------------| | Float or pull up to V <sub>SENSE</sub> | 5.1 V | | Short to GND | 5.17 V | | R <sub>VSET</sub> = 40.2 K Ω | 5.3 V | | R <sub>VSET</sub> = 80.6 K Ω | 5.4 V | Note that the VSET has an internal weak 20-µA current source to overdrive the pin to SENSE. If this pin is floated, the voltage on this pin approaches the SENSE voltage, and sets the output voltage to 5.1 V. It is not recommend to float this pin if there is external noise from the PCB board, since the noise interferes with the VSET internal logic block. #### 10.3.9 Current Limit and Short Circuit Protection For maximum versatility, the TPS2586x-Q1 includes both a precision, programmable current limit as well cycle-by-cycle current limit to protect the USB port from extreme overload conditions. The R<sub>ILIM</sub> resistor determines the overload threshold on the USB ports in the event ILIM is shorted to ground to set the default USB current limit. The cycle-by-cycle current limit serves as a backup means of protection. #### 10.3.9.1 USB Switch Programmable Current Limit (ILIM) Since the TPS2586x-Q1 integrates two USB current-limit switches, it provides adjustable current limit to prevent USB port overheating. It engages the Two-Level current limit scheme, which has one typical current limit, $I_{OS\_BUS}$ , and the secondary current limit, $I_{OS\_HI}$ . The secondary current limit, $I_{OS\_BUS}$ . The secondary current limit acts as the current limit threshold for a deglitch time, $t_{IOS\_HI\_DEG}$ , then the USB power switch current limit threshold is set back to $I_{OS\_BUS}$ . <math>2 calculates the value of resistor for adjusting the port A typical current limit. $$R_{ILIM}(K\Omega) = \frac{32273}{I_{OS\_BUS(Port A)}(mA)}$$ (9) Note in TPS2586x-Q1, the Port A is the Type-C port, and Port B is the Type-A port, the Port B current limit is the ration of Port A, which fix at 80% internally. $R_{ILIM}$ is the resistor that can be changed to achieve different current limit for Port A and Port B. Typical $R_{ILIM}$ resistors value are listed in $\frac{1}{8}$ 10-3: 表 10-3. Setting the Current Limit with R<sub>ILIM</sub> | | | <del>_</del> | I = IVI | | |--|------------------------|----------------------------------------------------|-------------------------|--| | | P (k 0 ) | I <sub>OS_BUS</sub> : Current-Limit Threshold (mA) | | | | | R <sub>ILIM</sub> (kΩ) | Port A | Port B (= 0.8 × Port A) | | | | 12.4 | 2603 | 2082 | | | | 9.53 | 3386 | 2709 | | | | 0 (ILIM short to GND) | 3550 | 2840 | | This equation assumes an ideal-no variation-external adjusting resistor. To take resistor tolerance into account, first determine the minimum and maximum resistor values based on its tolerance specifications and use these values in the equations. Because of the inverse relationship between the current limit and the adjusting resistor, use the maximum resistor value in the $I_{OS(min)}$ equation and the minimum resistor value in the $I_{OS(max)}$ equation. For the normal application, the ILIM pin can short to GND directly, which sets a default 3.55-A and 2.84-A current limit with a maximum ±15% variation on USB port A and port B separately to follow the USB specification. The TPS2586x-Q1 provides built-in soft-start circuitry that controls the rising slew rate of the output voltage to limit inrush current and voltage surges. The secondary current limit, $I_{OS\_HI}$ , allows the USB port pull out a larger current for a short time, which can benefit USB port MFi OCP testing. In a normal application, once the device is powered on and USB port is not in UVLO, the USB port current limit threshold is overridden by the secondary current limit, $I_{OS\_HI}$ , so the USB port can output as high as a 1.6 × $I_{OS\_BUS}$ current for typically 2 ms. After the deglitch time, $t_{IOS\_HI}$ be current limit threshold is set back to the typical current with $I_{OS\_BUS}$ . The secondary current limit threshold does not resume until after the $t_{IOS\_HI\_RST}$ deglitch time, which is typically 16 ms. If there is an inrush current higher than the $I_{OS\_HI}$ threshold, the current limit is set back to $I_{OS\_BUS}$ immediately, without waiting for a $t_{IOS\_HI\_DEG}$ . The TPS2586x-Q1 responds to overcurrent conditions by limiting output current to I<sub>OS\_BUS</sub> as shown in previous equation. When an overload condition occurs, the device maintains a constant output current and the output voltage reduces accordingly. Three possible overload conditions can occur: • The first condition is when a short circuit or overload is applied to the USB output when the device is powered up or enabled. There can be inrush current and once it triggers the approximate 8-A threshold, a fast turnoff circuit is activated to turn off the USB power switch within t<sub>IOS\_USB</sub> before the current limit control loop is able to respond (shown in 图 10-11). After the fast turnoff is triggered, the USB power switch turns off for approximately 200 μs, and restarts with a soft start. If the USB port is still in overcurrent condition, the short circuit and overload hold the output near zero potential with respect to ground and the power switch ramps the output current to I<sub>OS\_BUS</sub>. If the overcurrent limit condition lasts longer than 4.1 ms, the corresponding USB channel enters hiccup mode with 524 ms of off-time and 4.1 ms of on-time. 图 10-11. Response Time to BUS Short-Circuit • The second condition is the load current increases above I<sub>OS\_BUS</sub> but below the I<sub>OS\_HI</sub> setting. The device allows the USB port to output this large current for t<sub>IOS\_HI\_DEG</sub>, without limiting the USB port current to I<sub>OS\_BUS</sub>. After the t<sub>IOS\_HI\_DEG</sub> deglitch time, device will limit the output current to I<sub>OS\_BUS</sub> and works in a constant current-limit mode. If the load demands a current greater than I<sub>OS\_BUS</sub>, the USB output voltage decreases to I<sub>OS\_BUS</sub> × R<sub>LOAD</sub> for a resistive load, which is shown in 图 10-12. If the overcurrent limit condition lasts longer than 4.1 ms, the corresponding USB channel enters hiccup mode with 524 ms of off-time and 4.1 ms of on-time. Another USB channel still works normally. 图 10-12. BUS Overcurrent Protection • The third condition is the load current increases above the I<sub>OS\_HI</sub> setting. In this case, the USB power switch current limit threshold is set back to the primary current limit, I<sub>OS\_BUS</sub>, immediately. If the load still demands a current greater than I<sub>OS\_BUS</sub>, the USB output voltage decreases to I<sub>OS\_BUS</sub> × R<sub>LOAD</sub> for a resistive load, which is shown in 图 10-13. If the overcurrent limit condition lasts longer than 4.1 ms, the corresponding USB channel enters hiccup mode with 524 ms of off-time and 4.1 ms of on-time. Another USB channel still works normally. 图 10-13. BUS Overcurrent Protection: Two-Level Current Limit The TPS2586x-Q1 thermal cycles if an overload condition is present long enough to activate thermal limiting in any of the previously mentioned cases. Thermal limiting turns off the internal NFET and starts when the NFET junction temperature exceeds 160°C (typical). The device remains off until the NFET junction temperature cools 10°C (typical) and then restarts. This extra thermal protection mechanism can help prevent further junction temperature rise, which can cause the device to turn off due to junction temperature exceeding the main thermal shutdown threshold, T<sub>SD</sub>. ### 10.3.9.2 Interlocking for Two-Level USB Switch Current Limit The TPS2586x-Q1 has two USB ports. Since the secondary current limit, $I_{OS\_HI}$ , is 1.6x of the primary current limit, $I_{OS\_BUS}$ , if the two USB ports pull out larger current at the same time, then the DC-DC regulator is overloaded, and DC-DC regulator output voltage can be crashed. To avoid these potential issues, the TPS2586x-Q1 adopts the interlocking scheme to manage the current limits of the two USB ports. For interlocking, if one USB port current is beyond the primary current limit threshold, $I_{OS\_BUS}$ , then another USB port current limit threshold will be overridden to the primary current limit, $I_{OS\_BUS}$ , immediately. With this control scheme, the TPS2586x-Q1 only allows one USB port to output a large current, which can as high as 1.6x of the primary current limit, $I_{OS\_BUS}$ , at the same time. Ensure the DC-DC regulator has enough energy to sustain its output voltage. #### 10.3.9.3 Cycle-by-Cycle Buck Current Limit There is a buck regulator cycle-by-cycle current limit on both the peak and valley of the inductor current. High-side MOSFET overcurrent protection is implemented by the nature of the Peak Current Mode control. The HS switch current is sensed when the HS is turned on after a set blanking time. The HS switch current is compared to the output of the Error Amplifier (EA) minus slope compensation every switching cycle. The peak current of HS switch is limited by a clamped maximum peak current threshold, I<sub>HS\_LIMIT</sub>, which is constant. The peak current limit of the high-side switch is not affected by the slope compensation and remains constant over the full duty cycle range. The current going through LS MOSFET is also sensed and monitored. When the LS switch turns on, the inductor current begins to ramp down. The LS switch is turned OFF at the end of a switching cycle if its current is above the LS current limit, $I_{LS\_LIMIT}$ . The LS switch is kept ON so that the inductor current keeps ramping down until the inductor current ramps below the LS current limit, $I_{LS\_LIMIT}$ . Then, the LS switch is turned OFF and the HS switch is turned on after a dead time. This action is somewhat different than the more typical peak current limit, and results in 10 for the maximum load current. $$I_{OUT\_MAX} = I_{LS\_LIMIT} + \frac{\left(V_{IN} - V_{OUT}\right)}{2 \times f_{SW} \times L} \times \frac{V_{OUT}}{V_{IN}}$$ (10) #### 10.3.9.4 OUT Current Limit The TPS2586x-Q1 can provide 200-mA current at the OUT pin to power the auxiliary loads, such as USB HUB, LEDs. The OUT regulator input comes from the buck output, so the voltage is the same with the SNESE pin, which depends on the VSET setting. If the OUT current reaches the current limit level, the OUT pin MOSFET works in a constant current-limit mode. If the overcurrent limit condition lasts longer than 4.1 ms, it enters hiccup mode with 4.1 ms of on-time and 524 ms of off-time. #### 10.3.10 Cable Compensation When a load draws current through a long or thin wire, there is an IR drop that reduces the voltage delivered to the load. In the vehicle from the voltage regulator output $V_{OUT}$ to $V_{BUS}$ (input voltage of portable device), the total resistance of PCB trace, connector, and cable resistances causes an IR drop at the portable device input, so the charging current of most portable devices is less than their expected maximum charging current. The voltage drop is shown in 3000 10-14. 图 10-14. Voltage Drop To handle this case, the TPS2586x-Q1 has a built-in cable compensation function where the droop compensation linearly increases the voltage at the SENSE pin of the TPS2586x-Q1 as load current increases, to maintain a fairly constant output voltage at the load-side voltage. For the TPS2586x-Q1, the internal comparator compares the current-sense output voltage of the two current-limit switches and uses the larger current-sense output voltage to compensate for the line drop voltage. The cable compensation amplitude increases linearly as the load current increases. It also has an upper limitation. The cable compensation at output currents greater than 2.4 A is 90 mV and is shown in 🗵 10-15. Note the cable compensation only works when you short the VSET to GND. For the other VSET configuration, the cable compensation is not available. 图 10-15. Dual Ports Cable Compensation #### 10.3.11 Thermal Management with Temperature Sensing (TS) and OTSD The TS input pin allows for user-programmable thermal protection, see the Electrical Characteristics for the TS pin thresholds. The TS input pin threshold is ratiometric with $V_{SENSE}$ . The external resistor divider setting, $V_{TS}$ , must be connected to the TPS2586x-Q1 SENSE pin to achieve accurate results (refer to the $\boxed{8}$ 10-16). When $V_{TS} = 0.5 \times V_{SENSE}$ , the TPS2586x-Q1 performs two actions: • If you are operating with 3-A Type-C advertisement, the PA\_CC1, PA\_CC2 pin automatically reduces advertisement to the 1.5-A level. 图 10-16. TS Input If the overtemperature condition persists, causing $V_{TS}$ = 0.65 × $V_{SENSE}$ , the TPS2586x-Q1 operates at default USB mode, which means it broadcasts the Default USB Power mode, and the output voltage at the SENS pin is reduced to 4.77 V. In Default USB Power, the charging is ideally reduced further per the USB2.0 and USB3.0 specification. If the overtemperature condition persists, causing $T_J$ to reach the OTSD threshold, then the device thermal shuts down. If the overtemperature condition persists, causing $T_J$ to reach the OTSD threshold, then the device thermal shuts down. $2000 \pm 10^{-17}$ shows the TPS2586x-Q1 behavior when TS pin voltage trigger the Temp Warm and Temp Hot threshold. 图 10-17. TPS2586x-Q1 Behavior When Trigger Temp Warm/Hot Threshold The NTC thermistor must be placed near the hottest point on the PCB. In most cases, this is close to the SW node of the TPS2586x-Q1, near the buck inductor. Below is NTC spec and resistor value used in \( \begin{aligned} \text{10-18} example. \end{aligned} \) - $R_0 = 470 \text{ k} \Omega$ . $\beta = 4750$ . $R_{NTC} = R_0 \times \exp \beta \times (1/T 1/T_0)$ . - R<sub>PARA</sub> = 100 k Ω. - $R_{SER} = 5.1 k \Omega$ . - $R_B = R_{NTC}$ (at TEMP\_WARM) = 27 k $\Omega$ . 图 10-18. V<sub>TS</sub> Threshold Design Examples #### 10.3.12 Thermal Shutdown The device has an internal overtemperature shutdown threshold, $T_{SD}$ , to protect the device from damage and overall safety of the system. When the device temperature exceeds $T_{SD}$ , the device is turned off when thermal shutdown activates. Once the die temperature falls below 154°C (typical), the device re-initiates the power-up sequence controlled by the internal soft-start circuitry. #### 10.3.13 USB Enable On/Off Control (TPS25862-Q1) The PA\_EN and PB\_EN are the on/off control input pins for PA\_USB and PB\_USB, respectively. The USB switch is active when Px\_EN is pulled high. Pull the Px\_EN voltage to logic low to shut down the USB switch with an output discharge. Connect Px\_EN to SENSE for automatic start-up, or control them by an external on/off signal from the microcontroller or USB HUB. #### 10.3.14 FAULT Indication For the TPS25862-Q1, PA\_FAULT and PB\_FAULT are the fault indication pins for PA\_USB and PB\_USB, respectively. FAULT is in an open-drain state during shutdown, start-up, or normal condition. When the USB switch enters hiccup mode, or overtemperature thermal shutdown (OTSD) is triggered, Px\_FAULT is pulled low. FAULT asserts (logic low) on an individual USB switch during an overcurrent or overtemperature condition. Px\_FAULT switches high after the fault condition is removed, and the USB output voltage goes high again. The device features an active-low, open-drain fault output. Connect a 100-k $\Omega$ pull-up resistor from $\overline{Px\_FAULT}$ to SENSE or other suitable I/O voltage. $\overline{Px\_FAULT}$ can be left open or tied to GND when not used. 表 10-4 summarizes the conditions that generate a fault and actions taken by the device. | W 10 411 date conditions | | | | | | | | |--------------------------------|----------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | EVENT | CONDITION | ACTION | | | | | | | Overcurrent on Px_BUS | I <sub>Px_BUS</sub> > Programmed I <sub>ILIM</sub> | Px_BUS load switch enter hiccup mode. The fault indicator asserts with a 4.1-ms deglitch and de-asserts with a 16.4-ms deglitch. The fault indicator remains asserted during the Px_BUS overload condition. | | | | | | | TPS2586x-Q1<br>overtemperature | T <sub>J</sub> > T <sub>SD</sub> | The device immediately disables and asserts fault indicator with no deglitch. The device attempts to power up once the die temperature decreases below the thermal hysteresis threshold as specified | | | | | | 表 10-4. Fault Conditions #### 10.3.15 USB Specification Overview All USB ports are capable of providing a 5-V output, making them a convenient power source for operating and charging portable devices. USB specification documents outline specific power requirements to ensure interoperability. In general, a USB 2.0 port host port is required to provide up to 500 mA; a USB 3.0 or USB 3.1 port is required to provide up to 900 mA; ports adhering to the USB Battery Charging 1.2 Specification provide up to 1500 mA; newer Type-C ports can provide up to 3000 mA. Though USB standards governing power requirements exist, some manufacturers of popular portable devices created their own proprietary mechanisms to extend allowed available current beyond the 1500 mA maximum per BC 1.2. While not officially part of the standards maintained by the USB-IF, these proprietary mechanisms are recognized and implemented by manufacturers of USB charging ports. The TPS2586x-Q1 device supports five of the most-common USB-charging schemes found in popular hand-held media and cellular devices: - USB Type-C (1.5-A and 3-A advertisement) - USB Battery Charging Specification BC1.2 DCP mode - Chinese Telecommunications Industry Standard YD/T 1591-2009 - · Divider 3 mode - 1.2-V mode ### 10.3.16 USB Type-C® Basics For a detailed description of the Type-C specification, refer to the USB-IF website to download the latest released version. Some of the basic concepts of the Type-C spec that pertains to understanding the operation of the TPS2586x-Q1 (a DFP device) are described as follows. USB Type-C removes the need for different plug and receptacle types for host and device functionality. The Type-C receptacle replaces both the Type-A and Type-B receptacles since the Type-C cable is plug-able in either direction between the host and device. A host-to-device logical relationship is maintained by the configuration channel (CC). Optionally, hosts and devices can be either providers or consumers of power when USB PD communication is used to swap roles. All USB Type-C ports operate in one of following data modes: - Host mode: The port can only be a host (provider of power). - Device mode: The port can only be a device (consumer of power). · Dual-Role mode: The port can be either a host or device. #### Port types: - DFP (Downstream Facing Port): Host - UFP (Upstream Facing Port): Device - · DRP (Dual-Role Port): Host or Device #### Valid DFP-to-UFP connections: - 表 10-5 describes valid DFP-to-UFP connections. - · Host-to-Host or Device-to-Device have no functions. 表 10-5. DFP-to-UFP Connections | ** ** * * * * * * * * * * * * * * * * * | | | | | | |-----------------------------------------|----------------|---------------------|----------------------|--|--| | | HOST-MODE PORT | DEVICE-MODE<br>PORT | DUAL-ROLE PORT | | | | Host-Mode Port | No Function | Works | Works | | | | Device-Mode Port | Works | No Function | Works | | | | Dual-Role Port | Works | Works | Works <sup>(1)</sup> | | | <sup>(1)</sup> This may be automatic or manually driven. ### 10.3.16.1 Configuration Channel The function of the configuration channel is to detect connections and configure the interface across the USB Type-C cables and connectors. Functionally, the Configuration Channel (CC) is used to serve the following purposes: - · Detect connect to the USB ports. - Resolve cable orientation and twist connections to establish USB data bus routing. - · Establish DFP and UFP roles between two connected ports. - Discover and configure power: USB Type-C current modes or USB Power Delivery. - · Discover and configure optional Alternate and Accessory modes. - · Enhances flexibility and ease of use. Typical flow of DFP-to-UFP configuration is shown in ☑ 10-19. 图 10-19. Flow of DFP-to-UFP Configuration #### 10.3.16.2 Detecting a Connection DFPs and DRPs fulfill the role of detecting a valid connection over USB Type-C. 🛭 10-20 shows a DFP-to-UFP connection made with a Type-C cable. As shown in 🖺 10-20, the detection concept is based on being able to detect terminations in the product that have been attached. A pull-up and pull-down termination model is used. A pull-up termination can be replaced by a current source. - In the DFP-UFP connection, the DFP monitors both CC pins for a voltage lower than the unterminated voltage. - An UFP advertises Rd on both its CC pins (CC1 and CC2). - A powered cable advertises Ra on only one of the CC pins of the plug. Ra is used to inform the source to apply VCONN. - An analog audio device advertises Ra on both CC pins of the plug, which identifies it as an analog audio device. VCONN is not applied on either CC pin in this case. 图 10-20. DFP-UFP Connection For USB Type-C solutions, two pins (CC1, CC2) on the connector are used to establish and manage the source-to-sink connection. The general concept for setting up a valid connection between a source and a sink is based on being able to detect terminations residing in the product being attached. To aid in defining the functional behavior of CC, a pull-up (Rp) and pull-down (Rd $5.1~\text{k}\Omega$ ) termination model is used based on a pull-up resistor and pull-down resistor. Initially, a source exposes independent Rp terminations on its CC1 and CC2 pins, and a sink exposes independent Rd terminations on its CC1 and CC2 pins. The source-to-sink combination of this circuit configuration represents a valid connection. To detect this, the source monitors CC1 and CC2 for a voltage lower than its unterminated voltage. The choice of Rp is a function of the pull-up termination voltage and the detection circuit of the source. This indicates that either a sink, a powered cable, or a sink connected by a powered cable has been attached. Prior to the application of VCONN, a powered cable exposes Ra (typically 1 k $\Omega$ ) on its VCONN pin. Ra represents the load on VCONN plus any resistive elements to ground. In some cable plugs, this might be a pure resistance, and in others, it can simply be the load. The CC pin functional block is shown in $\mathbb{R}$ 10-21. 图 10-21. Source Functional Model for CC1 and CC2 (From Type-C Specification) The source must be able to differentiate between the presence of Rd and Ra to know whether there is a sink attached and where to apply VCONN. The source is not required to source VCONN unless Ra is detected. Two special termination combinations on the CC pins as seen by a source are defined for directly attached accessory modes: Ra/Ra for audio adapter accessory mode and Rd/Rd for debug accessory mode. #### 10.3.17 USB Port Operating Modes ## 10.3.17.1 USB Type-C® Mode The TPS2586x-Q1 port A is a Type-C controller that supports all Type-C functions in a downstream facing port. It is also used to manage current advertisement and protection to a connected UFP and active cable. When $V_{SENSE}$ exceeds the undervoltage lockout threshold, the device samples the EN pin. A high level on this pin enables the device and normal operation begins. Having successfully completed its start-up sequence, the device now actively monitors its CC1 and CC2 pins for attachment to a UFP. When a UFP is detected on either the CC1 or CC2 pin the USB power switch turn-ons. If Ra is detected on the other CC pin (not connected to UFP), VCONN is applied to allow current to flow to the CC pin connected to Ra. #### 10.3.17.2 Dedicated Charging Port (DCP) Mode (TPS25860-Q1 Only) A DCP only provides power and does not support data connection to an upstream port. As shown in the following sections, a DCP is identified by the electrical characteristics of the data lines. The TPS25860-Q1 only emulates one state, DCP-auto state. In the DCP-auto state, the device charge-detection state machine is activated to selectively implement charging schemes involved with the shorted, divider 3 and 1.2-V modes. The shorted DCP mode complies with BC1.2 and Chinese Telecommunications Industry Standard YD/T 1591-2009, whereas the divider 3 and 1.2-V modes are employed to charge devices that do not comply with the BC1.2 DCP standard. #### 10.3.17.2.1 DCP BC1.2 and YD/T 1591-2009 Both standards specify that the D+ and D - data lines must be connected together with a maximum series impedance of 200 $\Omega$ , as shown in $\boxtimes$ 10-22. 图 10-22. DCP Supporting BC1.2 and YD/T 1591-2009 #### 10.3.17.2.2 DCP Divider-Charging Scheme The device supports Divider 3, as shown in 图 10-23. In the Divider 3 charging scheme the device applies 2.7 V and 2.7 V to D+ and D − data lines. 图 10-23. Divider 3 Mode #### 10.3.17.2.3 DCP 1.2-V Charging Scheme The DCP 1.2-V charging scheme is used by some hand-held devices to enable fast charging at 2 A. The TPS25860-Q1 device supports this scheme in DCP-auto state before the device enters BC1.2 shorted mode. To simulate this charging scheme, the D+ and D− lines are shorted and pulled up to 1.2 V for a fixed duration. Then the device moves to DCP shorted mode as defined in the BC1.2 specification and as shown in 🖺 10-24. 图 10-24. 1.2-V Mode #### 10.3.17.3 DCP Auto Mode (TPS25860-Q1) The TPS25860-Q1 device integrates an auto-detect state machine that supports all the DCP charging schemes as shown in [8] 10-25. The auto-detect state machine starts in the Divider3 scheme. If a BC1.2 or YD/T 1591-2009 compliant device is attached, the TPS25860-Q1 device responds by turning the power switch back on without output discharge and operating in 1.2-V mode briefly before entering BC1.2 DCP mode. Then, the auto-detect state machine stays in that mode until the device releases the data line, in which case, the auto-detect state machine goes back to the Divider 3 scheme. When a Divider 3-compliant device is attached, the TPS25860-Q1 device stays in the Divider 3 state. 图 10-25. DCP Auto Mode #### 10.4 Device Functional Modes #### 10.4.1 Shutdown Mode The EN pin provides electrical ON and OFF control for the TPS2586x-Q1. When $V_{EN}$ is below 1.2 V (typical), the device is in shutdown mode. The TPS2586x also employs $V_{IN}$ over voltage lock out protection and $V_{SENSE}$ under voltage lock out protection. If $V_{IN}$ voltage is above its respective OVLO level $V_{OVLO}$ , or $V_{SENSE}$ voltage is below its respective UVLO level $V_{DCDC}$ uvlo, the DC/DC converter will be turned off. #### 10.4.2 Active Mode The TPS2586x-Q1 is in Active Mode when $V_{EN}$ is above the precision enable threshold, $V_{SENSE}$ is above its respective UVLO levels and a valid detection has been made on the CC lines. The simplest way to enable the TPS2586x-Q1 is to connect the EN pin to SENSE pin. This connection allows self startup when the input voltage is in the operating range (5.5 V to 26 V) and a UFP detection is made. In Active Mode, the TPS2586x-Q1 buck regulator operates with Forced Pulse Width Modulation (FPWM), also referred to as Forced Continuous Conduction Mode (FCCM). This operation ensures the buck regulator switching frequency remains constant under all load conditions. FPWM operation provides low output voltage ripple, tight output voltage regulation, and constant switching frequency. Built-in spread-spectrum modulation aids in distributing spectral energy across a narrow band around the switching frequency programmed by the FREQ/SYNC pin. Under light load conditions the inductor current is allowed to go negative. A negative current limit of IL\_NEG is imposed to prevent damage to the regulator's low side FET. During operation the TPS2586x-Q1 will synchronize to any valid clock signal on the FREQ/SYNC input. # 11 Application and Implementation #### Note 以下应用部分中的信息不属于 TI 器件规格的范围, TI 不担保其准确性和完整性。TI 的客户应负责确定器件是否适用于其应用。客户应验证并测试其设计,以确保系统功能。 ## 11.1 Application Information The TPS2586x-Q1 is a step down DC-to-DC regulator and USB charge port controller. The device is typically used in automotive systems to convert a DC voltage from the vehicle battery to 5-V DC with a maximum output current of 6-A in Type-C and Type-A dual ports applications. The TPS2586x-Q1 engages a high efficiency buck converter, letting the device operate at as high as 85°C ambient temperature with full load. The following design procedure can be used to select components for the TPS2586x-Q1. ## 11.2 Typical Applications The TPS2586x-Q1 only requires a few external components to convert from a wide voltage range supply to a 5-V output to power USB devices. ☐ 11-1 shows the TPS25860-Q1 typical application schematic for Type-A and Type-C dual charging ports. ☐ 11-2 shows the TPS25862-Q1 typical application schematic for Media HUB. 图 11-1. TPS25860-Q1 Typical Application Circuit for 2.1-MHz f<sub>SW</sub> 图 11-2. TPS25862-Q1 Typical Application Circuit for 2.1-MHz f<sub>SW</sub> As a quick start guide, $\frac{1}{2}$ 11-1 provides typical component values for some of the most common configurations. The values given in $\frac{1}{2}$ 11-1 are typical. Other values can be used to enhance certain performance criterion as required by the application. The integrated buck regulator of TPS2586x-Q1 is internally compensated and optimized for a reasonable selection of external inductance and capacitance. The external components have to fulfill the needs of the application, but also the stability criteria of the control loop of the device. 表 11-1. L and C<sub>OUT</sub> Typical Values | f <sub>SW</sub> | V <sub>OUT</sub> WITHOUT CABLE<br>COMPENSATION | L | C <sub>HF</sub> + C <sub>IN</sub> | C <sub>BOOT</sub> | RATED C <sub>OUT</sub> | |-----------------|------------------------------------------------|---------|-----------------------------------|-------------------|------------------------| | 400 KHZ | 5.17 V | 3.3 µH | 1 × 100 nF + 1 × 47 μF | 1 × 100 nF | 3 × 47 μF | | 2.1 MHz | 5.17 V | 0.68 µH | 1 × 100 nF + 1 × 22 μF | 1 × 100 nF | 3 × 22 μF | - 1. The inductance value is calculated based on max $V_{IN}$ = 18 V. - 2. All the C<sub>OUT</sub> values are after derating and use low ESR ceramic capacitors. - 3. The C<sub>OUT</sub> is the buck regulator output capacitors at the SENSE pin. #### 11.2.1 Design Requirements The detailed design procedure is described based on a design example. For this design example, use the parameters listed in $\frac{1}{2}$ as the input parameters. 表 11-2. Design Example Parameters | | • | |-------------------------------------|----------------------------------------| | Input Voltage, V <sub>IN</sub> | 13.5-V typical, range from 8 V to 18 V | | Output Voltage, V <sub>SENSE</sub> | 5.17 V | | Maximum Output Current | 6 A | | Switching Frequency f <sub>SW</sub> | 2.1 MHz | #### 11.2.2 Detailed Design Procedure ## 11.2.2.1 Output Voltage Setting The output voltage of TPS2586x-Q1 is programmed by the VSET pin, and if short VSET to GND, sets the output voltage at 5.17 V and enables the cable compensation function, and the output voltage increases linearly with increasing load current. Refer to $\frac{1}{8}$ 10-2 for more details on output voltage setting. Cable compensation can be used to increase the voltage on the SENSE pin linearly with increasing load current. Refer to *list item in Ground Plane and Thermal Considerations* section for more details on cable compensation setting. If cable compensation is not desired, use a 0- $\frac{1}{8}$ R<sub>IMON</sub> resistor. ## 11.2.2.2 Switching Frequency The recommended switching frequency of the TPS2586x-Q1 is in the range of 250 KHz $^-$ 2.2 MHz for high efficiency. Choose R<sub>FREQ</sub> = 49.9 k $^{\Omega}$ for 400-KHz operation. To choose a different switching frequency, refer to $\frac{1}{2}$ 10-1. The choice of switching frequency is a compromise between conversion efficiency and overall solution size. Lower switching frequency implies reduced switching losses and usually results in higher system efficiency. However, higher switching frequency allows the use of smaller inductors and output capacitors, and hence, a more compact design. In automotive USB charging applications, it tends to operate at either 400 kHz below the AM band, or 2.1 MHz above the AM band. In this example, 2.1 MHz is chosen. #### 11.2.2.3 Inductor Selection The most critical parameters for the inductor are the inductance, saturation current, and the rated current. The inductance is based on the desired peak-to-peak ripple current, $_{\perp}$ i. Since the ripple current increases with the input voltage, the maximum input voltage is always used to calculate the minimum inductance $L_{MIN}$ . Use $_{\perp}$ 12 to calculate the minimum value of the output inductor. $K_{IND}$ is a coefficient that represents the amount of inductor ripple current relative to the maximum output current of the device. A reasonable value of $K_{IND}$ should be 20% to 40%. Note that when selecting the ripple current for applications with much smaller maximum load than the maximum available from the device, the maximum device current must still be used. During an instantaneous short or overcurrent operation event, the RMS and peak inductor current can be high. The inductor current rating must be higher than the current limit of the device. $$\Delta i_{L} = \frac{V_{OUT} \times (V_{IN\_MAX} - V_{OUT})}{V_{IN\_MAX} \times L \times f_{SW}}$$ (11) $$L_{MIN} = \frac{V_{IN\_MAX} - V_{OUT}}{I_{OUT} \times K_{IND}} \times \frac{V_{OUT}}{V_{IN\_MAX} \times f_{SW}}$$ (12) In general, it is preferable to choose lower inductance in switching power supplies because it usually corresponds to faster transient response, smaller DCR, and reduced size for more compact designs. Too low of an inductance can generate too large of an inductor current ripple such that overcurrent protection at the full load can be falsely triggered. It also generates more conduction loss and inductor core loss. Larger inductor current ripple also implies larger output voltage ripple with the same output capacitors. With peak current mode control, it is not recommended to have too small of an inductor current ripple. A larger peak current ripple improves the comparator signal to noise ratio. For this design example, choose $K_{IND}$ = 0.3, and find an inductance of approximately 0.682 $\mu$ H. Select the next standard value of 0.68 $\mu$ H. #### 11.2.2.4 Output Capacitor Selection The output capacitor or capacitors, C<sub>OUT</sub>, must be chosen with care since it directly affects the steady state output voltage ripple, loop stability, and the voltage overshoot/undershoot during load current transients. The value of the output capacitor and its ESR, determine the output voltage ripple and load transient performance. The output capacitor is usually limited by the load transient requirements rather than the output voltage ripple if the system requires tight voltage regulation with presence of large current steps and fast slew rate. When a fast large load increase happens, output capacitors provide the required charge before the inductor current can slew up to the appropriate level. The control loop of the regulator usually needs four or more clock cycles to respond to the output voltage droop. The output capacitance must be large enough to supply the current difference for four clock cycles to maintain the output voltage within the specified range. $\frac{1}{2}$ 11-3 can be used to find output capacitors for a few common applications. In this example, good transient performance is desired giving $3 \times 22$ -µF ceramic as the output capacitor. 表 11-3. Selected Output Capacitor | FREQUENCY | C <sub>OUT</sub> | SIZE/COST | TRANSIENT PERFORMANCE | |-----------|--------------------------------------------------------------------------------------------------------------|-----------------------|-----------------------| | 2.1 MHz | 3 × 22 μF ceramic | Small size | Good | | 2.1 MHz | 2 × 47 μF ceramic | Small size | Better | | 2.1 MHz | 2 × 22 μF ceramic | Smallest size | Minimum | | 400 KHz | 3 × 47 μF ceramic | Small size | Good | | 400 KHz | 2 × 47 μF ceramic | Small size | Minimum | | 400 KHz | 4 × 22 μF + 1 × 260 μF, < 50-mΩ electrolytic | Larger size, low cost | Good | | 400 KHz | $1 \times 4.7 \ \mu\text{F} + 2 \times 10 \ \mu\text{F} + 1 \times 260 \ \mu\text{F}, < 50-$ mΩ electrolytic | Lowest cost | Minimum | #### where - K<sub>IND</sub> = Ripple ratio of the inductor ripple current ( ∆ i<sub>L</sub> / I<sub>OUT</sub>) - I<sub>OL</sub> = Low level output current during load transient - I<sub>OH</sub> = High level output current during load transient - V<sub>US</sub> = Target output voltage undershoot - V<sub>OS</sub> = Target output voltage overshoot #### 11.2.2.5 Input Capacitor Selection The TPS2586x-Q1 device requires a high frequency input decoupling capacitor or capacitors, depending on the application. A high-quality ceramic capacitor type X5R or X7R with sufficient voltage rating is recommended. The ceramic input capacitors provide a low impedance source to the converter in addition to supplying the ripple current and isolating switching noise from other circuits. The typical recommended value for the high frequency decoupling capacitor is 10 $\,\mu$ F of ceramic capacitance. This must be rated for at least the maximum input voltage that the application requires; preferably twice the maximum input voltage. This capacitance can be increased to help reduce input voltage ripple, maintain the input voltage during load transients, or both. In addition, a small case size 100-nF ceramic capacitor must be used at IN and PGND, immediately adjacent to the converter. This provides a high frequency bypass for the control circuits internal to the device. For this example a 10- $\,\mu$ F, 50-V, X7R (or better) ceramic capacitor is chosen, and the 100-nF ceramic capacitor must also be rated at 50 V with an X7R or better dielectric. Additionally, an electrolytic capacitor on the input in parallel with the ceramics can be required, especially if long leads from the automotive battery to the IN pin of the TPS2586x-Q1, cold or warm engine crank requirements, and so forth. The moderate ESR of this capacitor is used to provide damping to the voltage spike due to the lead inductance of the cable or the trace. #### 11.2.2.6 Bootstrap Capacitor Selection The TPS2586x-Q1 design requires a bootstrap capacitor ( $C_{BOOT}$ ). The recommended capacitor is 100 nF and rated 16 V or higher. The bootstrap capacitor is located between the SW pin and the BOOT pin. The capacitor stores energy that is used to supply the gate drivers for the power MOSFETs. The bootstrap capacitor must be a high-quality ceramic type with an X7R or X5R grade dielectric for temperature stability. #### 11.2.2.7 Undervoltage Lockout Set-Point The system undervoltage lockout (UVLO) is adjusted using the external voltage divider network of $R_{ENT}$ and $R_{ENB}$ . The UVLO has two thresholds, one for power up when the input voltage is rising and one for power down or brownouts when the input voltage is falling. 方程式 13 can be used to determine the $V_{IN}$ UVLO level. $$V_{\text{IN\_RISING}} = V_{\text{ENH}} \times \frac{R_{\text{ENT}} + R_{\text{ENB}}}{R_{\text{ENB}}}$$ (13) The EN rising threshold ( $V_{ENH}$ ) for the TPS2586x-Q1 is set to be 1.3 V (typical). Choose 10 k $\Omega$ for R<sub>ENB</sub> to minimize input current from the supply. If the desired $V_{IN}$ UVLO level is at 6.0 V, then the value of R<sub>ENT</sub> can be calculated using 方程式 14: $$R_{ENT} = \left(\frac{V_{IN\_RISING}}{V_{ENH}} - 1\right) \times R_{ENB}$$ (14) 方程式 14 yields a value of 36.1 k $\Omega$ . The resulting falling UVLO threshold equals 5.5 V and can be calculated by 方程式 15, where EN hysteresis ( $V_{EN\ HYS}$ ) is 0.1 V (typ.). $$V_{IN\_FALLING} = \left(V_{ENH} - V_{EN\_HYS}\right) \times \frac{R_{ENT} + R_{ENB}}{R_{ENB}}$$ (15) Note that it cannot connect EN to IN pin directly for self-start up. Because the voltage rating of EN pin is 11 V, tying it to VIN directly damages the device. The simplest way to enable the operation of the TPS2586x-Q1 is to connect the EN to $V_{SENSE}$ . This allows the automatic start up when VIN is within the operation range. ## 11.2.2.8 Cable Compensation Set-Point The TPS2586x-Q1 needs to short the VSET pin to ground to enable the cable compensation. With that setting, the buck regulator increases its output voltage linearly as the load current increases, and the voltage compensation at the currents of the USB ports greater than 2.4 A is 90 mV. ## 11.2.2.9 FAULT Resistor Selection The $\overline{\text{FAULT}}$ pins are open-drain output flags. They can be connected to the TPS2586x-Q1 VSENSE with 100-k $\Omega$ resistors, or connected to another suitable I/O voltage supply if actively monitored by a USB HUB or MCU. They can be left floating if unused. ## 11.2.3 Application Curves Unless otherwise specified the following conditions apply: $V_{IN}$ = 13.5 V, $f_{SW}$ = 2100 kHz, L = 0.68 $\mu$ H, $C_{SENSE}$ = 66 $\mu$ F, $C_{PA\_BUS}$ = 1 $\mu$ F, $C_{PB\_BUS}$ = 1 $\mu$ F, ILIM = GND, $T_A$ = 25 °C. # 12 Power Supply Recommendations The input supply must be able to withstand the maximum input current and maintain a stable voltage. The resistance of the input supply rail must be low enough that an input current transient does not cause a high enough drop at the TPS2586x-Q1 supply voltage that it causes a false UVLO fault triggering and system reset. If the TPS2586x-Q1 is connected to the input supply through long wires or PCB traces, special care is required to achieve good performance. An additional bulk capacitance can be required in addition to the ceramic input capacitors. The amount of bulk capacitance is not critical, but a 100- µ F electrolytic capacitor is a typical choice. The input voltage must not be allowed to fall below the output voltage. In this scenario, such as a shorted input test, the output capacitors discharge through the internal parasitic diode found between the VIN and SW pins of the device. During this condition, the current can become uncontrolled, possibly causing damage to the device. If this scenario is considered likely, then a Schottky diode between the input supply and the output must be used. ## 13 Layout ## 13.1 Layout Guidelines The PCB layout of any bulk converter is critical to the optimal performance of the design. Bad PCB layout can disrupt the operation of an otherwise good schematic design. Even if the converter regulates correctly, bad PCB layout can mean the difference between a robust design and one that cannot be mass produced. Furthermore, the EMI performance of the converter is dependent on the PCB layout to a great extent. The following guidelines will help users design a PCB with the best power conversion performance, thermal performance, and minimized generation of unwanted EMI. - 1. The input bypass capacitor, C<sub>IN</sub>, must be placed as close as possible to the VIN and PGND pins. The high frequency ceramic bypass capacitors at the input side provide a primary path for the high di/dt components of the pulsing current. Use a wide VIN plane on a lower layer to connect both of the VIN pairs together to the input supply. Grounding for both the input and output capacitors must consist of localized top-side planes that connect to the PGND pin and PAD. - 2. Use ground plane in one of the middle layers as noise shielding and heat dissipation path. - 3. Have a single point ground connection to the plane. The ground connections for the feedback and enable components must be routed to the ground plane. This prevents any switched or load currents from flowing in the analog ground traces. If not properly handled, poor grounding can result in degraded load regulation or erratic output voltage ripple behavior. - 4. The SW pin connecting to the inductor must be as short as possible, and just wide enough to carry the load current without excessive heating. Short, thick traces or copper pours (shapes) must be used for a high current conduction path to minimize parasitic resistance. The output capacitors must be placed close to the V<sub>SENSE</sub> end of the inductor and closely grounded to PGND pin and exposed PAD. - 5. Make V<sub>IN</sub>, V<sub>SENSE</sub>, and ground bus connections as wide as possible. This reduces any voltage drops on the input or output paths of the converter and maximizes efficiency. - 6. Provide enough PCB area for proper heat sinking. Enough copper area must be used to ensure a low R θ JA, commensurate with the maximum load current and ambient temperature. Make the top and bottom PCB layers with two-ounce copper; and no less than one ounce. If the PCB design uses multiple copper layers (recommended), thermal vias can also be connected to the inner layer heat-spreading ground planes. Note that the package of this device dissipates heat through all pins. Wide traces must be used for all pins except where noise considerations dictate minimization of area. - 7. Use an array of heat-sinking vias to connect the exposed pad to the ground plane on the bottom PCB layer. If the PCB has multiple copper layers, these thermal vias can also be connected to inner layer heat-spreading ground planes. Ensure enough copper area is used for heat-sinking to keep the junction temperature below 150°C. - 8. R<sub>ILIM</sub> and R<sub>IMON</sub> resistors must be placed as close as possible to the ILIM and IMON pins and connected to AGND. If needed, these components can be placed on the bottom side of the PCB with signals routed through small vias. - 9. Keep the CC lines close to the same length. Do not create stubs or test points on the CC lines. ## 13.2 Layout Example 图 13-1. Layout Example #### 13.3 Ground Plane and Thermal Considerations TI recommends to use one of the middle layers as a solid ground plane. Ground plane provides shielding for sensitive circuits and traces. It also provides a quiet reference potential for the control circuitry. The AGND and PGND pins must be connected to the ground plane using vias right next to the bypass capacitors. The PGND pin is connected to the source of the internal low-side MOSFET switch, and also connected directly to the grounds of the input and output capacitors. The PGND net contains noise at the switching frequency and can bounce due to load variations. The PGND trace, as well as VIN and SW traces, must be constrained to one side of the ground plane. The other side of the ground plane contains much less noise and should be used for sensitive routes. TI recommends to provide adequate device heat sinking by using the PAD of the IC as the primary thermal path. Use a minimum 4 x 2 array of 12-mil thermal vias to connect the PAD to the system ground plane heat sink. The vias must be evenly distributed under the PAD. Use as much copper as possible, for system ground plane, on the top and bottom layers for the best heat dissipation. Use a four-layer board with the copper thickness for the four layers, starting from the top of 2 oz / 1 oz / 2 oz. Four layer boards with enough copper thickness provide low current conduction impedance, proper shielding, and lower thermal resistance. The thermal characteristics of the TPS2586x-Q1 are specified using the parameter $\theta_{JA}$ , which characterizes the junction temperature of silicon to the ambient temperature in a specific system. Although the value of $\theta_{JA}$ is dependent on many variables, it still can be used to approximate the operating junction temperature of the device. To obtain an estimate of the device junction temperature, one can use the following relationship: $$T_{J} = P_{D} \times \theta_{JA} + T_{A} \tag{16}$$ ## where - T<sub>J</sub> = Junction temperature in °C - $P_D = V_{IN} \times I_{IN} \times (1 Efficiency) 1.1 \times I_{OUT}^2 \times DCR$ in Watt - DCR = Inductor DC parasitic resistance in $\Omega$ - $\theta_{JA}$ = Junction-to-ambient thermal resistance of the device in °C/W - T<sub>A</sub> = Ambient temperature in °C The maximum operating junction temperature of the TPS2586x-Q1 is 150°C. $\theta$ <sub>JA</sub> is highly related to PCB size and layout, as well as environmental factors such as heat sinking and air flow. # 14 Device and Documentation Support ## 14.1 接收文档更新通知 要接收文档更新通知,请导航至 ti.com 上的器件产品文件夹。点击*订阅更新* 进行注册,即可每周接收产品信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。 ## 14.2 支持资源 TI E2E™ 支持论坛是工程师的重要参考资料,可直接从专家获得快速、经过验证的解答和设计帮助。搜索现有解答或提出自己的问题可获得所需的快速设计帮助。 链接的内容由各个贡献者"按原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI 的《使用条款》。 #### 14.3 Trademarks HotRod<sup>™</sup> is a trademark of Texas Instruments. TI E2E™ is a trademark of Texas Instruments. USB Type-C® is a registered trademark of USB Implementers Forum. 所有商标均为其各自所有者的财产。 ## 14.4 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. #### 14.5 术语表 TI 术语表 本术语表列出并解释了术语、首字母缩略词和定义。 # 15 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Submit Document Feedback Copyright © 2022 Texas Instruments Incorporated # 重要声明和免责声明 TI 提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。 这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他安全、安保或其他要求。这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。 TI 提供的产品受 TI 的销售条款 (https://www.ti.com/legal/termsofsale.html) 或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2021,德州仪器 (TI) 公司 www.ti.com 23-Jun-2023 #### PACKAGING INFORMATION | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------| | TPS25860QRPQRQ1 | ACTIVE | VQFN-HR | RPQ | 25 | 3000 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -45 to 125 | T25860 | Samples | | TPS25862QRPQRQ1 | ACTIVE | VQFN-HR | RPQ | 25 | 3000 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -45 to 125 | T25862 | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # **PACKAGE OPTION ADDENDUM** www.ti.com 23-Jun-2023 # **PACKAGE MATERIALS INFORMATION** www.ti.com 8-Oct-2023 ## TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |-----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TPS25860QRPQRQ1 | VQFN-<br>HR | RPQ | 25 | 3000 | 330.0 | 12.4 | 3.8 | 4.8 | 1.18 | 8.0 | 12.0 | Q1 | | TPS25862QRPQRQ1 | VQFN-<br>HR | RPQ | 25 | 3000 | 330.0 | 12.4 | 3.8 | 4.8 | 1.18 | 8.0 | 12.0 | Q1 | **PACKAGE MATERIALS INFORMATION** www.ti.com 8-Oct-2023 ## \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |-----------------|--------------|-----------------|------|------|-------------|------------|-------------| | TPS25860QRPQRQ1 | VQFN-HR | RPQ | 25 | 3000 | 367.0 | 367.0 | 38.0 | | TPS25862QRPQRQ1 | VQFN-HR | RPQ | 25 | 3000 | 367.0 | 367.0 | 38.0 | PLASTIC QUAD FLATPACK - NO LEAD #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. - 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance. PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. # 重要声明和免责声明 TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。 这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。 这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。 TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 TI 反对并拒绝您可能提出的任何其他或不同的条款。 邮寄地址: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023,德州仪器 (TI) 公司