# TPS25750 针对电源应用进行了优化且具有集成电源开关的 USB Type－C® 和 USB PD 控制器 

## 1 特性

- 完全管理的集成电源路径
- 集成 $5 \mathrm{~V}, ~ 3 \mathrm{~A}, ~ 36 \mathrm{~m} \Omega$ 电源开关 （ TPS25750S／D ）
－集成 $28 \mathrm{~V}, ~ 7 \mathrm{~A}, ~ 16 \mathrm{~m} \Omega$ 双向负载开关（仅 TPS25750D ）
- 独立式 USB Type－C PD 解决方案
- 无需固件开发或外部微控制器
- 集成强大的电源路径保护
- 集成了反向电流保护，过压保护和压摆率控制的高压双向电源路径
－集成了欠压和过压保护以及限流功能，可为 $5 \mathrm{~V} / 3 \mathrm{~A}$ 拉电流电源路径提供浪涌电流保护
－连接到不兼容的器件时，26V 耐压 CC 引脚可提供强大的保护
- 针对电源应用进行了优化
- 为 TI 电池充电器集成了 12 C 控制
- 基于网络的 GUI 和预配置的固件
- 仅针对耗电器件（灌电流）（UFP）应用进行了优化
－针对供电器件（拉电流）和耗电器件（灌电流） （DRP）应用进行了优化
- USB Type－C 电力输送（PD）控制器
- 10 个可配置 GPIO
- 支持 BC1．2 充电
- 符合 USB PD 3.0 标准
- 符合 USB Type－C 规范
- 线缆连接和方向检测
- 集成式 VCONN 开关
- 物理层和策略引擎
- 3．3V LDO 输出，在电池电量耗尽时提供支持
- 通过 3.3 V 或 VBUS 源供电


## 2 应用

- 电源工具，移动电源，零售自动化和付款
- 无线扬声器，耳机
- 其他个人电子产品和工业应用


## 3 说明

TPS25750 是一款高度集成的独立式 USB Type－C 和电力输送（PD）控制器，针对支持 USB－C PD 电源的应用进行了优化。TPS25750集成了完全管理的电源路径与强大的保护功能，可提供完整的 USB－C PD 解决方案。TPS25750 还集成了对外部电池充电器 IC 的控制功能，可提高易用性并缩短产品上市时间。基于网络的直观 GUI 将使用清晰的方框图和简单的多选题，通过一些简单问题了解用户的应用需求。最后，GUI 将为用户的应用创建配置映像，从而显著降低竞争性 USB PD 解决方案相关的复杂性。

## 器件信息

| 器件型号（1） | 封装 | 封装尺寸（标称值 ） |
| :--- | :--- | :--- |
| TPS25750D | QFN（RJK） | $4.0 \mathrm{~mm} \times 6.0 \mathrm{~mm}$ |
| TPS25750S | QFN（RSM） | $4.0 \mathrm{~mm} \times 4.0 \mathrm{~mm}$ |

[^0]

## Table of Contents

1 特性 ..... 1
2 应用 ..... 1
3 说明 ..... 1
4 Revision History ..... 2
5 Device Comparison Table ..... ． 3
6 Pin Configuration and Functions ..... 4
7 Specifications ..... 7
7．1 Absolute Maximum Ratings ..... 7
7．2 ESD Ratings ..... 8
7．3 Recommeded Operating Conditions ..... 8
7．4 Recommended Capacitance ..... 9
7．5 Thermal Information ..... 10
7．6 Power Supply Characteristics ..... 11
7．7 Power Consumption ..... 11
7．8 PP＿5V Power Switch Characteristics． ..... 11
7．9 PPHV Power Switch Characteristics－TPS25750D． ..... 12
7．10 PP EXT Power Switch Characteristics－ TPS25750S ..... 14
7．11 Power Path Supervisory． ..... 16
7．12 CC Cable Detection Parameters ..... 16
7．13 CC VCONN Parameters ..... 17
7．14 CC PHY Parameters ..... 18
7．15 Thermal Shutdown Characteristics ..... 18
7．16 ADC Characteristics ..... 19
7．17 Input／Output（I／O）Characteristics ..... 19
7．18 BC1．2 Characteristics ..... 19
7．19 I2C Requirements and Characteristics ..... 20
4 Revision History
Changes from Revision＊（July 2020）to Revision A（November 2020） ..... Page
－将数据表状态从＂预告信息＂更改为＂量产数据＂ ..... 1

## 5 Device Comparison Table

| DEVICE NUMBER | 5-V SOURCE LOAD SWITCH | INTEGRATED HIGH <br> VOLTAGE BI-DIRECTIONAL <br> LOAD SWITCH (PPHV) | HIGH VOLTAGE GATE DRIVER <br> FOR BI-DIRECTIONAL EXTERNAL <br> PATH (PP_EXT) |
| :---: | :--- | :--- | :--- |
| TPS25750D | Yes | Yes | No |
| TPS25750S | Yes | No | Yes |

## 6 Pin Configuration and Functions



图 6-1. Top View of the TPS25750D 38-pin QFN RJK Package


图 6-2. Top View of the TPS25750S 32-pin QFN RSM Package

TPS25750
ZHCSLS2A - JULY 2020 - REVISED NOVEMBER 2020
表 6-1. TPS25750D Pin Functions

| PIN |  | TYPE ${ }^{(1)}$ | RESET | DESCRIPTION |
| :---: | :---: | :---: | :---: | :---: |
| NAME | NO. |  |  |  |
| ADCIN1 | 2 | 1 | Hi-Z | Configuration Input. Connect to a resistor divider to LDO_3V3. |
| ADCIN2 | 3 | 1 | Hi-Z | Configuration Input. Connect to a resistor divider to LDO_3V3. |
| CC1 | 28 | I/O | Hi-Z | I/O for USB Type-C. Filter noise with recommended capacitor to GND (CCCy). |
| CC2 | 29 | I/O | Hi-Z | I/O for USB Type-C. Filter noise with recommended capacitor to GND (CCCy). |
| GND | 11, 12, 14, 31 | - | - | Ground. Connect to ground plane. |
| GPIO0 | 5 | GPIO | Hi-Z | General purpose digital I/O. Tie to ground when unused. |
| GPIO1 | 6 | GPIO | Hi-Z | General purpose digital I/O. Tie to ground when unused. |
| GPIO2 | 7 | 0 | Hi-Z | General purpose digital I/O. Tie to ground when unused. |
| GPIO3 | 19 | 0 | Hi-Z | General purpose digital I/O. Tie to ground when unused. |
| GPIO4(USB_P) | 26 | I/O | Hi-Z | General purpose digital I/O. Tie to ground when unused.This may be connected to $\mathrm{D}+$ for BC 1.2 support. |
| GPIO5(USB_N) | 27 | I/O | Hi-Z | General purpose digital I/O. Tie to ground when unused. This may be connected to D- for BC1.2 support. |
| GPIO6 | 37 | 0 | Hi-Z | General purpose digital I/O. Tie to ground when unused. |
| GPIO7 | 36 | 0 | Hi-Z | General purpose digital I/O. Tie to ground when unused. |
| I2Cs_SCL | 9 | I | Hi-Z | I2C slave serial clock input. Tie to pullup voltage through a resistor. May be grounded if unused. |
| I2Cs_SDA | 8 | I/O | Hi-Z | I2C slave serial data. Open-drain input/output. Tie to pullup voltage through a resistor. May be grounded if unused. |
| 12Cs_IRQ | 10 | 0 | Hi-Z | I2C slave interrupt. Active low. Connect to external voltage through a pull-up resistor. This can be re-configured to GPIO10. Tie to ground if unused. |
| 12Cm_SCL | 17 | 0 | Hi-Z | ${ }^{2} \mathrm{C}$ master serial clock. Open-drain output. Tie to pullup voltage through a resistor. Can be grounded if unused. |
| GPIO11 | 13 | 0 | Hi-Z | General purpose digital I/O. Tie to ground when unused. |
| I2Cm_SDA | 16 | I/O | Hi-Z | ${ }^{2} \mathrm{C}$ master serial data. Open-drain input/output. Tie to pullup voltage through a resistor. Can be grounded if unused. |
| I2Cm_IRQ | 18 | 1 | Hi-Z | I2C master interrupt. Active low. Connect to external voltage through a pull-up resistor.Tie to ground when unused. This can be re-configured to GPIO12. |
| LDO_1V5 | 4 | 0 | - | Output of the CORE LDO. Bypass with capacitance CLDO_1v5 $^{\text {to GND. This }}$ pin cannot source current to external circuits. |
| LDO_3V3 | 1 | 0 | - | Output of supply switched from VIN_3V3 or VBUS LDO. Bypass with capacitance $\mathrm{C}_{\mathrm{LDO}}$ 3V3 to GND. |
| DRAIN | 15, 30 | N/A | - | Connects to drain of internal FET. |
| PP5V | 34, 35 | 1 | - | $5-\mathrm{V}$ System Supply to VBUS, supply for CCy pins as VCONN. |
| PPHV | 20, 21, 22 | I/O |  | High-voltage sinking node in the system. |
| VBUS_IN | 23, 24, 25 | I/O |  | $5-\mathrm{V}$ to 20-V input. |
| VBUS | 32, 33 | 0 |  | 5-V output from PP5V input to LDO. Bypass with capacitance $\mathrm{C}_{\text {VBUs }}$ to GND. |
| VIN_3V3 | 38 | 1 | - | Supply for core circuitry and I/O. Bypass with capacitance $\mathrm{C}_{\text {VIN_3V3 }}$ to GND. |

(1) $\mathrm{I}=$ input, $\mathrm{O}=$ output, $\mathrm{I} / \mathrm{O}=$ input and output, GPIO $=$ general purpose digital input and output

表 6-2. TPS25750S Pin Functions

| PIN |  | TYPE ${ }^{(1)}$ | RESET | DESCRIPTION |
| :---: | :---: | :---: | :---: | :---: |
| NAME | NO. |  |  |  |
| ADCIN1 | 2 | 1 | Hi-Z | Configuration Input. Connect to a resistor divider to LDO_3V3. |
| ADCIN2 | 3 | 1 | Hi-Z | Configuration Input. Connect to a resistor divider to LDO_3V3. |
| CC1 | 24 | I/O | Hi-Z | I/O for USB Type-C. Filter noise with recommended capacitor to GND (CCCy). |
| CC2 | 25 | I/O | Hi-Z | I/O for USB Type-C. Filter noise with recommended capacitor to GND (CCCy). |
| GATE_VSYS | 20 | 0 | Hi-Z | Connect to the N-ch MOSFET that has source tied to VSYS. |
| GATE_VBUS | 21 | 0 | Hi-Z | Connect to the N-ch MOSFET that has source tied to VBUS. |
| GND | 11, 12, 14 | - | - | Ground. Connect to ground plane. |
| GPIO0 | 5 | I/O | Hi-Z | General purpose digital I/O. Tie to ground when unused. |
| GPIO1 | 6 | I/O | Hi-Z | General purpose digital I/O. Tie to ground when unused. |
| GPIO2 | 7 | I/O | Hi-Z | General purpose digital I/O. Tie to ground when unused. |
| GPIO3 | 18 | I/O | Hi-Z | General purpose digital I/O. Tie to ground when unused. |
| GPIO4 (USB_P) | 22 | I/O | Hi-Z | General purpose digital I/O. Tie to ground when unused. This may be connected to $\mathrm{D}+$ for BC 1.2 support. |
| GPIO5 (USB_N) | 23 | I/O | Hi-Z | General purpose digital I/O. Tie to ground when unused. This may be connected to D- for BC1.2 support. |
| GPIO6 | 31 | I/O | Hi-Z | General purpose digital I/O. Tie to ground when unused. |
| GPIO7 | 30 | 1/O | Hi-Z | General purpose digital I/O. Tie to ground when unused. |
| I2Cs_SCL | 9 | 1 | Hi-Z | I2C slave serial clock input. Tie to pullup voltage through a resistor. May be grounded if unused. |
| I2Cs_SDA | 8 | I/O | Hi-Z | I2C slave serial data. Open-drain input/output. Tie to pullup voltage through a resistor. May be grounded if unused. |
| 12Cs_IRQ | 10 | 0 | Hi-Z | I2C slave interrupt. Active low. Connect to external voltage through a pull-up resistor. This can be re-configured to GPIO10. Tie to ground when unused. |
| 12Cm_SCL | 16 | 0 | Hi-Z | ${ }^{2} \mathrm{C}$ master serial clock. Open-drain output. Tie to pullup voltage through a resistor when used or unused. |
| GPIO11 | 13 | 0 | Hi-Z | General purpose digital I/O. Tie to ground when unused. |
| I2Cm_SDA | 15 | I/O | Hi-Z | ${ }^{2} \mathrm{C}$ master serial data. Open-drain input/output. Tie to pullup voltage through a resistor when used or unused. |
| I2Cm_IRQ | 17 | 1 | Hi-Z | I2C master interrupt. Active low. Connect to external voltage through a pull-up resistor. Tie to ground when unused. This can be re-configured to GPIO12. |
| LDO_1V5 | 4 | 0 | - | Output of the CORE LDO. Bypass with capacitance C CDO_1V5 to GND. This pin cannot source current to external circuits. |
| LDO_3V3 | 1 | 0 | - | Output of supply switched from VIN_3V3 or VBUS LDO. Bypass with capacitance $\mathrm{C}_{\text {LDO_3V3 }}$ to GND. |
| PP5V | 28, 29 | 1 | - | $5-\mathrm{V}$ System Supply to VBUS, supply for CCy pins as VCONN. |
| VSYS | 19 | 1 | - | High-voltage sinking node in the system. It is used to implement reverse-current-protection (RCP) for the external sinking paths controlled by GATE_VSYS. |
| VBUS | 26, 27 | I/O |  | $5-\mathrm{V}$ to 20-V input. Bypass with capacitance $\mathrm{C}_{\text {VBus }}$ to GND. |
| VIN_3V3 | 32 | 1 | - | Supply for core circuitry and I/O. Bypass with capacitance CVIN_3V3 to GND. |

(1) $\mathrm{I}=$ input, $\mathrm{O}=$ output, $\mathrm{I} / \mathrm{O}=$ input and output, GPIO = general purpose digital input and output

## 7 Specifications

### 7.1 Absolute Maximum Ratings

### 7.1.1 TPS25750D and TPS25750S - Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) ${ }^{(1)}$

|  |  | MIN | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: |
| Input voltage range ${ }^{(2)}$ | PP5V | -0.3 | 6 | V |
|  | VIN_3V3 | -0.3 | 4 |  |
|  | ADCIN1, ADCIN2 | -0.3 | 4 |  |
|  | VBUS_IN, VBUS ${ }^{(4)}$ | -0.3 | 28 | V |
|  | CC1, CC2 ${ }^{(4)}$ | -0.5 | 26 |  |
|  | GPIOx | -0.3 | 6.0 |  |
|  | I2Cm_SDA, I2Cm_SCL, I2Cm_IRQ, 12Cs_IRQ,I2Cs_SCL, I2Cs_SDA | -0.3 | 4 |  |
| Output voltage range ${ }^{(2)}$ | LDO_1V5 ${ }^{(3)}$ | -0.3 | 2 | V |
|  | LDO_3V3 ${ }^{(3)}$ | -0.3 | 4 |  |
| Source current | Source or sink current VBUS |  | limited | A |
|  | Positive source current on CC1, CC2 |  | 1 |  |
|  | Positive sink current on CC1, CC2 while VCONN switch is enabled |  | 1 |  |
|  | Positive sink current for I2Cm_SDA, I2Cm_SCL, I2Cm_IRQ, I2Cs_IRQ,I2Cs_SCL, I2Cs_SDA | internally limited |  |  |
|  | Positive source current for LDO_3V3, LDO_1V5 | internally limited |  |  |
| Source current | GPIOx |  | 0.005 | A |
| $\mathrm{T}_{\text {J }}$ Operating junction temperature |  | - 40 | 175 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ Storage temperature |  | - 55 | 150 | ${ }^{\circ} \mathrm{C}$ |

(1) Stresses beyond those listed under Absolute Maximum Rating may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
(2) All voltage values are with respect to network GND. Connect the GND pin directly to the GND plane of the board.
(3) Do not apply voltage to these pins.
(4) A TVS with a break down voltage falling between the Recommended max and the Abs max value is recommended such as TVS2200.

### 7.1.2 TPS25750D - Absolute Maximum Ratings


(1) All voltage values are with respect to network GND. Connect the GND pin directly to the GND plane of the board.
(2) Pulse duration $\leqslant 100 \mu \mathrm{~s}$ and duty-cycle $\leqslant 1 \%$.

### 7.1.3 TPS25750S - Absolute Maximum Ratings

|  |  | MIN | MAX |  |
| :--- | :--- | :--- | :--- | :--- |
| Output voltage range $^{(1)}$ | GATE_VBUS, <br> GATE_VSYS | UNIT |  |  |

TPS25750

### 7.1.3 TPS25750S - Absolute Maximum Ratings (continued)

|  |  | MIN | MAX |  |
| :--- | :--- | ---: | ---: | ---: |
| $V_{\text {GS }}$ | $V_{\text {GATE_VBUS }}-V_{\text {VBUS }}$, <br> V $_{\text {GATE_SYS }}-V_{\text {VSYS }}$ | -0.5 | 12 | V |

(1) All voltage values are with respect to network GND. Connect the GND pin directly to the GND plane of the board.
(2) Do not apply voltage to these pins.

### 7.2 ESD Ratings

| PARAMETER |  | TEST CONDITIONS | VALUE | UNIT |
| :--- | :---: | :--- | :---: | :---: |
| $\mathrm{V}_{\text {(ESD) }}$ | Electrostatic discharge | Human body model (HBM), per ANSI/ <br> ESDA/JEDEC JS-001, all pins${ }^{(1)}$ | $\pm 1000$ |  |
|  | Charged device model (CDM), per <br> JEDEC specificationJESD22-C101, all <br> pins $^{(2)}$ | $\pm 500$ | V |  |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

### 7.3 Recommeded Operating Conditions

### 7.3.1 TPS25750D - Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted) ${ }^{(1)}$

|  |  |  | MIN | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | VIN_3V3 | 3.0 | 3.6 |  |
|  |  | PP5V | 4.9 | 5.5 |  |
| $\mathrm{V}_{1}$ | Input voltage range ${ }^{(1)}$ | ADCIN1, ADCIN2,VBUS_IN, VBUS ${ }^{(2)}$ | 4 | 22 | V |
|  |  | PPHV | 0 | 22 |  |
|  |  | I2Cx_SDA, I2Cx_SCL, I2Cx_IRQ, ADCIN1, ADCIN2 | 0 | 3.6 |  |
| $V_{10}$ |  | GPIOx | 0 | 5.5 | V |
|  |  | CC1, CC2 | 0 | 5.5 |  |
|  |  | VBUS |  | 3 | A |
| 10 | Output current (from PPSV) | CC1, CC2 |  | 315 | mA |
| IPP_HV | Current from VBUS_IN to PPHV |  |  | 7 | A |
| 10 | Output current (from LDO_3V3) | GPIOx |  | 1 | mA |
| Io | Output current (from VBUS LDO) | Current from LDO_3V3 |  | 5 | mA |
|  |  | $\mathrm{I}_{\mathrm{PP} \_5 \mathrm{~V}} \leqslant 3 \mathrm{~A}, \mathrm{IPP}_{\mathrm{PP}} \mathrm{HV}=0, \mathrm{IPP}_{\text {PCABLE }}$ $\leqslant 315 \mathrm{~mA}$ | -40 | 85 |  |
|  |  | $\begin{aligned} & \mathrm{l}_{\mathrm{PP} \_5 \mathrm{~V}} \leqslant 1.5 \mathrm{~A}, \mathrm{l}_{\mathrm{PP} \_\mathrm{HV}}=0, \\ & \mathrm{l}_{\mathrm{PP} \_\mathrm{CABLE}} \leqslant 315 \mathrm{~mA} \end{aligned}$ | -40 | 105 |  |
|  |  | $\begin{aligned} & \text { IPP_ } 5 \mathrm{~V}=0, \mathrm{IPP}_{\text {_HV }} \leqslant 7 \mathrm{~A}, \mathrm{I}_{\text {PP_CABLE }} \\ & =0 \end{aligned}$ | -40 | 45 |  |
| A | Ambient operating temperature |  | -40 | 65 |  |
|  |  | $\mathrm{I}_{\mathrm{PP} \_5 \mathrm{~V}}=0, \mathrm{I}_{\mathrm{PP} \_\mathrm{HV}} \leqslant 5 \mathrm{~A}, \mathrm{I}_{\text {PP_CABLE }}$ $\leqslant 315 \mathrm{~mA}$ | -40 | 85 |  |
|  |  | $\begin{aligned} & \mathrm{l}_{\mathrm{PP} \_5 \mathrm{~V}}=0, \mathrm{I}_{\mathrm{PP} \_\mathrm{HV}} \leqslant 3.5 \mathrm{~A}, \\ & \mathrm{IPP}_{\mathrm{PP} \text { CABLE }} \leqslant 315 \mathrm{~mA} \end{aligned}$ | -40 | 105 |  |
| $\mathrm{T}_{\text {J_PPHV }}$ | Operating junction temperature | PP_HV switch | -40 | 150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{J}$ | Operating junction temperature |  | -40 | 125 | ${ }^{\circ} \mathrm{C}$ |

(1) All voltage values are with respect to network GND. All GND pins must be connected directly to the GND plane of the board.
(2) All VBUS and VBUS_IN pins be shorted together.

### 7.3.2 TPS25750S - Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted) ${ }^{(1)}$

|  |  |  | MIN | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $V_{1}$ | Input voltage range ${ }^{(1)}$ | VIN_3V3 | 3.0 | 3.6 | V |
|  |  | PP5V | 4.9 | 5.5 |  |
|  |  | VBUS | 4 | 22 |  |
|  |  | VSYS | 0 | 22 |  |
| $\mathrm{V}_{10}$ | I/O voltage range ${ }^{(1)}$ | I2Cx_SDA, I2Cx_SCL, I2Cx_IRQ, ADCIN1, ADCIN2 | 0 | 3.6 | V |
|  |  | GPIOx | 0 | 5.5 |  |
|  |  | CC1, CC2 | 0 | 5.5 |  |
| 10 | Output current (from PP5V) | VBUS |  | 3 | A |
|  |  | CC1, CC2 |  | 315 | mA |
| 10 | Output current (from LDO_3V3) | GPIOx |  | 1 | mA |
| 10 | Output current (from VBUS LDO) | sum of current from LDO_3V3 and GPIOx |  | 5 | mA |
| $\mathrm{T}_{\mathrm{A}}$ | Ambient operating temperature | $\mathrm{l}_{\mathrm{PPA}}^{\mathrm{mA}^{2}} \leqslant 1.5 \mathrm{~A}, \mathrm{l}_{\mathrm{PP} \_ \text {CABLE }} \leqslant 315$ | -40 | 105 | ${ }^{\circ} \mathrm{C}$ |
|  |  | $\mathrm{lPP}_{\text {_ }} 5 \leqslant 3$ A, $\mathrm{l}_{\text {PP_CABLE }} \leqslant 315 \mathrm{~mA}$ | -40 | 85 |  |
| $\mathrm{T}_{\text {J }}$ | Operating junction temperature |  | -40 | 125 | ${ }^{\circ} \mathrm{C}$ |

(1) All voltage values are with respect to network GND. All GND pins must be connected directly to the GND plane of the board.

### 7.4 Recommended Capacitance

over operating free-air temperature range (unless otherwise noted)

| PARAMETER ${ }^{(1)}$ |  | VOLTAGE RATING | MIN | NOM | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathrm{VIN} \text { _3V3 }}$ | Capacitance on VIN_3V3 | 6.3 V | 5 | 10 |  | $\mu \mathrm{F}$ |
| CLDO_3V3 | Capacitance on LDO_3V3 | 6.3 V | 5 | 10 | 25 | $\mu \mathrm{F}$ |
| CLDO_1V5 | Capacitance on LDO_1V5 | 4 V | 4.5 |  | 12 | $\mu \mathrm{F}$ |
| $\mathrm{C}_{\text {VBus }}$ | Capacitance on VBUS ${ }^{(4)}$ | 25 V | 1 | 4.7 | 10 | $\mu \mathrm{F}$ |
| CPP5V | Capacitance on PP5V | 10 V | $120^{(2)}$ |  |  | $\mu \mathrm{F}$ |
| CVsYs (TPS25750S) | Capacitance on VSYS Sink from VBUS | 25 V |  | 47 | 100 | $\mu \mathrm{F}$ |
| $\mathrm{C}_{\text {PPHV }}$ (TPS25750D) | Capacitance on PPHV Sink from VBUS | 25 V |  | 47 | 100 | $\mu \mathrm{F}$ |
| $\mathrm{C}_{\mathrm{CCy}}$ | Capacitance on CCy pins ${ }^{(3)}$ | 6.3 V | 200 | 400 | 480 | pF |

(1) Capacitance values do not include any derating factors. For example, if $5.0 \mu \mathrm{~F}$ is required and the external capacitor value reduces by $50 \%$ at the required operating voltage, then the required external capacitor value would be $10 \mu \mathrm{~F}$.
(2) This is a requirement from USB PD (cSrcBulkShared). Keep at least $10 \mu \mathrm{~F}$ tied directly to PP5V.
(3) This includes all external capacitance to the Type-C receptacle.
(4) The device can be configured to quickly disable the sinking power path upon certain events. When such a configuration is used, a capacitance on the higher side of this range is recommended.

### 7.5 Thermal Information

### 7.5.1 TPS25750D - Thermal Information

| THERMAL METRIC ${ }^{(1)}$ |  | TPS25750D | UNIT |
| :---: | :---: | :---: | :---: |
|  |  | QFN (RJK) |  |
|  |  | 38 PINS |  |
| $\mathrm{R}_{\theta \mathrm{JA}}$ | Junction-to-ambient thermal resistance (sinking through PP_HV) | 57.4 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
|  | Junction-to-ambient thermal resistance (sourcing through PP_5V) | 46.5 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| $\mathrm{R}_{\theta \mathrm{JC}}$ (top) | Junction-to-case (top) thermal resistance (sinking through PP_HV) | 30.5 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
|  | Junction-to-case (top) thermal resistance (sourcing through PP_5V) | 20.3 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| $\mathrm{R}_{\theta \mathrm{JB}}$ | Junction-to-board thermal resistance (sinking through PP_HV) | 21.1 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
|  | Junction-to-board thermal resistance (sourcing through PP_5V) | 11.1 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| $\psi_{\text {JT }}$ | Junction-to-top characterization parameter (sinking through PP_HV) | 18.2 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
|  | Junction-to-top characterization parameter (sourcing through PP_5V) | 1.0 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| $\psi_{\text {JB }}$ | Junction-to-board characterization parameter (sinking through PP_HV) | 21.1 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
|  | Junction-to-board characterization parameter (sourcing through PP_5V) | 11.1 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| $\mathrm{R}_{\theta \mathrm{Jc}}$ (bot_GND) | Junction-to-case (bottom GND pad) thermal resistance | 1.8 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| $\mathrm{R}_{\theta \text { Jc }}$ (bot_DRAIN) | Junction-to-case (bottom DRAIN pad) thermal resistance | 4.6 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

### 7.5.2 TPS25750S - Thermal Information

| THERMAL METRIC ${ }^{(1)}$ |  | TPS25750S QFN (RSM) | UNIT |
| :---: | :---: | :---: | :---: |
|  |  |  |  |
|  |  | 32 PINS |  |
| $\mathrm{R}_{\theta \text { JA }}$ | Junction-to-ambient thermal resistance | 30.5 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| $\mathrm{R}_{\theta \text { JC }}$ (top) | Junction-to-case (top) thermal resistance | 24.5 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| $\mathrm{R}_{\text {ө JC }}$ | Junction-to-board (bottom) thermal resistance | 2 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| $\mathrm{R}_{\text {ө } \mathrm{JB}}$ | Junction-to-board thermal resistance | 9.8 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| $\psi_{\text {JT }}$ | Junction-to-top characterization parameter | 0.2 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| $\psi_{\text {JB }}$ | Junction-to-board characterization parameter | 9.7 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

TPS25750
ZHCSLS2A - JULY 2020 - REVISED NOVEMBER 2020

### 7.6 Power Supply Characteristics

Operating under these conditions unless otherwise noted: $3.0 \mathrm{~V} \leqslant \mathrm{~V}_{\mathrm{VIN}_{3} \mathrm{~V}_{3}} \leqslant 3.6 \mathrm{~V}$

| PARAMETER |  | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| VIN_3V3, VBUS |  |  |  |  |  |  |
| Vibus_uvto | VBUS UVLO threshold | rising | 3.6 |  | 3.9 | V |
|  |  | falling | 3.5 |  | 3.8 |  |
|  |  | hysteresis |  | 0.1 |  |  |
| VVIN3V3_UVLo | Voltage required on VIN_3V3 for power on | rising, $\mathrm{V}_{\text {VBUS }}=0$ | 2.56 | 2.66 | 2.76 | V |
|  |  | falling, $\mathrm{V}_{\text {VBuS }}=0$ | 2.44 | 2.54 | 2.64 |  |
|  |  | hysteresis |  | 0.12 |  |  |
| LDO_3V3, LDO_1V5 |  |  |  |  |  |  |
| VLDo_3V3 | Voltage on LDO_3V3 | $\begin{aligned} & \mathrm{V}_{\mathrm{VIN} 3 \mathrm{~V} 3}=0 \mathrm{~V}, 10 \mu \mathrm{~A} \leqslant \mathrm{I}_{\text {LOAD }} \leqslant \\ & 18 \mathrm{~mA}, \text { VBUS } \geqslant 3.9 \mathrm{~V} \end{aligned}$ | 3.0 | 3.4 | 3.6 | V |
| RLDO_3V3 | Rdson of VIN_3V3 to LDO_3V3 | $\mathrm{L}_{\text {LDO_3 }} \mathrm{VV} 3=50 \mathrm{~mA}$ |  |  | 1.4 | $\Omega$ |
| VLDO_1V5 | Voltage on LDO_1V5 | up to maximum internal loading condition | 1.49 | 1.5 | 1.65 | V |

### 7.7 Power Consumption

Operating under these conditions unless otherwise noted: $3.0 \mathrm{~V} \leqslant \mathrm{~V}_{\mathrm{VIN}_{2} 3 \mathrm{~V} 3} \leqslant 3.6 \mathrm{~V}$, no GPIO loading

| PARAMETER |  | TEST CONDITIONS | MIN TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| IVIN_3V3,ActSrc | Current into VIN_3V3 | Active Source mode: $\mathrm{V}_{\text {VBUS }}=5.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{VIN} \text { _3V3 }}=3.3 \mathrm{~V}$ | 3 |  | mA |
| IVIN_3V3,ActSnk | Current into VIN_3V3 | Active Sink mode: $22 \mathrm{~V} \geqslant \mathrm{~V}_{\text {VBus }} \geqslant 4.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{VIN} \text { _3V3 }}=3.3 \mathrm{~V}$ | 3 | 6 | mA |
| $\mathrm{I}_{\text {VIN_3V3, }}$ dilsrc | Current into VIN_3V3 | Idle Source mode: $\mathrm{V}_{\text {VBUS }}=5.0 \mathrm{~V}, \mathrm{~V}_{\text {VIN_3V3 }}=3.3 \mathrm{~V}$ | 1.0 |  | mA |
| $\mathrm{I}_{\text {VIN_3V3, }}$ dilsnk | Current into VIN_3V3 | Idle Sink mode: $22 \mathrm{~V} \geqslant \mathrm{~V}_{\text {VBus }} \geqslant 4.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{VIN}}$ 3V3 3.3 .3 V | 1.0 |  | mA |
| $\mathrm{P}_{\text {MstbySnk }}$ | Power drawn into PP5V and VIN_3V3 in Modern Standby Sink Mode | $\begin{aligned} & \text { CCm floating, } \mathrm{V}_{\mathrm{CCn}}=0.4 \mathrm{~V}, \mathrm{~V}_{\text {PP5V }}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{VIN} 3 \mathrm{~V} 3}=3.3 \mathrm{~V}, \\ & \mathrm{~V}_{\text {VBUS }}=5.0 \mathrm{~V}, \mathrm{GATE} \mathrm{VBUS}, \mathrm{GATE} \text { VSYS disabled, and } \mathrm{T}_{\mathrm{J}} \\ & =25^{\circ} \mathrm{C} \end{aligned}$ | 4.1 |  | mW |
| $\mathrm{P}_{\text {MstbySrc }}$ | Power drawn into PP5V and VIN_3V3 in Modern Standby Source Mode | CCm floating, CCn tied to GND through $5.1 \mathrm{k} \Omega, \mathrm{V}_{\text {PP5V }}=5$ $\mathrm{V}, \mathrm{V}_{\text {VIN_3V3 }}=3.3 \mathrm{~V}, \mathrm{I}_{\text {VBus }}=0, \mathrm{~T}_{\mathrm{J}}=25^{\circ} \mathrm{C}$ | 4.5 |  | mW |
| $\mathrm{IPP5V}$, Sleep | Current into PP5V | Sleep source mode: $\mathrm{V}_{\text {PA_VBus }}=0 \mathrm{~V}, \mathrm{~V}_{\text {PB_VBus }}=0 \mathrm{~V}$, $\mathrm{V}_{\mathrm{VIN} \_3 \mathrm{~V} 3}=3.3 \mathrm{~V}$ | 2 |  | $\mu \mathrm{A}$ |
| IVIN_3V3,Sleep | Current into VIN_3V3 | Sleep DRP mode: $\mathrm{V}_{\mathrm{VBUS}}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{VIN} \text { _3V3 }}=3.3 \mathrm{~V}$ | 56 |  | $\mu \mathrm{A}$ |

### 7.8 PP_5V Power Switch Characteristics

Operating under these conditions unless otherwise noted: $3.0 \mathrm{~V} \leqslant \mathrm{~V}_{\mathrm{VIN}_{3} \mathrm{~V} 3} \leqslant 3.6 \mathrm{~V}$

| PARAMETER |  | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| RPP_5V | Resistance from PP5V to VBUS | $\mathrm{l}_{\text {LOAD }}=3 \mathrm{~A}, \mathrm{~T}_{\mathrm{J}}=25^{\circ} \mathrm{C}$ |  | 36 | 38 | $\mathrm{m} \Omega$ |
| RPP_5V | Resistance from PP5V to VBUS | $\mathrm{I}_{\text {LOAD }}=3 \mathrm{~A}, \mathrm{~T}_{\mathrm{J}}=125^{\circ} \mathrm{C}$ |  | 36 | 53 | $\mathrm{m} \Omega$ |
| lpp5V_REV | VBUS to PP5V leakage current | $\mathrm{V}_{\text {PP5V }}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{VBUS}}=5.5 \mathrm{~V}$, PP_5V disabled, $\mathrm{T}_{\mathrm{J}} \leqslant$ $85^{\circ} \mathrm{C}$, measure $\mathrm{I}_{\mathrm{PP} 5 \mathrm{~V}}$ |  |  | 5 | $\mu \mathrm{A}$ |
| lPP5V_FWD | PP5V to VBUS leakage current | $\mathrm{V}_{\text {PP5V }}=5.5 \mathrm{~V}, \mathrm{~V}_{\text {VBUS }}=0 \mathrm{~V} \text {, }$ <br> PP_5V disabled, $\mathrm{T}_{\mathrm{J}} \leqslant$ $85^{\circ} \mathrm{C}$, measure $\mathrm{I}_{\mathrm{VBus}}$ |  |  | 15 | $\mu \mathrm{A}$ |
| lıimsV | Current limit setting | Configure to setting 0 | 1.15 |  | 1.36 | A |
| lıimsV | Current limit setting | Configure to setting 1 | 1.61 |  | 1.90 | A |
| lıIM5V | Current limit setting |  | 2.3 |  | 2.70 | A |
| lıimsV | Current limit setting | Configure to setting 3 | 3.04 |  | 3.58 | A |
| lumsV | Current limit setting | Configure to setting 4 | 3.22 |  | 3.78 | A |

TPS25750

Operating under these conditions unless otherwise noted: $3.0 \mathrm{~V} \leqslant \mathrm{~V}_{\mathrm{VIN} 3 \mathrm{~V} 3} \leqslant 3.6 \mathrm{~V}$

| PARAMETER |  | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\text {vbus }}$ | PP5V to VBUS current sense accuracy | $3.64 \mathrm{~A} \geqslant \mathrm{I}_{\text {VBUS }} \geqslant 1 \mathrm{~A}$ | 3.05 | 3.5 | 3.75 | A/V |
| VPP_5V_RCP | RCP clears and PP_5V starts turning on when $\mathrm{V}_{\text {VBUS }}$ - $\mathrm{V}_{\text {PP5V }}$ < VPP_5V_RCP. Measure $\mathrm{V}_{\text {VBus }}-\mathrm{V}_{\text {PP5V }}$ |  | 10 |  | 20 | mV |
| tios_PP_5V | Response time to VBUS short circuit | VBUS to GND through 10 $\mathrm{m} \Omega, \mathrm{C}_{\text {VBus }}=0$ |  | 1.15 |  | $\mu \mathrm{s}$ |
| tpp_5V_ovp | Response time to $\mathrm{V}_{\text {VBUS }}>\mathrm{V}_{\text {OVP4RCP }}$ | Enable PP_5V, IRpDef being drawn from PP5V, configure $\mathrm{V}_{\text {OVP4RCP }}$ to setting 2, ramp $\mathrm{V}_{\text {vBus }}$ from 4 V to 20 V at $100 \mathrm{~V} / \mathrm{ms}$, $\mathrm{C}_{\text {PP5V }}=2.5 \mu \mathrm{~F}$, measure time from OVP detection until reverse current < 100 mA |  | 4.5 |  | $\mu \mathrm{s}$ |
| tpp_5V_uvio | Response time to $\mathrm{V}_{\text {PP5V }}<$ $\mathrm{V}_{\text {PP5V_UVLO }}$ PP_VBUS is deemed off when $\overline{\mathrm{V}}_{\text {vBus }}<0.8 \mathrm{~V}$ | $R_{L}=100 \Omega$, no external capacitance on VBUS |  | 4 |  | $\mu \mathrm{s}$ |
| tpp_5V_rcp | $\begin{aligned} & \text { Response time to } \mathrm{V}_{\text {PP5V }}<\mathrm{V}_{\text {VBUS }}+ \\ & \mathrm{V}_{\text {PP_5__RCP }} \end{aligned}$ | $\mathrm{V}_{\text {PP5V }}=5.5 \mathrm{~V}$, $\mathrm{I}_{\text {RPDef }}$ being drawn from PP5V, enable PP_5V, configure $V_{\text {OVP4RCP }}$ to setting 2, ramp $V_{\text {VBus }}$ from 4 V to 21.5 V at 10 $\mathrm{V} / \mu \mathrm{s}$, measure $\mathrm{V}_{\mathrm{PP5V}}$. $C_{\text {PP5V }}=104 \mu \mathrm{~F}, \mathrm{C}_{\text {VBUS }}=10$ $\mu \mathrm{F}$, measure time from RCP detection until reverse current < 100 mA |  | 0.7 |  | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\text {LIIM }}$ | Current clamping deglitch time |  |  | 5.1 |  | ms |
| ton | From enable signal to VBUS at $90 \%$ of final value | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=100 \Omega, \mathrm{~V}_{\mathrm{PP} 5 \mathrm{~V}}=5 \mathrm{~V}, \\ & \mathrm{C}_{\mathrm{L}}=0 \end{aligned}$ | 2.3 | 3.3 | 4.3 | ms |
| $\mathrm{t}_{\text {OFF }}$ | From disable signal to VBUS at 10\% of final value | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=100 \Omega, \mathrm{~V}_{\mathrm{PP} 5 \mathrm{~V}}=5 \mathrm{~V}, \\ & \mathrm{C}_{\mathrm{L}}=0 \end{aligned}$ | 0.30 | 0.45 | 0.6 | ms |
| $\mathrm{t}_{\text {RISE }}$ | VBUS from $10 \%$ to $90 \%$ of final value | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=100 \Omega, \mathrm{~V}_{\mathrm{PP} 5 \mathrm{~V}}=5 \mathrm{~V}, \\ & \mathrm{C}_{\mathrm{L}}=0 \end{aligned}$ | 1.2 | 1.7 | 2.2 | ms |
| $\mathrm{t}_{\text {FALL }}$ | VBUS from 90\% to 10\% of initial value | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=100 \Omega, \mathrm{~V}_{\mathrm{PP} 5 \mathrm{~V}}=5 \mathrm{~V}, \\ & \mathrm{C}_{\mathrm{L}}=0 \end{aligned}$ | 0.06 | 0.1 | 0.14 | ms |

### 7.9 PPHV Power Switch Characteristics - TPS25750D

Operating under these conditions unless otherwise noted: $3.0 \mathrm{~V} \leqslant \mathrm{~V}_{\mathrm{VIN} 3} \mathrm{~V}_{3} \leqslant 3.6 \mathrm{~V}$

| PARAMETER |  | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{R}_{\text {PPHV }}$ | Resistance from VBUS_IN to PPHV power switch resistance | $\begin{aligned} & T_{J \_P P H V}=25^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{PPHV}}=6.5 \\ & \mathrm{~A}^{2} \end{aligned}$ |  | 16 | 19 | $\mathrm{m} \Omega$ |
|  |  | $\begin{aligned} & \mathrm{T}_{\mathrm{JPPHV}}=125^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{PPHV}}= \\ & 6.5 \mathrm{~A} \end{aligned}$ |  | 24 | 29 |  |
|  |  | $\begin{aligned} & \mathrm{T}_{\mathrm{JPPHV}}=150^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{PPHV}}= \\ & 6.5 \mathrm{~A} \end{aligned}$ |  | 27 | 32 | $\mathrm{m} \Omega$ |

Operating under these conditions unless otherwise noted: $3.0 \mathrm{~V} \leqslant \mathrm{~V}_{\mathrm{VIN} 3} \mathrm{~V}_{3} \leqslant 3.6 \mathrm{~V}$

| PARAMETER |  | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{RCP}}$ | Comparator mode RCP threshold, $V_{\text {PPHV }}$ - $V_{\text {VBUS }}$ | $\begin{aligned} & \text { Setting } 0,4 \mathrm{~V} \leqslant \mathrm{~V}_{\text {VBUS }} \leqslant \\ & 22 \mathrm{~V}, \mathrm{~V}_{\text {VIN_3V3 }} \leqslant 3.63 \mathrm{~V} \end{aligned}$ | 2 | 6 | 10 | mV |
|  |  | $\begin{aligned} & \text { setting } 1,4 \mathrm{~V} \leqslant \mathrm{~V}_{\text {VBus }} \leqslant \\ & 22 \mathrm{~V}, \mathrm{~V}_{\text {VIN_3V3 }} \leqslant 3.63 \mathrm{~V} \end{aligned}$ | 4 | 8 | 12 | mV |
|  |  | Setting $2,4 \mathrm{~V} \leqslant \mathrm{~V}_{\text {VBus }} \leqslant$ <br> $22 \mathrm{~V}, \mathrm{~V}_{\mathrm{VIN} \_3 \mathrm{~V} 3} \leqslant 3.63 \mathrm{~V}$ | 6 | 10 | 14 | mV |
|  |  | Setting $3,4 \mathrm{~V} \leqslant \mathrm{~V}_{\text {VBus }} \leqslant$ $22 \mathrm{~V}, \mathrm{~V}_{\text {VIN } 3 \text { V3 }} \leqslant 3.63 \mathrm{~V}$ <br> $22 \mathrm{~V}, \mathrm{~V}_{\mathrm{VIN} \_3 \mathrm{~V} 3} \leqslant 3.63 \mathrm{~V}$ | 8 | 12 | 16 | mV |
| SS | Soft start slew rate for GATE_VSYS, setting 0 | $\begin{aligned} & 4 \mathrm{~V} \leqslant \mathrm{~V}_{\text {VBUS }} \leqslant 22 \mathrm{~V} \text {, I LOAD } \\ & =100 \mathrm{~mA}, 500 \mathrm{pF}< \\ & \mathrm{C}_{\text {GATE }} \text { vSYS }<16 \mathrm{nF}, \\ & \text { measure slope from } 10 \% \text { to } \\ & 90 \% \text { of final VSYS value } \end{aligned}$ | 0.35 | 0.41 | 0.47 | V/ms |
|  | Soft start slew rate for GATE_VSYS, setting 1 | $\begin{aligned} & 4 \mathrm{~V} \leqslant \mathrm{~V}_{\text {VBUS }} \leqslant 22 \mathrm{~V}, \mathrm{I}_{\text {LOAD }} \\ & =100 \mathrm{~mA}, 500 \mathrm{pF}< \\ & \mathrm{C}_{\text {GATE }} \text { vSYS }<16 \mathrm{nF}, \\ & \text { measure slope from } 10 \% \text { to } \\ & 90 \% \text { of final VSYS value } \end{aligned}$ | 0.67 | 0.81 | 0.95 |  |
|  | Soft start slew rate for GATE_VSYS, setting 2 | $4 \mathrm{~V} \leqslant \mathrm{~V}_{\text {VBUS }} \leqslant 22 \mathrm{~V}$, $\mathrm{I}_{\text {LOAD }}$ $=100 \mathrm{~mA}, 500 \mathrm{pF}<$ $C_{\text {GATE_VSYS }}<16 \mathrm{nF}$, measure slope from $10 \%$ to $90 \%$ of final VSYS value | 1.33 | 1.7 | 2.0 |  |
|  | Soft start slew rate for GATE_VSYS, setting 3 | $\begin{aligned} & 4 \mathrm{~V} \leqslant \mathrm{~V}_{\text {VBUS }} \leqslant 22 \mathrm{~V}, \mathrm{I}_{\text {LOAD }} \\ & =100 \mathrm{~mA}, 500 \mathrm{pF}< \\ & \mathrm{C}_{\text {GATE_VSYS }}<16 \mathrm{nF}, \\ & \text { measure slope from } 10 \% \text { to } \\ & 90 \% \text { of final VSYS value } \end{aligned}$ | 2.8 | 3.3 | 3.80 |  |
| $\mathrm{t}_{\text {PPHV_OFF }}$ | Time allowed to disable the internal PPHV switch in normal shutdown mode | $\mathrm{V}_{\text {VBUS }}=20 \mathrm{~V}, \mathrm{~V}_{\text {PPHV }}=20 \mathrm{~V}$ (initially), $\mathrm{C}_{\mathrm{PPHV}}<1 \mathrm{nF}$, $\mathrm{I}_{\mathrm{PPHV}}=0.1 \mathrm{~A}$, switch is off when $\mathrm{V}_{\text {VBUS_IN }}-\mathrm{V}_{\text {PPHV }}>$ 1V |  | 400 | 1000 | $\mu \mathrm{s}$ |
| tPPHV_OVP | Time allowed to disable the internal PPHV switch in fast shutdown mode ( $V_{\text {OVP4RCP }}$ exceeded), this includes the response time of the comparator | OVP: V $57, \mathrm{~V}_{\text {VBUS }}=20 \mathrm{~V}$ initially, then raised to 23 V in 50 ns, $\mathrm{V}_{\mathrm{PPHV}}=$ $\mathrm{V}_{\text {VBUS_IN }}$ (initially), $\mathrm{C}_{\text {PPHV }}<$ $1 \mathrm{nF}, \mathrm{I}_{\mathrm{PPHV}}=0.1 \mathrm{~A}$, switch is off when $V_{V B U S \_I N}$ $\mathrm{V}_{\text {PPHV }}>0.1 \mathrm{~V}$ |  | 2 | 4 | $\mu \mathrm{s}$ |
| $t_{\text {PPHV_RCP }}$ | Time allowed to disable the internal PPHV switch in fast shutdown mode ( $\mathrm{V}_{\mathrm{RCP}}$ exceeded), this includes the response time of the comparator | $\begin{aligned} & \mathrm{RCP}: \mathrm{V}_{\mathrm{RCP}}=\text { setting } 0, \\ & \mathrm{~V}_{\mathrm{VB}}=5 \mathrm{~V}=5, \mathrm{~V}_{\mathrm{VSYS}}=5 \mathrm{~V} \\ & \text { initially, then raised to } 6 \mathrm{~V} \\ & \text { with dV/dt }=0.1 \mathrm{~V} / \\ & \mu \mathrm{S}, \mathrm{C}_{\mathrm{VBUS}}=10 \mu \mathrm{~F}, \text { measure } \\ & \text { time from } \mathrm{V}_{\mathrm{VSYS}}>\mathrm{V}_{\mathrm{BUS}}{ }^{+} \\ & \mathrm{V}_{\mathrm{RCP}} \text { to the time of peak } \\ & \text { voltage on } \mathrm{VBUS} \end{aligned}$ |  | 1 | 2 | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\text {PPHV_FSD }}$ | Time allowed to disable the internal PPHV switch in fast shutdown mode (OVP) | $V_{\text {PPHV }}=20 \mathrm{~V}$ (initially), <br> $\mathrm{V}_{\text {VBUS }}=20 \mathrm{~V}$ then raised to <br> 23 V in 50 ns, rovp $=1$, <br> $\mathrm{C}_{\mathrm{PPHV}}<1 \mathrm{nF}, \mathrm{I}_{\mathrm{PPHV}}=0.1$ <br> A, switch is off when <br> $\mathrm{V}_{\text {VBUS_IN }}-\mathrm{V}_{\text {PPHV }}>0.5 \mathrm{~V}$ |  | 0.25 | 20 | $\mu \mathrm{S}$ |

TPS25750
ZHCSLS2A - JULY 2020 - REVISED NOVEMBER 2020
Operating under these conditions unless otherwise noted: $3.0 \mathrm{~V} \leqslant \mathrm{~V}_{\mathrm{VIN} 3} \mathrm{VV}_{3} \leqslant 3.6 \mathrm{~V}$

| PARAMETER |  | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| tPPHV_ON | Time to enable the internal PPHV switch | $\mathrm{V}_{\text {VBUS_IN }}=5 \mathrm{~V}, \mathrm{C}_{\text {PPHV }}=0$, $l_{\text {PPHV }}=0$, measure time from register write to enable PPHV until $V_{\text {VBUS_IN }}-V_{\text {PPHV }}<0.1 \mathrm{~V}$, soft stärt setting 3 | 1500 | 1800 | 2100 | $\mu \mathrm{S}$ |

### 7.10 PP_EXT Power Switch Characteristics - TPS25750S

Operating under these conditions unless otherwise noted: , $3.0 \mathrm{~V} \leqslant \mathrm{~V}_{\mathrm{VIN}} 3 \mathrm{~V} 3 \leqslant 3.6 \mathrm{~V}$

| PARAMETER |  | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\text {gAte_on }}$ | Gate driver sourcing current | $0 \leqslant \mathrm{~V}_{\text {GATE_VSYS }}-\mathrm{V}_{\text {VSYS }} \leqslant$ <br> $6 \mathrm{~V}, \mathrm{~V}_{\mathrm{VSYs}} \leqslant 22 \mathrm{~V}, \mathrm{~V}_{\mathrm{VBus}}>$ <br> 4 V , measure $\mathrm{I}_{\text {GATE_VSYS }}$ | 8.5 |  | 11.5 | $\mu \mathrm{A}$ |
|  |  | $\begin{aligned} & 0 \leqslant \mathrm{~V}_{\text {GATE_VBUS }}-\mathrm{V}_{\text {VBUS }} \leqslant \\ & 6 \mathrm{~V}, 4 \mathrm{~V} \leqslant \mathrm{~V}_{\text {VBuS }} \leqslant 22 \mathrm{~V}, \\ & \text { measure } \mathrm{IGATE}^{\text {GBUS }} \end{aligned}$ | 8.5 |  | 11.5 | $\mu \mathrm{A}$ |
| VGATE_ON | Sourcing voltage (ON) | $\begin{aligned} & 0 \leqslant \mathrm{~V}_{\text {VSYS }} \leqslant 22 \mathrm{~V}, \\ & \mathrm{I}_{\text {GATE_VSY }}<4 \mu \mathrm{~A}, \text { measure } \\ & \mathrm{V}_{\text {GATEVSYS }}-\mathrm{V}_{\text {VSYS }}, \\ & \mathrm{V}_{\text {VBUS }}>4 \mathrm{~V} \end{aligned}$ | 6 |  | 12 | V |
|  |  | $4 \mathrm{~V} \leqslant \mathrm{~V}_{\text {VBus }} \leqslant 22 \mathrm{~V}$, $\mathrm{I}_{\text {GATE_VBUS }}<4 \mu \mathrm{~A}$, measure $\mathrm{V}_{\text {GATE_VBus }}$ $V_{\text {vius }}$ | 6 |  | 12 | V |
| $\mathrm{V}_{\mathrm{RCP}}$ | Comparator mode RCP threshold, $\mathrm{V}_{\mathrm{Vsys}}-\mathrm{V}_{\text {vBus }}$ | $\begin{aligned} & \text { Setting } 0,4 \mathrm{~V} \leqslant \mathrm{~V}_{\text {VBus }} \leqslant \\ & 22 \mathrm{~V}, \mathrm{~V}_{\text {VIN_3V3 }} \leqslant 3.63 \mathrm{~V} \end{aligned}$ | 2 | 6 | 10 | mV |
|  |  | Setting $1,4 \mathrm{~V} \leqslant \mathrm{~V}_{\text {VBus }} \leqslant$ <br> $22 \mathrm{~V}, \mathrm{~V}_{\mathrm{VIN} \text { _3V3 }} \leqslant 3.63 \mathrm{~V}$ | 4 | 8 | 12 | mV |
|  |  | Setting $2,4 \mathrm{~V} \leqslant \mathrm{~V}_{\text {VBus }} \leqslant$ <br> $22 \mathrm{~V}, \mathrm{~V}_{\text {VIN_3V3 }} \leqslant 3.63 \mathrm{~V}$ | 6 | 10 | 14 | mV |
|  |  | $\begin{aligned} & \text { Setting } 3,4 \mathrm{~V} \leqslant \mathrm{~V}_{\text {VBus }} \leqslant \\ & 22 \mathrm{~V}, \mathrm{~V}_{\text {VIN_3V3 }} \leqslant 3.63 \mathrm{~V} \end{aligned}$ | 8 | 12 | 16 | mV |
| IGATE_OFF | Sinking strength | Normal turnoff: $\mathrm{V}_{\text {VSYS }}=5$ <br> $\mathrm{V}, \mathrm{V}_{\mathrm{GATE}}$ VSYS $=6 \mathrm{~V}$, <br> measure $I_{\text {GATE_VSYS }}$ | 13 |  |  | $\mu \mathrm{A}$ |
|  |  | Normal turnoff: $V_{\text {VBus }}$ <br> $=\mathrm{V}_{\mathrm{VSYS}}=5 \mathrm{~V}, \mathrm{~V}_{\text {GATE_VBUS }}$ <br> $=6 \mathrm{~V}$, measure $\mathrm{I}_{\text {GATE_VBUS }}$ | 13 |  |  | $\mu \mathrm{A}$ |
| $\mathrm{R}_{\text {GATE_FSD }}$ | Sinking strength | Fast turnoff: $\mathrm{V}_{\mathrm{VSYS}}=5 \mathrm{~V}$, $\mathrm{V}_{\text {GATE }}$ vSYS $=6 \mathrm{~V}$, assert PPHV1̄_FAST_DISABLE, measure $\mathrm{R}_{\text {GATE_vSYS }}$ |  |  | 85 | $\Omega$ |
|  |  | ```Fast turnoff: }\mp@subsup{V}{\mathrm{ VBUS }}{}=\mp@subsup{V}{VSYS}{ = 5 V, V VATE_VBUS }=6\textrm{V}\mathrm{ , assert PPHV1_FAST_DISABLE, measure R RGATE_vBUS``` |  |  | 85 | $\Omega$ |
| $\mathrm{R}_{\text {GAtE_Off_UVLO }}$ | Sinking strength in UVLO (safety) | $\mathrm{V}_{\text {VIN_3V3 }}=0 \mathrm{~V}, \mathrm{~V}_{\text {VBus }}=3.0$ <br> $\mathrm{V}, \mathrm{V}_{\text {GATE_VSYS }}^{-}=0.1 \mathrm{~V}$, measure resistance from GATE_VSYS to GND |  |  | 1.5 | M $\Omega$ |

Operating under these conditions unless otherwise noted: , $3.0 \mathrm{~V} \leqslant \mathrm{~V}_{\mathrm{VIN} 3 \mathrm{~V} 3} \leqslant 3.6 \mathrm{~V}$

| PARAMETER |  | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SS | Soft start slew rate for GATE_VSYS, setting 0 | $\begin{aligned} & 4 \mathrm{~V} \leqslant \mathrm{~V}_{\text {VBUS }} \leqslant 22 \mathrm{~V} \text {, } \mathrm{I}_{\text {LOAD }} \\ & =100 \mathrm{~mA}, 500 \mathrm{pF}< \\ & \mathrm{C}_{\text {GATE }} \text { vSYS }<16 \mathrm{nF}, \\ & \text { measure slope from } 10 \% \text { to } \\ & 90 \% \text { of final VSYS value } \end{aligned}$ | 0.35 | 0.41 | 0.47 | V/ms |
|  | Soft start slew rate for GATE_VSYS, setting 1 | $4 \mathrm{~V} \leqslant \mathrm{~V}_{\text {VBus }} \leqslant 22 \mathrm{~V}$, $\mathrm{I}_{\text {LOAD }}$ $=100 \mathrm{~mA}, 500 \mathrm{pF}<$ $\mathrm{C}_{\text {GATE_VSYS }}<16 \mathrm{nF}$, measure slope from $10 \%$ to $90 \%$ of final VSYS value | 0.67 | 0.81 | 0.91 |  |
|  | Soft start slew rate for GATE_VSYS, setting 2 | $\begin{aligned} & 4 \mathrm{~V} \leqslant \mathrm{~V}_{\text {VBUS }} \leqslant 22 \mathrm{~V}, \mathrm{I}_{\text {LOAD }} \\ & =100 \mathrm{~mA}, 500 \mathrm{pF}< \\ & \mathrm{C}_{\text {GATE_VSYS }}<16 \mathrm{nF}, \\ & \text { measure slope from } 10 \% \text { to } \\ & 90 \% \text { of final VSYS value } \end{aligned}$ | 1.33 | 1.7 | 1.80 |  |
|  | Soft start slew rate for GATE_VSYS, setting 3 | $\begin{aligned} & 4 \mathrm{~V} \leqslant \mathrm{~V}_{\text {VBUS }} \leqslant 22 \mathrm{~V} \text {, } \mathrm{I}_{\text {LOAD }} \\ & =100 \mathrm{~mA}, 500 \mathrm{pF}< \\ & \mathrm{C}_{\text {GATE_VSY }}<16 \mathrm{nF}, \\ & \text { measure slope from } 10 \% \text { to } \\ & 90 \% \text { of final VSYS value } \end{aligned}$ | 2.8 | 3.3 | 3.80 |  |
| $\mathrm{t}_{\text {GATE_VBUS_OFF }}$ | Time allowed to disable the external FET via GATE_VBUS in normal shutdown mode. ${ }^{(1)}$ | $V_{\text {VBus }}=20 \mathrm{~V}, \mathrm{Q}_{\mathrm{G}}$ of external $\mathrm{FET}=40 \mathrm{nC}$ or $\mathrm{C}_{\text {GATE_VBUS }}<3 \mathrm{nF}$, gate is off when $\mathrm{V}_{\text {GATE_VBus }}$ $\mathrm{V}_{\text {VBUS }}<1 \mathrm{~V}$ |  | 450 | 4000 | $\mu \mathrm{s}$ |
| $t_{\text {GATE_VBUS_OVP }}$ | Time allowed to disable the external FET via GATE_VBUS in fast shutdown mode (Vovp4RCP exceeded), this includes the response time of the comparator ${ }^{(1)}$ | OVP: V 57, $\mathrm{V}_{\text {VBUS }}=20 \mathrm{~V}$ initially, then raised to 23 V in 50 ns, $\mathrm{Q}_{\mathrm{G}}$ of external $\mathrm{FET}=40$ nC or $\mathrm{C}_{\text {GATE_VBus }}<3 \mathrm{nF}$, gate is off when $\mathrm{V}_{\text {GATE_VBus }}-\mathrm{V}_{\text {VBUS }}<1 \mathrm{~V}$ |  | 3 | 5 | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\text {GATE_VBUS_RCP }}$ | Time allowed to disable the external FET via GATE_VBUS in fast shutdown mode ( $\mathrm{V}_{\mathrm{RCP}}$ exceeded), this includes the response time of the comparator ${ }^{(1)}$ | RCP: $\mathrm{V}_{\mathrm{RCP}}=$ setting 0 , $\mathrm{V}_{\mathrm{VBUS}}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{VSYS}}=5 \mathrm{~V}$ initially, then raised to 5.5 V in $50 \mathrm{~ns}, \mathrm{Q}_{\mathrm{G}}$ of external $\mathrm{FET}=40 \mathrm{nC}$ or $\mathrm{C}_{\text {GATE_VBus }}$ $<3 \mathrm{nF}$, gate is off when $\mathrm{V}_{\text {GATE_VBUS }}-\mathrm{V}_{\text {VBus }}<1 \mathrm{~V}$ |  | 1 | 2 | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\text {GATE_VSYS_OFF }}$ | Time allowed to disable the external FET via GATE_VSYS in normal shutdown mode ${ }^{(1)}$ | $V_{V S Y S}=20 \mathrm{~V}, \mathrm{Q}_{\mathrm{G}}$ of external FET $=40 \mathrm{nC}$ or $\mathrm{C}_{\text {GATE_VBus }}<3 \mathrm{nF}$, gate is off when $\mathrm{V}_{\text {GATE_VsYs }}$ $\mathrm{V}_{\mathrm{VSYS}}<1 \mathrm{~V}$ |  | 450 | 4000 | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\text {GATE_VSYS_FSD }}$ | Time allowed to disable the external FET via GATE_VSYS in fast shutdown mode (OVP) ${ }^{(1)}$ | $\mathrm{V}_{\mathrm{VBUS}}=20 \mathrm{~V}$ initially, then raised to 23 V in $50 \mathrm{~ns}, \mathrm{Q}_{\mathrm{G}}$ of external FET $=40 \mathrm{nC}$ or $\mathrm{C}_{\text {GATE_Vbus }}<3 \mathrm{nF}$, gate is off when $\mathrm{V}_{\text {GATE_Vsys }}$ $\mathrm{V}_{\mathrm{VSYS}}<1 \mathrm{~V}$, $\mathrm{r}_{\mathrm{OVP}}=1$ |  | 0.25 | 20 | $\mu \mathrm{S}$ |
| $\mathrm{t}_{\text {GATE_VBUS_ON }}$ | Time to enable GATE_VBUS ${ }^{(1)}$ | Measure time from when $\mathrm{V}_{\mathrm{GS}}=0 \mathrm{~V}$ until $\mathrm{V}_{\mathrm{GS}}>3 \mathrm{~V}$, where $\mathrm{V}_{\mathrm{GS}}=\mathrm{V}_{\text {GATE_VBUS }}-$ $\mathrm{V}_{\text {vius }}$ |  | 0.25 | 2 | ms |

[^1]TPS25750

### 7.11 Power Path Supervisory

Operating under these conditions unless otherwise noted: $3.0 \mathrm{~V} \leqslant \mathrm{~V}_{\mathrm{VIN} 3 \mathrm{~V} 3} \leqslant 3.6 \mathrm{~V}$

| PARAMETER |  | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| V ${ }_{\text {OVP4RCP }}$ | VBUS overvoltage protection for RCP programmable range | OVP detected when $\mathrm{V}_{\text {VBus }}$ > Vovp4RCP | 5.0 |  | 24 | V |
| V ${ }_{\text {OVP4RCPH }}$ | Hysteresis |  | 1.75 | 2 | 2.25 | \% |
| rovp | Ratio of OVP4RCP input used for OVP4VSYS comparator. rovp $\times$ $\mathrm{V}_{\text {OVP4VSYS }}=\mathrm{V}_{\text {OVP4RCP }}$ | setting 0 |  | 1 |  | V/V |
|  |  | setting 1 |  | 0.95 |  | V/V |
|  |  | setting 2 |  | 0.90 |  | V/V |
|  |  | setting 3 |  | 0.875 |  | V/V |
| Vovp4VsYs | VBUS overvoltage protection range for VSYS protection | OVP detected when rovp ${ }^{\times}$ $V_{\text {VBUS }}>V_{\text {OVP4RCP }}$ | 5 |  | 27.5 | V |
| Vovp4VsYs | Hysteresis | VBUS falling, \% of Vovp4VSYs, rovp setting 0 | 1.75 | 2 | 2.25 | \% |
|  |  | VBUS falling, \% of Vovp4vsys, rovp setting 1 | 1.8 | 2.1 | 2.4 |  |
|  |  | VBUS falling, \% of VOVP4VSYs, rovp setting 2 | 1.9 | 2.2 | 2.5 |  |
|  |  | VBUS falling, \% of VOVP4VSYS, rovp setting 3 | 2 | 2.3 | 2.6 |  |
| VPP5V_UVLO | Voltage required on PP5V | rising | 3.9 | 4.1 | 4.3 | V |
|  |  | falling | 3.8 | 4.0 | 4.2 |  |
|  |  | hysteresis |  | 0.1 |  |  |
| $\mathrm{I}_{\text {DSCH }}$ | VBUS discharge current | $\mathrm{V}_{\text {VBUS }}=22 \mathrm{~V}$, measure IVBus | 4 |  | 15 | mA |

### 7.12 CC Cable Detection Parameters



| PARAMETER |  | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Type-C Source (Rp pullup) |  |  |  |  |  |  |
| Voc_3.3 | Unattached CCy open circuit voltage while Rp enabled, no load | $\mathrm{V}_{\text {LDO_3V3 }}>2.302 \mathrm{~V}, \mathrm{R}_{\mathrm{CC}}=47 \mathrm{k} \Omega$ | 1.85 |  |  | V |
| V $\mathrm{OC}, 5$ | Attached CCy open circuit voltage while Rp enabled, no load | $\mathrm{V}_{\text {PP5V }}>3.802 \mathrm{~V}, \mathrm{R}_{\mathrm{CC}}=47 \mathrm{k} \Omega$ | 2.95 |  |  | V |
| $\mathrm{I}_{\text {Rev }}$ | Unattached reverse current on CCy | $\begin{aligned} & \mathrm{V}_{\mathrm{CCy}}=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=0 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{LDO}} 3 \mathrm{~V} 3 \mathrm{UVLO}<\mathrm{V}_{\text {LDO_3 }}<3.6 \mathrm{~V}, \\ & \mathrm{~V}_{\text {PP5V }}=3.8 \mathrm{~V} \text {, measure current } \\ & \text { into CCy } \end{aligned}$ |  |  | 10 | $\mu \mathrm{A}$ |
|  |  |  |  |  | 10 |  |
| $\mathrm{I}_{\text {RpDef }}$ | Current source - USB Default | $0<\mathrm{V}_{\mathrm{CCy}}<1.0 \mathrm{~V}$, measure $\mathrm{I}_{\mathrm{CCy}}$ | 64 | 80 | 96 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\text {Rp1.5 }}$ | Current source -1.5 A | $\begin{aligned} & 4.75 \mathrm{~V}<\mathrm{V}_{\text {PP5V }}<5.5 \mathrm{~V}, 0<\mathrm{V}_{\mathrm{CCy}}< \\ & 1.5 \mathrm{~V} \text {, measure } \mathrm{I}_{\mathrm{CCy}} \end{aligned}$ | 166 | 180 | 194 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\text {Rp3.0 }}$ | Current source - 3.0 A | $\begin{aligned} & 4.75 \mathrm{~V}<\mathrm{V}_{\mathrm{PP} 5 \mathrm{~V}}<5.5 \mathrm{~V}, 0<\mathrm{V}_{\mathrm{CCy}}< \\ & 2.45 \mathrm{~V} \text {, measure } \mathrm{I}_{\mathrm{CCy}} \end{aligned}$ | 304 | 330 | 356 | $\mu \mathrm{A}$ |
| Type-C Sink (Rd pulldown) |  |  |  |  |  |  |
| $\mathrm{V}_{\text {SNK } 1}$ | Open/Default detection threshold when Rd applied to CCy | rising | 0.2 |  | 0.24 | V |
| $\mathrm{V}_{\text {SNK } 1}$ | Open/Default detection threshold when Rd applied to CCy | falling | 0.16 |  | 0.20 | V |
|  | Hysteresis |  |  | 0.04 |  | V |

Operating under these conditions unless otherwise noted: $3.0 \mathrm{~V} \leqslant \mathrm{~V}_{\mathrm{VIN} 3 \mathrm{~V} 3} \leqslant 3.6 \mathrm{~V}$

| PARAMETER |  | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {SNK2 }}$ | Default/1.5-A detection threshold | falling | 0.62 |  | 0.68 | V |
| $\mathrm{V}_{\text {SNK2 }}$ | Default/1.5-A detection threshold | rising | 0.63 | 0.66 | 0.69 | V |
|  | Hysteresis |  |  | 0.01 |  | V |
| $V_{\text {SNK } 3}$ | 1.5-A/3.0-A detection threshold when Rd applied to CCy | falling | 1.17 |  | 1.25 | V |
| $\mathrm{V}_{\text {SNK }}$ | 1.5-A/3.0-A detection threshold when Rd applied to CCy | rising | 1.22 |  | 1.3 | V |
|  | Hysteresis |  | 0.05 |  |  | V |
| $\mathrm{R}_{\text {SNK }}$ | Rd pulldown resistance | $0.25 \mathrm{~V} \leqslant \mathrm{~V}_{\mathrm{CCy}} \leqslant 2.1 \mathrm{~V}$, measure resistance on CCy, after trimming using trim_cd_rd, VLDO_3V3_UVLO < $\mathrm{V}_{\text {LDO_3V3 }}<3 . \overline{\mathrm{V}} \mathrm{V}$, | 4.6 |  | 5.6 | $\mathrm{k} \Omega$ |
| RVconn_dis | VCONN discharge resistance | $0 \mathrm{~V} \leqslant \mathrm{~V}_{\mathrm{CCy}} \leqslant 5.5 \mathrm{~V}$, measure resistance on CCy, after trimming using trim_cd_rd | 4.0 |  | 6.12 | $\mathrm{k} \Omega$ |
| $\mathrm{V}_{\text {CLAMP }}$ | Dead battery Rd clamp | $\begin{aligned} & \mathrm{V}_{\mathrm{VIN} \_3 \mathrm{~V} 3}=0 \mathrm{~V}, 64 \mu \mathrm{~A}<\mathrm{I}_{\mathrm{CCy}}<96 \\ & \mu \mathrm{~A} \end{aligned}$ | 0.25 |  | 1.32 | V |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{VIN} \text { _3V3 }}=0 \mathrm{~V}, 166 \mu \mathrm{~A}<\mathrm{I}_{\mathrm{CCy}}< \\ & 194 \mu \mathrm{~A} \end{aligned}$ | 0.65 |  | 1.32 |  |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{VIN} \_3 \mathrm{~V} 3}=0 \mathrm{~V}, 304 \mu \mathrm{~A}<\mathrm{I}_{\mathrm{CCy}}< \\ & 356-\mathrm{A} \end{aligned}$ | 1.20 |  | 2.18 |  |
| $\mathrm{R}_{\text {Open }}$ | Resistance from CCy to GND when configured as open | $\mathrm{V}_{\text {VBUS }}=0, \mathrm{~V}_{\mathrm{VIN} \text { _3V } 3}=3.3 \mathrm{~V}, \mathrm{~V}_{\mathrm{CCy}}$ <br> $=5 \mathrm{~V}$, measure resistance on CCy | 500 |  |  | $\mathrm{k} \Omega$ |
|  |  | $\mathrm{V}_{\text {VBUS }}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{VIN} \text { _3V3 }}=0, \mathrm{~V}_{\mathrm{CCy}}=$ 5 V , measure resistance on CCy | 500 |  |  | k $\Omega$ |

### 7.13 CC VCONN Parameters

Operating under these conditions unless otherwise noted: $3.0 \mathrm{~V} \leqslant \mathrm{~V}_{\mathrm{VIN} 3 \mathrm{~V} 3} \leqslant 3.6 \mathrm{~V}$

| PARAMETER |  | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| R PP_CABLE | Rdson of the VCONN path | $\mathrm{V}_{\mathrm{PP} 5 \mathrm{~V}}=5 \mathrm{~V}, \mathrm{I}_{\mathrm{L}}=250 \mathrm{~mA},$ measure resistance from PP5V to CCy |  |  | 1.2 | $\Omega$ |
| Limve | Short circuit current limit | Setting 0, $\mathrm{V}_{\text {PP5V }}=5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=10$ $\mathrm{m} \Omega$, measure $\mathrm{I}_{\mathrm{CCy}}$ | 350 | 410 | 470 | mA |
| Ilimve | Short circuit current limit | Setting 1, $\mathrm{V}_{\text {PP5V }}=5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=10$ $\mathrm{m} \Omega$, measure $\mathrm{I}_{\mathrm{CCy}}$ | 540 | 600 | 660 | mA |
| ICC2PP5V | Reverse leakage current through VCONN FET | VCONN disabled, $\mathrm{T}_{\mathrm{J}} \leqslant 85^{\circ} \mathrm{C}$, <br> $\mathrm{V}_{\mathrm{CCy}}=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{PP} 5 \mathrm{~V}}=0 \mathrm{~V}$, <br> $\mathrm{V}_{\text {VBUS }}=5 \mathrm{~V}$, LDO forced to draw from VBUS, measure $\mathrm{I}_{\mathrm{Ccy}}$ |  |  | 10 | $\mu \mathrm{A}$ |
| Vvc_ovp | Overvoltage protection threshold for PP_CABLE | $\mathrm{V}_{\text {PP5V }}$ rising | 5.6 | 5.9 | 6.2 | V |
| C RCP | Reverse current protection threshold for PP CABLE | $\begin{aligned} & \mathrm{V}_{\mathrm{PP} 5 \mathrm{~V}} \geqslant 4.9 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC} y}=\mathrm{V}_{\mathrm{PP} 5 \mathrm{~V},} \\ & \mathrm{~V}_{\mathrm{CC}} \text { rising } \end{aligned}$ | 60 | 200 | 340 | mV |
| C_RCP | sourcing VCONN through CCx | $\begin{aligned} & \mathrm{V}_{\mathrm{PP} 5 \mathrm{~V}} \geqslant 4.9 \mathrm{~V}, \mathrm{~V}_{\mathrm{CCy}} \leqslant 4 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{CCx}} \text { rising } \end{aligned}$ | 210 | 340 | 470 | mV |
| tvcilim | Current clamp deglitch time |  |  | 1.3 |  | ms |
| $\mathrm{t}_{\text {PP_CABLE_FSD }}$ | Time to disable PP_CABLE after $\mathrm{V}_{\text {PP5V }}>\mathrm{V}_{\text {Vc_ovp }}$ or $\mathrm{V}_{\mathrm{CCx}}-$ $\mathrm{V}_{\text {PP5V }}>\mathrm{V}_{\mathrm{VC}}$ RCP | $C_{L}=0$ |  | 0.5 |  | $\mu \mathrm{s}$ |
| $t_{\text {PP_CABLE_off }}$ | From disable signal to CCy at $10 \%$ of final value | $\underset{0}{\mathrm{I}_{\mathrm{L}}=250 \mathrm{~mA}, \mathrm{~V}_{\mathrm{PP} 5 \mathrm{~V}}=5 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=}$ | 100 | 200 | 300 | $\mu \mathrm{s}$ |

TPS25750

Operating under these conditions unless otherwise noted: $3.0 \mathrm{~V} \leqslant \mathrm{~V}_{\mathrm{VIN} \text { _3V3 }} \leqslant 3.6 \mathrm{~V}$


### 7.14 CC PHY Parameters

Operating under these conditions unless otherwise noted: and ( $3.0 \mathrm{~V} \leqslant \mathrm{~V}_{\mathrm{VIN} 3 \mathrm{~V} 3} \leqslant 3.6 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{VBUS}} \geqslant 3.9 \mathrm{~V}$ )

| PARAMETER |  | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Transmitter |  |  |  |  |  |  |
| $\mathrm{V}_{\text {TXHI }}$ | Transmit high voltage on CCy | Standard External load | 1.05 | 1.125 | 1.2 | V |
| $\mathrm{V}_{\text {TXLO }}$ | Transmit low voltage on CCy | Standard External load | - 75 |  | 75 | mV |
| $Z_{\text {DRIVER }}$ | Transmit output impedance while driving the CC line using CCy | measured at 750 kHz | 33 | 54 | 75 | $\Omega$ |
| $t_{\text {Rise }}$ | Rise time. 10 \% to 90 \% amplitude points on CCy, minimum is under an unloaded condition. Maximum set by TX mask | $\mathrm{C}_{\mathrm{CCy}}=520 \mathrm{pF}$ | 300 |  |  | ns |
| $\mathrm{t}_{\text {Fall }}$ | Fall time. $90 \%$ to $10 \%$ amplitude points on CCy, minimum is under an unloaded condition. Maximum set by TX mask | $\mathrm{C}_{\mathrm{CCy}}=520 \mathrm{pF}$ | 300 |  |  | ns |
| VPHY_OVP | OVP detection threshold for USB PD PHY | $0 \leqslant \mathrm{~V}_{\mathrm{VIN} \text { _3V3 }} \leqslant 3.6 \mathrm{~V}, 0 \leqslant \mathrm{~V}_{\mathrm{PP} 5 \mathrm{~V}}$ $\leqslant 5.5 \mathrm{~V}, \mathrm{~V}_{\text {VBus }} \geqslant 4 \mathrm{~V}$. Initially $\mathrm{V}_{\mathrm{CC} 1} \leqslant 5.5 \mathrm{~V}$ and $\mathrm{V}_{\mathrm{CC} 2} \leqslant 5.5 \mathrm{~V}$, then $\mathrm{V}_{\mathrm{CCx}}$ rises | 5.5 |  | 8.5 | V |
| Receiver |  |  |  |  |  |  |
| $\mathrm{Z}_{\text {BMCRX }}$ | Receiver input impedance on CCy | Does not include pullup or pulldown resistance from cable detect. Transmitter is $\mathrm{Hi}-\mathrm{Z}$ | 1 |  |  | $\mathrm{M} \Omega$ |
| $\mathrm{C}_{C C}$ | Receiver capacitance on CCy ${ }^{(1)}$ | Capacitance looking into the CC pin when in receiver mode |  |  | 120 | pF |
| VRX_SNK_R | Rising threshold on CCy for receiver comparator | Sink mode (rising) | 499 | 525 | 551 | mV |
| VRX_SRC_R | Rising threshold on CCy for receiver comparator | Source mode (rising) | 784 | 825 | 866 | mV |
| V ${ }_{\text {RX_SNK_F }}$ | Falling threshold on CCy for receiver comparator | Sink mode (falling) | 230 | 250 | 270 | mV |
| VRX_SRC_F | Falling threshold on CCy for receiver comparator | Source mode (falling) | 523 | 550 | 578 | mV |

(1) $\mathrm{C}_{\mathrm{CC}}$ includes only the internal capacitance on a CCy pin when the pin is configured to be receiving BMC data. External capacitance is needed to meet the required minimum capacitance per the USB-PD Specifications (cReceiver). Therefore, TI recommends adding $\mathrm{C}_{\mathrm{CCy}}$ externally.

### 7.15 Thermal Shutdown Characteristics

over operating free-air temperature range (unless otherwise noted)

| PARAMETER |  | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| TSD_MAIN | Temperature shutdown threshold | Temperature rising | 145 | 160 | 175 | ${ }^{\circ} \mathrm{C}$ |
|  |  | Hysteresis | 15 |  |  | ${ }^{\circ} \mathrm{C}$ |
|  | Temperature controlled shutdown threshold. The power paths for each port sourcing from PP5V and PP_CABLE power paths have local sensors that disables them when this temperature is exceeded | Temperature rising | 135 | 150 | 165 | ${ }^{\circ} \mathrm{C}$ |
| TSD_PP5V |  | Hysteresis |  | 10 |  | ${ }^{\circ} \mathrm{C}$ |

### 7.16 ADC Characteristics

Operating under these conditions unless otherwise noted: $3.0 \mathrm{~V} \leqslant \mathrm{~V}_{\mathrm{VIN} \text { _3V3 }} \leqslant 3.6 \mathrm{~V}$

| PARAMETER |  | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| LSB | Least significant bit | 3.6-V max scaling, voltage divider of 3 | 14 |  |  | mV |
|  |  | 25.2-V max scaling, voltage divider of 21 | 98 |  |  | mV |
|  |  | 4.07-A max scaling | 16.5 |  |  | mA |
| GAIN_ERR | Gain error | $\begin{aligned} & 0.05 \mathrm{~V} \leqslant \mathrm{~V}_{\text {ADCINx }} \leqslant 3.6 \\ & \mathrm{~V}, \mathrm{~V}_{\mathrm{ADCINx}} \leqslant \mathrm{~V}_{\text {LDO_3V }} \end{aligned}$ | -2.7 |  | 2.7 | \% |
|  |  | $\begin{aligned} & 0.05 \mathrm{~V} \leqslant \mathrm{~V}_{\text {GPIOX }} \leqslant 3.6 \\ & \mathrm{~V}, \mathrm{~V}_{\text {GPIOx }} \leqslant \mathrm{V}_{\text {LDO_3 }} \end{aligned}$ |  |  |  |  |
|  |  | $2.7 \mathrm{~V} \leqslant \mathrm{~V}_{\text {LDO_3V3 }} \leqslant 3.6 \mathrm{~V}$ | -2.4 |  | 2.4 |  |
|  |  | $0.6 \mathrm{~V} \leqslant \mathrm{~V}_{\text {VBUS }} \leqslant 22 \mathrm{~V}$ | -2.1 |  | 2.1 |  |
|  |  | $1 \mathrm{~A} \leqslant \mathrm{I}_{\text {VBUS }} \leqslant 3 \mathrm{~A}$ | -2.1 |  | 2.1 |  |
| VOS_ERR | Offset error ${ }^{(1)}$ | $\begin{aligned} & 0.05 \mathrm{~V} \leqslant \mathrm{~V}_{\mathrm{ADCINx}} \leqslant 3.6 \\ & \mathrm{~V}, \mathrm{~V}_{\mathrm{ADCINx}} \leqslant \mathrm{~V}_{\mathrm{LDO} \_3 \mathrm{~V} 3} \end{aligned}$ | -4.1 |  | 4.1 | mV |
|  |  | $\begin{aligned} & 0.05 \mathrm{~V} \leqslant \mathrm{~V}_{\text {GPIOX }} \leqslant 3.6 \\ & \mathrm{~V}, \mathrm{~V}_{\text {GPIOX }} \leqslant \mathrm{V}_{\text {LDO_3 }} \end{aligned}$ |  |  |  |  |
|  |  | $2.7 \mathrm{~V} \leqslant \mathrm{~V}_{\text {LDO_3V3 }} \leqslant 3.6 \mathrm{~V}$ | -4.5 |  | 4.5 |  |
|  |  | $0.6 \mathrm{~V} \leqslant \mathrm{~V}_{\text {VBus }} \leqslant 22 \mathrm{~V}$ | -4.1 |  | 4.1 |  |
|  |  | $1 \mathrm{~A} \leqslant \mathrm{I}_{\text {VBUS }} \leqslant 3 \mathrm{~A}$ | -4.5 |  | 4.5 | mA |

(1) The offset error is specified after the voltage divider.

### 7.17 Input/Output (I/O) Characteristics

Operating under these conditions unless otherwise noted: $3.0 \mathrm{~V} \leqslant \mathrm{~V}_{\mathrm{VIN} 3 \mathrm{~V} 3} \leqslant 3.6 \mathrm{~V}$

| PARAMETER |  | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| USB_P, USB_N |  |  |  |  |  |  |
| GPIO_VIH | GPIOx high-Level input voltage | $\mathrm{V}_{\text {LDO_3V3 }}=3.3 \mathrm{~V}$ | 1.3 |  |  | V |
| GPIO_VIL | GPIOx low-level input voltage | $\mathrm{V}_{\text {LDO_3V3 }}=3.3 \mathrm{~V}$ |  |  | 0.54 | V |
| GPIO_HYS | GPIOx input hysteresis voltage | $\mathrm{V}_{\text {LDO_3V3 }}=3.3 \mathrm{~V}$ | 0.09 |  |  | V |
| GPIO_ILKG | GPIOx leakage current | $\mathrm{V}_{\text {GPIOx }}=3.45 \mathrm{~V}$ | -1 |  | 1 | $\mu \mathrm{A}$ |
| GPIO_RPU | GPIOx internal pullup | Pullup enabled | 50 | 100 | 150 | $\mathrm{k} \Omega$ |
| GPIO_RPD | GPIOx internal pulldown | Pulldown enabled | 50 | 100 | 150 | $\mathrm{k} \Omega$ |
| GPIO_DG | GPIOx input deglitch |  |  | 20 | 50 | ns |
| GPIO0-7 (Outputs) |  |  |  |  |  |  |
| GPIO_VOH | GPIOx output high voltage | $\mathrm{V}_{\text {LDO_3V3 }}=3.3 \mathrm{~V}, \mathrm{I}_{\text {GPIOx }}=-2 \mathrm{~mA}$ | 2.9 |  |  | V |
| GPIO_VOL | GPIOx output low voltage | $\mathrm{V}_{\text {LDO_3V3 }}=3.3 \mathrm{~V}, \mathrm{I}_{\mathrm{GPIOx}}=2 \mathrm{~mA}$ |  |  | 0.4 | V |
| ADCIN1, ADCIN2 |  |  |  |  |  |  |
| ADCIN_ILKG | ADCINx leakage current | $\mathrm{V}_{\text {ADCINx }} \leqslant \mathrm{V}_{\text {LDO_3V3 }}$ | -1 |  | 1 | $\mu \mathrm{A}$ |
| $\mathrm{t}_{\text {воот }}$ | Time from LDO_3V3 going high until ADCINx is read for configuration |  |  | 10 |  | ms |

### 7.18 BC1.2 Characteristics

Operating under these conditions unless otherwise noted: $3.0 \mathrm{~V} \leqslant \mathrm{~V}_{\mathrm{VIN}_{3} 3 \mathrm{~V} 3} \leqslant 3.6 \mathrm{~V}$

| PARAMETER | TEST CONDITIONS | MIN | TYP | MAX |
| :--- | :---: | :--- | :--- | :---: | UNIT | URT |
| :--- |
| DATA CONTACT DETECT |

TPS25750

Operating under these conditions unless otherwise noted: $3.0 \mathrm{~V} \leqslant \mathrm{~V}_{\mathrm{VIN} \_3 \mathrm{~V} 3} \leqslant 3.6 \mathrm{~V}$

| PARAMETER |  | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| IDP_SRC | DCD source current | $\mathrm{V}_{\text {LDO_3V3 }}=3.3 \mathrm{~V}$ | 7 | 10 | 13 | $\mu \mathrm{A}$ |
| R DM_DWN | DCD pulldown resistance | $\mathrm{V}_{\text {USB_N }}=3.6 \mathrm{~V}$ | 14.25 | 20 | 24.8 | $\mathrm{k} \Omega$ |
| RDP_DWN | DCD pulldown resistance | $\mathrm{V}_{\text {USB_P }}=3.6 \mathrm{~V}$ | 14.25 | 20 | 24.8 | k $\Omega$ |
| VLGc_HI | Threshold for no connection | $\begin{aligned} & \mathrm{V}_{\text {USB_P }} \geqslant \mathrm{V}_{\text {LGC_H }}, \mathrm{V}_{\text {LDO_3V3 }}=3.3 \mathrm{~V}, \\ & \mathrm{R}_{\text {USB_P }}=300 \mathrm{k} \bar{\Omega} \end{aligned}$ | 2 |  | 3.6 | V |
| VLgc_Lo | Threshold for connection | $\begin{aligned} & \mathrm{V}_{\text {USB_N }} \leqslant \mathrm{V}_{\text {LGC_LO, }} \mathrm{V}_{\text {LDO_3V3 }}=3.3 \mathrm{~V}, \\ & \mathrm{R}_{\text {USB_P }}=24.8 \mathrm{k} \Omega \end{aligned}$ | 0 |  | 0.8 | V |

Advertisement and Detection

| $V_{\text {DX_SRC }}$ | Source voltage | $\mathrm{C}_{\text {GPIO4 }} \leqslant 600 \mathrm{pF}$ | 0.55 | 0.6 | 0.65 | V |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $V_{\text {DX_ILIM }}$ | VDX_SRC current limit |  | 250 |  | 400 | $\mu \mathrm{A}$ |
| IDX_SNK | Sink Current | $\mathrm{V}_{\text {USB_P }} \geqslant 250 \mathrm{mV}$ | 25 | 75 | 125 | $\mu \mathrm{A}$ |
| IDX_SNK | Sink Current | $\mathrm{V}_{\text {USB_N }} \geqslant 250 \mathrm{mV}$ | 25 | 75 | 125 | $\mu \mathrm{A}$ |
| $\mathrm{R}_{\text {DCP_DAT }}$ | Dedicated Charging Port Resistance | $\begin{aligned} & 0.5 \mathrm{~V} \leqslant \mathrm{~V}_{\text {USB_P }} \leqslant 0.7 \mathrm{~V}, 25 \mu \mathrm{~A} \leqslant \\ & \text { luSB_N } \leqslant 175 \mu \mathrm{~A} \end{aligned}$ |  |  | 200 | $\Omega$ |

### 7.19 I2C Requirements and Characteristics

Operating under these conditions unless otherwise noted: $3.0 \mathrm{~V} \leqslant \mathrm{~V}_{\mathrm{VIN}}{ }_{3} \mathrm{~V}_{3} \leqslant 3.6 \mathrm{~V}$

| PARAMETER |  | TEST CONDITIONS | MIN | TYP MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| I2Cs_IRQ |  |  |  |  |  |
| OD_VOL_IRQ | Low level output voltage | $\mathrm{l}_{\mathrm{OL}}=2 \mathrm{~mA}$ |  | 0.4 | V |
| OD_LKG_IRQ | Leakage Current | Output is Hi-Z, $\mathrm{V}_{12 \mathrm{Cx} \text { _IRQ }}=3.45 \mathrm{~V}$ | - 1 | 1 | $\mu \mathrm{A}$ |
| I2Cm_IRQ |  |  |  |  |  |
| IRQ_VIH | High-Level input voltage | $\mathrm{V}_{\text {LDO_3V3 }}=3.3 \mathrm{~V}$ | 1.3 |  | V |
| IRQ_VIH_THRESH | High-Level input voltage threshold | $\mathrm{V}_{\text {LDO_3V3 }}=3.3 \mathrm{~V}$ | 0.72 | 1.3 | V |
| IRQ_VIL | low-level input voltage | $\mathrm{V}_{\text {LDO_3V3 }}=3.3 \mathrm{~V}$ |  | 0.54 | V |
| IRQ_VIL_THRESH | low-level input voltage threshold | $\mathrm{V}_{\text {LDO_3V3 }}=3.3 \mathrm{~V}$ | 0.54 | 1.08 | V |
| IRQ_HYS | input hysteresis voltage | $\mathrm{V}_{\text {LDO_3V3 }}=3.3 \mathrm{~V}$ | 0.09 |  | V |
| IRQ_DEG | input deglitch |  |  | 20 | ns |
| IRQ_ILKG | 12C3m_IRQ leakage current | $\mathrm{V}_{12 \mathrm{C} 3 \mathrm{~m} \_\mathrm{IRQ}}=3.45 \mathrm{~V}$ | - 1 | 1 | $\mu \mathrm{A}$ |
| SDA and SCL Common Characteristics (Master, Slave) |  |  |  |  |  |
| $\mathrm{V}_{\text {IL }}$ | Input low signal | $\mathrm{V}_{\text {LDO_3V3 }}=3.3 \mathrm{~V}$ |  | 0.54 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input high signal | $\mathrm{V}_{\text {LDO_3V3 }}=3.3 \mathrm{~V}$ | 1.3 |  | V |
| $\mathrm{V}_{\text {HYS }}$ | Input hysteresis | $\mathrm{V}_{\text {LDO_3V3 }}=3.3 \mathrm{~V}$ | 0.165 |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Output low voltage | $\mathrm{l}_{\mathrm{OL}}=3 \mathrm{~mA}$ |  | 0.36 | V |
| liEAK | Input leakage current | Voltage on pin $=\mathrm{V}_{\text {LDO_3 }}{ }^{\text {V }}$ 3 | - 3 | 3 | $\mu \mathrm{A}$ |
| IOL | Max output low current | $\mathrm{V}_{\mathrm{OL}}=0.4 \mathrm{~V}$ | 15 |  | mA |
| $\mathrm{l}_{\mathrm{OL}}$ | Max output low current | $\mathrm{V}_{\mathrm{OL}}=0.6 \mathrm{~V}$ | 20 |  | mA |
| $\mathrm{t}_{\mathrm{f}}$ | Fall time from $0.7 \times V_{D D}$ to $0.3 \times$ $V_{D D}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}=1.8 \mathrm{~V}, 10 \mathrm{pF} \leqslant \mathrm{C}_{\mathrm{b}} \leqslant 400 \\ & \mathrm{pF} \end{aligned}$ | 12 | 80 | ns |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V}, 10 \mathrm{pF} \leqslant \mathrm{C}_{\mathrm{b}} \leqslant 400 \\ & \mathrm{pF} \end{aligned}$ | 12 | 150 | ns |
| $\mathrm{t}_{\mathrm{SP}}$ | $\mathrm{I}^{2} \mathrm{C}$ pulse width surpressed |  |  | 50 | ns |
| $\mathrm{C}_{1}$ | Pin capacitance (internal) |  |  | 10 | pF |
| $\mathrm{C}_{\mathrm{b}}$ | Capacitive load for each bus line (external) |  |  | 400 | pF |

SDA and SCL Standard Mode Characteristics (Slave)

Operating under these conditions unless otherwise noted: $3.0 \mathrm{~V} \leqslant \mathrm{~V}_{\mathrm{VIN} 3 \mathrm{~V} 3} \leqslant 3.6 \mathrm{~V}$

| PARAMETER |  | TEST CONDITIONS | MIN | TYP MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| fscLs | Clock frequency for slave | $\mathrm{V}_{\mathrm{DD}}=1.8 \mathrm{~V}$ or 3.3 V |  | 100 | kHz |
| $\mathrm{tVD}^{\text {; DAT }}$ | Valid data time | Transmitting Data, $\mathrm{V}_{\mathrm{DD}}=1.8 \mathrm{~V}$ or 3.3 V, SCL low to SDA output valid |  | 3.45 | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\mathrm{V} ;}$ ACK | Valid data time of ACK condition | Transmitting Data, $\mathrm{V}_{\mathrm{DD}}=1.8 \mathrm{~V}$ or 3.3 V, ACK signal from SCL low to SDA (out) low |  | 3.45 | $\mu \mathrm{s}$ |

SDA and SCL Fast Mode Characteristics (Slave)

| $\mathrm{f}_{\text {SCLS }}$ | Clock frequency for slave | $\mathrm{V}_{\mathrm{DD}}=1.8 \mathrm{~V}$ or 3.3 V | 100 | 400 | kHz |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\mathrm{VD} ; \text { DAT }}$ | Valid data time | Transmitting data, $\mathrm{V}_{\mathrm{DD}}=1.8 \mathrm{~V}$, SCL <br> low to SDA output valid |  | 0.9 | $\mu \mathrm{s}$ |
| $t_{\text {VD; }}$ ACK | Valid data time of ACK condition | Transmitting data, $\mathrm{V}_{\mathrm{DD}}=1.8 \mathrm{~V}$ or 3.3 V, ACK <br> signal from SCL low to SDA (out) low |  | 0.9 | $\mu \mathrm{s}$ |

SDA and SCL Fast Mode Plus Characteristics (Slave)

| $\mathrm{f}_{\text {SCLS }}$ | Clock frequency for Fast Mode Plus ${ }^{(1)}$ | $\mathrm{V}_{\mathrm{DD}}=1.8 \mathrm{~V}$ or 3.3 V | 400 | 800 | kHz |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\mathrm{V} ; \text {; DAT }}$ | Valid data time | Transmitting data, $\mathrm{V}_{\mathrm{DD}}=1.8 \mathrm{~V}$ or 3.3 V , SCL <br> low to SDA output valid |  | 0.55 | $\mu \mathrm{s}$ |
| tvd;ACk | Valid data time of ACK condition | ```Transmitting data, V 3.3 V, ACK signal from SCL low to SDA (out) low``` |  | 0.55 | $\mu \mathrm{s}$ |

SDA and SCL Fast Mode Characteristics (Master)

| $\mathrm{f}_{\text {SCLM }}$ | Clock frequency for master | $\mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V}$ | 390 | 410 | kHz |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ${ }^{\text {thd; }}$ STA | Start or repeated start condition hold time | $\mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V}$ | 0.6 |  | $\mu \mathrm{s}$ |
| tow | Clock low time | $\mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V}$ | 1.3 |  | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\text {HIGH }}$ | Clock high time | $\mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V}$ | 0.6 |  | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\text {su; }}$ STA | Start or repeated start condition setup time | $\mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V}$ | 0.6 |  | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\text {SU; }{ }^{\text {dAT }} \text { ( }}$ | Serial data setup time | Transmitting data, $\mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V}$ | 100 |  | ns |
| $\mathrm{t}_{\text {su; }}$ STo | Stop condition setup time | $\mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V}$ | 0.6 |  | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\text {buF }}$ | Bus free time between stop and start | $\mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V}$ | 1.3 |  | $\mu \mathrm{s}$ |
| $t_{\text {VD; }}$ DAT | Valid data time | Transmitting data, $\mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V}$, SCL low to SDA output valid |  | 0.9 | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\mathrm{V} ;}$; ${ }^{\text {ck }}$ | Valid data time of ACK condition | Transmitting data, $\mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V}$, ACK signal from SCL low to SDA (out) low |  | 0.9 | $\mu \mathrm{s}$ |

(1) Master must control fSCLS to ensure tLOW > tVD; ACK.

### 7.20 Typical Characteristics



### 7.20 Typical Characteristics (continued)



图 7-7. VGATE_vBUS_on vs. Temperature for TPS25750S


图 7-8. V GATE_vSYS_on vs. Temperature for TPS25750S

ZHCSLS2A - JULY 2020 - REVISED NOVEMBER 2020

## 8 Parameter Measurement Information



图8-1. $\mathrm{I}^{2} \mathrm{C}$ Slave Interface Timing


图 8-2. Short-circuit Response Time for Internal Power Paths PP_5Vx and PP_CABLEx

## 9 Detailed Description

### 9.1 Overview

The TPS25750 is a fully-integrated USB Power Delivery (USB-PD) management device providing cable plug and orientation detection for USB Type-C and PD receptacles. The TPS25750 communicates with the cable and another USB Type-C and PD device at the opposite end of the cable. It also enables integrated port power switch for sourcing, and controls a high current port power switch for sinking.
The TPS25750 is divided into several main sections:

- USB-PD controller
- Cable plug and orientation detection circuitry
- Port power switches
- Power management circuitry
- Digital core

The USB-PD controller provides the physical layer (PHY) functionality of the USB-PD protocol. The USB-PD data is output through either the CC1 pin or the CC2 pin, depending on the orientation of the reversible USB Type-C cable. For a high-level block diagram of the USB-PD physical layer, a description of its features, and more detailed circuitry, see USB-PD Physical Layer.
The cable plug and orientation detection analog circuitry automatically detects a USB Type-C cable plug insertion the cable orientation. For a high-level block diagram of cable plug and orientation detection, a description of its features, and more detailed circuitry, see Cable Plug and Orientation Detection.
The port power switches provide power to the VBUS pin and CC1 or CC2 pins based on the detected plug orientation. For a high-level block diagram of the port power switches, a description of its features, and more detailed circuitry, see Power Paths.

The power management circuitry receives and provides power to the TPS25750 internal circuitry and LDO_3V3 output. See Power Management for more information.
The digital core provides the engine for receiving, processing, and sending all USB-PD packets as well as handling control of all other TPS25750 functionality. A portion of the digital core contains ROM memory, which contains all the necessary firmware required to execute Type-C and PD applications. In addition, a section of the ROM, called boot code, is capable of initializing the TPS25750, loading of the device configuration information, and loading any code patches into volatile memory in the digital core. For a high-level block diagram of the digital core, a description of its features, and more detailed circuitry, see Digital Core.
The TPS25750 has one $I^{2} \mathrm{C}$ master to write to and read from external slave devices such as a battery charger or an optional external EEPROM memory (see I2C Interface).

The TPS25750 also integrates a thermal shutdown mechanism and runs off of accurate clocks provided by the integrated oscillator.

### 9.2 Functional Block Diagram



图 9-1. TPS25750D


图 9-2. TPS25750S

### 9.3 Feature Description

### 9.3.1 USB-PD Physical Layer

图 9-3 shows the USB PD physical layer block surrounded by a simplified version of the analog plug and orientation detection block.


图 9-3. USB-PD Physical Layer and Simplified Plug and Orientation Detection Circuitry

USB－PD messages are transmitted in a USB Type－C system using a BMC signaling．The BMC signal is output on the same pin（CC1 or CC2）that is DC biased due to the $R p$（or $R d$ ）cable attach mechanism．

## 9．3．1．1 USB－PD Encoding and Signaling

图 9－4 illustrates the high－level block diagram of the baseband USB－PD transmitter．图 9－5 illustrates the high－ level block diagram of the baseband USB－PD receiver．


图 9－4．USB－PD Baseband Transmitter Block Diagram


图 9－5．USB－PD Baseband Receiver Block Diagram

## 9．3．1．2 USB－PD Bi－Phase Marked Coding

The USB－PD physical layer implemented in the TPS25750 is compliant to the USB－PD Specifications．The encoding scheme used for the baseband PD signal is a version of Manchester coding called Biphase Mark Coding（BMC）．In this code，there is a transition at the start of every bit time and there is a second transition in the middle of the bit cell when a 1 is transmitted．This coding scheme is nearly DC balanced with limited disparity （limited to $1 / 2$ bit over an arbitrary packet，so a very low DC level）．图 9－6 illustrates Biphase Mark Coding．


图 9－6．Biphase Mark Coding Example
The USB PD baseband signal is driven onto the CC1 or CC2 pin with a tri－state driver．The tri－state driver is slew rate to limit coupling to $\mathrm{D}+/ \mathrm{D}$－and to other signal lines in the Type－C fully featured cables．When sending the USB－PD preamble，the transmitter starts by transmitting a low level．The receiver at the other end tolerates the loss of the first edge．The transmitter terminates the final bit by an edge to ensure the receiver clocks the final bit of EOP．

## 9．3．1．3 USB－PD Transmit（TX）and Receive（Rx）Masks

The USB－PD driver meets the defined USB－PD BMC TX masks．Since a BMC coded＂ 1 ＂contains a signal edge at the beginning and middle of the UI，and the BMC coded＂ 0 ＂contains only an edge at the beginning， the masks are different for each．The USB－PD receiver meets the defined USB－PD BMC Rx masks．The boundaries of the Rx outer mask are specified to accommodate a change in signal amplitude due to the ground offset through the cable．The Rx masks are therefore larger than the boundaries of the TX outer mask．Similarly， the boundaries of the Rx inner mask are smaller than the boundaries of the TX inner mask．Triangular time masks are superimposed on the TX outer masks and defined at the signal transitions to require a minimum edge rate that has minimal impact on adjacent higher speed lanes．The TX inner mask enforces the maximum limits on the rise and fall times．Refer to the USB－PD Specifications for more details．

## 9．3．1．4 USB－PD BMC Transmitter

The TPS25750 transmits and receives USB－PD data over one of the CCy pins for a given CC pin pair（one pair per USB Type－C port）．The CCy pins are also used to determine the cable orientation and maintain the cable／ device attach detection．Thus，a DC bias exists on the CCy pins．The transmitter driver overdrives the CCy DC bias while transmitting，but returns to a $\mathrm{Hi}-\mathrm{Z}$ state，allowing the DC voltage to return to the CCy pin when it is not transmitting．While either CC1 or CC2 can be used for transmitting and receiving，during a given connection only， the one that mates with the CC pin of the plug is used，so there is no dynamic switching between CC1 and CC2．图 9－7 shows the USB－PD BMC TX and RX driver block diagram．


图 9－7．USB－PD BMC TX／Rx Block Diagram
图 9－8 shows the transmission of the BMC data on top of the DC bias．Note that the DC bias can be anywhere between the minimum and maximum threshold for detecting a Sink attach．This means that the DC bias can be above or below the VOH of the transmitter driver．


图 9－8．TX Driver Transmission with DC Bias
The transmitter drives a digital signal onto the CCy lines．The signal peak， $\mathrm{V}_{\mathrm{TXH}}$ ，is set to meet the TX masks defined in the USB－PD Specifications．Note that the TX mask is measured at the far－end of the cable．
When driving the line，the transmitter driver has an output impedance of $Z_{\text {DRIVER }} Z_{\text {DRIVER }}$ is determined by the driver resistance and the shunt capacitance of the source and is frequency dependent．$Z_{\text {DRIVER }}$ impacts the noise ingression in the cable．
图 9－9 shows the simplified circuit determining $Z_{\text {DRIVER }}$ ．It is specified such that noise at the receiver is bounded．


图 9－9．ZDRIVER Circuit

## 9．3．1．5 USB－PD BMC Receiver

The receiver block of the TPS25750 receives a signal that follows the allowed Rx masks defined in the USB PD specification．The receive thresholds and hysteresis come from this mask．
图 9－10 shows an example of a multi－drop USB－PD connection（only the CC wire）．This connection has the typical Sink（device）to Source（host）connection，but also includes cable USB－PD Tx／Rx blocks．Only one system can be transmitting at a time．All other systems are $\mathrm{Hi}-\mathrm{Z}\left(\mathrm{Z}_{\mathrm{BMCRX}}\right)$ ．The USB－PD Specification also specifies the capacitance that can exist on the wire as well as a typical DC bias setting circuit for attach detection．


图 9－10．Example USB－PD Multi－Drop Configuration

## 9．3．1．6 Squelch Receiver

The TPS25750 has a squelch receiver to monitor for the bus idle condition as defined by the USB PD specification．The CC line is deemed active（that is not idle）when a minimum of NCOUNT transitions occur at the receiver within a time window of TTRANWIN．After waiting TTRANWIN without detecting NCOUNT transitions，the bus is declared idle．The squelch receiver output reflects the state of the CC pin regardless of the source of the tranmission．

## 9．3．2 Power Management

The TPS25750 power management block receives power and generates voltages to provide power to the TPS25750 internal circuitry．These generated power rails are LDO＿3V3 and LDO＿1V5．LDO＿3V3 can also be used as a low power output for external EEPROM memory．The power supply path is shown in 图 9－11．

INSTRUMENTS


图 9-11. Power Supplies
The TPS25750 is powered from either VIN_3V3 or VBUS. The normal power supply input is VIN_3V3. When powering from VIN_3V3, current flows from VIN_3V3 to LDO_3V3 to power the core $3.3-\mathrm{V}$ circuitry and I/Os. A second LDO steps the voltage down from LDO_3V3 to LDO_1V5 to power the $1.5-\mathrm{V}$ core digital circuitry. When VIN_3V3 power is unavailable and power is available on VBUS, it is referred to as the dead-battery start-up condition. In a dead-battery start-up condition, the TPS25750 opens the VIN_3V3 switch until the host clears the dead-battery flag through $I^{2} \mathrm{C}$. Therefore, the TPS25750 is powered from the VBUS input with the higher voltage during the dead-battery start-up condition and until the dead-battery flag is cleared. When powering from a VBUS input, the voltage on VBUS is stepped down through an LDO to LDO_3V3.

### 9.3.2.1 Power-On And Supervisory Functions

A power-on reset (POR) circuit monitors each supply. This POR allows active circuitry to turn on only when a good supply is present.

### 9.3.2.2 VBUS LDO

The TPS25750 contains an internal high-voltage LDO which is capable of converting VBUS to 3.3 V for powering internal device circuitry. The VBUS LDO is only used when VIN_3V3 is low (the dead-battery condition). The VBUS LDO is powered from VBUS.

### 9.3.3 Power Paths

The TPS25750 has internal sourcing power paths: PP_5V and PP_CABLE. TPS25750D has a integrated bidirectional high voltage load switch for sinking power path: PPHV. TPS25750S has a high volatge gate driver for sink path control: PP_EXT. Each power path is described in detail in this section.

### 9.3.3.1 Internal Sourcing Power Paths

图 9-12 shows the TPS25750 internal sourcing power paths available in both TPS25750D and TPS25750S. The TPS25750 features two internal $5-\mathrm{V}$ sourcing power paths. The path from PP5V to VBUS is called PP_5V. The path from PP5V to CCx is called PP_CABLE. Each path contains two back-to-back common drain N-FETs, with current clamping protection, overvoltage protection, UVLO protection, and temperature sensing circuitry. PP_5V can conduct up to 3 A continuously, while PP_CABLE can conduct up to 315 mA continuously. When disabled, the blocking FET protects the PP5V rail from high-voltage that can appear on VBUS.


图 9-12. Port Power Switches

### 9.3.3.1.1 PP_5V Current Clamping

The current through the internal PP_5V path are current limited to $I_{\text {LIM5V. The }} \mathrm{I}_{\text {LIM5V }}$ value is configured by application firmware. When the current through the switch exceeds $\mathrm{l}_{\text {LIM5V, }}$, the current limiting circuit activates within $t_{\text {iOS_PP_5V }}$ and the path behaves as a constant current source. If the duration of the overcurrent event exceeds $\mathrm{t}_{\text {ILIM, }}$ the PP_5V switch is disabled.

### 9.3.3.1.2 PP_5V Local Overtemperature Shut Down (OTSD)

When PP_5V clamps the current, the temperature of the switch will begin to increase. When the local temperature sensors of PP_5V or PP_CABLE detect that $\mathrm{T}_{J}>\mathrm{T}_{\text {SD_PP5V }}$, the PP_5V switch is disabled and the affected port enters the USB Type-C ErrorRecovery state.

### 9.3.3.1.3 PP_5V OVP

The overvoltage protection level is automatically configured based on the expected maximum $V_{B U S}$ voltage, which depends upon the USB PD contract. When the voltage on the VBUS pin of a port exceeds the configured value ( $\mathrm{V}_{\text {OVP4RCP }}$ ) while PP_5V is enabled, then PP_5V is disabled within $\mathrm{t}_{\text {PP_5_ }}$ Vovp and the port enters into the Type-C ErrorRecovery state.

### 9.3.3.1.4 PP_5V UVLO

If the PP5V pin voltage falls below its undervoltage lock out threshold ( $\mathrm{VPP5V}_{\text {PVLLO }}$ ) while PP_5V is enabled, then PP_5V is disabled within tpp_5V_uvlo and the port that had PP_5V enabled enters into the Type-C ErrorRecovery state.

### 9.3.3.1.5 PP_5Vx Reverse Current Protection

If $\mathrm{V}_{\text {VBUS }}-\mathrm{V}_{\text {PP5V }}>\mathrm{V}_{\text {PP_5V_RCP, }}$, then the PP_5V path is automatically disabled within $t_{\text {PP_5V_rcp. }}$. If the RCP condition clears, then the $\bar{P} \overline{\mathrm{P}} \_5 \mathrm{~V}$ path is automatically enabled within $\mathrm{t}_{\mathrm{ON}}$.

### 9.3.3.1.6 PP_CABLE Current Clamp

When enabled and providing VCONN power, the TPS25750 PP_CABLE power switch clamps the current to $I_{\text {vcon }}$. When the current through the PP_CABLE switch exceeds $I_{\text {Vcon }}$, the current clamping circuit activates within $t_{\text {iOS_PP_CABLE }}$ and the switch behaves as a constant current source.

## 9．3．3．1．7 PP＿CABLE Local Overtemperature Shut Down（OTSD）

When PP＿CABLE clamps the current，the temperature of the switch will begin to increase．When the local temperature sensors of PP＿5V or PP＿CABLE detect that $T_{J}>T_{S D}$ PP5V ，the PP＿CABLE switch is disabled and latched off within $t_{P P}$ CABLE＿off．The port then enters the USB Type－C ErrorRecovery state．

## 9．3．3．1．8 PP＿CABLE UVLO

If the PP5V pin voltage falls below its undervoltage lock out threshold（ $\mathrm{V}_{\text {PP5V＿uvLo }}$ ），then the PP＿CABLE switch is automatically disabled within tPP＿CABLE＿off．$^{\text {P }}$

## 9．3．3．2 TPS25750D Internal Sink Path

The TPS25750D has internal controls for internal FETs（GATE＿VSYS and GATE＿VBUS as shown in 图 9－13） that require that VBUS＿IN be above $V_{\text {VBus＿uvlo }}$ before being able to enable the sink path．图 9－13 shows a diagram of the sink path．When a sink path is enabled，the circuitry includes a slew rate control loop to ensure that external switches do not turn on too quickly（SS）．The TPS25750D senses the PPHV and VBUS voltages to control the gate voltages to enable or disable the FETs．

The sink－path control includes overvoltage protection（OVP）and reverse current protection（RCP）．


Copyright © 2018，Texas Instruments Incorporated
图 9－13．Internal Sink Path

## 9．3．3．2．1 Overvoltage Protection（OVP）

The application firmware enables the OVP and configures it based on the expected VBUS voltage．If the voltage on VBUS surpasses the configured threshold VOVP4VSYS＝VOVP4RCP／rOVP，then GATE＿VSYS is automatically disabled within tPPHV＿FSD to protect the system．If the voltage on VBUS surpasses the configured threshold VOVP4RCP，then GATE＿VBUS is automatically disabled within tPPHV＿OVP．When VVBUS falls below VOVP4RCP－VOVP4RCPH，GATE＿VBUS is automatically re－enabled within tPPHV＿ON since the OVP condition has cleared．This allows two sinking power paths to be enabled simultaneously and GATE＿VBUS will be disabled when necessary to ensure that VVBUS remains below VOVP4RCP．
While the TPS25750D is in BOOT mode in a dead－battery scenario（that is VIN＿3V3 is low），it handles an OVP condition slightly differently．As long as the OVP condition is present，GATE＿VBUS and GATE＿VSYS are disabled．Once the OVP condition clears，both GATE＿VBUS and GATE＿VSYS are re－enabled．Since this is a dead－battery condition，the TPS25750D will be drawing approximately IVIN＿3V3，ActSnk from VBUS during this time to help discharge it．


图 9-14. Diagram for OVP Comparators

### 9.3.3.2.2 Reverse-Current Protection (RCP)

The VSYS gate control circuit monitors the PPHV and VBUS voltages and detects reverse current when the VVSYS surpasses $V_{\text {VBus }}$ by more than $\mathrm{V}_{\text {RCP }}$. When the reverse current condition is detected, GATE_VBUS is disabled within TPPHV_RCP. When the reverse current condition is cleared, GATE_VBUS is re-enabled within tPPHV_ON. This limits the amount of reverse current that can flow from PPHV to VBUS through the external N ch MOSFETs. In reverse current protection mode, the power switch controlled by GATE_VBUS is allowed to behave resistively until the current reaches VRCP/ RPPHV and then blocks reverse current from PPHV to VBUS.


Copyright © 2018, Texas Instruments Incorporated
图 9-15. Switch I-V Curve for RCP on Sink-path Switches.

### 9.3.3.2.3 VBUS UVLO

The TPS25750D monitors VBUS voltage and detects when it falls below VVBUS_UVLO. When the UVLO condition is detected, GATE_VBUS is disabled within tPPHV_RCP. When the UVLO condition is cleared, GATE_VBUS is reenabled within tPPHV_ON.

### 9.3.3.2.4 Discharging VBUS to Safe Voltage

The TPS25750D has an integrated active pulldown (IDSCH) on VBUS for discharging from high voltage to VSAFEOV ( 0.8 V ). This discharge is applied when it is in an Unattached Type-C state.

### 9.3.3.3 TPS25750S - External Sink Path Control PP_EXT

The TPS25750S has two N-ch gate drivers designed to control a sinking path from VBUS to VSYS. The charge pump for these gate drivers requires VBUS to be above VVBUS_UVLO. When a sink path is enabled, the circuitry includes a slew rate control loop to ensure that external switches do not turn on too quickly (SS). The TPS25750S senses the VSYS and VBUS voltages to control the gate voltages to enable or disable the external FETs.

The sink－path control includes overvoltage protection（OVP），and reverse current protection（RCP）．Adding resistance in series with a GATE pin of the TPS25750S and the gate pin of the N－ch MOSFET will slow down the turnoff time when OVP or RCP occurs．Any such resistance must be minimized，and not allowed to exceed $3 \Omega$ ．


Copyright © 2018，Texas Instruments Incorporated
图 9－16．PP＿EXT External Sink Path Control
图 9－17 shows the GATE＿VSYS gate driver in more detail．


图 9－17．Details of the VSYS Gate Driver

### 9.3.3.3.1 Overvoltage Protection (OVP)

The application firmware enables the OVP and configures it based on the expected VBUS voltage. If the voltage on VBUS surpasses the configured threshold VOVP4VSYS = VOVP4RCP/rOVP, then GATE_VSYS is automatically disabled within TPPHV_FSD to protect the system. If the voltage on VBUS surpasses the configured threshold VOVP4RCP, then GATE_VBUS is automatically disabled within tPPHV_OVP. When VVBUS falls below VOVP4RCP - VOVP4RCPH, GATE_VBUS is automatically re-enabled within tPPHV_ON since the OVP condition has cleared. This allows two sinking power paths to be enabled simultaneously and GATE_VBUS will be disabled when necessary to ensure that VVBUS remains below VOVP4RCP.

While the TPS25750D is in BOOT mode in a dead-battery scenario (that is VIN_3V3 is low), it handles an OVP condition slightly differently. As long as the OVP condition is present, GATE_VBUS and GATE_VSYS are disabled. Once the OVP condition clears, both GATE_VBUS and GATE_VSYS are re-enabled. Since this is a dead-battery condition, the TPS25750D will be drawing approximately IVIN_3V3, ActSnk from VBUS during this time to help discharge it.


图 9-18. Diagram for OVP Comparators

### 9.3.3.3.1.1 Reverse-Current Protection (RCP)

The VSYS gate control circuit monitors the PPHV and VBUS voltages and detects reverse current when the VVSYS surpasses $\mathrm{V}_{\text {VBus }}$ by more than $\mathrm{V}_{\text {RCP }}$. When the reverse current condition is detected, GATE_VBUS is disabled within TPPHV_RCP. When the reverse current condition is cleared, GATE_VBUS is re-enabled within tPPHV_ON. This limits the amount of reverse current that can flow from PPHV to VBUS through the external N ch MOSFETs. In reverse current protection mode, the power switch controlled by GATE_VBUS is allowed to behave resistively until the current reaches VRCP/ RPPHV and then blocks reverse current from PPHV to VBUS.


Copyright © 2018, Texas Instruments Incorporated
图 9-19. Switch I-V Curve for RCP on Sink-path Switches.

## 9．3．3．3．1．2 VBUS UVLO

The TPS25750D monitors VBUS voltage and detects when it falls below VVBUS＿UVLO．When the UVLO condition is detected，GATE＿VBUS is disabled within TPPHV＿RCP．When the UVLO condition is cleared， GATE＿VBUS is reenabled within tPPHV＿ON．

## 9．3．3．3．1．3 Discharging VBUS to Safe Voltage

The TPS25750D has an integrated active pulldown（IDSCH）on VBUS for discharging from high voltage to VSAFEOV $(0.8 \mathrm{~V})$ ．This discharge is applied when it is in an Unattached Type－C state．

## 9．3．4 Cable Plug and Orientation Detection

图 9－20 shows the plug and orientation detection block at each CCy pin（CC1，CC2）．Each pin has identical detection circuitry．


图 9－20．Plug and Orientation Detection Block

## 9．3．4．1 Configured as a Source

When configured as a source，the TPS25750 detects when a cable or a Sink is attached using the CC1 and CC2 pins．When in a disconnected state，the TPS25750 monitors the voltages on these pins to determine what，if anything，is connected．See USB Type－C Specification for more information．

表 9－1 shows the Cable Detect States for a Source．
表 9－1．Cable Detect States for a Source

| CC1 | CC2 | CONNECTION STATE | RESULTING ACTION |
| :---: | :---: | :--- | :--- |
| Open | Open | Nothing attached | Continue monitoring both CCy pins for attach．Power is not applied to VBUS or <br> VCONN． |
| $R d$ | Open | Sink attached | Monitor CC1 for detach．Power is applied to VBUS but not to VCONN（CC2）． |
| Open | Rd | Sink attached | Monitor CC2 for detach．Power is applied to VBUS but not to VCONN（CC1）． |
| $R a$ | Open | Powered Cable－No UFP <br> attached | Monitor CC2 for a Sink attach and CC1 for cable detach．Power is not applied to <br> VBUS or VCONN（CC1）． |

表 9-1. Cable Detect States for a Source (continued)

| CC1 | CC2 | CONNECTION STATE | RESULTING ACTION |
| :---: | :---: | :---: | :---: |
| Open | Ra | Powered Cable-No UFP attached | Monitor CC1 for a Sink attach and CC2 for cable detach. Power is not applied to VBUS or VCONN (CC1). |
| Ra | Rd | Powered Cable-UFP Attached | Provide power on VBUS and VCONN CC1) then monitor CC2 for a Sink detach. CC1 is not monitored for a detach. |
| Rd | Ra | Powered Cable-UFP attached | Provide power on VBUS and VCONN (CC2) then monitor CC1 for a Sink detach. CC2 is not monitored for a detach. |
| Rd | Rd | Debug Accessory Mode attached | Sense either CCy pin for detach. |
| Ra | Ra | Audio Adapter Accessory Mode attached | Sense either CCy pin for detach. |

When a TPS25750 port is configured as a Source, a current $\mathrm{I}_{\text {RpDef }}$ is driven out each CCy pin and each pin is monitored for different states. When a Sink is attached to the pin, a pulldown resistance of Rd to GND exists. The current $\mathrm{I}_{\text {RpDef }}$ is then forced across the resistance Rd, generating a voltage at the CCy pin. The TPS25750 applies $\mathrm{I}_{\text {RpDef }}$ until it closes the switch from PP5V to VBUS, at which time application firmware can change to $\mathrm{I}_{\mathrm{Rp} 1.5 \mathrm{~A}}$ or $\mathrm{I}_{\mathrm{Rp} 3.0 \mathrm{~A}}$.

When the CCy pin is connected to an active cable VCONN input, the pulldown resistance is different (Ra). In this case, the voltage on the CCy pin will lower the PD controller recognizes it as an active cable.
The voltage on CCy is monitored to detect a disconnection depending upon which Rp current source is active. When a connection has been recognized and the voltage on CCy subsequently rises above the disconnect threshold for $\mathrm{t}_{\mathrm{Cc}}$, the system registers a disconnection.

### 9.3.4.2 Configured as a Sink

When a TPS25750 port is configured as a Sink, the TPS25750 presents a pulldown resistance $\mathrm{R}_{\text {SNK }}$ on each CCy pin and waits for a Source to attach and pull up the voltage on the pin. The Sink detects an attachment by the presence of VBUS and determines the advertised current from the Source based on the voltage on the CCy pin.

### 9.3.4.3 Configured as a DRP

When a TPS25750 port is configured as a DRP, the TPS25750 alternates the CCy pins of the port between the pulldown resistance, $\mathrm{R}_{\mathrm{SNK}}$, and pullup current source, $\mathrm{I}_{\mathrm{Rp}}$.

### 9.3.4.4 Dead Battery Advertisement

The TPS25750 supports booting from no-battery or dead-battery conditions by receiving power from VBUS. Type-C USB ports require a sink to present Rd on the CC pin before a USB Type-C source provides a voltage on VBUS. TPS25750 hardware is configured to present this Rd during a dead-battery or no-battery condition. Additional circuitry provides a mechanism to turn off this Rd once the device no longer requires power from VBUS.

### 9.3.5 Overvoltage Protection (CC1, CC2)

The TPS25750 detects when the voltage on the CC1 or CC2 pin is too high or there is reverse current into the PP5V pin and takes action to protect the system. The protective action is to disable PP_CABLE within $t_{\text {PP_CABLE_FSD }}$ and disable the USB PD transmitter.


图 9－21．Overvoltage and Reverse Current Protection for CC1 and CC2

## 9．3．6 ADC

The TPS25750 ADC is shown in 图 9－22．The ADC is an 8－bit successive approximation ADC．The input to the ADC is an analog input mux that supports multiple inputs from various voltages and currents in the device．The output from the ADC is available to be read and used by application firmware．


Copyright © 2018，Texas Instruments Incorporated
图 9－22．SAR ADC

## 9．3．7 BC $\mathbf{1 . 2}$（USB＿P，USB＿N）

The TPS25750 supports BC 1.2 as a Portable Device or Downstream Port using the hardware shown in 图 9－23．


图 9－23．BC1．2 Hardware Components（External for DRP）

## 9．3．8 Digital Interfaces

The TPS25750 contains several different digital interfaces which can be used for communicating with other devices．The available interfaces include one ${ }^{2} \mathrm{C}$ Master，one I2C Slave and additional GPIOs．

## 9．3．8．1 General GPIO

GPIOn pins can be mapped to USB Type－C，USB PD，and application－specific events to control other ICs， interrupt a host processor，or receive input from another IC．This buffer is configurable to be a push－pull output，a weak push－pull，or open drain output．When configured as an input，the signal can be a de－glitched digital input ． The push－pull output is a simple CMOS output with independent pull－down control allowing open－drain connections．The weak push－pull is also a CMOS output，but with GPIO＿RPU resistance in series with the drain． The supply voltage to the output buffer is LDO＿3V3 and LDO＿1V5 to the input buffer．When interfacing with non $3.3-\mathrm{V}$ I／O devices the output buffer may be configured as an open drain output and an external pull－up resistor attached to the GPIO pin．The pull－up and pull－down output drivers are independently controlled from the input and are enabled or disabled via application code in the digital core．

表 9－2．GPIO Functionality Table

| Pin Name | Type | Special Functionality |
| :---: | :---: | :---: |
| GPIO0 | I／O | General－purpose input or output |
| GPIO1 | I／O | General－purpose input or output |
| GPIO2 | I／O | General－purpose input or output |
| GPIO3 | I／O | General－purpose input or output |
| GPIO4 | I／O | D＋，or used as a general－purpose input or output |
| GPIO5 | I／O | D－，or used as a general－purpose input or output |
| GPIO6 | I／O | General－purpose input or output |
| GPIO7 | I／O | General－purpose input or output |
| $\overline{\text { 2Cs＿IRQ（GPIO10）}}$ | O | IRQ for optional I2Cs，or used as a general－purpose output |
| GPIO11 | O | General－purpose output |
| I2Cm＿IRQ（GPIO12） | I | IRQ for I2Cm，or used as a general－purpose input |

## 9．3．8．2 $I^{2} C$ Interface

The TPS25750 features two $I^{2} \mathrm{C}$ interfaces that uses an $I^{2} \mathrm{C} I / O$ driver like the one shown in 图 9－24．This I／O consists of an open－drain output and an input comparator with de－glitching．


图 9－24． $\mathbf{I}^{2} \mathrm{C}$ Buffer

## 9．3．9 Digital Core

图 9－25 shows a simplified block diagram of the digital core．


图 9－25．Digital Core Block Diagram

## 9．3．10 ${ }^{2} \mathrm{C}$ Interface

The TPS25750 has one I2C slave interface ports：I2Cs．I2C port I2Cs is comprised of the I2Cs＿SDA，I2Cs＿SCL， and I2Cs＿IRQ pins．This interface provide general status information about the TPS25750，as well as the ability to control the TPS25750 behavior，supporting communications to／from a connected device and／or cable supporting BMC USB－PD，and providing information about connections detected at the USB－C receptacle．

When the TPS25750 is in＇APP＇mode it is recommended to use Standard Mode or Fast Mode（that is a clock speed no higher than 400 kHz ）．However，in the＇BOOT＇mode when a patch bundle is loaded Fast Mode Plus may be used（see fSCLS）．

The TPS25750 has one $I^{2} \mathrm{C}$ master interface port． $\mathrm{I}^{2} \mathrm{C}$ is comprised of the I2C＿SDA and I2C＿SCL pins．This interface can be used to read from or write to external slave devices．

During boot，the TPS25750 attempts to read patch and Application Configuration data from an external EEPROM with a 7－bit slave address of $0 \times 50$ ．The EEPROM should be at least 32 kilo－bytes．

表 9－3．$I^{2} \mathrm{C}$ Summary

| $I^{2} C$ BUS | TYPE | TYPICAL USAGE |
| :---: | :---: | :--- |
| $I 2 C s$ | Slave | Optionally can be connected to an external MCU．Also used to load the patch and application <br> configuration． |
| 12 Cm | Master | Connect to a $\mathrm{I}^{2} \mathrm{C}$ EEPROM，Battery Charger．Use the LDO＿3V3 pin as the pullup voltage．Multi－master <br> configuration is not supported． |

## 9．3．10．1 $1^{2} C$ Interface Description

The TPS25750 supports Standard and Fast mode $I^{2} \mathrm{C}$ interfaces．The bidirectional $I^{2} \mathrm{C}$ bus consists of the serial clock（SCL）and serial data（SDA）lines．Both lines must be connected to a supply through a pullup resistor．Data transfer can be initiated only when the bus is not busy．
A master sending a Start condition，a high－to－low transition on the SDA input and output，while the SCL input is high initiates $\mathrm{I}^{2} \mathrm{C}$ communication．After the Start condition，the device address byte is sent，most significant bit （MSB）first，including the data direction bit（R／W）．

After receiving the valid address byte，this device responds with an acknowledge（ACK），a low on the SDA input／ output during the high of the ACK－related clock pulse．On the $I^{2} \mathrm{C}$ bus，only one data bit is transferred during each clock pulse．The data on the SDA line must remain stable during the high pulse of the clock period as changes in the data line at this time are interpreted as control commands（Start or Stop）．The master sends a Stop condition，a low－to－high transition on the SDA input and output while the SCL input is high．
Any number of data bytes can be transferred from the transmitter to receiver between the Start and the Stop conditions．Each byte of eight bits is followed by one ACK bit．The transmitter must release the SDA line before the receiver can send an ACK bit．The device that acknowledges must pull down the SDA line during the ACK clock pulse，so that the SDA line is stable low during the high pulse of the ACK－related clock period．When a slave receiver is addressed，it must generate an ACK after each byte is received．Similarly，the master must generate an ACK after each byte that it receives from the slave transmitter．Setup and hold times must be met to ensure proper operation．

A master receiver signals an end of data to the slave transmitter by not generating an acknowledge（NACK）after the last byte has been clocked out of the slave．The master receiver holding the SDA line high does this．In this event，the transmitter must release the data line to enable the master to generate a Stop condition．

图 9－26 shows the start and stop conditions of the transfer．图 9－27 shows the SDA and SCL signals for transferring a bit．图 9－28 shows a data transfer sequence with the ACK or NACK at the last clock pulse．


图 9－26．$I^{2} C$ Definition of Start and Stop Conditions


图 9－27． $1^{2} \mathrm{C}$ Bit Transfer


图 9－28．${ }^{2}$ ² Acknowledgment

## 9．3．10．1．1 $1^{2} \mathrm{C}$ Clock Stretching

The TPS25750 features clock stretching for the $I^{2} \mathrm{C}$ protocol．The TPS25750 slave $\mathrm{I}^{2} \mathrm{C}$ port may hold the clock line（SCL）low after receiving（or sending）a byte，indicating that it is not yet ready to process more data．The master communicating with the slave must not finish the transmission of the current bit and must wait until the clock line actually goes high．When the slave is clock stretching，the clock line remains low．

The master must wait until it observes the clock line transitioning high plus an additional minimum time（4 $\mu \mathrm{s}$ for standard $100-\mathrm{kbps} \mathrm{I}^{2} \mathrm{C}$ ）before pulling the clock low again．
Any clock pulse may be stretched but typically it is the interval before or after the acknowledgment bit．

## 9．3．10．1．2 $1^{2} \mathrm{C}$ Address Setting

The host should only use I2Cs＿SCL／SDA for loading a patch bundle．Once the boot process is complete，the port has a unique slave address on the I2Cm＿SCL／SDA bus as selected by the ADCINx pins．

表 9－4．${ }^{2} \mathrm{C}$ C Default Slave Address for I2Cs＿SCL／SDA．

| ${ }^{12} \mathrm{C}$ address index（decoded from ADCIN1 and ADCIN2）${ }^{(1)}$ | Slave Address |  |  |  |  |  |  |  | Available During BOOT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 |  |
| \＃1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | R／W | Yes |
| \＃2 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | R／W | Yes |
| \＃3 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | R／W | Yes |
| \＃4 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | R／W | Yes |

（1）See Pin Strapping to Configure Default Behavior details about ADCIN1 and ADCIN2 decoding．

## 9．3．10．1．3 Unique Address Interface

The Unique Address Interface allows for complex interaction between an $I^{2} \mathrm{C}$ master and a single TPS25750． The $I^{2} \mathrm{C}$ Slave sub－address is used to receive or respond to Host Interface protocol commands．图 9－29 and 图 $9-30$ show the write and read protocol for the $I^{2} C$ slave interface，and a key is included in 图 9－31 to explain the terminology used．The key to the protocol diagrams is in the SMBus Specification and is repeated here in part．



图 9－29．$I^{2} \mathrm{C}$ Unique Address Write Register Protocol


图 9－30．$I^{2} \mathrm{C}$ Unique Address Read Register Protocol


图 9－31． $1^{2} \mathrm{C}$ Read／Write Protocol Key

## 9．4 Device Functional Modes

## 9．4．1 Pin Strapping to Configure Default Behavior

During the boot procedure，the device will read the ADCINx pins and set the configurations based on the table below．It then attempts to load a configuration from an external EEPROM on the 12 Cm bus．If no EEPROM is detected，then the device will wait for an external host to load a configuration．
When an external EEPROM is used，each device is connected to a unique EEPROM，it cannot be shared for multiple devices．The external EEPROM shall be at 7 －bit slave address $0 \times 50$ ．

表 9－5．Device Configuration using ADCIN1 and ADCIN2

| ADCIN1 decoded <br> value ${ }^{(2)}$ | ADCIN2 decoded <br> value $^{(2)}$ | $\mathbf{I}^{2} C_{\text {address Index }}{ }^{(1)}$ | Dead Battery Configuration |
| :--- | :---: | :---: | :--- |
| 7 | 5 | $\# 1$ | AlwaysEnableSink：The device always enables the sink path |
| 5 | 5 | $\# 2$ |  |
| 2 | 0 | $\# 3$ |  |
| 1 | 7 | $\# 4$ |  |

表 9-5. Device Configuration using ADCIN1 and ADCIN2 (continued)

| ADCIN1 decoded value ${ }^{(2)}$ | ADCIN2 decoded value ${ }^{(2)}$ | $1^{2} \mathrm{C}$ address Index ${ }^{(1)}$ | Dead Battery Configuration |
| :---: | :---: | :---: | :---: |
| 7 | 3 | \#1 | NegotiateHighVoltage: The device always enables the sink path during the initial implicit contract regardless of the amount of current the attached source is offering. The PD controller will enter the 'APP ' mode, enable USB PD PHY and negotiate a contract for the highest power contract that is offered up to 20 V . This cannot be used when a patch is loaded from EEPROM. This option is not recommended for systems that can boot from 5 V . |
| 3 | 3 | \#2 |  |
| 4 | 0 | \#3 |  |
| 3 | 7 | \#4 |  |
| 7 | 0 | \#1 | SafeMode: The device does not enable the sink path. USB PD is disabled until configuration is loaded. Note that the configuration could put the device into a source-only mode. This is recommended when the application loads the patch from EEPROM. |
| 0 | 0 | \#2 |  |
| 6 | 0 | \#3 |  |
| 5 | 7 | \#4 |  |

(1) See $I^{2} C$ Address Setting to see the exact meaning of $I^{2} C$ Address Index.
(2) See Pin Strapping to Configure Default Behavior for how to configure a given ADCINx decoded value.

## 9．4．2 Power States

The TPS25750 can operate in one of three different power states：Active，Idle，or Sleep．The Modern Standby mode is a special case of the Idle mode．The functionality available in each state is summarized in 表9－6．The device will automatically transition between the three power states based on the circuits that are active and required．See 图 9－32．In the Sleep state，the TPS25750 will detect a Type－C connection．Transitioning between the Active mode to Idle mode requires a period of time（ $T$ ）without any of the following activity：
－Incoming USB PD message
－Change in CC status
－GPIO input event
－ $\mathrm{I}^{2} \mathrm{C}$ transactions
－Voltage alert
－Fault alert


图 9－32．Flow Diagram for Power States
表 9－6．Power Consumption States

|  | ACTIVE <br> SOURCE <br> MODE $^{(1)}$ | ACTIVE SINK <br> MODE $^{(5)}$ | IDLE SOURCE <br> MODE | IDLE SINK <br> MODE | MODERN <br> STANDBY <br> SOURCE <br> MODE $^{(3)}$ | MODERN <br> STANDBY <br> SINK MODE |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| PP＿5V |  |  |  |  |  |  |

（1）This mode is used for：$I_{\text {VIN＿3 }}$ 33，ActSrc．
（2）This mode is used for： $\mathrm{I}_{\text {VIN＿3V3，Sleep }}$
（3）This mode is used for： $\mathrm{P}_{\text {MstbySrc }}$
（4）This mode is used for：$P_{\text {MstbySnk }}$
（5）This mode is used for： $\mathrm{I}_{\text {VIN＿3V3，ActSnk }}$

## 9．4．3 Schottky for Current Surge Protection

To prevent the possibility of large ground currents into the TPS25750 during sudden disconnects due to inductive effects in a cable，it is recommended that a Schottky diode be placed from VBUS to ground．


Copyright © 2018, Texas Instruments Incorporated
图 9-33. TPS25750D Schottky for Current Surge Protection


图 9-34. TPS25750S Schottky for Current Surge Protection

### 9.4.4 Thermal Shutdown

The TPS25750 features a central thermal shutdown as well as independent thermal sensors for each internal power path. The central thermal shutdown monitors the overall temperature of the die and disables all functions except for supervisory circuitry when die temperature goes above a rising temperature of $\mathrm{T}_{\text {SD_MAIN }}$. The temperature shutdown has a hysteresis of $T_{\text {SDH_MAIN }}$ and when the temperature falls back below this value, the device resumes normal operation.
The power path thermal shutdown monitors the temperature of each internal PP5V-to-VBUS power path and disables both power paths and the VCONN power path when either exceeds $\mathrm{T}_{\text {SD_PP5V }}$. Once the temperature falls by at least $T_{\text {SDH_PP5V }}$, the path can be configured to resume operation or remain disabled until re-enabled by firmware.

## 10 Application and Implementation

| Note |
| :--- |
| 以下应用部分的信息不属于 TI 组件规范， TI 不担保其准确性和完整性。客户应负责确定 TI 组件是否适 |
| 用于其应用。客户应验证并测试其设计，以确保系统功能。 |用于其应用。客户应验证并测试其设计，以确保系统功能。

## 10．1 Application Information

The TPS25750 is a stand－alone Type－C PD controller for power－only USB－PD applications．Initial device configuration is configured from an external EEPROM through a firmware configuration bundle loaded on to the device during boot．The bundle is loaded over $I^{2} \mathrm{C}$ from an external EEPROM．The TPS25750 firmware configuration can be customized for each specific application．The firmware configuration can be generated through the Application Customization Tool．

The TPS25750 works very well in single port power applications supporting the following PD architectures．
－Designs for both Power Provider（Source）and Power Consumer（Sink）
－Designs for Power Consumer（Sink）
An external EEPROM is required to download a pre－configured firmware on the TPS25750 device through the $\mathrm{I}^{2} \mathrm{C}$ interface．

The TPS25750 firmware can be configured using the Application Customization Tool for the application－specific PD charging architecture requirements and data roles．The Tool also provides additional optional firmware configuration that integrates control for select Battery Charger Products（BQ）．The TPS25750 $1^{2} \mathrm{C}$ Master interfaces with the Battery Chargers with pre－configured GPIO settings and $I^{2} \mathrm{C}$ master events．The Application Customization Tool available with the TPS25750 provides details of the supported Battery Charger Products （BQ）．

## 10．2 Typical Application

## 10．2．1 USB－PD Power Application Design Considerations

## 10．2．1．1 Supported Power Configurations

The Application Customization Tool available with TPS25750 lets the user select one of the following Power Application configurations and generates a pre－configured firmware．

图 10－1 shows the Power Source and Sink configuration when the TPS25750 is connected to a 5－V DC．


图 10－1．Power Source and Sink Configuration with 5－V DC
图 10－2 shows the Power Source and Sink configuration when the Battery Charger（BQ）is connected to the high voltage power path．


图 10－2．Power Source and Sink configuration with the Battery Charger（BQ）
图 10－3 shows the configuration where the a 5－V DC is connected to the source path and a Battery Charger（BQ） is connected to the sink path．


图 10－3．Power Source and Sink configuration with 5V DC and Battery Charger（BQ）
In a Sink Only Configuration，the TPS25750 can be used as shown in 图 10－4．


图 10－4．Power Consumer（Sink）Only Configuration


图 10－5．Power Source Only Configuration
In a Source Only Configuration，the TPS25750 can be used with a 5V source as shown in 图 10－5

## 10．2．2 Application Block Diagram

图 10－6 shows the system block diagram for TPS25750D connected to a supported Battery Charger（BQ）．


图 10－6．Power Only Battery Charger Application Block Diagram

## 10．2．3 Type－C VBUS Design Considerations

USB Type－C and PD allows for voltages up to 20 V with currents up to 5 A ．This introduces power levels that can damage components touching or hanging off of VBUS．Under normal conditions，all high power PD contracts must start at 5 V and then transition to a higher voltage．However，there are some devices that are not compliant to the USB Type－C and Power Delivery standards and can have 20 V on VBUS．This can cause a 20－V hot plug that can ring above 30 V ．Adequate design considerations are recommended below for these non－compliant devices．

## 10．2．3．1 Design Requirements

表 10－1 shows VBUS conditions that can be introduced to a USB Type－C and PD Sink．The system should be able to handle these conditions to ensure that the system is protected from non－compliant，damaged USB PD sources，or both．A USB Sink should be able to protect from the following conditions being applied to its VBUS． Detailed Design Procedure explains how to protect from these conditions．

## 10－1．VBUS Conditions

| CONDITION | VOLTAGE APPLIED |
| :---: | :---: |
| Abnormal VBUS Hot Plug | $4 \mathrm{~V}-21.5 \mathrm{~V}$ |

表 10－1．VBUS Conditions（continued）

| CONDITION | VOLTAGE APPLIED |
| :---: | :---: |
| VBUS Transient Spikes | $4 \mathrm{~V}-43 \mathrm{~V}$ |

## 10．2．3．2 Detailed Design Procedure

## 10．2．3．2．1 Type－C Connector VBUS Capacitors



图 10－7．Type－C Connector VBUS Capacitors
The first level of protection starts at the Type－C connector and the VBUS pin capacitors．These capacitors help filter out high frequency noise but can also help absorb short voltage transients．Each VBUS pin should have a $10-\mathrm{nF}$ capacitor rated at or above 25 V and placed as close to the pin as possible．The GND pin on the capacitors should have a very short path to GND on the connector．The derating factor of ceramic capacitors should be taken into account as they can lose more than $50 \%$ of their effective capacitance when biased．Adding the VBUS capacitors can help reduce voltage spikes by 2 V to 3 V ．

## 10．2．3．2．2 TPS25750 VBUS Schottky and TVS Diodes

Schottky diodes are used on VBUS to help absorb large GND currents when a Type－C cable is removed while drawing high current．The inductance in the cable will continue to draw current on VBUS until the energy stored is dissipated．Higher currents can cause the body diodes on IC devices connected to VBUS to conduct．When the current is high enough，it can damage the body diodes of IC devices．Ideally，a VBUS Schottky diode should have a lower forward voltage so it can turn on before any other body diodes on other IC devices．Schottky diodes on VBUS also help during hard shorts to GND which can occur with a faulty Type－C cable or damaged Type－C PD device．VBUS can ring below GND which can damage devices hanging off of VBUS．The Schottky diode will start to conduct once VBUS goes below the forward voltage．When the TPS25750 is the only device connected to VBUS，place the Schottky Diode close to the VBUS pin of the TPS25750．图 10－9 and 图 10－10 show a short condition with and without a Schottky diode on VBUS．Without the Schottky diode，VBUS rings 2－V below GND and oscillates after settling to 0 V ．With the Schottky diode，VBUS drops 750 mV below GND （Schottky diode Vf）and the oscillations are minimized．

TVS Diodes help suppress and clamp transient voltages．Most TVS diodes can fully clamp around 10 ns and can keep the VBUS at their clamping voltage for a period of time．Looking at the clamping voltage of TVS diodes after they settle during a transient will help decide which TVS diode to use．The peak power rating of a TVS diode must be able to handle the worst case conditions in the system．A TVS diode can also act as a＂pseudo schottky diode＂as they will also start to conduct when VBUS goes below GND．

## 10．2．3．2．3 VBUS Snubber Circuit



图 10－8．VBUS Snubber
Another method of clamping the USB Type－C VBUS is to use a VBUS RC Snubber．An RC Snubber is a great solution because in general，it is much smaller than a TVS diode，and typically more cost effective as well．An RC Snubber works by modifying the characteristic of the total RLC response in the USB Type－C cable hot－plug from being under－damped to critically－damped or over－damped．So rather than clamping the overvoltage directly， it changes the hot－plug response from under－damped to critically－damped，so the voltage on VBUS does not ring at all；so the voltage is limited，but without requiring a clamping element like a TVS diode．

However，the USB Type－C and Power Delivery specifications limit the range of capacitance that can be used on VBUS for the RC snubber．VBUS capacitance must have a minimum $1 \mu \mathrm{~F}$ and a maximum of $10 \mu \mathrm{~F}$ ．The RC snubber values chosen support up to 4－m USB Type－C cable（maximum length allowed in the USB Type－C specification）being hot plugged，is to use $4.7-\mu \mathrm{F}$ capacitor in series with a $3.48-\Omega$ resistor．In parallel with the RC Snubber a $1-\mu \mathrm{F}$ capacitor is used，which always ensures the minimum USB Type－C VBUS capacitance specification is met．This circuit is shown in 图 10－8．

## 10．2．4 Application Curves



图 10－9．VBUS Short to Ground（Zoomed In）


图 10－10．VBUS Short to Ground（Zoomed Out）

## 11 Power Supply Recommendations

### 11.1 3.3-V Power

### 11.1.1 VIN_3V3 Input Switch

The VIN_3V3 input is the main supply of the TPS25750 device. The VIN_3V3 switch (see Power Management) is a uni-directional switch from VIN_3V3 to LDO_3V3, not allowing current to flow backwards from LDO_3V3 to VIN_3V3. This switch is on when the 3.3-V supply is available and the dead-battery flag is cleared. The recommended capacitance $\mathrm{C}_{\mathrm{VIN} \_3 \mathrm{~V} 3}$ (see Recommended Capacitance) should be connected from the VIN_3V3 pin to the GND pin).

### 11.2 1.5-V Power

The internal circuitry is powered from 1.5 V . The $1.5-\mathrm{V}$ LDO steps the voltage down from LDO_3V3 to 1.5 V . The $1.5-\mathrm{V}$ LDO provides power to all internal low-voltage digital circuits which includes the digital core, and memory. The 1.5-V LDO also provides power to all internal low-voltage analog circuits. Connect the recommended capacitance CLDO_1V5 $^{\prime}$ (see Recommended Capacitance) from the LDO_1V5 pin to the GND pin.

### 11.3 Recommended Supply Load Capacitance

Recommended Capacitance lists the recommended board capacitances for the various supplies. The typical capacitance is the nominally rated capacitance that must be placed on the board as close to the pin as possible. The maximum capacitance must not be exceeded on pins for which it is specified. The minimum capacitance is minimum capacitance allowing for tolerances and voltage derating ensuring proper operation.

## 12 Layout

## 12．1 TPS25750D－Layout

## 12．1．1 Layout Guidelines

Proper routing and placement will maintain signal integrity for high speed signals and improve the heat dissipation from the power paths．The combination of power and high speed data signals are easily routed if the following guidelines are followed．It is a best practice to consult with board manufacturing to verify manufacturing capabilities．

## 12．1．1．1 Top Placement and Bottom Component Placement and Layout

When the TPS25750 is placed on top and its components on bottom，the solution size will be at its smallest．

## 12．1．2 Layout Example

Follow the differential impedances for Super／High Speed signals defined by their specifications（USB2．0）．All I／O will be fanned out to provide an example for routing out all pins，not all designs will utilize all of the I／O on the TPS25750．


图 12－1．Example Schematic

## 12．1．3 Component Placement

Top and bottom placement is used for this example to minimize solution size．The TPS25750D is placed on the top side of the board and the majority of its components are placed on the bottom side．When placing the components on the bottom side，it is recommended that they are placed directly under the TPS25750D．When placing the VBUS，PPHV，and PP5V capacitors，it is easiest to place them with the GND terminal of the capacitors to face outward from the TPS25750D or to the side since the drain connection pads on the bottom layer should not be connected to anything and left floating．All other components that are for pins on the GND pad side of the TPS25750D should be placed where the GND terminal is underneath the GND pad．

The CC capacitors should be placed on the same side as the TPS25750D close to the respective CC1 and CC2 pins．Do NOT via to another layer in between the CC pins to the CC capacitor，placing a via after the CC capacitor is recommended．

图 12－2 through 图 12－5 show the placement in 2－D and 3－D．


## 12．1．4 Routing PP＿5V，VBUS，VIN＿3V3，LDO＿3V3，LDO＿1V5

On the top side，create pours for PP5V，VBUS，VBUS＿IN，and PPHV．Connect PP5V and VBUS from the top layer to the bottom layer using at least 68 －mil hole and 16－mil diameter vias．See 图 12－6 for the recommended via sizing．For VBUS＿IN and PPHV，connect from the top to bottom layer using 158 －mil hole and 16 －mil diameter vias．The via placement and copper pours are highlighted in 图 12－7．


图 12－6．Recommended Minimum Via Sizing


图 12-7. PP5V, VBUS, VBUS_IN, and PPHV Copper Pours and Via Placement
Next, VIN_3V3, LDO_3V3, and LDO_1V5 will be routed to their respective decoupling capacitors. Additionally, a copper pour on the bottom side is added to connect PP5V and PPHV to their decoupling capacitors located on the bottom of the PCB. This is highlighted in 图 12-8.


图 12-8. VIN_3V3, LDO_3V3, and LDO_1V5 Routing

### 12.1.5 Routing CC and GPIO

Routing the CC lines with a 10 -mil trace will ensure the needed current for supporting powered Type-C cables through VCONN. For more information on VCONN refer to the Type-C specification. For capacitor GND pin use a 16-mil trace if possible.

Most of the GPIO signals can be fanned out on the top or bottom layer using either a 8-mil or 10-mil trace. The following images highlights how the CC lines and GPIOs are routed out.


图 12-9. Top Layer GPIO Routing
表 12-1. Routing Widths

| ROUTE | WIDTH (MIL MINIMUM) |
| :---: | :---: |
| CC1, CC2 | 8 |
| VIN_3V3, LDO_3V3, LDO_1V8 | 8 |
| Component GND | 10 |
| GPIO | 8 |

### 12.2 TPS25750S - Layout

### 12.2.1 Layout Guidelines

Proper routing and placement will maintain signal integrity for high speed signals and improve the heat dissipation from the power paths. The combination of power and high speed data signals are easily routed if the following guidelines are followed. It is a best practice to consult with board manufacturing to verify manufacturing capabilities.

### 12.2.1.1 Top Placement and Bottom Component Placement and Layout

When the TPS25750 is placed on top and its components on bottom, the solution size will be at its smallest.

### 12.2.2 Layout Example

Follow the differential impedances for Super / High Speed signals defined by their specifications (USB2.0). All I/O will be fanned out to provide an example for routing out all pins, not all designs will utilize all of the I/O on the TPS25750S.


图 12-10. Example Schematic

### 12.2.3 Component Placement

Top and bottom placement is used for this example to minimize solution size. The TPS25750S is placed on the top side of the board and the majority of its components are placed on the bottom side. When placing the
components on the bottom side，it is recommended that they are placed directly under the TPS25750S．When placing the PP5V capacitors it is easiest to place them with the GND terminal of the capacitors to face inward the TPS25750S or to the side．All other components that are for pins on the GND pad side of the TPS25750S should be placed where the GND terminal is underneath the GND pad．

The CC capacitors should be placed on the same side as the TPS25750S close to the respective CC1 and CC2 pins．Do NOT via to another layer in between the CC pins to the CC capacitor，placing a via after the CC capacitor is recommended．

图 12－11 through 图 12－14 show the placement in 2－D and 3－D．


ZHCSLS2A－JULY 2020 －REVISED NOVEMBER 2020
www．ti．com．cn

## 12．2．4 Routing PP5V，VBUS，PPHV，VIN＿3V3，LDO＿3V3，LDO＿1V5

On the top side，create pours for PP5V，VBUS，and PPHV．Connect PP5V from the top layer to the bottom layer using at least 8,8 －mil hole and 16 －mil diameter vias．Connect PPHV from the top layer to the bottom layer using at least 12,8 －mil hole and 16 －mil diameter vias．See 图 $12-15$ for the recommended via sizing．The via placement and copper pours are highlighted in 图 12－16．


图 12－15．Recommended Minimum Via Sizing


图 12-16. PP5V and VBUS1/2 Copper Pours and Via Placement
Next, VIN_3V3, LDO_3V3, and LDO_1V5 will be routed to their respective decoupling capacitors. Additionally, a copper pour on the bottom side is added to connect PP5V to the decoupling capacitors located on the bottom of the PCB. This is highlighted in 图12-17.


图 12－17．VIN＿3V3，LDO＿3V3，and LDO＿1V5 Routing
图 12－18 and 图 12－19 show how to properly connect VSYS and the SYS＿Gate control signals for the external N－FETs．The control signals can be routed on an internal layer using a 12－mil trace，and the trace going to VSYS should be as short as possible to minimize impedance，so placing a via directly on the high－voltage power path is ideal．


### 12.2.5 Routing CC and GPIO

Routing the CC lines with a 10-mil trace will ensure the needed current for supporting powered Type-C cables through VCONN. For more information on VCONN refer to the Type-C specification. For capacitor GND pin use a 16-mil trace if possible.
Most of the GPIO signals can be fanned out on the top or bottom layer using either a 8-mil trace or a 10-mil trace. The following images highlight how the CC lines and GPIOs are routed out.


图 12-20. Top Layer GPIO Routing
表 12-2. Routing Widths

| ROUTE | WIDTH (MIL MINIMUM) |
| :---: | :---: |
| PA_CC1, PA_CC2, PB_CC1, PB_CC2 | 8 |
| VIN_3V3, LDO_3V3, LDO_1V8 | 6 |
| Component GND | 10 |
| GPIO | 4 |

## 13 Device and Documentation Support

## 13．1 Device Support

## 13．1．1 Third－Party Products Disclaimer

TI＇S PUBLICATION OF INFORMATION REGARDING THIRD－PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY，REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES，EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE．

## 13．2 Documentation Support

## 13．2．1 Related Documentation

－USB－PD Specifications
－USB Power Delivery Specification

## 13.3 支持资源

TI E2E ${ }^{T M}$ 支持论坛是工程师的重要参考资料，可直接从专家获得快速，经过验证的解答和设计帮助。搜索现有解答或提出自己的问题可获得所需的快速设计帮助。
链接的内容由各个贡献者＂按原样＂提供。这些内容并不构成 TI 技术规范，并且不一定反映 TI 的观点；请参阅 TI 的《使用条款》。

## 13．4 Trademarks

TI E2E ${ }^{\text {TM }}$ is a trademark of Texas Instruments．
所有商标均为其各自所有者的财产。

## 13.5 静电放电警告

静电放电（ESD）会损坏这个集成电路。德州仪器（TI）建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理和安装程序，可能会损坏集成电路。
ESD 的损坏小至导致微小的性能降级，大至整个器件故障。精密的集成电路可能更容易受到损坏，这是因为非常细微的参数更改都可能会导致器件与其发布的规格不相符。

## 13.6 术语表

## TI 术语表 本术语表列出并解释了术语，首字母缩略词和定义。

## 14 Mechanical，Packaging，and Orderable Information

The following pages include mechanical，packaging，and orderable information．This information is the most current data available for the designated devices．This data is subject to change without notice and revision of this document．For browser－based versions of this data sheet，refer to the left－hand navigation．

TAPE AND REEL INFORMATION


TAPE DIMENSIONS


| A0 | Dimension designed to accommodate the component width |
| :---: | :--- |
| B0 | Dimension designed to accommodate the component length |
| K0 | Dimension designed to accommodate the component thickness |
| W | Overall width of the carrier tape |
| P1 | Pitch between successive cavity centers |

Reel Width (W1)
QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE

*All dimensions are nominal

| Device | Package Type | Package Drawing | Pins | SPQ | Reel Diameter (mm) | Reel Width W1 (mm) | $\begin{gathered} \text { A0 } \\ (\mathrm{mm}) \end{gathered}$ | $\begin{gathered} \text { B0 } \\ (\mathrm{mm}) \end{gathered}$ | $\begin{gathered} \mathrm{KO} \\ (\mathrm{~mm}) \end{gathered}$ | $\begin{gathered} \text { P1 } \\ (\mathrm{mm}) \end{gathered}$ | $\begin{gathered} \text { W } \\ (\mathrm{mm}) \end{gathered}$ | Pin1 <br> Quadrant |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| TPS25750DRJKR | WQFN | RJK | 38 | 3000 | 330.0 | 12.4 | 4.3 | 6.3 | 1.1 | 8.0 | 12.0 | Q2 |
| TPS25750SRSMR | VQFN | RSM | 32 | 3000 | 330.0 | 12.4 | 4.25 | 4.25 | 1.15 | 8.0 | 12.0 | Q2 |


*All dimensions are nominal

| Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| TPS25750DRJKR | WQFN | RJK | 38 | 3000 | 338.0 | 355.0 | 50.0 |
| TPS25750SRSMR | VQFN | RSM | 32 | 3000 | 367.0 | 367.0 | 35.0 |

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



NOTES:

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. The package thermal pads must be soldered to the printed circuit board for optimal thermal and mechanical performance.


## NOTES: (continued)

4. This package is designed to be soldered to thermal pads on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.


NOTES: (continued)
6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



NOTES:

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.


NOTES: (continued)
4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271)
5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.


SOLDER PASTE EXAMPLE
BASED ON 0.1 mm THICK STENCIL
EXPOSED PAD 33:
$77 \%$ PRINTED SOLDER COVERAGE BY AREA UNDER PACKAGE
SCALE:20X

NOTES: (continued)
6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

## 重要声明和免责声明

TI＂按原样＂提供技术和可靠性数据（包括数据表），设计资源（包括参考设计），应用或其他设计建议，网络工具，安全信息和其他资源不保证没有瑕疵且不做出任何明示或暗示的担保，包括但不限于对适销性，某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任：（1）针对您的应用选择合适的 TI 产品，（2）设计，验证并测试您的应用，（3）确保您的应用满足相应标准以及任何其他功能安全，信息安全，监管或其他要求。
这些资源如有变更，恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔，损害，成本，损失和债务，TI 对此概不负责。
TI 提供的产品受 TI 的销售条款或 ti．com 上其他适用条款／TI产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。
TI 反对并拒绝您可能提出的任何其他或不同的条款。
邮寄地址 ：Texas Instruments，Post Office Box 655303，Dallas，Texas 75265
Copyright © 2023，德州仪器（TI）公司


[^0]:    （1）如需了解所有可用封装，请参阅数据表末尾的可订购产品附录。

[^1]:    (1) These values depend upon the characteristics of the external N-ch MOSFET. The typical values were measured when Px_GATE_VSYS and Px_GATE_VBUS were used to drive two CSD17571Q2 in common drain back-to-back configuration.

