



## 精密可调节限流配电开关

查询样品: TPS2554, TPS2555

#### 特性

- 满足 USB 电流限制要求
- 可调节电流限制,500mA至2.5A(典型值)
- 两个可独立设置的电流限制阈值
- 快速过流响应  $1.5 \mu s$  (典型值)
- 73mΩ 高侧 MOSFET
- 3.8µA 最大待机电源电流
- PowerPAD™ 热管理
- 禁用时自动输出放电
- 高电平启用 (TPS2554) 和低电平启用 (TPS2555) 版本均可用

#### 应用

- USB 端口/集线器
- 数字电视
- 机顶盒
- VOIP 电话

#### 说明

TPS2554/55 配电开关用于需要精密电流限制或遇到重 电容负载和短路的应用。 这些器件通过外部电阻提供 介于 500mA 和 2.5 A (典型值) 之间的可编程电流限 制阈值

当输出负载超出电流限制阈值时,TPS2554/55 器件通 过切换到恒定电流模式,将输出电流限制在安全的程 度。此 故障 逻辑输出在过流和过温条件下判定为低

#### TPS2554/55 DRC 封装及典型应用示意图







Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. PowerPAD is a trademark of Texas Instruments.







This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature range unless otherwise noted (1) (2)

|                  |         |                                                             | VALUE                       | UNIT |  |
|------------------|---------|-------------------------------------------------------------|-----------------------------|------|--|
|                  | Voltage | e range on IN, OUT, EN or EN, ILIM0, ILIM1, ILIM_SEL, FAULT | –0.3 to 7                   |      |  |
|                  | Voltage | e range from IN to OUT                                      | –7 to 7                     | V    |  |
| I <sub>OUT</sub> | Continu | uous output current                                         | Internally limited          |      |  |
|                  | Continu | uous total power dissipation                                | Internally limited          |      |  |
|                  | Continu | uous FAULT sink current                                     | 25                          | A    |  |
|                  | ILIM so | ource current                                               | Internally limited          | mA   |  |
|                  | ESD     | НВМ                                                         | 2                           | kV   |  |
|                  |         | CDM                                                         | 500                         | V    |  |
| T <sub>J</sub>   | Maxim   | um junction temperature                                     | -40 to OTSD2 <sup>(3)</sup> | 80   |  |
| T <sub>stg</sub> | Storage | e temperature range                                         | -65 to 150                  | °C   |  |

<sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### RECOMMENDED OPERATING CONDITIONS

|                                              |                                        | MIN  | MAX | UNIT |
|----------------------------------------------|----------------------------------------|------|-----|------|
| V <sub>IN</sub>                              | Input voltage, IN                      | 4.5  | 5.5 |      |
| V <sub>EN</sub> , V <del>EN</del> , ILIM_SEL | Logic-level inputs                     | 0    | 5.5 | V    |
| I <sub>OUT</sub>                             | Continuous output current, OUT         | 0    | 2.5 | Α    |
| $T_J$                                        | Operating virtual junction temperature | -40  | 125 | Ĵ    |
| R <sub>ILIM</sub>                            | Recommended resistor limit range       | 16.9 | 750 | kΩ   |

<sup>(2)</sup> Voltages are referenced to GND unless otherwise noted.

<sup>(3)</sup> Ambient over-temperature shutdown threshold.





www.ti.com.cn

#### THERMAL INFORMATION

|                  |                                                             | TPS2554/TPS2555 |          |
|------------------|-------------------------------------------------------------|-----------------|----------|
|                  | THERMAL METRIC <sup>(1)</sup>                               | DRC             | UNITS    |
|                  |                                                             | 14 PINS         |          |
| $\theta_{JA}$    | Junction-to-ambient thermal resistance (2)                  | 45.9            |          |
| $\theta_{JCtop}$ | Junction-to-case (top) thermal resistance (3)               | 53.4            |          |
| $\theta_{JB}$    | Junction-to-board thermal resistance (4)                    | 21.4            | °C // // |
| ΨЈТ              | Junction-to-top characterization parameter <sup>(5)</sup>   | 1.0             | °C/W     |
| ΨЈВ              | Junction-to-board characterization parameter <sup>(6)</sup> | 21.6            |          |
| $\theta_{JCbot}$ | Junction-to-case (bottom) thermal resistance (7)            | 5.9             |          |

- (1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.
- (2) The junction-to-ambient thermal resistance under natural convection is obtained in a simulation on a JEDEC-standard, high-K board, as specified in JESD51-7, in an environment described in JESD51-2a.
- (3) The junction-to-case (top) thermal resistance is obtained by simulating a cold plate test on the package top. No specific JEDEC-standard test exists, but a close description can be found in the ANSI SEMI standard G30-88.
- (4) The junction-to-board thermal resistance is obtained by simulating in an environment with a ring cold plate fixture to control the PCB temperature, as described in JESD51-8.
- (5) The junction-to-top characterization parameter, ψ<sub>JT</sub>, estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining θ<sub>JA</sub>, using a procedure described in JESD51-2a (sections 6 and 7).
- (6) The junction-to-board characterization parameter, ψ<sub>JB</sub>, estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining θ<sub>JA</sub>, using a procedure described in JESD51-2a (sections 6 and 7).
- (7) The junction-to-case (bottom) thermal resistance is obtained by simulating a cold plate test on the exposed (power) pad. No specific JEDEC standard test exists, but a close description can be found in the ANSI SEMI standard G30-88.

# TEXAS INSTRUMENTS

### **ELECTRICAL CHARACTERISTICS**

Conditions are -40°C  $\leq$  T<sub>J</sub>  $\leq$  125°C unless otherwise noted V<sub>EN</sub> (if TPS2554) = V<sub>IN</sub> = 5 V, V<sub>EN</sub> (if TPS2555) = 0 V, R<sub>FAULT</sub> = 10 k $\Omega$ , R<sub>ILIM0</sub> = 210 k $\Omega$ , R<sub>ILIM1</sub> = 20 k $\Omega$ , ILIM\_SEL = 0 V unless otherwise noted. Positive currents are into pins. Typical values are at 25 °C. All voltages are with respect to GND unless otherwise noted.

|                                   | PARAMETER                                   | TEST COND                                                                                        | TIONS                               | MIN  | TYP          | MAX      | UNIT                                  |
|-----------------------------------|---------------------------------------------|--------------------------------------------------------------------------------------------------|-------------------------------------|------|--------------|----------|---------------------------------------|
| Power Sv                          | vitch                                       |                                                                                                  |                                     |      |              | I        |                                       |
|                                   |                                             | I <sub>OUT</sub> = 2 A, V <sub>ILIM SEL</sub> = Log                                              | ic HI                               |      | 73           | 120      |                                       |
|                                   | Static drain-source on-state resistance     | I <sub>OUT</sub> = 100 mA, V <sub>ILIM SEL</sub> =                                               |                                     | 73   | 120          |          |                                       |
| R <sub>DS(on)</sub>               |                                             | -40 °C ≤ T <sub>A</sub> = T <sub>J</sub> ≤ 85 °C, I<br>= Logic HI                                |                                     | 73   | 105          | mΩ       |                                       |
|                                   |                                             | $T_A = T_J = 25$ °C, $I_{OUT} = 2$ A                                                             |                                     | 73   | 84           |          |                                       |
| t <sub>r</sub>                    | Rise time, output                           | $C_L = 1 \mu F, R_L = 100 \Omega$                                                                |                                     |      | 1            | 1.5      |                                       |
| t <sub>f</sub>                    | Fall time, output                           | $C_L = 1 \mu F, R_L = 100 \Omega$                                                                |                                     | 0.2  |              | 0.5      | ms                                    |
| R <sub>DIS</sub>                  | OUT discharge resistance                    |                                                                                                  |                                     | 400  | 500          | 630      | Ω                                     |
| I <sub>REV</sub>                  | Reverse leakage current                     | $V_{OUT} = 5.5 \text{ V}, V_{IN} = V_{EN} = 5.5 \text{ V}, V_{IN} = 0 \text{ V}, T_{J} = 25$     |                                     | 0    | 1            | μA       |                                       |
| Enable In                         | put EN (TPS2554), Enable Input              |                                                                                                  |                                     |      |              | <u>'</u> |                                       |
| V <sub>EN</sub> , V <sub>EN</sub> | EN, EN pin threshold, falling               |                                                                                                  |                                     | 0.9  | 1.1          | 1.65     | V                                     |
| V <sub>EN_HYS</sub>               | EN, EN Hysteresis                           |                                                                                                  |                                     |      | 200          |          | mV                                    |
| I <sub>EN</sub> , I <sub>EN</sub> | Input current                               | $V_{EN}$ , $V_{EN} = 0 \text{ V or } 5.5 \text{ V}$                                              |                                     | -0.5 |              | 0.5      | μA                                    |
| t <sub>ON</sub>                   | Turn-on time                                | $C_L = 1 \mu F, R_L = 100 \Omega$                                                                |                                     |      | 3.4          | 5        |                                       |
| t <sub>OFF</sub>                  | Turn-off time                               | $C_L = 1 \mu F, R_L = 100 \Omega$                                                                |                                     | 1.7  | 3            | ms       |                                       |
| Current L                         | imit                                        |                                                                                                  |                                     |      |              | I        |                                       |
| V <sub>ILIM_SEL</sub>             | ILIM_SEL threshold, falling                 |                                                                                                  |                                     | 0.9  | 1.1          | 1.65     | V                                     |
| V <sub>ILIM_HYS</sub>             | I <sub>LIM SEL</sub> Hysteresis             |                                                                                                  |                                     |      | 200          |          | mV                                    |
|                                   | ILIM_SEL input current                      | V <sub>ILIM_SEL</sub> = 0 V or 5.5 V                                                             |                                     | -0.5 |              | 0.5      | μA                                    |
|                                   | Maximum DC output current from IN to OUT    | V <sub>ILIM_SEL</sub> = Logic LO                                                                 | $R_{ILIMO} = 210 \text{ k}\Omega$   | 185  | 230          | 265      | · · · · · · · · · · · · · · · · · · · |
| _                                 |                                             |                                                                                                  | $R_{ILIMO} = 100 \text{ k}\Omega$   | 420  | 480          | 530      | mA                                    |
| I <sub>SHORT</sub>                |                                             |                                                                                                  | $R_{ILIM1} = 20 \text{ k}\Omega$    | 2150 | 2430         | 2650     |                                       |
|                                   |                                             | V <sub>ILIM_SEL</sub> = Logic HI                                                                 | $R_{ILIM1} = 16.9 \text{ k}\Omega$  | 2550 | 2840         | 3100     |                                       |
| t <sub>IOS</sub>                  | Response time to short circuit              | V <sub>IN</sub> = 5.0 V                                                                          |                                     |      | 1.5          |          | μs                                    |
| Supply C                          | urrent                                      | 1                                                                                                | ¥                                   |      |              |          |                                       |
| I <sub>CCL</sub>                  | Supply current, switch disabled             | $V_{EN} = 0 \text{ V}, V_{\overline{EN}} = V_{IN}; \text{ OUT}$<br>$T_J \le 85 ^{\circ}\text{C}$ | grounded; -40 °C ≤                  |      | 0.1          | 3.8      |                                       |
|                                   |                                             |                                                                                                  |                                     |      | 90           | 115      | μΑ                                    |
| I <sub>CCH</sub>                  | Supply current, operating                   | $V_{EN} = 0 \text{ V}, V_{\overline{EN}} = V_{IN}$                                               | V <sub>ILIM_SEL</sub> =<br>Logic HI |      | 110          | 135      |                                       |
| Undervol                          | tage Lockout                                |                                                                                                  |                                     |      |              |          |                                       |
| V <sub>UVLO</sub>                 | Low-level input voltage, IN                 | V <sub>IN</sub> rising                                                                           |                                     | 3.9  | 4.1          | 4.3      | V                                     |
|                                   | Hysteresis, IN                              |                                                                                                  |                                     |      | 100          |          | mV                                    |
| FAULT                             |                                             |                                                                                                  |                                     |      |              |          |                                       |
|                                   | Output low voltage, FAULT                   | I <sub>FAULT</sub> = 1 mA                                                                        |                                     |      |              | 100      | mV                                    |
|                                   | Off-state leakage                           | V <sub>FAULT</sub> = 5.5 V                                                                       |                                     |      | <del> </del> | 1        | μΑ                                    |
|                                   | FAULT deglitch                              | FAULT assertion or negation overcurrent condition                                                | on due to                           | 5    | 8.5          | 12       | ms                                    |
| Thermal S                         | Shutdown                                    |                                                                                                  | 1                                   |      |              |          |                                       |
|                                   | Thermal shutdown threshold                  |                                                                                                  |                                     | 155  |              |          |                                       |
|                                   | Thermal shutdown threshold in current-limit |                                                                                                  |                                     | 135  |              |          | °C                                    |
|                                   | Hysteresis                                  |                                                                                                  |                                     |      | 10           |          |                                       |



#### **Parameter Measurement Information**



Figure 1. Test Circuit and Voltage Waveforms



Figure 2. Response Time to Short-Circuit Waveform

Figure 3. Output Voltage vs Output Current Behavior

**ISTRUMENTS** 

## **DEVICE INFORMATION**

#### **Pin Functions**

|           | PIN     |         | 1/0 | DESCRIPTION                                                                                                                     |  |
|-----------|---------|---------|-----|---------------------------------------------------------------------------------------------------------------------------------|--|
| NAME      | TPS2554 | TPS2555 |     | DESCRIPTION                                                                                                                     |  |
| EN        | 5       | -       | ı   | Enable input, logic high turns on power switch (TPS2554).                                                                       |  |
| EN        | -       | 5       | 1   | Enable input, logic low turns on power switch (TPS2555).                                                                        |  |
| GND       | 1       | 1       |     | Ground connection; connect externally to PowerPAD™.                                                                             |  |
| IN        | 2, 3    | 2, 3    | 1   | Input voltage; connect a 100-nF, or greater, ceramic capacitor from IN to GND as close to the device as possible.               |  |
| FAULT     | 10      | 19      | 0   | Active-low, open-drain output, asserted during overcurrent or over-temperature conditions.                                      |  |
| OUT       | 8, 9    | 8, 9    | 0   | Power-switch output                                                                                                             |  |
| ILIMO     | 7       | 7       | I   | External resistor used to set current-limit threshold when ILIM_SEL = LO                                                        |  |
| ILIM1     | 6       | 6       | 1   | External resistor used to set current-limit threshold when ILIM_SEL = HI                                                        |  |
| ILIM_SEL  | 4       | 4       | 1   | Logic-level input that selects between ILIM0 and ILIM1 current-limit threshold setting                                          |  |
| PowerPAD™ | _       | -       |     | Internally connected to GND; used to heat-sink the device to the circuit board traces. Connect PowerPAD™ to GND pin externally. |  |

## TPS2554/TPS2555 Functional Block Diagram



Texas Instruments



#### TYPICAL CHARACTERISTICS



**INSTRUMENTS** 



Figure 4.





#### TEXAS INSTRUMENTS

## **TYPICAL CHARACTERISTICS (continued)**









3.5

3.0

6.0



## **TYPICAL CHARACTERISTICS (continued)**



5.0 Voltage (V) 4.0 2.0 Current (A) Current 3.0 2.0 Output Voltage 1.0 0.0 10 20 30 40 50 60 70 80 90 Time (ms)

Response to a Short Circuit

(following assertion of enable)

 $C_{\text{IN}}\text{=}~100~\text{nF;}~C_{\text{OUT}}\text{=}~150~\mu\text{F;}~R_{\text{ILIM}}\text{=}~20~\text{k}\Omega$ 

Enable (TPS2554)

Figure 12.



Input Current

Figure 13.



Figure 14.

Time (ms)

4.0

2.0

Figure 15.

4.0

2.0

0.0

10 20 30 40 50 60 70 80 90 100

# TEXAS INSTRUMENTS

## **TYPICAL CHARACTERISTICS (continued)**

## Response to a Short Circuit (from a no-load condition)



Figure 16.

## Response to a Short Circuit (from a no-load condition)



Figure 17.



#### DETAILED DESCRIPTION

#### Overview

The TPS2554/55 is a current-limited, power-distribution switch using an internal N-channel MOSFET as a switch for applications where short circuits or heavy-capacitive loads will be encountered. This device allows the user to program two independent current-limit thresholds between 500 mA and 2.5 A (typ) via two external resistors. The ILIM\_SEL pin allows the user to select one current limit or the other. This device incorporates an internal charge pump and the gate-drive circuitry necessary to drive the N-channel MOSFET. The charge pump supplies power to the driver circuit and provides the necessary voltage to pull the gate of the MOSFET above the source. The driver controls the gate voltage of the power switch. The TPS2554/55 family limits the output current to the programmed current-limit threshold I<sub>LIM0</sub> or I<sub>LIM1</sub> during an overcurrent or short-circuit event by reducing the charge-pump voltage driving the N-channel MOSFET and operating it in the linear range of operation. This necessarily results in a reduction in the output voltage at OUT. Exposure to an overload condition leads directly to heat dissipation in the internal MOSFET. The MOSFET is protected thermally such that it will shut off when it gets too hot. The TPS2554/55 will automatically restart following cooling of the device.

#### **Overcurrent Conditions**

The TPS2554/55 responds to overcurrent conditions by limiting the output current to the short-circuit current set by  $R_{\rm ILIM0}$  or  $R_{\rm ILIM1}$ , whichever is selected at the ILIM\_SEL pin. When an overcurrent condition is detected the device maintains a constant output current, and the output voltage reduces accordingly. Two possible overload conditions can occur.

The first condition is when a short circuit or partial short circuit is present when the device is powered-up or enabled. The output voltage is held near zero potential with respect to ground and the TPS2554/55 ramps the output current to the selected output current,  $I_{LIM0}$  or  $I_{LIM1}$ . The TPS2554/55 will limit the current to the selected limit until the overload condition is removed or heating of the internal MOSFET forces a shutdown. (Following thermal shutdown the TPS2554/55 cools and another start-up attempt occurs automatically.)

The second condition is when a short circuit, partial short circuit, or transient overload occurs while the device is enabled and powered on. In response to the load transient the output current will typically overshoot the selected current limit during  $t_{\rm IOS}$  as the TPS2554/55 turns off the pass device. Then, the current-sense amplifier will recover and the output current will be maintained at the selected current limit. As in the previous case, the TPS2554/55 will maintain the current limit until the overload condition is removed or the device begins to thermal cycle.

The TPS2554/55 thermal cycles if an overload condition is present long enough to activate thermal limiting in any of the above cases. The device turns off when the junction temperature exceeds 135°C (min) while in current limit. The device remains off until the junction temperature cools 20°C (typ) and then restarts. The TPS2554/55 cycles on/off until the overload is removed.

#### **Current-Limit Thresholds**

The TPS2554/5 has two independent current-limit thresholds that are each programmed externally with a resistor. The following equation programs the typical current-limit threshold:

$$I_{\text{SHORT}} = \frac{48000}{R_{\text{ILIMx}}}$$

where

• I<sub>SHORT</sub> = Current-limit threshold, mA

• 
$$R_{ILIM}$$
 = Resistance at ILIMx pin,  $k\Omega$  (1)

 $R_{\rm ILIMx}$  corresponds to  $R_{\rm ILIM0}$  when ILIM\_SEL is logic LO and to  $R_{\rm ILIM1}$  when ILIM\_SEL is logic HI. The ILIM\_SEL pin allows the system to digitally select between two current-limit thresholds, which is useful, for example, in end equipment that may require a lower setting when powered from batteries versus wall adapters.





#### **FAULT** Response

The FAULT open-drain output is asserted low during an overcurrent or over-temperature condition. The TPS2554/55 asserts the FAULT signal until the fault condition is removed and the device resumes normal operation. The TPS2554/55 is designed to eliminate false FAULT reporting by using an internal delay "deglitch" circuit for overcurrent conditions (9 ms typical) without the need for external circuitry. This ensures that FAULT is not accidentally asserted due to normal operation such as starting into a heavy capacitive load. The deglitch circuitry delays entering and leaving current-limit-induced fault conditions. The FAULT signal is not deglitched when the MOSFET is disabled due to an over-temperature condition, but it is deglitched after the device has cooled and begins to turn on. This unidirectional deglitch feature prevents FAULT oscillation during an over-temperature event.

#### **Undervoltage Lockout (UVLO)**

The Undervoltage Lockout (UVLO) circuit disables the power switch until the input voltage reaches the UVLO turn-on threshold (4.1 V, nominal). Built-in hysteresis prevents unwanted on/off cycling due to input-voltage droop during turn on.

## Enable (EN OR EN )

The logic enable controls the power switch and device supply current. The supply current is reduced to less than 3.8 µA when a logic low is present on EN (TPS2554) or when a logic high is present on EN (TPS2555). A logic high input on EN or a logic low input on EN enables the driver, control circuits, and power switch. The enable input is compatible with both TTL and CMOS logic levels.

#### **Output Discharge**

When the output is disabled through either the EN (TPS2554) or  $\overline{\text{EN}}$  (TPS2555) pin or by an over-temperature shutdown the OUT pin is discharged internally through a MOSFET. Nominal MOSFET resistance (R<sub>DIS</sub>) is 500  $\Omega$ .

#### Thermal Sense

The TPS2554/55 self protects by using two independent thermal-sensing circuits that monitor the operating temperature of the power switch and will disable operation if the temperature exceeds recommended operating conditions. The TPS2554/55 device operates in constant-current mode during an overcurrent condition thereby increasing the voltage drop across the MOSFET power switch. The power dissipation in the package increases with the voltage drop across the power switch, thereby causing the junction temperature to rise during an overcurrent condition. The first thermal sensor turns off the power switch when the die temperature exceeds 135°C (min) and the part is in current limit. Hysteresis is built into the thermal sensor, and the switch turns on after the device has cooled approximately 20°C. The TPS2554/55 continues to cycle off and on until the fault is removed.

The TPS2554/55 also has a second ambient thermal sensor. The ambient thermal sensor turns off the power switch when the die temperature exceeds 155°C (min) regardless of whether the power switch is in current limit and will turn on the power switch back on after the device has cooled approximately 20°C. The TPS2554/55 will continue to cycle off and on until the fault is removed.



#### **APPLICATION INFORMATION**

#### **Input and Output Capacitance**

**ISTRUMENTS** 

Capacitance added to the input and output of the TPS2554/55 improves the performance of the device; the actual capacitance should be optimized for the particular application. For all applications, a 100 nF or greater ceramic bypass capacitor between IN and GND is recommended as close to the device as possible for local noise decoupling. This precaution reduces ringing on the input due to power-supply transients. Additional input capacitance may be needed on the input to prevent voltage overshoot from exceeding the absolute-maximum voltage of the device during heavy transient conditions. This is especially important during bench testing when long, inductive cables are used to connect the evaluation board to the bench power supply.

Output capacitance is not required for proper operation of the TPS2554/55, but placing a high-value electrolytic capacitor on the output pin is recommended when large transient currents are expected on the output.

### **Programming the Current-Limit Threshold**

Two overcurrent thresholds are user-programmable via two external resistors. The recommended 1% resistor range for  $R_{ILIMx}$  is 16.9 k $\Omega \le R_{ILIM} \le 750$  k $\Omega$  to ensure stability of the internal regulation loop. Best accuracy is obtained with  $R_{ILIMx}$  values less than 210 k $\Omega$ . Many applications require that the minimum current limit is above a certain current level or that the maximum current limit is below a certain current level, so it is important to consider the tolerance of the overcurrent threshold when selecting a value for  $R_{ILIMx}$ . The following equations approximate the resulting overcurrent threshold for a given external resistor value,  $R_{ILIMx}$ . Consult the Electrical Characteristics table for specific current-limit settings. Printed-circuit-board traces routing the  $R_{ILIMx}$  resistor to the TPS2554/55 should be as short as possible to reduce parasitic effects on the current-limit accuracy.

The equations and the graph below can be used to estimate the minimum and maximum variation of the current-limit threshold for a predefined resistor value. This variation is an approximation only and does not take into account, for example, the resistor tolerance. For examples of more-precise variation of I<sub>SHORT</sub> refer to the current-limit section of the Electrical Characteristics table.

$$I_{SHORT} = \frac{48000}{R_{ILIMx}}$$

$$I_{OURDED} = \frac{48000}{R_{ILIMx}}$$
(2)

$$I_{SHORT\_min} = \frac{48000}{R_{ILIMx}^{1.037}}$$
(3)

$$I_{SHORT\_max} = \frac{48000}{R_{ILIMx}^{0.962}}$$
(4)

- I<sub>SHORT</sub> = Current-limit threshold, mA
- R<sub>ILIM</sub> = Resistance at ILIMx pin, kΩ



Figure 18.





#### **Current Limit Setpoint Example**

STRUMENTS

In the following example, choose the ILIM resistor to ensure that the TPS2554/55 does not trip off under worst-case conditions of ILIM and resistor tolerance (assume 1% initial-plus-temperature resistor tolerance). For this example  $IOS_{MIN} = 2500$  mA.

$$IOS_{MIN} = \frac{48000}{R_{ILIMx}^{1.037}} = 2500 \text{ mA}$$
 (5)

$$R_{\text{ILIMx}} = \left[\frac{48000}{\text{IOS}_{\text{MIN}}}\right]^{\frac{1}{1.037}} = \left[\frac{48000}{2500\,\text{mA}}\right]^{\frac{1}{1.037}} = 17.28\,\text{k}\Omega \tag{6}$$

Including resistor tolerance, target maximum:

$$R_{ILIMx} = \frac{17.28k\Omega}{1.01} = 17.11k\Omega \tag{7}$$

Choose:

$$R_{ILIMx} = 16.9 k\Omega$$
 (8)

## **Layout Guidelines**

**TPS2554/55 Placement:** Place the TPS2554/55 near the USB output connector and 150-μF OUT pin filter capacitor. Connect the exposed PowerPad™ to the GND pin and to the system ground plane using a via array.

**IN Pin Bypass Capacitance:** Place the 100-nF bypass capacitor near the IN and GND pins, and make the connections using a low-inductance trace.

**ILIM0 and ILIM1 Pin Connections:** Current-limit, set-point accuracy can be compromised by stray current leakage from a higher voltage source to the ILIM0 or ILIM1 pins. Ensure that there is adequate spacing between IN pin copper/trace and ILIM0 pin trace to prevent contaminant buildup during the PCB assembly process. If a low-current-limit set point is required ( $R_{ILIMx} > 200~k\Omega$ ), use ILIM1 for this case as it is further away from the IN pin.



# TEXAS INSTRUMENTS

#### **Power Dissipation and Junction Temperature**

The low on resistance of the N-channel MOSFET allows small surface-mount packages to pass large currents. It is good design practice to estimate power dissipation and junction temperature. The below analysis gives an approximation for calculating junction temperature based on the power dissipation in the package. However, it is important to note that thermal analysis is strongly dependent on additional system-level factors. Such factors include air flow, board layout, copper thickness and surface area, and proximity to other devices dissipating power. Good thermal-design practice must include all system-level factors in addition to individual component analysis.

Begin by determining the  $R_{DS(on)}$  of the MOSFET relative to the input voltage and operating temperature. As an initial estimate, use the highest operating ambient temperature of interest and read  $R_{DS(on)}$  from the typical characteristics graph. Using this value, the power dissipation can be calculated by:

• 
$$P_D = R_{DS(on)} \times I_{OUT}^2$$

#### Where:

- P<sub>D</sub> = Total power dissipation (W)
- $R_{DS(on)}$  = Power switch on-resistance ( $\Omega$ )
- I<sub>OUT</sub> = Maximum current-limit threshold (A)

This step calculates the total power dissipation of the MOSFET.

Finally, calculate the junction temperature:

• 
$$T_J = P_D \times \theta_{JA} + T_A$$

#### Where:

- T<sub>A</sub> = Ambient temperature (°C)
- θ<sub>JA</sub> = Thermal resistance (°C/W)
- P<sub>D</sub> = Total power dissipation (W)

Compare the calculated junction temperature with the initial estimate. If they are not within a few degrees, repeat the calculation using a "refined"  $R_{DS(on)}$  based on the calculated MOSFET temperature from the previous calculation as the new estimate. Two or three iterations are generally sufficient to achieve the desired result. The final junction temperature is highly dependent on thermal resistance  $\theta_{JA}$ , and thermal resistance is highly dependent on the individual package and board layout.

www.ti.com 31-Oct-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins  | Package qty   Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking |
|-----------------------|--------|---------------|-----------------|-----------------------|------|-------------------------------|----------------------------|--------------|--------------|
|                       | (1)    | (2)           |                 |                       | (3)  | (4)                           | (5)                        |              | (6)          |
| TPS2554DRCR           | Active | Production    | VSON (DRC)   10 | 3000   LARGE T&R      | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | 2554         |
| TPS2554DRCR.A         | Active | Production    | VSON (DRC)   10 | 3000   LARGE T&R      | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | 2554         |
| TPS2554DRCT           | Active | Production    | VSON (DRC)   10 | 250   SMALL T&R       | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | 2554         |
| TPS2554DRCT.A         | Active | Production    | VSON (DRC)   10 | 250   SMALL T&R       | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | 2554         |
| TPS2555DRCR           | Active | Production    | VSON (DRC)   10 | 3000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | 2555         |
| TPS2555DRCR.A         | Active | Production    | VSON (DRC)   10 | 3000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | 2555         |
| TPS2555DRCT           | Active | Production    | VSON (DRC)   10 | 250   SMALL T&R       | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | 2555         |
| TPS2555DRCT.A         | Active | Production    | VSON (DRC)   10 | 250   SMALL T&R       | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | 2555         |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

## **PACKAGE OPTION ADDENDUM**

www.ti.com 31-Oct-2025

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

3 x 3, 0.5 mm pitch

PLASTIC SMALL OUTLINE - NO LEAD

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



INSTRUMENTS www.ti.com



PLASTIC SMALL OUTLINE - NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for optimal thermal and mechanical performance.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



#### 重要通知和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、与某特定用途的适用性或不侵犯任何第三方知识产权的暗示担保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他安全、安保法规或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的相关应用。严禁以其他方式对这些资源进行复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。对于因您对这些资源的使用而对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,您将全额赔偿,TI 对此概不负责。

TI 提供的产品受 TI 销售条款)、TI 通用质量指南 或 ti.com 上其他适用条款或 TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 除非德州仪器 (TI) 明确将某产品指定为定制产品或客户特定产品,否则其产品均为按确定价格收入目录的标准通用器件。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

版权所有 © 2025, 德州仪器 (TI) 公司

最后更新日期: 2025 年 10 月