











TPS2421-1, TPS2421-2

SLUS907K - JANUARY 2009 - REVISED JUNE 2019

# TPS2421-x 5-A, 20-V Integrated FET Hot Swap

#### **Features**

- Integrated Pass MOSFET
- Up to 20-V Bus Operation
- Programmable Fault Current
- Current Limit Proportionally Larger than Fault Current
- Programmable Fault Timer
- Internal MOSFET Power Limiting
- Latch-Off on Fault (TPS2421-1) and Retry (TPS2421-2) Versions
- SO-8 PowerPad™ Package
- -40°C to +125°C Junction Temperature Range
- UL2367 Recognized File Number E169910

## **Applications**

- RAID Arrays
- **Telecommunications**
- Plug-In Circuit Boards
- Disk Drives
- **SSDs**
- **PCIE**
- Fan Control

## 3 Description

The TPS2421 device provides highly integrated hot swap power management and superior protection in applications where the load is powered by busses up to 20 V. The TPS2421 device is well suited to standard bus voltages as low as 3.3 V because of the maximum-UV turnon threshold of 2.9 V. These devices are very effective in systems where a voltage bus must be protected to prevent shorts from interrupting or damaging the unit. The TPS2421 device is an easy to use devices in an 8-pin PowerPad™ SO-8 package.

The TPS2421 device has multiple programmable protection features. Load protection is accomplished by a non-current limiting fault threshold, a hard current limit, and a fault timer. The current dual thresholds allow the system to draw short high current pulses, while the fault timer is running, without causing a voltage droop at the load. An example of this is a disk drive startup. This technique is ideal for loads that experience brief high demand, but benefit from protection levels in-line with their average current draw.

Hotswap MOSFET protection is provided by power limit circuitry which protects the internal MOSFET against SOA related failures.

The TPS2421 device is available in latch-off on fault (TPS2421-1) and retry on fault (TPS2421-2).

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE   | BODY SIZE (NOM)   |
|-------------|-----------|-------------------|
| TPS2421-1   | LICOD (0) | 4.00 2.00         |
| TPS2421-2   | HSOP (8)  | 4.89 mm × 3.90 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

## **Typical Application**





## **Table of Contents**

| 1 | Features 1                           |    | 8.5 Programming                                      | . 16              |
|---|--------------------------------------|----|------------------------------------------------------|-------------------|
| 2 | Applications 1                       | 9  | Application and Implementation                       | . 17              |
| 3 | Description 1                        |    | 9.1 Application Information                          | . 17              |
| 4 | Revision History2                    |    | 9.2 Typical Application                              | . 17              |
| 5 | Device Comparison Table 5            | 10 | Power Supply Recommendations                         | 20                |
| 6 | Pin Configuration and Functions 5    |    | 10.1 PowerPad™                                       | . 20              |
| 7 | Specifications                       | 11 | Layout                                               | 21                |
| • | 7.1 Absolute Maximum Ratings         |    | 11.1 Layout Guidelines                               |                   |
|   | 7.2 ESD Ratings                      |    | 11.2 Layout Example                                  | . 21              |
|   | 7.3 Recommended Operating Conditions | 12 | Device and Documentation Support                     | 22                |
|   | 7.4 Thermal Information              |    | 12.1 Documentation Support                           |                   |
|   | 7.5 Electrical Characteristics       |    | 12.2 Related Links                                   | . 22              |
|   | 7.6 Typical Characteristics          |    | 12.3 Receiving Notification of Documentation Updates | s <mark>22</mark> |
| 8 | Detailed Description                 |    | 12.4 Community Resource                              | . 22              |
| • | 8.1 Overview                         |    | 12.5 Trademarks                                      | . 22              |
|   | 8.2 Functional Block Diagram         |    | 12.6 Electrostatic Discharge Caution                 | . 22              |
|   | 8.3 Feature Description              |    | 12.7 Glossary                                        | . 22              |
|   | 8.4 Device Functional Modes          | 13 | Mechanical, Packaging, and Orderable Information     | . 22              |
|   |                                      |    | IIIO III alion                                       |                   |

## 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Changes from Revision                                               | J (October 2016) to Revision K                               | Page |
|---------------------------------------------------------------------|--------------------------------------------------------------|------|
| • Updated the VIN, VO                                               | UT Unit in the Electrical Characteristics table              | 7    |
| Changes from Revision                                               | I (January 2015) to Revision J                               | Page |
| Updated Maximum Air                                                 | llowable Load to Ensure Successful Startup section           | 14   |
| • Updated Equation 6                                                |                                                              | 14   |
| Changes from Revision                                               | H (January 2014) to Revision I                               | Page |
| Changed the package                                                 | e and ordering information to the Device Comparison Table    | 5    |
| Added the I/O column                                                | n to the Pin Functions table                                 | 5    |
| Added the ESD Ratin                                                 | gs table and changed the CDM value From: 400V To: ±500V      | 6    |
| Replaced the Dissipar                                               | tion Ratings table with the <i>Thermal Information</i> table | 6    |
| Added the Detailed D                                                | Description section                                          | 11   |
|                                                                     |                                                              |      |
|                                                                     | SCRIPTION section to the Feature Description section         | 12   |
| Changed the PIN DE                                                  | SCRIPTION section to the Feature Description section         |      |
| <ul><li>Changed the PIN DE.</li><li>Added the Application</li></ul> |                                                              | 17   |

Deleted minimum voltage from voltage range in the document title, features list and description
 Added 5-A to document title
 Changed listed to recognized in UL FEATURES bullet, also added specific UL number
 Added SSDs, PCIE, and Fan Control to the APPLICATIONS list

Submit Documentation Feedback

Changes from Revision G (May 2013) to Revision H

Copyright © 2009–2019, Texas Instruments Incorporated

**Page** 





| •  | Added maximum-UV turn-on threshold of 2.9 V sentence to the first paragraph of the DESCRIPTION                                                                                                                                                                                                                                 | 1              |
|----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|
| •  | Deleted capacitor, $C_{VIN}$ , and diode from the <i>Typical Application</i> image. Also changed $R_{SET}$ to $R_{RSET}$ and $C_{OUT}$ to $C_{LOAD}$ . Removed voltage range and changed OUT to VOUT. Also removed note on the former $C_{OUT}$ stating that this is only required in systems with lead and/or load inductance | 1              |
| •  | Changed C <sub>OUT</sub> to C <sub>LOAD</sub> and R <sub>SET</sub> to R <sub>RSET</sub> throughout document                                                                                                                                                                                                                    | 1              |
| •  | Changed current limit value of the ISET description from 125% to 150% in the <i>Pin Functions</i> table. Also removed <i>TPS2421 only</i> text form this description                                                                                                                                                           |                |
| •  | Changed C <sub>OUT</sub> to C <sub>VOUT</sub> for the power limit parameter in the <i>Electrical Characteristics</i> table                                                                                                                                                                                                     | <b>7</b>       |
| •  | Changed $R_{SET}$ = 100 kW to $R_{RSET}$ = 100 k $\Omega$ in the FAULT CURRENT vs JUNCTION TEMPERATURE graph                                                                                                                                                                                                                   | 9              |
| •  | Added note for TPS2421-1 to the VIN description in the PIN DESCRIPTION section                                                                                                                                                                                                                                                 | 13             |
| •  | Changed $V_{IN}$ to $V_{VIN}$ in the functional block diagram, Equation 6                                                                                                                                                                                                                                                      | 14             |
| •  | Changed In to V <sub>VIN</sub> in Equation 17                                                                                                                                                                                                                                                                                  | 18             |
| CI | hanges from Revision G (May 2013) to Revision H                                                                                                                                                                                                                                                                                | Page           |
| •  | Deleted minimum voltage from voltage range in the document title, features list and description                                                                                                                                                                                                                                |                |
| •  | Added 5-A to document title                                                                                                                                                                                                                                                                                                    |                |
| •  | Changed listed to recognized in UL FEATURES bullet, also added specific UL number                                                                                                                                                                                                                                              |                |
| •  | Added SSDs, PCIE, and Fan Control to the APPLICATIONS list                                                                                                                                                                                                                                                                     |                |
| •  | Added maximum-UV turn-on threshold of 2.9 V sentence to the first paragraph of the DESCRIPTION                                                                                                                                                                                                                                 | 1              |
| •  | Deleted capacitor, $C_{VIN}$ , and diode from the <i>Typical Application</i> image. Also changed $R_{SET}$ to $R_{RSET}$ and $C_{OUT}$ to $C_{LOAD}$ . Removed voltage range and changed OUT to VOUT. Also removed note on the former $C_{OUT}$ stating that this is only required in systems with lead and/or load inductance | 1              |
| •  | Changed C <sub>OUT</sub> to C <sub>LOAD</sub> and R <sub>SET</sub> to R <sub>RSET</sub> throughout document                                                                                                                                                                                                                    | 1              |
| •  | Changed current limit value of the ISET description from 125% to 150% in the <i>Pin Functions</i> table. Also removed <i>TPS2421 only</i> text form this description                                                                                                                                                           | 5              |
| •  | Changed C <sub>OUT</sub> to C <sub>VOUT</sub> for the power limit parameter in the <i>Electrical Characteristics</i> table                                                                                                                                                                                                     | <b>7</b>       |
| •  | Changed $R_{SET}$ = 100 kW to $R_{RSET}$ = 100 k $\Omega$ in the FAULT CURRENT vs JUNCTION TEMPERATURE graph                                                                                                                                                                                                                   | 9              |
| •  | Added note for TPS2421-1 to the VIN description in the PIN DESCRIPTION section                                                                                                                                                                                                                                                 | 13             |
| •  | Changed $V_{IN}$ to $V_{VIN}$ in the functional block diagram, Equation 6                                                                                                                                                                                                                                                      | 14             |
| •  | Changed In to V <sub>VIN</sub> in Equation 17                                                                                                                                                                                                                                                                                  | 18             |
| _  |                                                                                                                                                                                                                                                                                                                                |                |
| Cł | hanges from Revision F (April 2013) to Revision G                                                                                                                                                                                                                                                                              | Page           |
| •  | Deleted I <sub>SET</sub> , C <sub>T</sub> Voltage from the <i>Absolute Maximum Ratings</i> <sup>(1)</sup> table                                                                                                                                                                                                                | 6              |
|    |                                                                                                                                                                                                                                                                                                                                |                |
| Cł | hanges from Revision E (September 2011) to Revision F                                                                                                                                                                                                                                                                          | Page           |
| •  | Changed C <sub>CT</sub> values From: MIN = 100 pF/µF To 0.1 nF and MAX From: 10 pF/µF To: in the <i>Recommended Operating Conditions</i> table                                                                                                                                                                                 | 6              |
| •  | Added R <sub>RSET</sub> to the Recommended Operating Conditions table                                                                                                                                                                                                                                                          | 6              |
| •  | Changed the conditions statement of the Electrical Characteristics table                                                                                                                                                                                                                                                       | <mark>7</mark> |
| •  | Changed the TEST CONDITIONS for R <sub>ON</sub>                                                                                                                                                                                                                                                                                | 7              |
| •  | Changed I <sub>LIM</sub> / I <sub>FLT</sub> To: I <sub>LIM</sub> / I <sub>SET</sub>                                                                                                                                                                                                                                            | <b>7</b>       |
| •  | Changed the PIN DESCRIPTION section                                                                                                                                                                                                                                                                                            | 12             |
| •  | Changed the Application Information section.                                                                                                                                                                                                                                                                                   | 17             |



| Changed RFLT to RSET  Changed equation 3 from RIFLT to RISET and IFAULT to ISET  anges from Revision C (July 2010) to Revision D  Added Feature: UL Listed - File Number E169910                   | Page |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| Changed RFLT to RSET                                                                                                                                                                               | 9    |
| Changed equation 3 from RIFLT to RISET and IFAULT to ISET                                                                                                                                          | 12   |
| Changes from Revision C (July 2010) to Revision D                                                                                                                                                  | Page |
| Added Feature: UL Listed - File Number E169910                                                                                                                                                     | 1    |
| Changes from Revision B (June 2010) to Revision C                                                                                                                                                  | Page |
| Changed T <sub>SD</sub> (ms) column in Table 3. (the table was deleted in revision F)                                                                                                              | 14   |
| Changes from Revision A (March 2009) to Revision B                                                                                                                                                 | Page |
| <ul> <li>Added For the most current package and ordering information, see the Package Option Addendum at the end of<br/>this document, or visit the device product folder on www.ti.com</li> </ul> |      |



# 5 Device Comparison Table

| DEVICE    | FEATURE    |
|-----------|------------|
| TPS2421-1 | Latch-off  |
| TPS2421-2 | Auto-retry |

# 6 Pin Configuration and Functions



## **Pin Functions**

|     | PIN  | I/O | DESCRIPTION                                                                                 |  |
|-----|------|-----|---------------------------------------------------------------------------------------------|--|
| NO. | NAME |     |                                                                                             |  |
| 1   | FLT  | 0   | Fault low indicated the fault time has expired and the FET is switched off                  |  |
| 2   | EN   | I   | Device is enabled when this pin is pulled low                                               |  |
| 3   | VIN  | I   | wer In and control supply voltage                                                           |  |
| 4   | GND  | _   | ID                                                                                          |  |
| 5   | ISET | I/O | A resistor to ground sets the fault current, the current limit is 150% of the fault current |  |
| 6   | СТ   | I/O | A capacitor to ground sets the fault time                                                   |  |
| 7   | VOUT | 0   | Output to the load                                                                          |  |
| 8   | PG   | 0   | Power Good low represents the output voltage is within 300 mV of the input voltage          |  |

Copyright © 2009–2019, Texas Instruments Incorporated



## 7 Specifications

# 7.1 Absolute Maximum Ratings<sup>(1)</sup>

over operating free-air temperature range (unless otherwise noted)(2)

|                     |                                   | MIN                | MAX | UNIT  |
|---------------------|-----------------------------------|--------------------|-----|-------|
| $V_{VIN}, V_{VOUT}$ | Input voltage                     | -0.3               | 25  | V     |
| EN                  | Input voltage                     | -0.3               | 6   | V     |
| FLT, PG             | Voltage                           | -0.3               | 20  | V     |
| CT, (3) ISET (3)    | Voltage                           | -0.3               | 3   | V     |
| I <sub>MAX</sub>    | Maximum continuous output current |                    | 9   | Α     |
| FLT, PG             | Output sink current               |                    | 10  | mA    |
| $T_{J}$             | Operating junction temperature    | Internally Limited |     | nited |
| T <sub>stg</sub>    | Storage temperature               | -65                | 150 | °C    |

<sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## 7.2 ESD Ratings

|                    |                                                        |                                                                     | VALUE | UNIT |
|--------------------|--------------------------------------------------------|---------------------------------------------------------------------|-------|------|
|                    | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1) | ±2500                                                               |       |      |
| V <sub>(ESD)</sub> | Electrostatic discharge                                | Charged-device model (CDM), per JEDEC specification JESD22-C101 (2) | ±500  | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

## 7.3 Recommended Operating Conditions

|                                      |                           | MIN  | MAX | UNIT |
|--------------------------------------|---------------------------|------|-----|------|
| V <sub>VIN</sub> , V <sub>VOUT</sub> | Input voltage             | 3    | 20  | V    |
| EN                                   | Voltage                   | 0    | 5   | V    |
| FLT, PG                              | Voltage                   | 0    | 20  | V    |
| I <sub>OUT</sub>                     | Continuous output current | 0    | 6   | Α    |
| FLT, PG                              | Output sink current       | 0    | 1   | mA   |
| C <sub>CT</sub>                      |                           | 0.1  |     | nF   |
| R <sub>RSET</sub>                    |                           | 49.9 | 200 | kΩ   |
| TJ                                   | Junction temperature      | -40  | 125 | °C   |

## 7.4 Thermal Information

|                        |                                              | TPS2421-x  |      |
|------------------------|----------------------------------------------|------------|------|
|                        | THERMAL METRIC <sup>(1)</sup>                | DDA (HSOP) | UNIT |
|                        |                                              | 8 PINS     |      |
| $R_{\theta JA}$        | Junction-to-ambient thermal resistance       | 41.3       | °C/W |
| R <sub>θJC(top)</sub>  | Junction-to-case (top) thermal resistance    | 44.7       | °C/W |
| $R_{\theta JB}$        | Junction-to-board thermal resistance         | 22.3       | °C/W |
| ΨЈТ                    | Junction-to-top characterization parameter   | 5.3        | °C/W |
| ΨЈВ                    | Junction-to-board characterization parameter | 22.2       | °C/W |
| R <sub>0</sub> JC(bot) | Junction-to-case (bottom) thermal resistance | 3.1        | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

<sup>(2)</sup> All voltage values are with respect to GND.

<sup>(3)</sup> Do not apply voltage to these pins.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



## 7.5 Electrical Characteristics

Unless otherwise noted: 3 V  $\leq$  V<sub>VIN</sub>  $\leq$  18 V,  $\overline{EN}$  = 0 V,  $\overline{PG}$  =  $\overline{FLT}$  = open, R<sub>OUT</sub> = open, R<sub>RSET</sub> = 49.9 k $\Omega$ ,  $-40^{\circ}$ C  $\leq$  T<sub>J</sub>  $\leq$  +125 $^{\circ}$ C, No external capacitor connected to VOUT

| ı                  | PARAMETER                                 | TEST CONDITIONS                                                                                                               |                                   | MIN  | TYP  | MAX  | UNIT |
|--------------------|-------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|------|------|------|------|
| VIN                |                                           |                                                                                                                               |                                   |      |      |      |      |
|                    | 10/10                                     | VIN rising                                                                                                                    |                                   | 2.6  | 2.85 | 2.9  | V    |
|                    | UVLO                                      | Hysteresis                                                                                                                    |                                   |      | 150  |      | mV   |
|                    | <b>5</b> :                                | <u>EN</u> = 2.4 ∨                                                                                                             |                                   |      | 25   | 100  | μΑ   |
|                    | Bias current                              | <u>EN</u> = 0 ∨                                                                                                               |                                   |      | 3.9  | 5    | mA   |
| VIN, \             | /OUT                                      |                                                                                                                               |                                   | I.   |      |      |      |
|                    | R <sub>ON</sub>                           | $R_{VIN-VOUT}$ , $I_{VOUT} < I_{LIM}$ , 1 A $\leq I_{VOUT} \leq 4.5$ A                                                        |                                   |      | 33   | 50   | mΩ   |
|                    | Power limit<br>TPS242x                    | $V_{VIN}$ : 12 V, $C_{VOUT}$ = 1000 $\mu$ F, $\overline{EN}$ : 3 V $\rightarrow$ 0 V                                          |                                   | 3    | 5    | 7.5  | W    |
|                    | Reverse diode voltage                     | $V_{VOUT} > V_{VIN}$ , $\overline{EN} = 5 \text{ V}$ , $I_{VIN} = -1 \text{ A}$                                               |                                   |      | 0.77 | 1    | V    |
| ISET               |                                           |                                                                                                                               |                                   |      |      |      |      |
|                    |                                           | $I_{VOUT} \uparrow$ , $I_{CT}$ : sinking $\rightarrow$ sourcing, pulsed test                                                  |                                   |      |      |      |      |
|                    |                                           |                                                                                                                               | $R_{RSET} = 200 \text{ k}\Omega$  | 0.8  |      | 1.2  |      |
|                    |                                           | 0°C ≤ T <sub>J</sub> ≤ +85°C                                                                                                  | $R_{RSET} = 100 \text{ k}\Omega$  | 1.8  |      | 2.2  |      |
| $I_{SET}$          | Fault current threshold                   |                                                                                                                               | $R_{RSET} = 49.9 \text{ k}\Omega$ | 3.6  |      | 4.4  | Α    |
|                    | unesnoid                                  | -40°C ≤ T <sub>J</sub> ≤ +125°C                                                                                               | $R_{RSET} = 200 \text{ k}\Omega$  | 0.75 |      | 1.25 |      |
|                    |                                           |                                                                                                                               | $R_{RSET} = 100 \text{ k}\Omega$  | 1.75 |      | 2.25 |      |
|                    |                                           |                                                                                                                               | $R_{RSET} = 49.9 \text{ k}\Omega$ | 3.6  |      | 4.4  |      |
|                    |                                           | $R_{RSET} = 200 \text{ k}\Omega$                                                                                              |                                   | 1.1  | 1.8  | 2.6  |      |
| I <sub>LIM</sub> / | Ratio I <sub>LIM</sub> / I <sub>SET</sub> | $R_{RSET} = 100 \text{ k}\Omega$                                                                                              |                                   | 1.1  | 1.5  | 2.1  | Α    |
| I <sub>SET</sub>   |                                           | $R_{RSET} = 49.9 \text{ k}\Omega$                                                                                             |                                   | 1.1  | 1.4  | 1.6  |      |
|                    | Current limit                             | R <sub>RSET</sub> = 20                                                                                                        | $R_{RSET} = 200 \text{ k}\Omega$  | 1.1  | 1.8  | 2.4  | Α    |
| $I_{LIM}$          |                                           |                                                                                                                               | $R_{RSET} = 100 \text{ k}\Omega$  | 2.3  | 3    | 3.7  | Α    |
|                    |                                           |                                                                                                                               | $R_{RSET} = 49.9 \text{ k}\Omega$ | 4.6  | 5.5  | 6.3  | Α    |
| СТ                 |                                           |                                                                                                                               | -                                 |      |      |      |      |
|                    | Charge-discharge                          | I <sub>CT</sub> sourcing, V <sub>CT</sub> = 1 V, In current limit                                                             |                                   | 29   | 35   | 41   |      |
|                    | current                                   | I <sub>CT</sub> sinking (–2), V <sub>CT</sub> = 1 V, drive CT to 1 V, measure current                                         |                                   | 1    | 1.4  | 1.8  | μΑ   |
|                    |                                           | V <sub>CT</sub> rising                                                                                                        |                                   | 1.3  | 1.4  | 1.5  |      |
|                    | Threshold voltage                         | V <sub>CT</sub> falling, drive CT to 1 V, measure current                                                                     |                                   | 0.1  | 0.16 | 0.3  | V    |
|                    | ON/OFF fault duty cycle                   | V <sub>VOUT</sub> = 0 V                                                                                                       |                                   | 2.8% | 3.7% | 4.6% |      |
| ΕN                 |                                           |                                                                                                                               |                                   |      |      |      |      |
|                    | Thurshald                                 | V EN falling                                                                                                                  |                                   | 0.8  | 1    | 1.5  | V    |
|                    | Threshold voltage                         | Hysteresis                                                                                                                    |                                   | 20   | 150  | 250  | mV   |
|                    | Lancet Ring                               | V <sub>EN</sub> = 2.4 V                                                                                                       |                                   | -2   | 0    | 0.5  |      |
|                    | Input bias current                        | V <sub>EN</sub> = 0.2 V                                                                                                       |                                   | -3   | 1    | 0.5  | μΑ   |
|                    | Turnon propagation delay                  | $V_{VIN}$ = 3.3 V, $I_{LOAD}$ = 1 A, V $\overline{_{EN}}$ : 2.4 V $\rightarrow$ 0.2 V, $V_{VOUT}$ : rising 90% × $V_{VIN}$    |                                   |      | 350  | 500  |      |
|                    | Turnoff propagation delay                 | $V_{VIN}$ = 3.3 V, $I_{LOAD}$ = 1 A, V $\overline{EN}$ : 0.2 V $\rightarrow$ 2.4 V, $V_{VOUT}$ : $\downarrow$ 10% × $V_{VIN}$ |                                   |      | 30   | 50   | μS   |



# **Electrical Characteristics (continued)**

Unless otherwise noted: 3 V  $\leq$  V<sub>VIN</sub>  $\leq$  18 V,  $\overline{EN}$  = 0 V,  $\overline{PG}$  =  $\overline{FLT}$  = open, R<sub>OUT</sub> = open, R<sub>RSET</sub> = 49.9 k $\Omega$ ,  $-40^{\circ}$ C  $\leq$  T<sub>J</sub>  $\leq$  +125 $^{\circ}$ C, No external capacitor connected to VOUT

|                 | PARAMETER                | TEST CONDITIONS                                  | MIN | TYP  | MAX  | UNIT |  |  |
|-----------------|--------------------------|--------------------------------------------------|-----|------|------|------|--|--|
| FLT             |                          |                                                  |     |      |      |      |  |  |
| V <sub>OL</sub> | Low level output voltage | V <sub>CT</sub> = 1.8 V, I <sub>FLT</sub> = 1 mA |     | 0.2  | 0.4  | V    |  |  |
|                 | Leakage current          | V <del>FLT</del> = 18 V                          |     |      | 1    | μΑ   |  |  |
| PG              |                          |                                                  |     |      |      |      |  |  |
|                 | DC throohold             | V <sub>(VIN–VOUT)</sub> falling                  | 0.4 | 0.5  | 0.75 |      |  |  |
|                 | PG threshold             | Hysteresis                                       | 0.1 | 0.25 | 0.4  | V    |  |  |
| V <sub>OL</sub> | Low level output voltage | I <sub>PG</sub> = 1 mA                           |     | 0.2  | 0.4  | •    |  |  |
|                 | Leakage current          | V <del>PG</del> = 18 V                           |     |      | 1    | μА   |  |  |
| THER            | THERMAL SHUTDOWN         |                                                  |     |      |      |      |  |  |
| T <sub>SD</sub> | Thermal shutdown         | Junction temperature rising                      |     | 160  |      | °C   |  |  |
|                 | ·                        | Hysteresis                                       |     | 10   |      |      |  |  |



## 7.6 Typical Characteristics





## **Typical Characteristics (continued)**





## 8 Detailed Description

## 8.1 Overview

The TPS2421 device provides highly integrated hot swap power management and superior protection in applications where the load is powered by busses up to 20 V.

The device has multiple programmable protection features. Load protection is accomplished by a non-current limiting fault threshold, a hard current limit, and a fault timer. Hotswap MOSFET protection is provided by power limit circuitry which protects the internal MOSFET against SOA related failures.

## 8.2 Functional Block Diagram





## 8.3 Feature Description

#### 8.3.1 CT

Connect a capacitor from CT to GND to set the fault time. The fault timer starts when  $I_{VOUT}$  exceeds  $I_{SET}$  or when SOA protection mode is active, charging the capacitor with 35  $\mu$ A from GND towards an upper threshold of 1.4 V. If the capacitor reaches the upper threshold, the internal pass MOSFET is turned off. For the TPS2421-1 device, the MOSFET remains off until  $\overline{EN}$  is cycled. For the TPS2421-2 device, the capacitor discharges at 1.4  $\mu$ A to 0.16 V and then re-enable the pass MOSFET. If the upper threshold is not crossed, the capacitor discharges at 40  $\mu$ A to 0.16 V and then to 0 V at 1.4  $\mu$ A. When the device is disabled, CT is pulled to GND through a 50-k $\Omega$  resistor.

The timer period must be chosen long enough to allow the external load capacitance to charge. The nominal (not including component tolerances) fault timer period is selected using Equation 1 where  $T_{FAULT}$  is the minimum timer period in seconds and  $C_{CT}$  is in Farads.

$$C_{CT} = \frac{T_{FAULT}}{40 \times 10^3} \tag{1}$$

For the TPS2421-2 device, the second and subsequent retry timer periods are slightly shorter than the first retry period. CT nominal (not including component tolerances) discharge time,  $t_{SD}$  from 1.4 V to 0.16 V is shown in Equation 2, where  $C_{CT}$  is in Farads and  $t_{SD}$  is in seconds.

$$T_{SD} = 885.7 \times 10^3 \times C_{CT}$$
 (2)

The nominal ratio of on to off times represents about a 3.7% duty cycle when a hard fault is present on the output.

#### 8.3.2 FLT

Open-drain output that pulls low on any condition that <u>causes</u> the output to open. These conditions are either an overload <u>with</u> a fault time-out, or a thermal shutdown. <u>FLT</u> becomes operational before <u>U</u>V, when V<sub>VIN</sub> is greater than 1 V. <u>FLT</u> pulses low momentarily prior to the onset of V<sub>VOUT</sub> ramp up during IN or <u>EN</u> based startup.

#### 8.3.3 GND

This is the most negative voltage in the circuit and is used as reference for all voltage measurements unless otherwise specified.

#### 8.3.4 ISET

A resistor from this pin to GND sets both the fault current ( $I_{SET}$ ) and current limit ( $I_{LIM}$ ) levels. The current limit is internally set at 150% of the fault current. The fault timer described in the CT section starts when  $I_{VOUT}$  exceeds  $I_{SET}$ .

The internal MOSFET actively limits current if  $I_{VIN}$  reaches the current limit set point. The fault timer operation is the same in this mode as described previously.

The fault current value is programmed as shown in Equation 3:

$$R_{RSET} = \frac{200 \, k\Omega}{I_{SET}} \tag{3}$$

**EN:** When this pin is pulled low, the device is enabled. The input threshold is hysteretic, allowing the user to program a startup delay with an external RC circuit.  $\overline{\text{EN}}$  is pulled to VIN with a 10-M $\Omega$  resistor and to GND with a 16.8-M $\Omega$  resistor. Because high impedance pullup and pulldown resistors are used to reduce current draw, any external FET controlling this pin must be low leakage.

#### 8.3.5 VIN

Input voltage to the TPS2421 device. The recommended operating voltage range is 3 V to 20 V. Connect VIN to the power source.

Submit Documentation Feedback

Copyright © 2009–2019, Texas Instruments Incorporated



## Feature Description (continued)

#### NOTE

(For TPS2421-1 only) Brownout-type conditions (VIN < 2.85 V) prior to startup can trigger the fault logic and prevent startup. For more information go to E2E.Tl.com.

#### 8.3.6 **VOUT**

Output connection for the TPS2421 device.  $V_{VOUT}$  in the ON condition considering the ON resistance of the internal MOSFET,  $R_{ON}$  is shown in Equation 4:

$$V_{VOUT} = V_{VIN} - R_{ON} \times I_{VOUT} \tag{4}$$

Connect VOUT to the load.

## 8.3.7 PG

Active low, Open Drain output, Power Good indicates that there is no fault condition and the output voltage is within 0.5 V of the input voltage.  $\overline{PG}$  becomes operational before UV, whenever  $V_{VIN}$  is greater than 1 V.

## 8.4 Device Functional Modes

## 8.4.1 Startup

Large inrush current occurs when power is applied to discharged capacitors and load. During the inrush period, the TPS2421 device operates in power limit (or SOA protect mode) managing the current as  $V_{VOUT}$  rises. In SOA protect mode, the internal MOSFET power dissipation ( $[V_{VIN} - V_{VOUT}] \times I_{VOUT}$ ) is regulated at 5 W typical while the fault timer starts and  $C_{CT}$  ramps up. As the charge builds on  $C_{LOAD}$ , the current increases towards  $I_{LIM}$ . When the capacitor is fully charged,  $I_{VOUT}$  drops to the dc load value, the fault timer stops, and  $C_{CT}$  ramps down. In order for the TPS2421 device to start properly, the fault timer duration must exceed  $C_{LOAD}$  startup time,  $t_{ON}$ . Startup time without additional dc loading is calculated using Equation 5 where  $P_{LIM} = 5$  W (typical).

$$t_{ON} = \frac{C_{LOAD} \times P_{LIM}}{2 \times I_{LIM}^2} + \frac{C_{LOAD} \times V_{VIN}^2}{2 \times P_{LIM}}$$
(5)

When the load has a resistive component in addition to  $C_{LOAD}$ , the fault time must be extended because the resistive load current is unavailable to charge  $C_{LOAD}$ . Use Table 1 and Table 2 to predict startup time in the presence of resistive dc loading.

Refer to the TPS2421 Design Calculator Tool (SLUC427) for assistance with design calculations.

Table 1. Startup Time (ms) with DC Loading:  $V_{IN} = 5 \text{ V}$ ,  $P_{LIM} = 3 \text{ W}$ ,  $I_{LIM} = 5 \text{ A}$ 

| $R_{LOAD}(\Omega)$ | C <sub>LOAD</sub> _ = 100 μF | C <sub>LOAD</sub> _ = 220 μF | C <sub>LOAD</sub> _ = 470 μF | C <sub>LOAD</sub> _ = 1000 μF |
|--------------------|------------------------------|------------------------------|------------------------------|-------------------------------|
| 1000               | 0.43                         | 0.95                         | 2.03                         | 4.33                          |
| 10                 | 0.5                          | 1.11                         | 2.36                         | 5.03                          |
| 5                  | 0.61                         | 1.34                         | 2.87                         | 6.1                           |
| 3                  | 0.91                         | 2                            | 4.28                         | 9.11                          |
| 2.5                | 1.31                         | 2.88                         | 6.14                         | 13.07                         |

Table 2. Startup Time (ms) with DC Loading:  $V_{IN} = 12 \text{ V}$ ,  $P_{LIM} = 3 \text{ W}$ ,  $I_{LIM} = 5 \text{ A}$ 

| $R_{LOAD}(\Omega)$ | C <sub>LOAD</sub> _ = 100 μF | C <sub>LOAD</sub> _ = 220 μF | C <sub>LOAD</sub> _ = 470 μF | C <sub>LOAD</sub> _ = 1000 μF |
|--------------------|------------------------------|------------------------------|------------------------------|-------------------------------|
| 10000              | 2.46                         | 5.41                         | 11.56                        | 24.59                         |
| 100                | 2.67                         | 5.87                         | 12.55                        | 26.69                         |
| 50                 | 2.93                         | 6.45                         | 13.79                        | 29.34                         |
| 15                 | 6.7                          | 14.74                        | 31.5                         | 67.01                         |
| 13                 | 11.68                        | 25.69                        | 54.87                        | 116.75                        |

Copyright © 2009–2019, Texas Instruments Incorporated Submit L

(6)



#### 8.4.2 Maximum Allowable Load to Ensure Successful Startup

The power limiting function of the TPS2421 provides effective protection and limits the maximum allowable resistive load ( $R_{MIN}$ ) during startup to ensure SOA of the device. Load resistance lower than  $R_{MIN}$  can cause the output to shut off due to CT timeout or thermal shutdown. The equation for maximum load  $R_{MIN}$  as a function of  $V_{IN}$ ,  $P_{LIM}$  and  $I_{LIM}$  is given by Equation 6:

$$R \text{LOAD} > R \text{MIN} = max \left( \frac{V \text{IN}^2}{4 \times P \text{LIM}(\text{min})}, \frac{V \text{IN}}{I \text{LIM}(\text{min}) \times K} \right) = max \left( \frac{V \text{IN}^2}{12}, \frac{V \text{IN}}{I \text{LIM}(\text{min}) \times K} \right)$$

where

- K = 0.15 for  $R_{RSET} = 200 \text{ k}\Omega$
- K = 0.3 for  $R_{RSET} = 100 \text{ k}\Omega$
- K = 0.5 for  $R_{RSET} = 49.9 \text{ k}\Omega$
- I<sub>LIM(min)</sub> is the current limit minimum specification given in the EC Table

The device fails to start if  $R_{LOAD}$  <  $R_{MIN}$ . It either enters thermal shutdown or CT timer may timeout. The load resistance during startup ( $R_{LOAD}$ ) must be higher than  $R_{MIN}$  for a successful startup. Ensure that  $R_{LOAD}$  is >  $R_{MIN}$  per Equation 6.

#### 8.4.2.1 Enable Pin Considerations

For the case when  $\overline{\text{EN}}$  is simply connected to GND, the TPS2421 device starts ramping the voltage on VOUT as VIN rises above UVLO (approximately 2.85 V typical). If IN does not ramp monotonically, the TPS2421 may momentarily turnoff then on during startup if IN falls below approximately 2.7 V. To avoid this problem,  $\overline{\text{EN}}$  assertion can be delayed until  $\overline{\text{IN}}$  is sufficiently above UVLO. A simple approach is shown in Figure 12. The 100-k $\Omega$  pullup resistor de-asserts  $\overline{\text{EN}}$  when VIN is above approximately 1.75 V maximum which is well below the minimum UVLO of approximately 2.6 V. The Zener diode ensures that  $\overline{\text{EN}}$  remains below 5 V. User control to enable the TPS2421 device is applied at the ON node to turn on the FET once IN has risen sufficiently above UVLO.



Figure 12. EN Delay Circuit

#### 8.4.2.2 Fault Timer

The fault timer is active when the TPS2421 device is in SOA protect mode or the current is above  $I_{SET}$ . Figure 13 illustrates operation during non-faulted startup ( $C_{LOAD}$  = 470  $\mu$ F and  $I_{VOUT}$  = 1 A in a 12 V system).  $C_{CT}$  charges at approximately 35  $\mu$ A until TPS2421 device exits SOA protect mode, discharges quickly (approximately 40  $\mu$ A) to approximately 0.16 V, and then decays slowly (approximately 1.4  $\mu$ A) towards zero.





Figure 13. Fault Timer Operation During Startup

 $C_{\text{CT}}$  can be chosen for fault-free startup including expected  $C_{\text{LOAD}}$  and  $C_{\text{CT}}$  capacitance tolerance as shown in Equation 7.

$$C_{CT} = \frac{(1 + C_{LOAD\_TOL} + C_{CT\_TOL}) \times t_{ON}}{40000}$$
(7)

#### 8.4.2.3 Normal Operation

When load current exceeds  $I_{SET}$  during normal operation the fault timer starts. If load current drops below  $I_{SET}$  before the fault timer expires, normal operation continues. If load current stays above the  $I_{SET}$  threshold the fault timer expires and a fault is declared. When a fault is declared a TPS2421-1 device turns off an can be restarted by cycling power or toggling the  $\overline{EN}$  signal. A TPS2421-2 device attempts to turn on at a 3.7% duty cycle until the fault is cleared. When  $I_{LIM}$  is reached during a fault the device goes into current limit and the fault timer keeps running.

#### 8.4.2.4 Startup into a Short

The controller attempts to power on into a short for the duration of the timer. Figure 11 shows a small current resulting from power limiting the internal MOSFET. This occurs only once for the TPS2421-1 device. For the TPS2421-2 device, the cycle repeats at a 3.7% duty cycle as shown in Figure 10.

#### 8.4.3 Shutdown Modes

## 8.4.3.1 Hard Overload - Fast Trip

When a hard overload causes the load current to exceed approximately 1.6 × I<sub>LIM</sub> the TPS2421 immediately shuts off current to the load without waiting for the fault timer to expire. After such a shutoff the TPS2421 device enters startup mode and attempts to apply power to the load. If the hard overload was caused by a transient, then normal startup can be expected. If the hard overload is caused by a persistent, continuous failure then the TPS2421 device enters into current limit during the restart attempt and either latches off (TPS2421-1) or attempts retry (TPS2421-2).

## 8.4.3.2 Overcurrent Shutdown

Overcurrent shutdown occurs when the output current exceeds  $I_{SET}$  for the duration of the fault timer. Figure 18 shows a step rise in output current which exceeds the  $I_{SET}$  threshold but not the  $I_{LIM}$  threshold. The increased current is on for the duration of the timer. When the timer expires, the output is turned off.



## 8.5 Programming

#### 8.5.1 Fault (I<sub>SET</sub>) and Current-Limit (I<sub>LIM</sub>) Thresholds

The  $I_{SET}$  and  $I_{LIM}$  thresholds is user programmable with a single external resistor connected to ISET and the  $I_{LIM}$  threshold is internally set according to the  $I_{LIM}/I_{SET}$  ratio specified in the electrical characteristics table. The TPS2421 device uses an internal regulation loop to provide a regulated voltage on the ISET pin. The fault and current-limit thresholds are proportional to the current sourced out of ISET. The recommended 1% resistor range is 49.9 k $\Omega$   $\leq$   $R_{RSET} \leq$  200 k $\Omega$  to ensure the rated accuracy. Many applications require that minimum fault and current limits are known or that maximum current limit is bounded. Considering the tolerance of the fault and current limit thresholds, as well as  $R_{RSET}$  when selecting values is important. See the *Electrical Characteristics* table for specific fault and current limit settings.

Using the data for  $I_{SET}$  and  $I_{LIM}$  from the *Electrical Characteristics*, equations are generated and used for other set points. Equation 8 and Equation 9 are used to calculate minimum and maximum  $I_{SET}$  where  $R_{RSET,max}$  and  $R_{RSET,min}$  include  $R_{RSET,min}$  tolerances. Equation 10 and Equation 11 calculate  $R_{RSET,max}$  and  $R_{RSET,min}$  where  $R_{TOL}$  is the 1% resistor tolerance.

$$I_{SET,min} = \frac{185.58}{R_{RSET,max}} - 0.13 \tag{8}$$

$$I_{SET,max} = \frac{213.68}{R_{RSET,min}} + 0.13 \tag{9}$$

$$R_{RSET,min} = (1 + R_{TOL}) \times \frac{213.68}{I_{SET,max} - 0.13}$$
 (10)

$$R_{RSET,max} = (1 - R_{TOL}) \times \frac{185.58}{I_{SET,min} + 0.13}$$
(11)

Equation 12 and Equation 13 are used to calculate minimum and maximum  $I_{LIM}$  where  $R_{RSET,max}$  and  $R_{RSET,min}$  include  $R_{RSET}$  tolerances.

$$I_{LIM,min} = \frac{232.19}{R_{RSET,max}} - 0.06 \tag{12}$$

$$I_{LIM,max} = \frac{259.26}{R_{RSET,min}} + 1.11 \tag{13}$$



## 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## 9.1 Application Information

The TPS2421 is an integrated FET hot swap device. It is typically used for Hot-Swap and Power rail protection applications. It operates from 3 V to 20 V with programmable fault current limit, and fault Timer.

The following design procedure can be used to select component values for the device. This section presents a simplified discussion of the design process.

## 9.2 Typical Application



Figure 14. Design Example Schematic

#### 9.2.1 Design Requirements

A typical design is shown in Figure 14 with the following requirements:

- Nominal input voltage, V<sub>VIN</sub>: 12 V
- Maximum expected load current, I<sub>VOUT</sub>: 2.1 A
- Load capacitance, C<sub>LOAD</sub>: 220 μF
- Expected resistive load,  $R_{LOAD}$  during startup: 15  $\Omega$
- Example calculations are shown in the TPS2421 Design Calculator Tool (SLUC427).



## **Typical Application (continued)**

#### 9.2.2 Detailed Design Procedure

 Calculate maximum R<sub>RSET</sub> to ensure that minimum I<sub>SET</sub> is above maximum operating load current using Equation 11 as shown below in Equation 14.

$$R_{RSET,max} = 0.99 \times \frac{185.58}{2.1 + 0.13} = 82.39 \text{k}\Omega$$
(14)

- Choose a standard 1% value below  $R_{RSET,max}$  for  $R_{RSET}$  = 80.6 k $\Omega$
- $I_{SET,min}$  = 2.15 A using Equation 8 meets the maximum operating current requirement of 2.1 A without starting the fault timer during maximum steady state operation for  $R_{RSET}$  = 80.6 k $\Omega$ , 1%.
- $I_{SET.max} = 4.359 \text{ A using Equation 9 for } R_{RSET} = 80.6 \Omega, 1\%.$
- 2. Calculate minimum and maximum I<sub>IIM</sub>.
  - $I_{LIM.min}$  = 2.792 A and  $I_{LIM.max}$  = 4.359 A using Equation 12 and Equation 13 for  $R_{RSET}$  = 80.6 k $\Omega$ , 1%.
- 3. Minimum  $R_{LOAD}$  at startup using Equation 6 is 12  $\Omega$ . Because  $R_{LOAD}$  = 15  $\Omega$  is present during circuit startup, use  $t_{ON}$  = 15 ms from Table 2 for  $C_{LOAD}$  = 220  $\mu$ F and  $R_{LOAD}$  = 15  $\Omega$ .
  - Calculate C<sub>CT</sub> = 0.48 μF including C<sub>LOAD</sub> and C<sub>CT</sub> tolerances (C<sub>LOAD\_TOL</sub> = 20% and C<sub>CT\_TOL</sub> = 10%) using Equation 15.

$$C_{CT} = \frac{(1 + C_{LOAD\_TOL} + C_{T\_TOL}) \times t_{ON}}{40000} = \frac{(1 + 0.2 + 0.1) \times 0.012}{40000} = 0.48 \ \mu F$$
(15)

#### 9.2.2.1 Transient Protection

The need for transient protection in conjunction with hot-swap controllers must always be considered. When the TPS2421 device interrupts current flow, input inductance generates a positive voltage spike on the input and output inductance generates a negative voltage spike on the output. Such transients can easily exceed twice the supply voltage if steps are not taken to address the issue. Typical methods for addressing transients include;

- · Minimizing lead length/inductance into and out of the device
- Voltage Suppressors (TVS) on the input to absorb inductive spikes
- Schottky diode across the output to absorb negative spikes
- · A combination of ceramic and electrolytic capacitors on the input and output to absorb energy
- Use PCB GND planes

Equation 16 estimates the magnitude of these voltage spikes:

$$V_{\text{SPIKE(absolute)}} = V_{\text{NOM}} + I_{\text{LOAD}} \times \sqrt{\frac{1}{C}}$$

#### where

- V<sub>NOM</sub> is the nominal supply voltage
- I<sub>LOAD</sub> is the load current
- C is the capacitance present at the input or output of the TPS2421 device
- L equals the effective inductance seen looking into the source or the load

Calculating the inductance due to a straight length of wire is shown in Equation 17.

$$L_{straightwire} \approx 0.2 \times L \times V_{VIN} \left( \frac{4 \times L}{D} - 0.75 \right) \left( nH \right)$$

where

. L is the length of the wire

D is diameter of the wire



# **Typical Application (continued)**

Some applications may require the addition of a TVS to prevent transients from exceeding the absolute ratings if sufficient capacitance cannot be included.

## 9.2.3 Application Curves





## **Typical Application (continued)**



## 10 Power Supply Recommendations

## 10.1 PowerPad™

When properly mounted the PowerPad package provides significantly greater cooling ability than an ordinary package. To operate at rated power the PowerPAD must be soldered directly to the PC board GND plane directly under the device. The PowerPAD is at GND potential and can be connected using multiple vias to inner layer GND. Other planes, such a the bottom side of the circuit board can be used to increase heat sinking in higher current applications. Refer to Technical Briefs: *PowerPad™ Thermally Enhanced Package* (SLMA002) and *PowerPad™ Made Easy* (SLMA004) or more information on using this PowerPad™ package. These documents are available at www.ti.com (Search by Keyword).



## 11 Layout

## 11.1 Layout Guidelines

- Locate all TPS2421 support components, R<sub>RSET</sub>, C<sub>CT</sub>, or any input or output voltage clamps, close to their connection pin.
- Connect the other end of the component to the inner layer GND without trace length.
- The trace routing the R<sub>RSET</sub> resistor to the TPS2421 device must be as short as possible to reduce parasitic
  effects on fault and current-limit accuracy.

## 11.2 Layout Example

Top layer

Bottom layer signal ground plane

O Via to signal ground plane



(1) Optional: Needed only to suppress the transients caused by inductive load switching.

Figure 23. Layout



## 12 Device and Documentation Support

## 12.1 Documentation Support

#### 12.1.1 Related Documentation

For related documentation see the following:

Using the TPS2420, TPS2421-1, TPS2421-2

#### 12.2 Related Links

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

Table 3. Related Links

| PARTS     | PRODUCT FOLDER | SAMPLE & BUY | TECHNICAL DOCUMENTS | TOOLS & SOFTWARE | SUPPORT & COMMUNITY |  |
|-----------|----------------|--------------|---------------------|------------------|---------------------|--|
| TPS2421-1 | Click here     | Click here   | Click here          | Click here       | Click here          |  |
| TPS2421-2 | Click here     | Click here   | Click here          | Click here       | Click here          |  |

## 12.3 Receiving Notification of Documentation Updates

To receive notification of documentation updates—including silicon errata—go to the product folder for your device on ti.com. In the upper right-hand corner, click the *Alert me* button. This registers you to receive a weekly digest of product information that has changed (if any). For change details, check the revision history of any revised document.

## 12.4 Community Resource

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community T's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

## 12.5 Trademarks

PowerPad, E2E are trademarks of Texas Instruments. All other trademarks are the property of their respective owners.

## 12.6 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## 12.7 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Submit Documentation Feedback

Copyright © 2009–2019, Texas Instruments Incorporated

www.ti.com

26-Nov-2025

## **PACKAGING INFORMATION**

| Orderable part number | Status | Material type | Package   Pins           | Package qty   Carrier | <b>RoHS</b> (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|--------|---------------|--------------------------|-----------------------|-----------------|-------------------------------|----------------------------|--------------|------------------|
| TPS2421-1DDA          | Active | Production    | SO PowerPAD<br>(DDA)   8 | 75   TUBE             | Yes             | NIPDAU   NIPDAUAG             | Level-1-260C-UNLIM         | -40 to 125   | 2421-1           |
| TPS2421-1DDA.A        | Active | Production    | SO PowerPAD<br>(DDA)   8 | 75   TUBE             | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | 2421-1           |
| TPS2421-1DDA.B        | Active | Production    | SO PowerPAD<br>(DDA)   8 | 75   TUBE             | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | 2421-1           |
| TPS2421-1DDAR         | Active | Production    | SO PowerPAD<br>(DDA)   8 | 2500   LARGE T&R      | Yes             | NIPDAU   NIPDAUAG             | Level-2-260C-1 YEAR        | -40 to 125   | 2421-1           |
| TPS2421-1DDAR.A       | Active | Production    | SO PowerPAD<br>(DDA)   8 | 2500   LARGE T&R      | Yes             | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | 2421-1           |
| TPS2421-1DDAR.B       | Active | Production    | SO PowerPAD<br>(DDA)   8 | 2500   LARGE T&R      | Yes             | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | 2421-1           |
| TPS2421-2DDA          | Active | Production    | SO PowerPAD<br>(DDA)   8 | 75   TUBE             | Yes             | NIPDAU   NIPDAUAG             | Level-1-260C-UNLIM         | -40 to 125   | 2421-2           |
| TPS2421-2DDA.A        | Active | Production    | SO PowerPAD<br>(DDA)   8 | 75   TUBE             | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | 2421-2           |
| TPS2421-2DDA.B        | Active | Production    | SO PowerPAD<br>(DDA)   8 | 75   TUBE             | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | 2421-2           |
| TPS2421-2DDAR         | Active | Production    | SO PowerPAD<br>(DDA)   8 | 2500   LARGE T&R      | Yes             | NIPDAU   NIPDAUAG             | Level-2-260C-1 YEAR        | -40 to 125   | 2421-2           |
| TPS2421-2DDAR.A       | Active | Production    | SO PowerPAD<br>(DDA)   8 | 2500   LARGE T&R      | Yes             | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | 2421-2           |
| TPS2421-2DDAR.B       | Active | Production    | SO PowerPAD<br>(DDA)   8 | 2500   LARGE T&R      | Yes             | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | 2421-2           |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.



## PACKAGE OPTION ADDENDUM

www.ti.com 26-Nov-2025

(4) Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

(5) MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

(6) Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

www.ti.com 23-May-2025

## TAPE AND REEL INFORMATION



# TAPE DIMENSIONS WHO SHOPE THE STATE OF THE

|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device        | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS2421-1DDAR | SO<br>PowerPAD  | DDA                | 8 | 2500 | 330.0                    | 12.8                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| TPS2421-2DDAR | SO<br>PowerPAD  | DDA                | 8 | 2500 | 330.0                    | 12.8                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |

www.ti.com 23-May-2025



## \*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS2421-1DDAR | SO PowerPAD  | DDA             | 8    | 2500 | 364.0       | 364.0      | 27.0        |
| TPS2421-2DDAR | SO PowerPAD  | DDA             | 8    | 2500 | 364.0       | 364.0      | 27.0        |

INSTRUMENTS

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 23-May-2025

## **TUBE**



\*All dimensions are nominal

| Device         | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|----------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| TPS2421-1DDA   | DDA          | HSOIC        | 8    | 75  | 390    | 7.8    | 3800   | 3.5    |
| TPS2421-1DDA   | DDA          | HSOIC        | 8    | 75  | 517    | 7.87   | 635    | 4.25   |
| TPS2421-1DDA.A | DDA          | HSOIC        | 8    | 75  | 517    | 7.87   | 635    | 4.25   |
| TPS2421-1DDA.A | DDA          | HSOIC        | 8    | 75  | 390    | 7.8    | 3800   | 3.5    |
| TPS2421-1DDA.B | DDA          | HSOIC        | 8    | 75  | 517    | 7.87   | 635    | 4.25   |
| TPS2421-1DDA.B | DDA          | HSOIC        | 8    | 75  | 390    | 7.8    | 3800   | 3.5    |
| TPS2421-2DDA   | DDA          | HSOIC        | 8    | 75  | 390    | 7.8    | 3800   | 3.5    |
| TPS2421-2DDA   | DDA          | HSOIC        | 8    | 75  | 517    | 7.87   | 635    | 4.25   |
| TPS2421-2DDA.A | DDA          | HSOIC        | 8    | 75  | 390    | 7.8    | 3800   | 3.5    |
| TPS2421-2DDA.A | DDA          | HSOIC        | 8    | 75  | 517    | 7.87   | 635    | 4.25   |
| TPS2421-2DDA.B | DDA          | HSOIC        | 8    | 75  | 390    | 7.8    | 3800   | 3.5    |
| TPS2421-2DDA.B | DDA          | HSOIC        | 8    | 75  | 517    | 7.87   | 635    | 4.25   |



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4202561/G







## PowerPAD is a trademark of Texas Instruments.

#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MS-012, variation BA.





#### NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- Solder mask tolerances between and around signal pads can vary based on board fabrication site.
   This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature numbers SLMA002 (www.ti.com/lit/slma002) and SLMA004 (www.ti.com/lit/slma004).
- 9. Size of metal pad may vary due to creepage requirement.





NOTES: (continued)

- 10. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 11. Board assembly site may have different recommendations for stencil design.







#### NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MS-012.





## NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
- 8. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature numbers SLMA002 (www.ti.com/lit/slma002) and SLMA004 (www.ti.com/lit/slma004).
- 9. Size of metal pad may vary due to creepage requirement.
- 10. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.





#### NOTES: (continued)

- 11. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 12. Board assembly site may have different recommendations for stencil design.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you fully indemnify TI and its representatives against any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale, TI's General Quality Guidelines, or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Unless TI explicitly designates a product as custom or customer-specified, TI products are standard, catalog, general purpose devices.

TI objects to and rejects any additional or different terms you may propose.

Copyright © 2025, Texas Instruments Incorporated

Last updated 10/2025