

# Thunderbolt™ 电源选择集成电路 (IC)

查询样品: TPS22985

## 特性

- 2.8 V 至 19.8 V
- 自动选择 3.3 V 电源
- >10-mA 低功率开关
- >500-mA 高功率开关
- 从 OUT 至 VDD 的反向电流阻止
- 通用异步收发器 (UART) 输入活动上唤醒
- UART RX 和 TX 缓冲器

### 应用范围

- Thunderbolt™ 线缆
- 笔记本电脑
- 台式机
- 电源管理系统



图 1. 典型应用

### 说明

TPS22985 是一款电源选择器件,此器件用于Thunderbolt™ 线缆。 此器件选择一个 3.3 V 电源,此电源来自两个电源输入并且将此器件连接至两个非电流限制输出 OUTA 和 OUTB。 当 3.3 V 电压不出现在任一电源上时,输出变成高阻抗。

TPS22985 有两个运行模式,正常模式和控制模式。

在正常模式下,当一个有效电源出现时,OUTA 一直接通。 当 ENB 输入为高电平时,OUTB 被连接至一个有效 VDD。

在控制模式中,OUTA 功能与正常模式下一样而OUTB 由一个受监控输入和 VDD1 及 VDD2 上的有效输入间的组合控制。 当一个有效 VDD 可用时,此器件在 ENB 上等待一个上升输入,然后在下一个下降RXH 转变到来前,断开 OUTB。 一旦下一个下降RXH 转变发生时,此器件重新连接 OUTB。

在任一模式下,当一个有效 VDD 不可用时,TPS22985 打开所有开关并且输出 OUTA 和OUTB 编程高阻抗。 当被连接的 VDD 超过一个 3.6 V的最大电压时,它从输出上断开。 只有当它处于有效范围内并且 VDD1 大于 3.6 V时,VDD2 才会连接。

TPS22985 采用一个 1.6mm x 1.6mm 晶圆级芯片 (WCSP) 封装。

M

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.





These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### **ORDERING INFORMATION**

| PART NUMBER | PACKAGE MARKING <sup>(1)</sup> | PACKAGE | DEVICE SPECIFIC FEATURES | Ì |
|-------------|--------------------------------|---------|--------------------------|---|
| TPS22985YFP | YMD9US                         | YFP     | WCSP                     |   |

(1) Y= Year, M = Month, D = Sequence Code, 9U = TPS22985 Device Code, S = Wafer Fab/Assembly Site Code



Die Size: 1.6mm x 1.6mm Bump Size: 0.25mm Bump Pitch: 0.4mm

Table 1. TPS22985 Pin Mapping (Top View)

|   | 4    | 3    | 2      | 1      |  |
|---|------|------|--------|--------|--|
| D | VDD1 | VDD1 | VDD2   | VDD2   |  |
| С | OUTA | OUTB | OUTB   | GND    |  |
| В | RXH  | TXH  | RESETZ | СРО    |  |
| Α | RXC  | TXC  | ENB    | CFG/OE |  |

#### **DISSIPATION RATINGS**

| PACKAGE | THERMAL RESISTANCE $\theta_{JA}$ | THERMAL<br>RESISTANCE <sup>(1)</sup><br>$\theta_{\mathrm{JB}}$ | POWER RATING<br>T <sub>A</sub> = 25°C | DERATING FACTOR<br>ABOVE <sup>(2)</sup><br>T <sub>A</sub> = 25°C |
|---------|----------------------------------|----------------------------------------------------------------|---------------------------------------|------------------------------------------------------------------|
| YFP     | 95°C/W                           | 63°C/W                                                         | 1050 mW                               | 10.5 mW/°C                                                       |

<sup>(1)</sup> Simulated with high-K board

Maximum power dissipation is a function of T<sub>J(max)</sub>, θJ<sub>A</sub> and T<sub>A</sub>. The maximum allowable power dissipation at any allowable ambient temperature is P<sub>D</sub> = (T<sub>J(max)</sub> - T<sub>A</sub>) / θ<sub>JA</sub>.



#### **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature range (unless otherwise noted)(1) (2)

|                      |                                                                                              | VALUE           | UNIT |
|----------------------|----------------------------------------------------------------------------------------------|-----------------|------|
| VI                   | Voltage range on VDD1, VDD2, OUTA, OUTB <sup>(3)</sup>                                       | -0.3 to 20      | V    |
|                      | Voltage range on RXC, TXC, RESETZ, CFG/OE, ENB <sup>(3)</sup> (VDD is the active 3.3V input) | -0.3 to VDD+0.3 | V    |
|                      | Voltage range on CPO                                                                         | -0.3 to 13      | V    |
|                      | Voltage range on RXH, TXH                                                                    | -0.3 to 4.0     | V    |
| T <sub>A</sub>       | Operating ambient temperature range                                                          | -40 to 85       | °C   |
| T <sub>J (MAX)</sub> | Maximum operating junction temperature                                                       | 125             | °C   |
| T <sub>stg</sub>     | Storage temperature range                                                                    | -65 to 150      | °C   |
|                      | Charge Device Model (JESD 22 C101)                                                           | 350             | V    |
|                      | Human Body Model (JESD 22 A114)                                                              | 2               | kV   |
|                      | Contact discharge on VDD1, VDD2 (IEC 61000-4-2) <sup>(4)</sup>                               | 4.4             | kV   |

- (1) Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
- In applications where high power dissipation and/or poor package thermal resistance is present, the maximum ambient temperature may have to be derated. Maximum ambient temperature  $[T_{A(max)}]$  is dependent on the maximum operating junction temperature  $[T_{J(max)}]$ , the maximum power dissipation of the device in the application  $[P_{D(max)}]$ , and the junction-to-ambient thermal resistance of the part/package in the application  $(\theta_{JA})$ , as given by the following equation:  $T_{A(max)} = T_{J(max)} (\theta_{JA} \times P_{D(max)})$ All voltage values are with respect to network ground terminal.
- (4) IEC tests are run with 0.1 μF on VDD1 and VDD2. IEC rating is non-destructive.

#### RECOMMENDED OPERATING CONDITIONS

|                     |                           |                       | MIN  | MAX  | UNIT |
|---------------------|---------------------------|-----------------------|------|------|------|
| $V_{DD1}$           | Cumply voltage rong       |                       | 2.8  | 19.8 | V    |
| $V_{DD2}$           | Supply voltage rang       | e                     | 2.8  | 19.8 | V    |
| I <sub>LIM1/2</sub> | FET1 and FET2 swi         | itch current range    | 0    | 10   | mA   |
| I <sub>LIM3/4</sub> | FET3 and FET4 swi         | itch current range    | 0    | 500  | mA   |
| $V_{IH}$            | Input logic high          | RXH, TXC, CFG/OE, ENB | 2    |      | V    |
| $V_{IL}$            | Input logic low           | RXH, TXC, CFG/OE, ENB |      | 0.8  | V    |
| $V_{OH}$            | Output logic high         | RXC, TXH, RESETZ      | 2.25 |      | V    |
| V <sub>OL</sub>     | Output logic low          | RXC, TXH, RESETZ      |      | 0.4  | V    |
| 0                   | Output capacitance        | on OUTA               | 1    | 4    | μF   |
| C <sub>OUT</sub>    | Output capacitance        | on OUTB               | 4    | 22   | μг   |
| C <sub>CPO</sub>    | Output capacitance on CPO |                       |      | 10   | nF   |
| T <sub>A</sub>      | Operating temperate       | ure range             | -40  | 85   | °C   |



# **ELECTRICAL CHARACTERISTICS**

Unless otherwise noted the specification applies over the  $V_{DD}$  range and operating junction temp  $-40^{\circ}\text{C} \leq T_{J} \leq 85^{\circ}\text{C}$ . Typical values are for  $V_{DD} = 3.3 \text{V}$  and  $T_{J} = 25^{\circ}\text{C}$ 

| PARAMETE               | ER .                                     | TEST CONDITIONS                                                                                                                                                               | MIN | TYP  | MAX  | UNIT |
|------------------------|------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|------|------|
| POWER SU               | PPLIES AND CURRENTS                      |                                                                                                                                                                               |     |      |      |      |
| V <sub>DD1/2</sub>     | Input voltage range                      |                                                                                                                                                                               | 2.8 |      | 19.8 | V    |
| I <sub>DD-1</sub>      | VDD1 Quiescent current                   | V <sub>DD1</sub> = 2.5 to 15 V                                                                                                                                                |     | 250  | 500  | μA   |
|                        | V/DD2 Occionant summer                   | V <sub>DD2</sub> = 3.3 V, V <sub>DD1</sub> = 3.3 V                                                                                                                            |     | 20   |      | μΑ   |
| I <sub>DD-2</sub>      | VDD2 Quiescent current                   | V <sub>DD2</sub> = 3.3 V, V <sub>DD1</sub> = 15 V                                                                                                                             |     | 20   |      |      |
| I <sub>DDOFF-2</sub>   | VDD2 Off current                         | V <sub>DD2</sub> = 3.3 V, V <sub>DD1</sub> = 0 V                                                                                                                              |     |      | 1    | μΑ   |
| I <sub>IN-ENB</sub>    | ENB Input current                        | V <sub>IN</sub> = 1.8 V to 3.6 V                                                                                                                                              |     |      | 1    | μΑ   |
| I <sub>IN-UART</sub>   | RXH Input current                        | V <sub>IN</sub> = 1.8V to 3.6 V                                                                                                                                               |     |      | 1    | μΑ   |
| I <sub>IN-CFGOE</sub>  | CFG/OE Input current <sup>(1)</sup>      | V <sub>CFG/OE</sub> = 0 V                                                                                                                                                     | -1  | -1.8 | -5   | μΑ   |
| V <sub>PUCFGOE</sub>   | CFG/OE pull-up voltage <sup>(1)</sup>    |                                                                                                                                                                               | 2.3 |      | 6.7  | V    |
| I <sub>IN-RESETZ</sub> | RESETZ Input current                     | V <sub>RESETZ</sub> = 100 mV                                                                                                                                                  | 0.8 | 2    | 3    | mA   |
| SWITCH AN              | ID RESISTANCE CHARACTERISTICS:           | S                                                                                                                                                                             |     |      | ,    |      |
| R <sub>F1</sub>        | FET1 On resistance                       | V 00V I 10 mA                                                                                                                                                                 |     |      | 5    | 0    |
| R <sub>F2</sub>        | FET2 On resistance                       | $V_{DD} = 3.3 \text{ V, } I_{OUT} = 10 \text{ mA}$                                                                                                                            |     |      | 5    | Ω    |
| R <sub>F3</sub>        | FET3 On resistance                       | V 22V I 250 A                                                                                                                                                                 |     | 170  | 250  | 0    |
| R <sub>F4</sub>        | FET4 On resistance                       | $V_{DD} = 3.3 \text{ V}, I_{OUT} = 350 \text{ mA}$                                                                                                                            |     | 170  | 250  | mΩ   |
| R <sub>PDRESETZ</sub>  | RESETZ Pull-down resistance              | RESETZ asserted                                                                                                                                                               | 33  | 50   | 100  | Ω    |
| R <sub>PUCFGOE</sub>   | CFG/OE Pull-up resistance <sup>(1)</sup> |                                                                                                                                                                               | 1.2 | 2    | 2.6  | МΩ   |
| R <sub>PDUART</sub>    | TXC Pull-down resistance                 | See the UART RX andTX Section                                                                                                                                                 | 80  | 130  | 180  | kΩ   |
| VOLTAGE '              | THESHOLDS AND AMPLITUDES                 | •                                                                                                                                                                             |     |      | •    |      |
|                        | High voltage lockout                     | 3.3V Supply rising                                                                                                                                                            | 3.5 | 3.55 | 3.6  | V    |
| $V_{HVLO}$             | Hysteresis                               |                                                                                                                                                                               | 20  | 40   | 60   | mV   |
|                        | Hadamarkana kabant                       | 3.3V Supply rising                                                                                                                                                            | 2.7 | 2.75 | 2.8  |      |
| $V_{UVLO}$             | Under voltage lockout                    | 3.3V Supply falling                                                                                                                                                           | 2.4 | 2.45 | 2.5  | V    |
| V <sub>CPO</sub>       | Charge pump voltage                      | $C_{CPO} = 2 \text{ nF}, I_{CPO} = 0 \mu A$                                                                                                                                   | 7   | 8    | 9    | V    |
| Vos                    | Voltage overshoot on OUTA/B              | $C_{OUTB}$ = 4 $\mu$ F, $I_{OUTB}$ = 0 mA,<br>$C_{OUTA}$ = 1 $\mu$ F, $I_{OUTA}$ = 0 mA<br>$V_{DD1}$ SR <sub>3.3<math>\rightarrow</math>4<math>V</math></sub> =10 mV/ $\mu$ s |     |      | 200  | mV   |

<sup>(1)</sup> CFG/OE is pulled up to  $V_{\mbox{\scriptsize PUCFGOE}}$  through the resistance  $R_{\mbox{\scriptsize PUCFGOE}}$ .



# **ELECTRICAL CHARACTERISTICS (continued)**

Unless otherwise noted the specification applies over the  $V_{DD}$  range and operating junction temp  $-40^{\circ}\text{C} \leq T_{J} \leq 85^{\circ}\text{C}$ . Typical values are for  $V_{DD} = 3.3 \text{V}$  and  $T_{J} = 25^{\circ}\text{C}$ 

| PARAME                          | TER                       | TEST CONDITIONS                                       | MIN  | TYP | MAX | UNIT |
|---------------------------------|---------------------------|-------------------------------------------------------|------|-----|-----|------|
| THERMA                          | L SHUTDOWN                |                                                       |      |     |     |      |
| T <sub>SD</sub>                 | Shutdown temperature      |                                                       | 110  |     | 130 | °C   |
| T <sub>SDHYST</sub>             | Shutdown hysteresis       |                                                       |      | 15  |     | °C   |
| TRANSIT                         | TION TIMING               |                                                       |      |     |     |      |
| t <sub>d</sub>                  | UVLO to FETn open time    | 0 4 5                                                 |      |     | 200 | μs   |
| t <sub>e</sub>                  | UVLO to FETn closed time  | C <sub>OUTB</sub> = 4 μF,<br>C <sub>OUTA</sub> = 1 μF |      |     | 2   | ms   |
| t <sub>dh</sub>                 | HVLO to FETn open time    | Οθημ – Τ μι                                           |      |     | 20  | μs   |
| t <sub>eh</sub>                 | HVLO to FETn closed time  | See The Supply Switch-Over During HVLO Section        |      |     |     |      |
| TRANSIT                         | ION TIMING (NORMAL MODE)  |                                                       |      |     |     |      |
| t <sub>eb</sub>                 | ENB to FET3/4 closed time | C <sub>OUTB</sub> = 4 μF,                             |      |     | 2   | ms   |
| t <sub>db</sub>                 | ENB to FET3/4 open time   | C <sub>OUTA</sub> = 1 μF                              |      |     | 200 | μs   |
| TRANSIT                         | ION TIMING (CONTROL MODE) |                                                       |      |     |     |      |
| t <sub>U2R</sub>                | UVLO to RESETZ time       |                                                       | 5    | 6   | 7   | ms   |
| t <sub>E2R</sub>                | ENB to RESETZ time        |                                                       |      | 2   | 10  | μs   |
| t <sub>E2O</sub>                | ENB to FET3/4 open time   | $C_{OUTB} = 4 \mu F$ ,<br>$C_{OUTA} = 1 \mu F$        |      | 100 | 200 | μs   |
| t <sub>RX2O</sub>               | RX to FET3/4 closed time  | $C_{OUTB} = 4 \mu F,$<br>$C_{OUTA} = 1 \mu F$         |      | 0.8 | 2   | ms   |
| t <sub>RX2R</sub>               | RX to RESETZ Time         |                                                       | 5    | 6   | 7   | ms   |
| t <sub>OE2TX</sub>              | OE to TXH Valid Time      |                                                       |      |     | 20  | μs   |
| t <sub>OE2TXZ</sub>             | OE to TXH Hi-Z Time       |                                                       |      |     | 20  | μs   |
| TXC/TXH                         | I/O (CONTROL MODE)        |                                                       |      |     |     |      |
| $V_{IH}$                        | TXC Input logic high      |                                                       | 2    |     |     | V    |
| $V_{IL}$                        | TXC Input logic low       |                                                       |      |     | 0.8 | V    |
| $V_{OH}$                        | TXH Output logic high     |                                                       | 2.25 |     |     | V    |
| V <sub>OL</sub>                 | TXH Output logic low      |                                                       |      |     | 0.4 | V    |
| $T_R/T_F$                       | TXH Rise and fall time    | 10-90% CL = 20 pF                                     | 5    |     | 70  | ns   |
| Z <sub>O</sub>                  | TXH Output impedance      |                                                       |      | 35  |     | Ω    |
| f <sub>MAX</sub>                | TX Input signal frequency |                                                       |      |     | 1   | Mb/s |
| DC                              | TX Duty cycle             |                                                       | 40%  |     | 60% |      |
| RXC/RXH                         | I I/O (CONTROL MODE)      | · · · · · · · · · · · · · · · · · · ·                 |      |     |     |      |
| V <sub>IH</sub>                 | RXH Input logic high      |                                                       | 2    |     |     | V    |
| V <sub>IL</sub>                 | RXH Input logic low       |                                                       |      |     | 0.8 | V    |
| V <sub>OH</sub>                 | RXC Output logic high     |                                                       | 2.25 |     |     | V    |
| V <sub>OL</sub>                 | RXC Output logic low      |                                                       |      |     | 0.4 | V    |
| T <sub>R</sub> / T <sub>F</sub> | RXC Rise and fall time    | 10-90% CL = 20 pF                                     | 20   |     | 120 | ns   |
| f <sub>MAX</sub>                | RX Input signal frequency |                                                       |      |     | 1   | Mb/s |
| DC                              | RX Duty cycle             |                                                       | 40%  |     | 60% |      |



### **FUNCTIONAL BLOCK DIAGRAM**



Figure 2. Functional Bock Diagram



# **DEVICE INFORMATION**

# **PIN FUNCTIONS**

| PIN NAME | TYPE   | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|----------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VDD1     | Supply | Device Supply 1. 0V to 19.8-V Input.                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| VDD2     | Supply | Device Supply 2. 0V to 19.8-V Input.                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| OUTA     | Output | Output A. 10-mA capable output. Refer to the Supply Selection section for more information.                                                                                                                                                                                                                                                                                                                                                                                                |
| OUTB     | Output | Output B. 500-mA capable output. Refer to the Normal Mode and Control Mode sections for more information.                                                                                                                                                                                                                                                                                                                                                                                  |
| СРО      | Output | <b>Charge Pump Output.</b> This pin is the output of the internal charge pump. It drives the gates of the internal FET switches. Connect a capacitor of at least 2nF to this pin.                                                                                                                                                                                                                                                                                                          |
| CFG/OE   | Input  | Mode Configuration/Output Enable. When CFG is floating, the device is in Normal Mode. When CFG is ground, the device is in Control Mode (see the APPLICATION INFORMATION section for more information). The mode is latched at power-up. When the device enters Control Mode, this pin becomes an output enable for the UART TXH output. See the UART RX and TX section for more information. A pull-down resistance between this pin and GND is recommended when Control Mode is desired. |
| RXH      | Input  | <b>UART RX Input.</b> Monitored Input for data activity to enable outputs. In Control Mode, this pin is monitored for a high to low transition to enable the outputs. This input is level shifted and driven on RXC. See the UART RX and TX section for more information.                                                                                                                                                                                                                  |
| RXC      | Output | <b>UART RX Output.</b> This output is a level shifted version of RXH. RXC is referenced to OUTA. See the UART RX and TX section for more information.                                                                                                                                                                                                                                                                                                                                      |
| TXC      | Input  | <b>UART TX Input.</b> This input is buffered and level shifted on TXH. See the UART RX and TX section for more information.                                                                                                                                                                                                                                                                                                                                                                |
| TXH      | Output | <b>UART TX Output.</b> This output is a buffered and level shifted version of TXC. TXH is referenced to OUTA. See the UART RX and TX section for more information.                                                                                                                                                                                                                                                                                                                         |
| RESETZ   | Output | Microcontroller Reset. This pin is a delayed reset signal indicating OUTB is connected to a valid VDD. RESETZ in an open-drain pull-down. RESETZ is low when OUTB is high impedance.                                                                                                                                                                                                                                                                                                       |
| ENB      | Input  | <b>OUTB Enable.</b> In Normal Mode, this pin is the active high OUTB enable. In Control Mode, this pin opens OUTB when asserted high and resets the device until a new transition on RX occurs.                                                                                                                                                                                                                                                                                            |
| GND      | Supply | Device ground.                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |



#### APPLICATION INFORMATION

#### **Supply Selection**

The TPS22985 selects between two seperate power supplies, VDD1 or VDD2, and connects these to two outputs (OUTA and OUTB) through non-current limited switches. When a valid VDD ( $V_{\rm UVLO}$  < VDD <  $V_{\rm HVLO}$ ) is present on VDD1, VDD1 will be connected to the outputs. When VDD1 > VHVLO, the TPS22985 will connect the outputs to VDD2 when a valid VDD is present on this input. OUTB is also opened and closed by other digital inputs, ENB and RXH, depending on the mode of the TPS22985. Refer to the Normal Mode and Control Mode sections for more information on the control of OUTB. VDD1 and VDD2 can power up in any order; however, VDD1 always takes priority over VDD2 and only allows VDD2 to connect when the VDD1 >  $V_{\rm HVLO}$  condition is present. When the outputs are connected to VDD2, and VDD1 drops below  $V_{\rm HVLO}$ , the TPS22985 will disconnect the outputs from VDD2. Figure 3 shows a flow diagram illustrating the selection of VDD1 or VDD2 as the appropriate supply to connect to OUTA and OUTB. Note, this diagram does not show the enabling and disabling of OUTB by ENB and RXH.



Figure 3. Flow Diagram of Supply Selection and Switch-Over



#### **Normal Mode**

When the CFG/OE pin is floating at power-up, the device enters Normal Mode. In Normal Mode, the TPS22985 provides power via OUTA and OUTB.

OUTA is connected whenever a valid VDD is present on VDD1. OUTA may also be connected if VDD1 >  $V_{HVLO}$  and a valid VDD is connected to VDD2. When OUTA is connected it will supply  $\geq$  10 mA to a load. OUTB is connected whenever a valid VDD is present on VDD1. OUTB may also be connected if VDD1 >  $V_{HVLO}$ , a valid VDD is connected to VDD2, and the control signal ENB is high. When OUTB is connected it will supply  $\geq$  500 mA to a load.

When a valid VDD is not present, the TPS22985 enters into a shutdown mode and blocks current flow through the switches.



Figure 4. Normal Mode Typical Application





Figure 5. Timing During Normal Mode



#### **Control Mode**

When CFG/OE pin is grounded at power-up, the device latches into Control Mode. In Control Mode, the TPS22985 provides power to a microcontroller/CDR device.

When a valid VDD is connected, OUTA and OUTB are connected to the VDD. OUTB remains connected to VDD until ENB transitions high. OUTA remains connected to VDD as long as a valid VDD exists. RESETZ indicates that a valid VDD is available at OUTB. When RESETZ is low, a valid VDD is not available, if RESETZ is high, a valid VDD is available.

When ENB transitions high, RESETZ is asserted low and OUTB is opened until a falling edge on RXH is detected, as illustrated in Figure 7 and Figure 8. When ENB transitions high, RESETZ will assert low after time  $t_{\rm E2R}$  and OUTB will open after time  $t_{\rm E2O}$ . During the time  $t_{\rm E2O}$ , RXH is not monitored. After the time  $t_{\rm E2O}$ , the TPS22985 starts monitoring RXH for a falling edge. When a falling edge occurs and a valid VDD is available, RESETZ is transitioned from low to high and OUTB is connected to VDD until ENB transitions high again or until no valid VDD is available. When a valid VDD is not available, RESETZ is asserted low and the TPS22985 blocks current flow through the switches.

After the device is latched into Control Mode, the CFG/OE pin becomes the output enable for the TX buffer/level-shifter. Refer to the UART RX and TX section for more information.

OUTA can be used as a pull-up for the Thunderbolt<sup>TM</sup> CFG2 connector pin as an indicator that power is available to the cable active circuitry. Place a resistor greater than  $1k\Omega$  between OUTA and CFG2 in this case.



Figure 6. Control Mode Typical Application





Figure 7. Timing During Control Mode



Figure 8. Timing During Control Mode Continued



# **Typical Startup**



Figure 9. Typical Startup in Normal Mode



...

Figure 10. Typical Startup Timing for Control Mode



#### **Soft Start**

To prevent inrush current to the load, the TPS22985 soft starts OUTA and OUTB. When OUTA and OUTB are first enabled, the resistance of the FET switches (FET1, FET2, FET3, and FET4) starts high and reduces every 250µs in four steps. Figure 11 shows the nominal resistance ramp profile for OUTB. The resistance shown in this figure is the equivalent resistance through FET3 and FET4 in Figure 2.



Figure 11. OUTB Soft Start Resistance vs Time Profile



### Supply Switch-Over During HVLO

When OUTA and OUTB are connected to VDD1 and VDD1 crosses  $V_{HVLO}$ , the TPS22985 will open the FET1/3 switches. Due to the delay  $t_{dh}$ , the output will overshoot  $V_{HVLO}$  by  $V_{OS}$ . When a valid VDD is present on VDD2, OUTA and OUTB will connect to VDD2 after time  $t_{eh}$ . Figure 12 illustrates this switch-over event.

The overshoot  $V_{OS}$  will occur when the VDD (VDD1 or VDD2) that is connected to the output transitions above  $V_{HVLO}$ .  $V_{OS}$  is set by the delay  $t_{dh}$  and the slew rate of the connected VDD. However, the connection of the outputs to VDD2 will only occur when VDD1 transitions above  $V_{HVLO}$  and VDD2 is a valid VDD.

The following equation determines the overshoot V<sub>OS</sub>.

$$V_{OS} = SR_{VDD} \times t_{DH} \tag{1}$$

 $SR_{VDD}$  is the slew rate of the supply that is transitioning above  $V_{HVLO}$ . As an example, when  $SR_{VDD}$  is  $10mV/\mu s$  and  $t_{dh}$  is  $20\mu s$ ,  $V_{OS}$  is 200mV.

When switching to VDD2 due to an HVLO event on VDD1, the outputs OUTA and OUTB are discharged by their respective loads until they reach the VDD2 voltage. This prevents in-rush current when charging the output caps. The discharge time t<sub>eh</sub> is variable and is determined by the following equation.

$$t_{eh} = t_{dh} + (V_{HVLO} + V_{OS} - V_{DD2}) \times C_{LOAD}/I_{LOAD}$$
 (2)

In this equation,  $V_{OS}$  is determined by Equation 1,  $C_{LOAD}$  is the load capacitance at the respective output, and  $I_{LOAD}$  is load current flowing out of the same output. As an example, when VDD2 is 3.3V,  $t_{dh}$  is 20µs,  $V_{OS}$  is 200mV,  $C_{LOAD}$  is 4µF, and  $I_{LOAD}$  is 350mA, the resulting  $t_{eh}$  is 25.7µs.

Note, when VDD1 transitions above  $V_{HVLO}$  and a valid VDD is not present on VDD2, the outputs will open and will discharge through each respective load.



Figure 12. VDD switch-over at VDD1 rising above V<sub>HVLO</sub>



#### **UART RX and TX**

The TPS22985 provides failsafe buffers for digital UART RX and TX lines. The failsafe mechanism prevents the RX and TX lines from being loaded when power is removed from the device. The RX line is divided into a host side RXH input and a cable side RXC output. The TX line is divided into host side TXH output and a cable side TXC input.

The RXH and TXC inputs are used in Control Mode only and must be pulled low when the device is in Normal Mode. In Normal Mode, leave the RXH and TXC pins disconnected from the UART signal lines and pull low through a >  $1k\Omega$  resistance.

In Control Mode, when the TPS22985 is unpowered or when RESETZ is asserted low, the TXH output is high impedance. This prevents loading the system TX line and allowing other devices on the UART bus to communicate. The RXC output is pulled low through the output driver during this same condition.

Figure 13 illustrates the RXC and TXH control when in Control Mode. When RESETZ is high, CFG/OE controls TXH. When CFG/OE is low, TXH is high impedance. When CFG/OE is high, TXH is a buffered and level-shifted TXC. The CFG/OE, ENB, and TXC inputs are ignored when RESETZ is asserted low. Figure 14 shows the delay from CFG/OE to TXH.



Figure 13. UART RX and TX Buffer Control During Control Mode



Figure 14. CFG/OE to TXH Timing During Control Mode



# THUNDERBOLT™ SYSTEM WITH TPS22980/TPS22985



Figure 15. Thunderbolt System with TPS22980/TPS22985

YFP (S-XBGA-N16)

DIE-SIZE BALL GRID ARRAY



- NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.
  - B. This drawing is subject to change without notice.
  - C. NanoFree™ package configuration.
  - The package size (Dimension D and E) of a particular device is specified in the device Product Data Sheet version of this drawing, in case it cannot be found in the product data sheet please contact a local TI representative.
  - E. Reference Product Data Sheet for array population. 4 x 4 matrix pattern is shown for illustration only.
  - F. This package contains Pb-free balls.

NanoFree is a trademark of Texas Instruments



www.ti.com 11-Nov-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins   | Package qty   Carrier | <b>RoHS</b> (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|--------|---------------|------------------|-----------------------|-----------------|-------------------------------|----------------------------|--------------|------------------|
| TPS22985YFPR          | NRND   | Production    | DSBGA (YFP)   16 | 3000   LARGE T&R      | Yes             | SNAGCU                        | Level-1-260C-UNLIM         | -40 to 85    | 9U               |
| TPS22985YFPR.A        | NRND   | Production    | DSBGA (YFP)   16 | 3000   LARGE T&R      | Yes             | SNAGCU                        | Level-1-260C-UNLIM         | -40 to 85    | 9U               |
| TPS22985YFPR.B        | NRND   | Production    | DSBGA (YFP)   16 | 3000   LARGE T&R      | Yes             | SNAGCU                        | Level-1-260C-UNLIM         | -40 to 85    | 9U               |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 19-Jun-2024

### TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |  |  |  |  |  |  |
|----|-----------------------------------------------------------|--|--|--|--|--|--|
| В0 | Dimension designed to accommodate the component length    |  |  |  |  |  |  |
| K0 | Dimension designed to accommodate the component thickness |  |  |  |  |  |  |
| W  | Overall width of the carrier tape                         |  |  |  |  |  |  |
| P1 | Pitch between successive cavity centers                   |  |  |  |  |  |  |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS22985YFPR | DSBGA           | YFP                | 16 | 3000 | 180.0                    | 8.4                      | 1.71       | 1.71       | 0.81       | 4.0        | 8.0       | Q1               |

PACKAGE MATERIALS INFORMATION

www.ti.com 19-Jun-2024



### \*All dimensions are nominal

| Device       |       |     | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|--------------|-------|-----|------|------|-------------|------------|-------------|--|
| TPS22985YFPR | DSBGA | YFP | 16   | 3000 | 182.0       | 182.0      | 20.0        |  |

# 重要通知和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、与某特定用途的适用性或不侵犯任何第三方知识产权的暗示担保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他安全、安保法规或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的相关应用。严禁以其他方式对这些资源进行复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。对于因您对这些资源的使用而对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,您将全额赔偿,TI 对此概不负责。

TI 提供的产品受 TI 销售条款)、TI 通用质量指南 或 ti.com 上其他适用条款或 TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 除非德州仪器 (TI) 明确将某产品指定为定制产品或客户特定产品,否则其产品均为按确定价格收入目录的标准通用器件。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

版权所有 © 2025, 德州仪器 (TI) 公司

最后更新日期: 2025 年 10 月