

ZHCS052 -2 月 2011 年 www.ti.com.cn

## 气囊部署四通道驱动器

查询样品: TPIC71004-Q1

### 特性

- 气囊应用的四通道爆管驱动器
- 环路诊断监控报告
- 两个逻辑输入可为启用 / 禁用部署提供独立的安全 逻辑
- 4个独立热保护高侧驱动器,可向每个爆管负载源 出部署或诊断电流级
- 4个独立突崩电压及热保护低侧驱动器,可从每个 爆管负载吸收部署或诊断电流级。
- 每个输出支持 1.2 A/1.75 A 的点火电流,通常持续 2 ms/0.5 ms
- SPI 从接口支持具有奇偶校验的串行总线通信
- 点火 VZx 电压范围为 10 V 至 35 V 之间,瞬时电 压达 40 V
- 可编程点火时间高达 8.2 ms
- 所有部署环路的通用负载电流设置均采用寄存器
- 每个部署环路采用寄存器设置单个点火电流定时器
- 点火电流定时器可监控每个部署环路部署时间的点 火电流
- 高低侧开关的独立开关控制
- 故障检测诊断模式
- 支持安全操作的内部故障监控
- 可多路复用的输出缓冲器支持模拟电压测量
- 爆管引脚使用外部钳位器件,对于部署过程中动态 短路接地造成的基板插入效应无需保护部署 ASIC
- 外部引脚连接至微处理器 ADC 电源时,可实现比 例爆管电阻测量
- 除 GNDx、AGND、DGND、VCC5、VDDIO 以及 AMX\_OUT 外的所有引脚都支持 40 V 引脚功能

- 工作环境温度范围: -40°C 至 105°C
- 散热增强型 48 引脚 TSSOP DCA PowerPad™ 封

### 应用

气囊应用的爆管驱动器





Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. PowerPad is a trademark of 德州仪器 (TI).

ZHCS052 -2 月 2011 年 www.ti.com.cn



#### 说明

TPIC71004-Q1 是一款适用于汽车应用气囊部署的 4 通道爆管驱动器。 每个通道包括高侧与低侧开关,所提供的独立控制逻辑可防止不慎部署。 高侧与低侧开关都支持内部电流限制与过温保护。

IC 寄存器可用于 4 通道配置、控制与状态监控。 为了避免不慎部署,高低侧开关只有在采用适当配置排序、且部署控制器逻辑的多个输入达到标准水平时才可打开。 该寄存器采用串行通信接口编程。

为了避免过高功耗,每通道最大接通时间由可编程点火定时器限定。此外,还可使用电流限制寄存器在部署时通过 开关对最大电流进行编程。低侧开关上的电流限制高于相应高侧开关。部署过程中,低侧开关将全面增强,可在 RDS ON模式下工作,而高侧开关则在电流调节模式下工作。

实施诊断功能可监控部署 ASIC 引脚电压,实现高侧开关测试、低侧开关测试、爆管电阻测量以及电池、接地及任何爆管通道的爆管漏电测量。此外, Zx 与 ZMx 引脚提供的爆管漏电测量无需爆管负载,便可平稳工作。 诊断信息通过 AMX OUT 引脚(针对模拟信号)与 SPI 映射状态寄存器(针对数字内核锁存的状态信号)进行通信。

高侧与低侧爆管驱动器都具有诊断级电流限制与部署级电流限制。 默认的高侧及低侧爆管驱动器电流限制为诊断级电流限制。 所有高侧驱动器的高侧开关部署电流限制都可通过 SPI 映射寄存器和器件 EEPROM 设置(见表 1)设为 1.2 A(最小值)或 1.75 A(最小值)(见 表 2)。 低侧部署电流限制不可编程,固定为大于高侧驱动器电流限制水平。 每个不同爆管驱动器的接通时长可通过 SPI 映射寄存器进行编程。

部署排序需要一系列特定的软件命令与外部硬件启用逻辑线路(TZ=H,IWD=L)相结合来提供部署功能。 高侧驱动器与低侧驱动器的打开顺序可通过 SPI 命令进行软件控制,而关闭程序则可通过部署 ASIC 自动实现。 在达到可编程接通时间持续时间之后,首先失效的是高侧开关,大约 100μsec 后低侧驱动器也跟着失效。

RESET\_N 是活动低输入复位信号。 一旦外部电压电源处于特定限制范围,该输入便由电源单元和 / 或 µC 释放为高。 通过串行通信接口配置和控制器件,需要外部微处理器。 可靠的软件对系统工作非常重要。

| 7, 3, 3, 3, 3, 3, 3, 3, 3, 3, 3, 3, 3, 3, |                                |        |                          |  |  |  |  |  |  |
|-------------------------------------------|--------------------------------|--------|--------------------------|--|--|--|--|--|--|
| 点火电压                                      | VZX 和 ZX 引脚之间实现部署的最大平均点<br>火电压 | 典型点火电流 | 停留<br>(点火) 时间 <b>(1)</b> |  |  |  |  |  |  |
| 35 V                                      | 32.56 V                        | 1.2 A  | 2 ms                     |  |  |  |  |  |  |
| 35 V                                      | 35.0 V                         | 1.75 A | 0.5 ms                   |  |  |  |  |  |  |

表 1. 典型点火电流的潜在部署设置

### (1) 对编程所需的停留(点火)时间而言

延长部署时间会激活过温保护电路并终止部署。 如果在部署时出现短路至接地的情况,则在整个 HS\_FET 上完全下降 35 V 点火电压,这将启动热关闭保护机制来保护器件。



www.ti.com.cn ZHCS052 -2 月 2011 年

#### 表 2. 最大点火电流的潜在部署设置

| 点火电压 | VZX 和 ZX 引脚之间实现部署的最大平均点火电压 | 最大点火电流 <sup>(1)</sup>  | 停留<br>(点火) 时间 <b>(2)</b> |
|------|----------------------------|------------------------|--------------------------|
| 35 V | 30 V                       | 2.6 A (针对 1.75 A 电流设置) | 0.7 ms                   |
| 35 V | 31 V                       | 2.0 A (针对 1.2 A 电流设置)  | 2.0 ms                   |

- (1) 最大点火电流级别可通过器件 EEPROM 设置设定
- (2) 对编程所需的停留(点火)时间而言

如欲阅读本文档全部版本,敬请联系 msamktg@list.ti.com。

#### **ORDERING INFORMATION**

| T <sub>A</sub> | PACKAGE <sup>(1</sup> | )             | ORDERABLE PART<br>NUMBER | TOP-SIDE MARKING |  |
|----------------|-----------------------|---------------|--------------------------|------------------|--|
| –40°C to 125°C | HTSSOP - DCA          | Tape and reel | TPIC71004TDCAQ1          | TPIC71004        |  |
|                |                       |               | TPIC71004TDCARQ1         |                  |  |

(1) "Pb-Free" is defined to be compliant with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials unless exempt. Where designed to be soldered at high temperatures, TI "Pb-Free" and "RoHS Compliant" products are suitable for use in specified lead-free processes.

## **Functional Block Diagram**





## PACKAGE OPTION ADDENDUM

10-Dec-2020

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------|
| TPIC71004TDCARQ1 | ACTIVE | HTSSOP       | DCA                | 48   | 2000           | RoHS & Green | (-)                           | Level-3-260C-168 HR | -40 to 105   | TPIC71004T              | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

12.5 x 6.1, 0.5 mm pitch

SMALL OUTLINE PACKAGE

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



## DCA (R-PDSO-G48)

## PowerPAD ™ PLASTIC SMALL-OUTLINE



NOTES:

- All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.
- This drawing is subject to change without notice.
- Body dimensions do not include mold flash or protrusion not to exceed 0,15.
- This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>.

  E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
- F. Falls within JEDEC MO-153

### PowerPAD is a trademark of Texas Instruments.



# DCA (R-PDSO-G48)

PowerPAD™ PLASTIC SMALL OUTLINE

### THERMAL INFORMATION

This PowerPAD™ package incorporates an exposed thermal pad that is designed to be attached to a printed circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



NOTE: A. All linear dimensions are in millimeters

PowerPAD is a trademark of Texas Instruments.



## DCA (R-PDSO-G48)

## PowerPAD ™ PLASTIC SMALL OUTLINE PACKAGE



#### NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002, SLMA004, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.
- F. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



## 重要声明和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。

TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022,德州仪器 (TI) 公司