











TLV61224

ZHCS149A -MARCH 2011-REVISED MAY 2015

# TLV61224 采用 6 引脚 SC-70 封装的单节高效升压转换器

# 特性

- 典型工作条件下的效率高达 94%
- 5μA 静态电流
- 工作输入电压范围: 0.7V 至 3V
- 关断条件下具有导通功能
- 12V 输入下的输出电流大于 40mA
- 典型开关电流的额定值为 400 mA
- 输出过压保护
- 过热保护
- 3V 固定输出电压
- 小型 6 引脚 SC-70 封装

### 2 应用

- 电池供电类 应用
  - 1至2节镍氢或碱性电池
  - 1节锂原电池
- 消费类及便携式医疗产品
- 个人护理产品

# 3 说明

该TLV61224器件可以为由 1 节/2 节碱性或镍氢电池或 1 节锂原电池供电的产品提供电源解决方案。可实现的 输出电流取决于输入输出电压比。升压转换器建立在采 用同步整流的磁滞控制器拓扑基础之上,能够以最少的 静态电流实现最高的效率。该器件可在内部设置 3V 固 定输出电压。转换器可通过特有的使能引脚关断。在关 断过程中, 耗电量降至最低。该器件采用 2mm x 2mm 6 引脚 SC-70 封装 (DCK) 实现小型电路布局。

### 器件信息(1)

| 器件型号     | 封装      | 封装尺寸 (标称值)      |
|----------|---------|-----------------|
| TLV61224 | SOT (6) | 2.00mm × 1.25mm |

(1) 要了解所有可用封装,请参见数据表末尾的可订购产品附录。

# 典型应用电路原理图





| $\neg$ | $\rightarrow$ |
|--------|---------------|
| -      | ملب           |
| _      |               |

| 1<br>2<br>3<br>4 | 特性                                                                                                                                                                                                                                                           | 8 Application and Implementation                                                                     |
|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|
| 5<br>6           | Pin Configuration and Functions                                                                                                                                                                                                                              | <b>10 Layout</b>                                                                                     |
| ŭ                | 6.1 Absolute Maximum Ratings       4         6.2 ESD Ratings       4         6.3 Recommended Operating Conditions       4         6.4 Thermal Information       4         6.5 Electrical Characteristics       5         6.6 Typical Characteristics       6 | 10.2 Layout Example 1 10.3 Thermal Considerations 1 11 器件和文档支持 1 11.1 器件支持 1 11.2 文档支持 1 11.3 社区资源 1 |
| 7                | Detailed Description         8           7.1 Overview         8           7.2 Functional Block Diagram         8           7.3 Feature Description         8           7.4 Device Functional Modes         9                                                 | 11.4 商标                                                                                              |

# 4 修订历史记录

# Changes from Original (March 2011) to Revision A

Page



# **5 Pin Configuration and Functions**



# **Pin Functions**

| PIN  |     | I/O | DESCRIPTION                                                                |  |
|------|-----|-----|----------------------------------------------------------------------------|--|
| NAME | NO. | 1/0 | DESCRIPTION                                                                |  |
| EN   | 6   | I   | Enable input (1: enabled, 0: disabled). Must be actively tied high or low. |  |
| FB   | 2   | I   | utput voltage sense input. Must be connected to V <sub>OUT</sub> .         |  |
| GND  | 3   | -   | ontrol / logic and power ground                                            |  |
| L    | 5   |     | Connection for Inductor                                                    |  |
| VIN  | 1   |     | ost converter input voltage                                                |  |
| VOUT | 4   | 0   | Boost converter output voltage                                             |  |



# 6 Specifications

# 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                        | 1 0 1                                          |      |     |      |
|------------------------|------------------------------------------------|------|-----|------|
|                        |                                                | MIN  | MAX | UNIT |
| Voltage <sup>(2)</sup> | VIN, L, VOUT, EN, FB                           | -0.3 | 7.5 | V    |
| Tanananatura           | Operating junction temperature, T <sub>J</sub> | -40  | 150 | °C   |
| Temperature            | Storage, T <sub>stg</sub>                      | -65  | 150 |      |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

# 6.2 ESD Ratings

|                                            |                                                                                |                                                        | VALUE | UNIT |
|--------------------------------------------|--------------------------------------------------------------------------------|--------------------------------------------------------|-------|------|
| V <sub>(ESD)</sub> Electrostatic discharge |                                                                                | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1) | ±2000 |      |
|                                            | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> |                                                        | V     |      |
|                                            |                                                                                | Machine model (MM)                                     | ±200  |      |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

# 6.3 Recommended Operating Conditions

|                 |                                        | MIN | NOM MAX | UNIT |
|-----------------|----------------------------------------|-----|---------|------|
| V <sub>IN</sub> | Supply voltage at VIN                  | 0.7 | 3       | V    |
| T <sub>A</sub>  | Operating free air temperature         | -40 | 85      | °C   |
| TJ              | Operating virtual junction temperature | -40 | 125     | °C   |

### 6.4 Thermal Information

|                      | THERMAL METRIC <sup>(1)</sup>                | DCK (SOT) | UNIT |
|----------------------|----------------------------------------------|-----------|------|
|                      |                                              | 6 PINS    |      |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance       | 231.9     | °C/W |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance    | 55.8      | °C/W |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 77.3      | °C/W |
| ΨЈТ                  | Junction-to-top characterization parameter   | 0.7       | °C/W |
| ΨЈВ                  | Junction-to-board characterization parameter | 76.4      | °C/W |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

<sup>(2)</sup> All voltages are with respect to network ground terminal.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



# 6.5 Electrical Characteristics

over recommended free-air temperature range and over recommended input voltage range (typical at an ambient temperature range of 25°C) (unless otherwise noted)

|                       | PARAMETER                                  |                  | TEST CONDITIONS                                                                           | MIN                 | TYP   | MAX                      | UNIT |
|-----------------------|--------------------------------------------|------------------|-------------------------------------------------------------------------------------------|---------------------|-------|--------------------------|------|
| DC-DC STA             | .GE                                        |                  |                                                                                           |                     |       |                          |      |
| V <sub>IN</sub>       | Input voltage range                        |                  |                                                                                           | 0.7                 |       | 3                        | V    |
| V <sub>IN</sub>       | Maximum minimu for start-up                | ım input voltage | $R_{Load} \ge 150 \Omega$ , $T_A = 25^{\circ}C$                                           |                     | 0.7   |                          | V    |
| $V_{OUT}$             | TLV61224 output                            | voltage          | V <sub>IN</sub> < V <sub>OUT</sub>                                                        | 2.85                | 3     | 3.15                     | V    |
| I <sub>LH</sub>       | Inductor current r                         | ipple            |                                                                                           |                     | 200   |                          | mA   |
| $I_{SW}$              | switch current lim                         | it               | V <sub>OUT</sub> = 3 V, V <sub>IN</sub> = 1.2 V                                           | 160                 | 400   |                          | mA   |
| R <sub>DSon_HSD</sub> | Rectifying switch                          | ON-resistance    | V <sub>OUT</sub> = 3 V                                                                    |                     | 1000  |                          | mΩ   |
| R <sub>DSon_LSD</sub> | Main switch ON-r                           | esistance        | V <sub>OUT</sub> = 3 V                                                                    |                     | 600   |                          | mΩ   |
|                       | Line regulation                            |                  | V <sub>IN</sub> < V <sub>OUT</sub>                                                        |                     | 0.5%  |                          |      |
|                       | Load regulation                            |                  | V <sub>IN</sub> < V <sub>OUT</sub>                                                        |                     | 0.5%  |                          |      |
|                       | Quiescent                                  | V <sub>IN</sub>  | 1 0 0 0 0 0 0 0 0                                                                         |                     | 0.5   | 1                        | uА   |
| IQ                    | current                                    | V <sub>OUT</sub> | $I_{O} = 0 \text{ mA}, V_{EN} = V_{IN} = 1.2 \text{ V}, V_{OUT} = 3 \text{ V}$            |                     | 5     | 10                       |      |
| I <sub>SD</sub>       | Shutdown current                           | V <sub>IN</sub>  | V <sub>EN</sub> = 0 V, V <sub>IN</sub> = 1.2 V, V <sub>OUT</sub> ≥ V <sub>IN</sub>        |                     | 0.2   | 1                        | μΑ   |
| I <sub>LKG_VOUT</sub> | Leakage current into VOUT                  |                  | V <sub>EN</sub> = 0 V, V <sub>IN</sub> = 1.2 V, V <sub>OUT</sub> = 3 V                    |                     | 1     |                          | μА   |
| I <sub>LKG_L</sub>    | Leakage current into L                     |                  | $V_{EN} = 0 \text{ V}, V_{IN} = 1.2 \text{ V}, V_{L} = 1.2 \text{ V}, V_{OUT} \ge V_{IN}$ |                     | 0.01  | 0.7                      | μА   |
| I <sub>EN</sub>       | EN input current                           |                  | Clamped on GND or V <sub>IN</sub> (V <sub>IN</sub> < 1.5 V)                               |                     | 0.005 | 0.1                      | μΑ   |
| CONTROL               | STAGE                                      |                  |                                                                                           |                     |       |                          |      |
| $V_{IL}$              | Maximum EN inp                             | ut low voltage   | V <sub>IN</sub> ≤ 1.5 V                                                                   | $0.2 \times V_{IN}$ |       |                          | V    |
| $V_{IH}$              | Minimum EN inpu                            | ut high voltage  | V <sub>IN</sub> ≤ 1.5 V                                                                   |                     |       | 0.8 ×<br>V <sub>IN</sub> | V    |
| V <sub>IL</sub>       | Maximum EN inp                             | ut low voltage   | V <sub>IN</sub> > 1.5 V                                                                   |                     | 0.4   |                          | V    |
| V <sub>IH</sub>       | Minimum EN input high voltage              |                  | V <sub>IN</sub> > 1.5 V                                                                   |                     | 1.2   |                          | V    |
| V <sub>UVLO</sub>     | Undervoltage lockout threshold for turnoff |                  | V <sub>IN</sub> decreasing                                                                |                     | 500   |                          | mV   |
|                       | Undervoltage lock                          | kout hysteresis  |                                                                                           |                     | 50    |                          | mV   |
|                       | Overvoltage prote                          | ection threshold |                                                                                           | 5.5                 |       | 7.5                      | V    |
|                       | Overtemperature                            | protection       |                                                                                           |                     | 140   |                          | °C   |
|                       | Overtemperature                            | hysteresis       |                                                                                           |                     | 20    |                          | °C   |



# 6.6 Typical Characteristics

# **Table 1. Table of Graphs**

|                                                                  |                                                                                 | FIGURE   |
|------------------------------------------------------------------|---------------------------------------------------------------------------------|----------|
| Minimum of Maximum Output Current                                | ' VS INDUIT VOITAGE                                                             |          |
| Efficiency                                                       | vs Output Current, V <sub>IN</sub> = [1.2 V; 2.4 V]                             | Figure 2 |
| Efficiency                                                       | vs Input Voltage, I <sub>OUT</sub> = [100 uA; 1 mA; 10 mA; 50 mA]               | Figure 3 |
| Input Current vs Input Voltage at No Output Load, Device Enabled |                                                                                 | Figure 4 |
| Outrot Valtage                                                   | vs Output Current, V <sub>IN</sub> = [1.2 V; 2.4 V]                             | Figure 5 |
| Output Voltage                                                   | vs Input Voltage, Device Disabled, $R_{LOAD}$ = [1 k $\Omega$ ; 10 k $\Omega$ ] | Figure 6 |







### 7 Detailed Description

#### 7.1 Overview

The TLV61224 device is a high-performance, high-efficient boost converter. To achieve high-efficiency, the power stage is implemented as a synchronous boost topology. Two actively controlled low R<sub>DSon</sub> power MOSFETs are used to achieve power switching.

### 7.2 Functional Block Diagram



### 7.3 Feature Description

#### 7.3.1 Controller Circuit

The device is controlled by a hysteretic current-mode controller. This controller regulates the output voltage by keeping the inductor ripple current constant in the range of 200 mA and adjusting the offset of this inductor current depending on the output load. If the required average input current is lower than the average inductor current defined by this constant ripple, the inductor current becomes discontinuous to keep the efficiency high at low-load conditions.



Figure 7. Hysteretic Current Operation

The output voltage  $V_{OUT}$  is monitored through the internal feedback network, which is connected to the voltage error amplifier. To regulate the output voltage, the voltage error amplifier compares this feedback voltage to the internal voltage reference and adjusts the required offset of the inductor current accordingly.



### Feature Description (continued)

#### 7.3.2 Start-up

After the EN pin is tied high, the device starts to operate. If the input voltage is not high enough to supply the control circuit properly, a start-up oscillator starts to operate the switches. During this phase the switching frequency is controlled by the oscillator and the maximum switch current is limited. As soon as the device has built up the output voltage to about 1.8 V (high enough for supplying the control circuit) the device switches to its normal hysteretic current mode operation. The start-up time depends on input voltage, load current, and output capacitance.

#### 7.3.3 Operation at Output Overload

If the inductor current is in normal boost operation, the current reaches the internal switch current limit threshold. The main switch is turned off to stop a further increase of the input current.

In this case, the output voltage decreases because with limited input current it is no longer possible to provide sufficient power to the output to maintain the programmed output voltage.

If the output voltage drops below the input voltage, the back-gate diode of the rectifying switch gets forward-biased and current starts flowing through it. This diode cannot be turned off, so the current finally is only limited by the remaining DC resistances. As soon as the output load decreases to a value the converter can supply, the converter resumes normal operation providing the set output voltage.

#### 7.3.4 Undervoltage Lockout

An implemented undervoltage lockout function (UVLO) stops the operation of the converter if the input voltage drops below the typical UVLO threshold. This function is implemented to prevent malfunctioning of the converter and protect batteries against deep discharge.

#### 7.3.5 Overvoltage Protection

If, for any reason, the output voltage is not fed back properly to the input of the voltage amplifier, control of the output voltage will not work anymore. Therefore, overvoltage protection is implemented to avoid the output voltage exceeding critical values for the device and possibly for the system it is supplying. For this protection the output voltage of the TLV61224 device is also monitored internally. If the output voltage of the device reaches the internally programmed threshold, the voltage amplifier regulates the output voltage to this value.

### 7.3.6 Overtemperature Protection

The device has a built-in temperature sensor which monitors the internal IC junction temperature. If the temperature exceeds the programmed threshold (see *Electrical Characteristics*), the device stops operating. As soon as the IC temperature has decreased below the programmed threshold, it starts operating again. To prevent unstable operation close to the region of overtemperature threshold, a built-in hysteresis is implemented.

#### 7.4 Device Functional Modes

#### 7.4.1 Device Enable and Shutdown Mode

The device is enabled when EN pin is set high and shut down when EN is low. During shutdown, the converter stops switching and all internal control circuitry is turned off. In this case, the input voltage is connected to the output through the back-gate diode of the rectifying MOSFET. This means that voltage will always exist at the output, which can be as high as the input voltage or lower depending on the load.

# 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

# 8.1 Application Information

The TLV61224 device is intended for systems which are powered by a single-cell battery to up to two Alkaline, NiCd, or NiMH cells with a typical terminal voltage from 0.7 V to 3 V and can output 3-V voltage. Additionally, any other voltage source with a typical output voltage from 0.7 V to 3 V can be used with the TLV61224 device.

# 8.2 Typical Application



Figure 8. Typical Application Schematic

# 8.2.1 Design Requirements

In this example, TLV61224 device is used to design a 3-V power supply with up to 15-mA output current capability. The TLV61224 device can be powered by a single-cell battery to up to two Alkaline, NiCd, or NiMH cells with a typical terminal voltage from 0.7 V to 3 V. The input voltage range is from 0.8 V to 1.5 V for single-cell Alkaline battery input design.

### 8.2.2 Detailed Design Procedure

#### 8.2.2.1 Programming the Output Voltage

At fixed voltage versions, the output voltage is programmed by an internal resistor divider. The FB pin is used to sense the output voltage. To configure the devices properly, the FB pin must be connected directly to VOUT.

#### 8.2.2.2 Inductor Selection

To make sure that the TLV61224 devices can operate, a suitable inductor must be connected between pin VIN and pin L. Inductor values of 4.7  $\mu$ H show good performance over the whole input and output voltage range.

Due to the fixed inductor current ripple control the switching frequency is defined by the inductor value. For a given switching frequency, input and output voltage the required inductance can be estimated using Equation 1.

$$L = \frac{1}{f \times 200 \text{ mA}} \times \frac{V_{IN} \times (V_{OUT} - V_{IN})}{V_{OUT}}$$
(1)

Using inductor values greater than 4.7  $\mu H$  can improve efficiency because greater values cause lower switching frequency and less switching losses. TI does not recommend using inductor values less than 2.2  $\mu H$ .

To ensure reliable operation of the TLV61224 device under all load conditions, TI recommends using inductors with a current rating of 400 mA or higher. This will cover normal operation including current peaks during line and load transients.



### **Typical Application (continued)**

Table 2 lists the inductor series from different suppliers that have been used with the TLV61224 converter:

Table 2. List of Inductors

| VENDOR                        | INDUCTOR SERIES |
|-------------------------------|-----------------|
| Coilcraft                     | EPL3015         |
| Colician                      | EPL2010         |
| Murata                        | LQH3NP          |
| Tajo Yuden                    | NR3015          |
| Wurth Elektronik WE-TPC Typ S |                 |

### 8.2.2.3 Capacitor Selection

#### 8.2.2.3.1 Input Capacitor

TI recommends at least a  $10\mu$ F input capacitor to improve transient behavior of the regulator and EMI behavior of the total power supply circuit. TI recommends placing a ceramic capacitor as close as possible to the VIN and GND pins of the IC.

#### 8.2.2.3.2 Output Capacitor

For the output capacitor  $C_2$ , TI recommends placing small ceramic capacitors as close as possible to the VOUT and GND pins of the IC. There are no minimum output capacitor ESR requirements for maintaining control loop stability. If, for any reason, the application requires the use of large capacitors which cannot be placed close to the IC, TI recommends using a small ceramic capacitor with a capacitance value in the range of 2.2  $\mu$ F in parallel to the large capacitor. This small capacitor should be placed as close as possible to the VOUT and GND pins of the IC.

A minimum capacitance value of 4.7  $\mu$ F should be used; TI recommends a value of 10  $\mu$ F. Use Equation 2 to calculate the required output capacitance in case an inductor with a value greater than 4.7  $\mu$ H has been selected.

$$C_2 \ge \frac{L}{2} \times \frac{\mu F}{\mu H} \tag{2}$$

### 8.2.3 Application Curves







Table 3 lists the components used for the waveform measurements.

# **Table 3. List of Components:**

| COMPONENT<br>REFERENCE | PART NUMBER        | MANUFACTURER | VALUE        |
|------------------------|--------------------|--------------|--------------|
| C <sub>1</sub>         | GRM188R60J106ME84D | Murata       | 10 μF, 6.3 V |
| $C_2$                  | GRM188R60J106ME84D | Murata       | 10 μF, 6.3 V |
| L <sub>1</sub>         | EPL3015-472MLB     | Coilcraft    | 4.7 μΗ       |



# 9 Power Supply Recommendations

The power supply can be 1-cell or 2-cell alkaline, NiCd or NiMH batteries. The input supply should be well regulated with the rating of TLV61224 device. If the input supply is located more than a few inches from the device, additional bulk capacitance may be required in addition to the ceramic bypass capacitors. An electrolytic or tantalum capacitor with a value of  $47~\mu\text{F}$  is a typical choice.

### 10 Layout

### 10.1 Layout Guidelines

As for all switching power supplies, the layout is an important step in the design, especially at high peak currents and high switching frequencies. If the layout is not carefully done, the regulator could show stability problems as well as EMI problems. Therefore, use wide and short traces for the main current path and for the power ground paths. The input and output capacitor, as well as the inductor should be placed as close as possible to the IC.

To lay out the ground, TI recommends using short traces as well, separated from the power ground traces. This avoids ground shift problems, which can occur due to superimposition of power ground current and control ground current. Assure that the ground traces are connected close to the device GND pin.

### 10.2 Layout Example



Figure 12. PCB Layout Suggestion



#### 10.3 Thermal Considerations

Implementation of integrated circuits in low-profile and fine-pitch surface-mount packages typically requires special attention to power dissipation. Many system-dependent issues such as thermal coupling, airflow, added heat sinks and convection surfaces, and the presence of other heat-generating components affect the power-dissipation limits of a given component.

Three basic approaches for enhancing thermal performance are listed below.

- Improving the power-dissipation capability of the PCB design
- Improving the thermal coupling of the component to the PCB
- Introducing airflow in the system

For more details on how to use the thermal parameters in the dissipation ratings table, check the *Thermal Characteristics of Linear and Logic Packages Using JEDEC PCB Designs* application note (SZZA017) and the *Semiconductor and IC Package Thermal Metrics* application note (SPRA953).



### 11 器件和文档支持

# 11.1 器件支持

### 11.1.1 第三方产品免责声明

TI 发布的与第三方产品或服务有关的信息,不能构成与此类产品或服务或保修的适用性有关的认可,不能构成此类产品或服务单独或与任何 TI 产品或服务一起的表示或认可。

### 11.2 文档支持

#### 11.2.1 相关文档

- 《采用 JEDEC PCB 设计的线性和逻辑封装散热特性》, SZZA017
- 《半导体和 IC 封装热指标》, SPRA953

### 11.3 社区资源

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

### 11.4 商标

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

# 11.5 静电放电警告



这些装置包含有限的内置 ESD 保护。 存储或装卸时,应将导线一起截短或将装置放置于导电泡棉中,以防止 MOS 门极遭受静电损伤。

### 11.6 术语表

SLYZ022 — TI 术语表。

这份术语表列出并解释术语、首字母缩略词和定义。

# 12 机械、封装和可订购信息

以下页中包括机械、封装和可订购信息。这些信息是针对指定器件可提供的最新数据。这些数据会在无通知且不对本文档进行修订的情况下发生改变。要获得这份数据表的浏览器版本,请查阅左侧的导航栏。

www.ti.com 10-Nov-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins | Package qty   Carrier | RoHS | Lead finish/  | MSL rating/        | Op temp (°C) | Part marking |
|-----------------------|--------|---------------|----------------|-----------------------|------|---------------|--------------------|--------------|--------------|
|                       | (1)    | (2)           |                |                       | (3)  | Ball material | Peak reflow        |              | (6)          |
|                       |        |               |                |                       |      | (4)           | (5)                |              |              |
| TLV61224DCKR          | Active | Production    | SC70 (DCK)   6 | 3000   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | QXC          |
| TLV61224DCKR.A        | Active | Production    | SC70 (DCK)   6 | 3000   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | QXC          |
| TLV61224DCKRG4        | Active | Production    | SC70 (DCK)   6 | 3000   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | QXC          |
| TLV61224DCKRG4.A      | Active | Production    | SC70 (DCK)   6 | 3000   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | QXC          |
| TLV61224DCKT          | Active | Production    | SC70 (DCK)   6 | 250   SMALL T&R       | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | QXC          |
| TLV61224DCKT.A        | Active | Production    | SC70 (DCK)   6 | 250   SMALL T&R       | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | QXC          |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.



# **PACKAGE OPTION ADDENDUM**

www.ti.com 10-Nov-2025

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 18-Jun-2025

# TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device         | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TLV61224DCKR   | SC70            | DCK                | 6 | 3000 | 179.0                    | 8.4                      | 2.2        | 2.5        | 1.2        | 4.0        | 8.0       | Q3               |
| TLV61224DCKRG4 | SC70            | DCK                | 6 | 3000 | 179.0                    | 8.4                      | 2.2        | 2.5        | 1.2        | 4.0        | 8.0       | Q3               |
| TLV61224DCKT   | SC70            | DCK                | 6 | 250  | 179.0                    | 8.4                      | 2.2        | 2.5        | 1.2        | 4.0        | 8.0       | Q3               |

www.ti.com 18-Jun-2025



# \*All dimensions are nominal

| Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TLV61224DCKR   | SC70         | DCK             | 6    | 3000 | 200.0       | 183.0      | 25.0        |
| TLV61224DCKRG4 | SC70         | DCK             | 6    | 3000 | 200.0       | 183.0      | 25.0        |
| TLV61224DCKT   | SC70         | DCK             | 6    | 250  | 200.0       | 183.0      | 25.0        |



SMALL OUTLINE TRANSISTOR



### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side.

  4. Falls within JEDEC MO-203 variation AB.



SMALL OUTLINE TRANSISTOR



NOTES: (continued)

5. Publication IPC-7351 may have alternate designs.

6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE TRANSISTOR



NOTES: (continued)

- 7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 8. Board assembly site may have different recommendations for stencil design.



# 重要通知和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、与某特定用途的适用性或不侵犯任何第三方知识产权的暗示担保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他安全、安保法规或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的相关应用。严禁以其他方式对这些资源进行复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。对于因您对这些资源的使用而对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,您将全额赔偿,TI 对此概不负责。

TI 提供的产品受 TI 销售条款)、TI 通用质量指南 或 ti.com 上其他适用条款或 TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 除非德州仪器 (TI) 明确将某产品指定为定制产品或客户特定产品,否则其产品均为按确定价格收入目录的标准通用器件。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

版权所有 © 2025, 德州仪器 (TI) 公司

最后更新日期: 2025 年 10 月