











TLC6946, TLC6948

ZHCSIC6A - JUNE 2018 - REVISED JANUARY 2019

# TLC694x 16 通道 32/48 路复用 16 位 ES-PWM 恒定电流 LED 驱动器

## 1 特性

- 电源电压范围
  - V<sub>CC</sub> 电压范围: 3V 至 5.5V
  - V<sub>LED</sub> 电压范围: 高达 V<sub>CC</sub> + 0.3V
- 16 个恒定电流阱通道
  - 0.3mA 至 25mA (3V ≤ V<sub>CC</sub> ≤ 5.5V)
  - 通道电流偏差: ±1%(典型值)
  - 器件电流偏差: ±1%(典型值)
  - 膝点电压低: 10mA 时为 0.3V(典型值)
- 7位(128级)全局亮度控制功能(BC)
- 16 位(65,536 级)增强频谱 PWM 灰度控制
- 内置存储器支持 TLC6946 32 路复用,支持 TLC6948 48 路复用
- 增强的 LED 显示性能
  - 改善了低灰度均匀性
  - 低灰度耦合问题消除
  - 去除了重影和毛虫问题
- 高速串行数据接口
  - 数据移位时钟: 33MHz(最大值)
  - 灰度控制时钟: 33MHz(最大值)
  - 支持双边灰度控制
- 诊断和保护
  - LED 开路检测 (LOD)
  - IREF 电阻器短路保护 (ISP)
  - 热关断 (TSD)

#### 智能省电模式

## 2 应用

- 单色、多色、全色 LED 显示
- 高刷新率 LED 视频显示
- 高密度、小间距 LED 矩阵显示

## 3 说明

在高密度、小间距 LED 面板 应用中,人们对多通道 LED 驱动器的性能要求在不断提高,以期实现高多路 复用、高 PWM 分辨率和高刷新率。为了满足严格的 显示质量要求,LED 驱动器必须能够解决不同 LED 矩 阵应用场景中的各种问题。

TLC694x 器件是一款 16 通道、恒定电流阱 LED 驱动器。每个通道都有独立可调的 65,536 级 PWM 灰度控制。所有 16 个通道的最大恒定电流值由一个具有 128 级全局亮度控制的外部电阻设置,电流范围为 0.3mA 至 25mA。

## 器件信息(1)

| 器件型号     | 封装        | 封装尺寸 (标称值)      |
|----------|-----------|-----------------|
| TI CCO4C | SSOP (24) | 8.65mm × 3.90mm |
| TLC6946  | VQFN (24) | 4.00mm x 4.00mm |
| TLC6948  | SSOP (24) | 8.65mm × 3.90mm |
| 1100946  | VQFN (24) | 4.00mm × 4.00mm |

(1) 如需了解所有可用封装,请参阅数据表末尾的可订购产品附录。

## T48 路多路复用 LC6948典型应用原理图





#### 目录 9.2 Functional Block Diagram ...... 15 2 3 10 Application and Implementation...... 19 4 修订历史记录 ...... 2 5 Pin Configuration and Functions ...... 4 Power Supply Recommendations ...... 22 Specifications...... 6 12 Layout...... 22 Absolute Maximum Ratings ...... 6 12.1 Layout Guidelines ...... 22 Recommended Operating Conditions ...... 6 7.3 13 器件和文档支持.......25 7.4 7.5 相关链接.......25 Switching Characteristics ......9 13.3 接收文档更新通知 .......25 Parameter Measurement Information ...... 13 商标.......25 Pin Equivalent Input and Output Schematic Detailed Description ...... 14 机械、封装和可订购信息......25

## 4 修订历史记录

| Cł | Changes from Original (June 2018) to Revision A |   |  |  |  |  |
|----|-------------------------------------------------|---|--|--|--|--|
| •  | 首次发布生产数据数据表                                     | 1 |  |  |  |  |



## 5 说明 (续)

TLC694x 器件集成了增强型电路来解决小间距 LED 显示应用中的 各种显示问题:低灰度均匀性问题、耦合问题、重影问题和卡特彼勒问题。

TLC694x 器件 具有 LED 开路检测功能,错误检测结果可以通过串行数据接口读取。热关断和 IREF 电阻短路保护可确保实现更高的系统可靠性。TLC694x 器件还具有智能省电模式,可以在所有输出关断的情况下将总电流消耗设置为 1mA(典型值)。



# 6 Pin Configuration and Functions



#### **Pin Functions**

| PIN    |                                                                                                                                                                                                         |     |                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                  |
|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME   | N                                                                                                                                                                                                       | 0.  | 1/0                                                                                                                                                                                                                                                                                                             | DESCRIPTION                                                                                                                                                                                                      |
| NAIVIE | DBQ                                                                                                                                                                                                     | RGE |                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                  |
| GCLK   | 21                                                                                                                                                                                                      | 20  | I                                                                                                                                                                                                                                                                                                               | Grayscale (GS) pulse-width modulation (PWM) reference-clock-signal input pin. In the default operating mode, each GCLK rising edge increments the GS counter for PWM control. GCLK supports dual-edge operation. |
| GND    | 1                                                                                                                                                                                                       | 10  | _                                                                                                                                                                                                                                                                                                               | Power-ground reference                                                                                                                                                                                           |
| IREF   | IREF 23 21 I Pin for setting the maximum constant-current value. Connecting between IREF and GND sets the maximum current for each cor channel. When this pin is connected directly to GND, all outputs |     | Pin for setting the maximum constant-current value. Connecting an external resistor between IREF and GND sets the maximum current for each constant-current output channel. When this pin is connected directly to GND, all outputs are forced off. The external resistor should be placed close to the device. |                                                                                                                                                                                                                  |
| LAT    | 4                                                                                                                                                                                                       | 1   | I                                                                                                                                                                                                                                                                                                               | Data latch pin. The falling edge of LAT latches the data from the common shift register into the GS data memory or the function control register.                                                                |



# Pin Functions (continued)

| PIN             |     |     |                                                                          |                                                                                                                                                                                                                                                                                                        |  |  |  |  |
|-----------------|-----|-----|--------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| NAME            | N   | 0.  | I/O                                                                      | DESCRIPTION                                                                                                                                                                                                                                                                                            |  |  |  |  |
| NAME            | DBQ | RGE |                                                                          |                                                                                                                                                                                                                                                                                                        |  |  |  |  |
| OUT0            | 5   | 2   | 0                                                                        |                                                                                                                                                                                                                                                                                                        |  |  |  |  |
| OUT1            | 6   | 3   | 0                                                                        |                                                                                                                                                                                                                                                                                                        |  |  |  |  |
| OUT2            | 7   | 4   | 0                                                                        |                                                                                                                                                                                                                                                                                                        |  |  |  |  |
| OUT3            | 8   | 5   | 0                                                                        |                                                                                                                                                                                                                                                                                                        |  |  |  |  |
| OUT4            | 9   | 6   | 0                                                                        | Constant current cutout. Each cutout can be find tagether with others to increase the                                                                                                                                                                                                                  |  |  |  |  |
| OUT5            | 10  | 7   | 0                                                                        |                                                                                                                                                                                                                                                                                                        |  |  |  |  |
| OUT6            | 11  | 8   | 0                                                                        |                                                                                                                                                                                                                                                                                                        |  |  |  |  |
| OUT7            | 12  | 9   | Constant-current output. Each output can be tied together with others to |                                                                                                                                                                                                                                                                                                        |  |  |  |  |
| OUT8            | 11  | 0   | constant current. A different voltage can be applied to each output.     |                                                                                                                                                                                                                                                                                                        |  |  |  |  |
| OUT9            | 14  | 12  | 0                                                                        |                                                                                                                                                                                                                                                                                                        |  |  |  |  |
| OUT10           | 15  | 13  | 0                                                                        |                                                                                                                                                                                                                                                                                                        |  |  |  |  |
| OUT11           | 16  | 14  | 0                                                                        |                                                                                                                                                                                                                                                                                                        |  |  |  |  |
| OUT12           | 17  | 15  | 0                                                                        |                                                                                                                                                                                                                                                                                                        |  |  |  |  |
| OUT13           | 18  | 16  | 0                                                                        |                                                                                                                                                                                                                                                                                                        |  |  |  |  |
| OUT14           | 19  | 17  | 0                                                                        |                                                                                                                                                                                                                                                                                                        |  |  |  |  |
| OUT15           | 20  | 18  | 0                                                                        |                                                                                                                                                                                                                                                                                                        |  |  |  |  |
| SCLK            | 3   | 24  | I                                                                        | Clock-signal input pin. Serial data present on SIN are shifted to the LSB of the internal 16-bit common shift register on the SCLK rising edge. All data in the shift register are shifted toward the MSB of the internal 16-bit common shift register on each SCLK rising edge.                       |  |  |  |  |
| SIN             | 2   | 23  | I                                                                        | Serial-data input pin of the internal 16-bit common shift register. When SIN is high, the LSB of the internal 16-bit common shift register is set to 1 on the SCLK input rising edge. When SIN is low, the LSB of the internal 16-bit common shift register is set to 0 on the SCLK input rising edge. |  |  |  |  |
| SOUT            | 22  | 19  | 0                                                                        | Serial data output pin of the internal 16-bit common shift register. The MSB of the internal 16-bit common shift register appears on SOUT.                                                                                                                                                             |  |  |  |  |
| V <sub>CC</sub> | 24  | 22  |                                                                          | Power supply pin                                                                                                                                                                                                                                                                                       |  |  |  |  |
| Thermal pad     | _   | _   | _                                                                        | Internally connected to GND in the RGE package only. The thermal pad and the GND pin must be connected together on the board.                                                                                                                                                                          |  |  |  |  |



## 7 Specifications

## 7.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) (1) (2)

|                                                |                                  | MIN  | MAX            | UNIT |
|------------------------------------------------|----------------------------------|------|----------------|------|
| Voltage                                        | V <sub>CC</sub>                  | -0.3 | 6              | V    |
|                                                | GCLK, IREF, LAT, SCLK, SIN, SOUT | -0.3 | $V_{CC} + 0.3$ | V    |
|                                                | OUT0 to OUT15                    | -0.3 | $V_{CC} + 0.3$ | V    |
| Current                                        | OUT0 to OUT15                    | 0    | 27             | mA   |
| Operating junction temperature, T <sub>J</sub> |                                  | -40  | 150            | °C   |
| Storage temperature, T <sub>stg</sub>          |                                  | -55  | 150            | °C   |

<sup>(1)</sup> Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. Theseare stress ratings only, which do not imply functional operation of the device at these or anyother conditions beyond those indicated under *Recommended OperatingConditions*. Exposure to absolute-maximum-rated conditions for extended periods mayaffect device reliability.

## 7.2 ESD Ratings

|                    |                                                        |                                                                                | VALUE | UNIT |
|--------------------|--------------------------------------------------------|--------------------------------------------------------------------------------|-------|------|
|                    | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1) | ±7000                                                                          |       |      |
| V <sub>(ESD)</sub> | Electrostatic discharge                                | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1000 | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safemanufacturing with a standard ESD control process.

## 7.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                     |                                                           |                                                      | MIN          | NOM MAX      | UNIT |
|---------------------|-----------------------------------------------------------|------------------------------------------------------|--------------|--------------|------|
| $V_{CC}$            | Supply voltage                                            | Supply voltage                                       | 3            | 5.5          | V    |
| $V_{OUTn}$          | Voltage applied to OUT0 to OUT15                          | Voltage applied to OUT0 to OUT15                     | 0            | VCC          | V    |
| VIH                 | High-level input voltage                                  | GCLK, LAT, SCLK, SIN                                 | 0.7 ×<br>VCC | vcc          | V    |
| V <sub>IL</sub>     | Low-level input voltage                                   | GCLK, LAT, SCLK, SIN                                 | 0            | 0.3 ×<br>VCC | V    |
| I <sub>OH</sub>     | High-level output current                                 | SOUT                                                 |              | -2           | mA   |
| $I_{OL}$            | Low-level output current                                  | SOUT                                                 |              | 2            | mA   |
| I <sub>OLC,</sub>   | Maximum constant-output sink current                      | OUT0 to OUT15                                        | 0.3          | 25           | mA   |
| f <sub>SCLK</sub>   | Data-shift clock frequency                                | SCLK                                                 |              | 33           | MHz  |
| f <sub>GCLK</sub>   | Grayscale control clock frequency                         | GCLK                                                 |              | 33           | MHz  |
| f <sub>GCLK,B</sub> | Grayscale control clock frequency for dual-edge operation | GCLK                                                 |              | 25           | MHz  |
| t <sub>w(H0)</sub>  | Pulse width duration                                      | SCLK                                                 | 10           |              | ns   |
| t <sub>w(L0)</sub>  | Pulse width duration                                      | SCLK                                                 | 10           |              | ns   |
| t <sub>w(H1)</sub>  | Pulse width duration                                      | GCLK                                                 | 10           |              | ns   |
| t <sub>w(L1)</sub>  | Pulse width duration                                      | GCLK                                                 | 10           |              | ns   |
| t <sub>w(H2)</sub>  | Pulse width duration                                      | GCLK (for dual-edge operation)                       | 18           |              | ns   |
| t <sub>w(L2)</sub>  | Pulse width duration                                      | GCLK (for dual-edge operation)                       | 18           |              | ns   |
| t <sub>su(0)</sub>  | Setup time                                                | SIN to SCLK↑                                         | 2            |              | ns   |
| t <sub>su(1)</sub>  | Setup time                                                | LAT ↑ to SCLK ↑                                      | 5            |              | ns   |
| t <sub>su(2)</sub>  | Setup time                                                | LAT ↓ to SCLK ↑                                      | 5            |              | ns   |
| t <sub>su(3)</sub>  | Setup time                                                | LAT ↓ to SCLK ↑ ,read data from SOUT                 | 50           |              | ns   |
| t <sub>su(4)</sub>  | Setup time                                                | LAT $\downarrow$ (WRTGS) to LAT $\downarrow$ (WRTGS) | 1.5          |              | μs   |

<sup>(2)</sup> All voltage values are with respect to GND.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safemanufacturing with a standard ESD control process.



# **Recommended Operating Conditions (continued)**

over operating free-air temperature range (unless otherwise noted)

|                    |                                |                                                                                                    | MIN | NOM | MAX | UNIT |
|--------------------|--------------------------------|----------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| t <sub>su(5)</sub> | Setup time                     | LAT ↓ (WRTGS) to LAT ↓ (VSYNC)                                                                     | 1.5 |     |     | μs   |
| t <sub>su(6)</sub> | Setup time                     | LAT ↓ (VSYNC) to GCLK ↑                                                                            | 2.5 |     |     | μs   |
| t <sub>su(7)</sub> | Setup time                     | LAT ↓ (VSYNC) to LAT ↓ (WRTGS)                                                                     | 2.5 |     |     | μs   |
| t <sub>su(8)</sub> | Setup time                     | Last LAT (non-0 GS data latched) ↓ to the first GCLK ↑ of next frame (wake up from powersave mode) | 50  |     |     | μs   |
| t <sub>LSW</sub>   | Line switching time            | Last GCLK ↓ to the first GCLK ↑ of next line                                                       | 1   |     |     | μs   |
| t <sub>h(0)</sub>  | Hold time                      | SCLK ↑ to SIN                                                                                      | 2   |     |     | ns   |
| t <sub>h(1)</sub>  | Hold time                      | SCLK ↑ to LAT ↑                                                                                    | 2   |     |     | ns   |
| t <sub>h(2)</sub>  | Hold time                      | SCLK ↑ to LAT ↓                                                                                    | 10  |     |     | ns   |
| T <sub>A</sub>     | Operating ambient temperature  | Operating ambient temperature                                                                      | -40 |     | 85  | °C   |
| TJ                 | Operating junction temperature | Operating junction temperature                                                                     | -40 |     | 125 | °C   |

## 7.4 Thermal Information

|                        |                                              | TLC        | 6946       |      |
|------------------------|----------------------------------------------|------------|------------|------|
|                        | THERMAL METRIC <sup>(1)</sup>                | DBQ (SSOP) | RGE (VQFN) | UNIT |
|                        |                                              | 24 PINS    | 24 PINS    |      |
| $R_{\theta JA}$        | Junction-to-ambient thermal resistance       | 87.2       | 35.6       | °C/W |
| $R_{\theta JC(top)}$   | Junction-to-case (top) thermal resistance    | 42.3       | 34.7       | °C/W |
| $R_{\theta JB}$        | Junction-to-board thermal resistance         | 41.4       | 15.2       | °C/W |
| ΨЈТ                    | Junction-to-top characterization parameter   | 9.2        | 0.7        | °C/W |
| ΨЈВ                    | Junction-to-board characterization parameter | 41         | 15.2       | °C/W |
| R <sub>0</sub> JC(bot) | Junction-to-case (bottom) thermal resistance | N/A        | 5          | °C/W |

<sup>(1)</sup> For more information about traditional and new thermalmetrics, see the Semiconductor and IC Package Thermal Metrics application report

## 7.5 Electrical Characteristics

 $V_{CC} = 3 \text{ V}$  to 5.5 V and  $T_A = -40 ^{\circ}\text{C}$  to 85  $^{\circ}\text{C}$ ; typical values are at  $V_{CC} = V_{LED} = 3.5 \text{ V}$ ,  $T_A = 25 ^{\circ}\text{C}$ , over recommended operating conditions (unless otherwise noted)

|                     | PARAMETER                                                  | TEST CONDITIONS                                                                                                                                           | MIN                   | TYP | MAX             | UNIT |
|---------------------|------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|-----|-----------------|------|
| V <sub>OH</sub>     | High-level output voltage                                  | I <sub>OH</sub> = -2 mA at SOUT                                                                                                                           | V <sub>CC</sub> - 0.4 |     | V <sub>CC</sub> | V    |
| $V_{OL}$            | Low-level output voltage                                   | I <sub>OL</sub> = 2 mA at SOUT                                                                                                                            |                       |     | 0.4             | V    |
| V <sub>IREF</sub>   | Reference voltage                                          | BC = 00h, $R_{IREF}$ = 10.7 k $\Omega$ ( $I_{OUTn}$ = 0.3-mA target)                                                                                      |                       | 0.8 |                 | ٧    |
| ·                   |                                                            | All OUTn = on, LODVTH = 00b                                                                                                                               | 0.12                  | 0.2 | 0.28            | V    |
|                     | LED open-detection threshold                               | All OUTn = on, LODVTH = 01b                                                                                                                               | 0.42                  | 0.5 | 0.58            | V    |
| V <sub>(LOD)</sub>  |                                                            | All OUTn = on, LODVTH = 10b                                                                                                                               | 0.82                  | 0.9 | 0.98            | V    |
| V <sub>(LOD)</sub>  |                                                            | All OUTn = on, LODVTH = 11b                                                                                                                               | 1.12                  | 1.2 | 1.28            | V    |
| V <sub>(KNEE)</sub> | Knee voltage (OUT0 to OUT15)                               | All OUTn = on, BC = 36h, $R_{IREF}$ = 1.27 k $\Omega$ ( $I_{OUTn}$ = 10-mA target)                                                                        |                       | 0.3 |                 | ٧    |
| ΔIOLC0              | Constant-current error (channel-to-channel) <sup>(1)</sup> | All OUTn = on, BC = 00h, $V_{OUTn}$ = 1 $V$ , $R_{IREF}$ = 10.7 k $\Omega$ ( $I_{OUTn}$ = 0.3-mA target), $T_A$ = 25°C, includes the $V_{IREF}$ tolerance |                       | ±1% | ±3.5%           |      |

(1) The deviation of each output from average of all channels constant current. The deviation is calculated by the formula.

$$\Delta(\%) = \left| \frac{IOUTn}{\frac{IOUT0 + IOUT1 + ... + IOUT14 + IOUT15}{16}} - 1 \right| \times 100$$



## **Electrical Characteristics (continued)**

 $V_{CC} = 3 \text{ V}$  to 5.5 V and  $T_A = -40 ^{\circ}\text{C}$  to 85  $^{\circ}\text{C}$ ; typical values are at  $V_{CC} = V_{LED} = 3.5 \text{ V}$ ,  $T_A = 25 ^{\circ}\text{C}$ , over recommended operating conditions (unless otherwise noted)

|                      | PARAMETER                                                  | TEST CONDITIONS                                                                                                                                          | MIN  | TYP   | MAX   | UNIT |
|----------------------|------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------|-------|------|
| Δl <sub>OLC1</sub>   | Constant-current error (device-to-device) (2)              | All OUTn = on, BC = 00h, $V_{OUTn}$ = 1 $V$ , $R_{IREF}$ = 10.7 $k\Omega$ ( $I_{OUTn}$ = 0.3-mA target), $T_A$ = 25°C, includes the $V_{IREF}$ tolerance |      | ±1%   | ±2%   |      |
| $\Delta I_{OLC2}$    | Constant-current error (channel-to-channel) <sup>(1)</sup> | All OUTn = on, BC = 2Ah, $V_{OUTn}$ = 1 $V$ , $R_{IREF}$ = 10.7 $k\Omega$ ( $I_{OUTn}$ = 1-mA target), $T_A$ = 25°C, includes the $V_{IREF}$ tolerance   |      | ±1%   | ±3%   |      |
| Δl <sub>OLC3</sub>   | Constant-current error (device-to-device) (2)              | All OUTn = on, BC = 2Ah, $V_{OUTn}$ = 1 $V$ , $R_{IREF}$ = 10.7 $k\Omega$ ( $I_{OUTn}$ = 1-mA target), $T_A$ = 25°C, includes the $V_{IREF}$ tolerance   |      | ±1%   | ±2.5% |      |
| Δl <sub>OLC4</sub>   | Constant-current error (channel-to-channel) <sup>(1)</sup> | All OUTn = on, BC = 36h, $V_{OUTn}$ = 1 $V$ , $R_{IREF}$ = 1.27 $k\Omega$ ( $I_{OUTn}$ = 10-mA target), $T_A$ = 25°C, includes the $V_{IREF}$ tolerance  |      | ±1%   | ±2.5% |      |
| $\Delta I_{OLC5}$    | Constant-current error (device-to-device) (2)              | All OUTn = on, BC = 36h, $V_{OUTn}$ = 1 $V$ , $R_{IREF}$ = 1.27 $k\Omega$ ( $I_{OUTn}$ = 10-mA target), $T_A$ = 25°C, includes the $V_{IREF}$ tolerance  |      | ±1%   | ±2.5% |      |
| Δl <sub>OLC6</sub>   | Constant-current error (channel-to-channel) <sup>(1)</sup> | All OUTn = on, BC = 7Eh, $V_{OUTn}$ = 1 V, $R_{IREF}$ = 1.02 k $\Omega$ ( $I_{OUTn}$ = 25-mA target), $T_A$ = 25°C, includes the $V_{IREF}$ tolerance    |      | ±1%   | ±2%   |      |
| Δl <sub>OLC7</sub>   | Constant-current error (device-to-device) (2)              | All OUTn = on, BC = 7Eh, $V_{OUTn}$ = 1 V, $R_{IREF}$ = 1.02 k $\Omega$ ( $I_{OUTn}$ = 25-mA target), $T_A$ = 25°C, includes the $V_{IREF}$ tolerance    |      | ±1%   | ±2%   |      |
| Δl <sub>OLC8</sub>   | Line regulation (3)                                        | All OUTn = on, $V_{CC} = 3 \text{ V to } 5.5 \text{ V},$<br>$V_{OUTn} = 1 \text{ V}$                                                                     |      | ±1    | ±2    | %/V  |
| $\Delta I_{OLC9}$    | Load regulation (4)                                        | All OUTn = on, V <sub>OUTn</sub> = 1 V to 3 V                                                                                                            |      | ±1    | ±2    | %/V  |
| V <sub>IL(ISP)</sub> | IREF resistor short-protection enter threshold             |                                                                                                                                                          | 0.15 | 0.195 |       | V    |
| V <sub>IH(ISP)</sub> | IREF resistor short-protection release threshold           |                                                                                                                                                          |      | 0.325 | 0.4   | V    |
| T <sub>(TSD)</sub>   | Thermal shutdown threshold (5)                             |                                                                                                                                                          |      | 170   |       | °C   |
| T <sub>(HYS)</sub>   | Thermal shutdown hysteresis <sup>(5)</sup>                 |                                                                                                                                                          |      | 15    |       | °C   |
| I                    | SCLK or SIN Input current                                  | V <sub>I</sub> = V <sub>CC</sub> or GND at SCLK or SIN                                                                                                   | -1   |       | 1     | μΑ   |

(2) The deviation of the average of constant current from the ideal constant current value. 
$$\Delta(\%) = \begin{bmatrix} \frac{IOUT0 + IOUT1 + ... + IOUT14 + IOUT15}{16} - Ideal Output Current \\ \hline Ideal Output Current \\ \end{bmatrix} \times 100$$

,Ideal current is calculated by the Ideal Output (mA) = Gain ×  $\left(\frac{V_{IREF}}{R_{IREF(\Omega)}}\right)$  ×  $\left(\frac{1}{8} + \frac{BC}{144}\right)$ 

following equation

Line regulation is calculated by the following equation

$$\Delta \left(\%V\right) = \left[\frac{\left(\text{IOUTn at VCC} = 5.5V\right) - \left(\text{IOUTn at VCC} = 3V\right)}{\left(\text{IOUTn at VCC} = 3V\right)}\right] \times \frac{100}{5.5V - 3V}$$

(4) Load regulation is calculated by the following equation  $\Delta(\%V) = \left[\frac{\text{(IOUTn at VOUTn} = 3V) - \text{(IOUTn at VOUTn} = 1V)}{\text{(IOUTn at VOUTn} = 1V)}\right] \times \frac{100}{3V - 1V}$ 

Specified by design (5)



## **Electrical Characteristics (continued)**

 $V_{CC} = 3 \text{ V}$  to 5.5 V and  $T_A = -40 ^{\circ}\text{C}$  to 85  $^{\circ}\text{C}$ ; typical values are at  $V_{CC} = V_{LED} = 3.5 \text{ V}$ ,  $T_A = 25 ^{\circ}\text{C}$ , over recommended operating conditions (unless otherwise noted)

|                    | PARAMETER                     | TEST CONDITIONS                                                                                                                                                                                                                                                                                                                                                | MIN | TYP | MAX | UNIT |
|--------------------|-------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| I <sub>CC(0)</sub> |                               | GCLK = LAT = SCLK = SIN = GND,<br>GSn = 0000h, BC = 00h, PCHG_EN<br>= 0, V <sub>OUTn</sub> = V <sub>CC</sub> , R <sub>IREF</sub> = open                                                                                                                                                                                                                        | 3   | 4.5 | 6   | mA   |
| I <sub>CC(1)</sub> |                               | $\label{eq:GCLK} \begin{split} & \text{GCLK} = \text{LAT} = \text{SCLK} = \text{SIN} = \text{GND}, \\ & \text{GSn} = 0000\text{h},  \text{BC} = 36\text{h},  \text{PCHG\_EN} \\ & = 0,  \text{V}_{\text{OUTn}}  \text{is floating},  \text{R}_{\text{IREF}} = 1.27 \\ & \text{k}\Omega  \left(\text{I}_{\text{OUTn}} = 10\text{-mA target}\right) \end{split}$ | 4   | 6.5 | 8   | mA   |
| I <sub>CC(2)</sub> | Supply current <sup>(5)</sup> | $\label{eq:GCLK} \begin{split} & GCLK = LAT = SCLK = SIN = GND, \\ & GSn = 0000h,  BC = 7Eh,  PCHG\_EN \\ & = 0,  V_{OUTn}  is  floating,  R_{IREF} = 1.27 \\ & k\Omega  \left(I_{OUTn} = 20\text{-mA}  target\right) \end{split}$                                                                                                                             | 4   | 7.5 | 9   | mA   |
| I <sub>CC(3)</sub> |                               | $\begin{array}{l} \text{LAT = SCLK = SIN = GND, GCLK =} \\ 33 \text{ MHz, GSn = FFFFh, BC = 36h,} \\ \text{PCHG\_EN = 0, V}_{\text{OUTn}} = 1 \text{ V, R}_{\text{IREF}} = \\ 1.27 \text{ k}\Omega \text{ (I}_{\text{OUTn}} = 10\text{-mA target)} \end{array}$                                                                                                | 4.7 | 7   | 10  | mA   |
| I <sub>CC(4)</sub> |                               | LAT = SCLK = SIN = GND, GCLK = 33 MHz, GSn = FFFFh, BC = 7Eh, PCHG_EN = 0, $V_{OUTn}$ = 1 V, $R_{IREF}$ = 1.27 k $\Omega$ ( $I_{OUTn}$ = 20-mA target)                                                                                                                                                                                                         | 4.7 | 7.7 | 10  | mA   |
| I <sub>CC(6)</sub> |                               | In power-save mode, PCHG_EN = 0, $R_{IREF}$ = 1.60 $k\Omega$                                                                                                                                                                                                                                                                                                   |     | 1   | 1.5 | mA   |
| В                  | Dulldown register             | LAT                                                                                                                                                                                                                                                                                                                                                            | 250 | 480 | 750 | kO   |
| $R_{DW}$           | Pulldown resistor             | GCLK                                                                                                                                                                                                                                                                                                                                                           | 250 | 480 | 750 | kΩ   |

# 7.6 Switching Characteristics

 $V_{CC}$  = 3 V to 5.5 V and  $T_A$  = -40°C to85°C; Typical values are at  $V_{CC}$  = 3.3 V,  $T_A$  = 25°C,  $V_{LED}$  = 5 V, over recommended operating conditions (unless otherwisenoted)

|                    | PARAMETER                        | TEST CONDITIONS                                                                                                                       | MIN 7 | YP MAX | UNIT |
|--------------------|----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|-------|--------|------|
| t <sub>r(0)</sub>  |                                  | SOUT                                                                                                                                  |       | 2      | ns   |
| t <sub>r(1)</sub>  | Rise time <sup>(1)</sup>         | OUTn, BC = 7Eh, $V_{OUTn}$ = 1 V,<br>$R_{IREF}$ = 1.02 k $\Omega$ ( $I_{OUTn}$ = 25-mA<br>target), $T_A$ = 25°C, $R_L$ = 160 $\Omega$ |       | 20     | ns   |
| t <sub>f(0)</sub>  |                                  | SOUT                                                                                                                                  |       | 2      | ns   |
| t <sub>f(1)</sub>  | Fall time <sup>(1)</sup>         | OUTn, BC = 7Eh, $V_{OUTn}$ = 1 V,<br>$R_{IREF}$ = 1.02 k $\Omega$ ( $I_{OUTn}$ = 25-mA<br>target), $T_A$ = 25°C, $R_L$ = 160 $\Omega$ |       | 15     | ns   |
|                    |                                  | SCLK↑ to SOUT↑↓, SEL_TD0 = 00b                                                                                                        |       | 5      | ns   |
|                    |                                  | SCLK↑ to SOUT↑↓, SEL_TD0 = 01b                                                                                                        |       | 10     | ns   |
| t <sub>pd(0)</sub> | Propagation delay <sup>(1)</sup> | SCLK↑ to SOUT↑↓, SEL_TD0 = 10b                                                                                                        |       | 20     | ns   |
|                    | 1 Topuguion dolay                | SCLK↓ to SOUT↑↓, SEL_TD0 = 11b                                                                                                        |       | 5      | ns   |
| t <sub>pd(1)</sub> |                                  | LAT↓ to SOUT, read LOD information                                                                                                    |       | 25 50  | ns   |

(1) Specified by design





- (1) Pulse rise and fall times are 1 ns-3 ns
- (2) The last GCLK of each display segment in the sub period

图 1. Timing Diagram



## 7.7 Typical Characteristics



# TEXAS INSTRUMENTS

## Typical Characteristics (接下页)





# **8 Parameter Measurement Information**

# 8.1 Pin Equivalent Input and Output Schematic Diagrams





## 9 Detailed Description

#### 9.1 Overview

The TLC694x device is a 16-channel constant-current-sink LED driver supporting 1- to 32-, 48-multiplexing. Each channel has an individually adjustable 65,536-step pulse-width modulation (PWM) grayscale (GS) control. The TLC6946 device implements 16-Kbit display memory and the TLC6948 device implements 24-Kbit display memory to increase the visual refresh rate and to decrease the grayscale data-writing frequency.

The TLC694x device supports current from 0.3 mA to 25 mA for each channel, with typical 1% channel-to-channel current deviation and typical 1% device-to-device current deviation. The maximum current value of all 16 channels is set by an external IREF resistor and can be adjusted by the 128-step global brightness control (BC). The device also implements low-grayscale enhancement technology to solve the coupling issue and improve the display quality in low-grayscale conditions. These features make the TLC694x device a candidate for high-density-multiplexing LED-matrix-display and LED-panel applications.

The TLC694x device integrates enhanced circuits to solve the various display issues in fine-pitch LED display applications: the low-grayscale uniformity issue, coupling issue, ghosting issue, and caterpillar issue. The TLC694x device features an LED-open detection function, and the error detection results can be read via a serial data-interface port. Thermal shutdown and  $I_{\text{REF}}$ -resistor short protection ensure a higher system reliability. The TLC694x device also has a smart power-save mode that sets the total current consumption to 1 mA (typical) when all outputs are off.



## 9.2 Functional Block Diagram





## 9.3 Feature Description

### 9.3.1 Built-In 16Kb Display Memory (SRAM)

The TLC6946 device integrates 16K bits of SRAM to support 1- to 32-multiplexing and the TLC6948 device integrates 24K bits of SRAM to support 1- to 48-multiplexing. SRAM is divided into two BANKS: BANK A and BANK B. While BANK A is displaying, BANK B is ready to receive the data of the next frame. While BANK B is displaying, BANK A is ready to receive the data of next frame.

#### 9.3.2 GCLK Dual-Edge Operation

The TLC694x device uses the rising edge or both edges of GCLK. The selection is made by setting the GCLK\_EDGE bit in the function control register. By default, the TLC6946 device uses the GCLK rising edge, and the maximum input GCLK frequency is 33 MHz. By setting GCLK\_EDGE = 1, the TLC694x device operates at both GCLK edges (rising and falling), and the maximum internal GCLK frequency is 50 MHz with external 25MHz input.

## 9.3.3 Programmable Constant-Sink Channel Current

#### 9.3.3.1 Global Brightness Control (BC)

The TLC694x device is able to adjust the output current of all constant-current outputs simultaneously. This function is called global brightness control (BC). The global BC for all outputs is programmed with a 7-bit word, thus all output currents can be adjusted in 128 steps from 12.5% to 100.69% for a given current-programming resistor,  $R_{\text{IREF}}$  (See  $\frac{1}{8}$  1). BC data can be set through the serial interface. When the BC data changes, the output current also changes immediately. When the device is powered on, the BC data in the function control register is set to 36h as the default value.

| 主ィ    | Clabal | P  | Doto vo | Constant-Curr | ant Batia ar  | nd Cat (  | Curront Va   | مبيا |
|-------|--------|----|---------|---------------|---------------|-----------|--------------|------|
| 1X I. | Giobai | ЪС | Dala VS | CONStant-Curr | tiil Nalio ai | iiu sei v | Juli elit va | แนษ  |

|                       | BC DATA BINARY DECIMAL HEX |              |       | RATIO OF GAIN /         | I <sub>OUT</sub> (mA) (I <sub>OLCmax</sub> = 25 | I <sub>OUT</sub> (mA) (I <sub>OLCmax</sub> = |  |
|-----------------------|----------------------------|--------------|-------|-------------------------|-------------------------------------------------|----------------------------------------------|--|
| BINARY                |                            |              | GAIN  | GAIN_MAX (AT<br>MAX BC) | mA, TYP)                                        | 2.4 mA, TYP)                                 |  |
| 000 0000              | 0                          | 00           | 4     | 12.5%                   | 3.13                                            | 0.3                                          |  |
| 000 0001              | 1                          | 01           | 4.22  | 13.19%                  | 3.3                                             | 0.32                                         |  |
| 000 0010              | 2                          | 02           | 4.44  | 13.88%                  | 3.47                                            | 0.33                                         |  |
|                       |                            |              |       |                         |                                                 |                                              |  |
| 011 0101              | 53 35                      |              | 15.78 | 49.31%                  | 12.33                                           | 1.18                                         |  |
| 011 0110<br>(Default) | 54 (Default)               | 36 (Default) | 16    | 50%                     | 12.5                                            | 1.2                                          |  |
| 011 0111              | 55                         | 37           | 16.22 | 50.69%                  | 12.67                                           | 1.22                                         |  |
|                       |                            |              |       |                         |                                                 |                                              |  |
| 111 1101              | 125                        | 7D           | 31.78 | 99.31%                  | 24.83                                           | 2.38                                         |  |
| 111 1110              | 126                        | 7E           | 32    | 100%                    | 25                                              | 2.4                                          |  |
| 111 1111              | 11 1111 127 7F             |              | 32.22 | 100.69%                 | 25.17                                           | 2.42                                         |  |

#### 9.3.3.2 Select $R_{IRFF}$ for a Given BC

The maximum current per channel,  $I_{OLCmax}$ , is determined by resistor  $R_{IREF}$ , placed between the IREF and GND pins. The voltage on IREF is typically 0.8 V.  $R_{IREF}$  can be calculated by  $\triangle \vec{x}$  1.

$$R_{IREF}\left(k\Omega\right) = \frac{V_{IREF}\left(V\right)}{I_{OLC\,max}\left(mA\right)} \times Gain = \frac{V_{IREF}\left(V\right)}{I_{OLC\,max}\left(mA\right)} \times 32 \times \left(\frac{1}{8} + \frac{BC}{144}\right)$$

where

- V<sub>IREF</sub> is the internal reference voltage on I<sub>REF</sub> (0.8 V)
- · I<sub>OLCmax</sub> is the maximum current for each channel
- Gain is the current gain at BC = 7E (See 表 1)

(1)



 $R_{IREF}$  must be between 1.02 k $\Omega$  and 10.7 k $\Omega$  in order to hold the channel sink current  $I_{OLC}$  between 25 mA (typical) and 0.3 mA (typical). Otherwise, the output may be unstable.

| 表 2. Maximum Constant Current vs External Resistor R <sub>IRFI</sub> | 表 2. | Maximum | Constant | <b>Current vs</b> | External | Resistor Riper |
|----------------------------------------------------------------------|------|---------|----------|-------------------|----------|----------------|
|----------------------------------------------------------------------|------|---------|----------|-------------------|----------|----------------|

| I <sub>OLCmax</sub> (mA) | $R_{IREF}$ (k $\Omega$ , typical) |
|--------------------------|-----------------------------------|
| 25                       | 1.02                              |
| 20                       | 1.28                              |
| 15                       | 1.71                              |
| 10                       | 2.56                              |
| 5                        | 5.12                              |
| 2.4                      | 10.7                              |

#### 9.3.4 Grayscale (GS) Function (PWM Control)

The TLC694x device can adjust the brightness of each output channel using a pulse-width-modulation (PWM) control scheme. The architecture of 16 bits per channel results in 65536 brightness steps, from 0% up to 100% brightness. The on-time ( $t_{OUT\ ON}$ ) of each output (OUTn) can be calculated by 公式 2.

$$t_{OUT\_ON}\!=t_{GCLK}\!\times\!GSn$$

where GSn is the grayscale of channel OUTn

(2)

The TLC694x device implements an enhanced spectrum (ES) PWM control. The ES-PWM control can be selected with two different modes: 8-bit MSB + 8-bit LSB (8+8) mode, and 9-bit MSB + 7-bit LSB (9+7) mode. See *TLC6946 Technical Reference Manual* for more details.

#### 9.3.5 Serial Data Interface

The TLC6948 has a flexible serial interface that can be connected to microcontrollers or digital signal processors in various ways. Only three pins are needed to input data into the device. More than two TLC6948s can be connected in series by connecting an SOUT pin from one device to the SIN pin of the next device. The SOUT pin can also be connected to the controller to read back data from the TLC6948 device.

#### 9.3.6 LED-Open Detection (LOD)

The LED-open detection (LOD) function detects faults caused by an open circuit in any LED string or a short from OUTn to ground with low impedance. It does this by comparing the OUTn voltage to the LOD-detection threshold-voltage level set by LODVTH in the function control register. If the OUTn voltage is lower than the programmed voltage, the corresponding output LOD bit is set to 1 to indicate an open LED. Otherwise, the output of that LOD bit is 0. LOD data output by the detection circuit are valid only during the *on* period of that OUTn output channel.

## 9.3.7 Caterpillar Removal

The TLC694x device implements an internal circuit that can eliminate the caterpillar issue caused by an open LED. The caterpillar effect is a common issue for LED panels. The caterpillar removal function is enabled by setting LODRM\_EN to 1 (default value after device powered on) in the function control register. When this function is enabled, the device automatically detects the open LED, and the corresponding channel does not turn on until device reset.

#### 9.3.8 Precharge FET

The TLC694x internal precharge FET can prevent ghosting of multiplexed LED modules. One cause of this phenomenon is the charging current from parasitic capacitance on OUTn through the LED when the supply voltage switches from one common line to the next common line. To prevent this unwanted charging current, the TLC694x device uses an internal FET to pull up OUTn during the common-line switching period. As a result, no charging current flows through LED and ghosting is eliminated.



#### 9.3.9 Thermal Shutdown

The thermal shutdown (TSD) function turns off all device constant-current outputs when the junction temperature (T<sub>1</sub>) exceeds 170°C (typical). It resumes normal operation when T<sub>1</sub> falls below 155°C (typical).

### 9.3.10 IREF Resistor Short Protection (ISP)

The IREF resistor short protection (ISP) function prevents unwanted large currents from flowing though the constant-current output when the IREF resistor is shorted accidently. The TLC694x device turns off all output channels when the IREF pin voltage is lower than 0.19 V (typical). When the IREF pin voltage goes higher than 0.325 V (typical), the TLC694x device resumes normal operation.

#### 9.4 Device Functional Modes

#### 9.4.1 Normal Operating Mode

The TLC694x device is fully functional when  $V_{CC}$  reaches 3 V and is below 5.5 V. After power on, all OUTn of the TLC694x device are turned off. All the internal counters and function control registers are initialized. Write the proper grayscale data and function control data to enable normal device operation.

## 9.4.2 Power-Save Mode (PSM)

The power-save mode (PSM) is enabled by setting PSM\_EN to 1 in the function control register.

When powered on, the default value of this bit is 0. When this function is enabled, if all the GS data received for the next frame are 0, then device enters power-save mode during the display of the next frame. When the device is in power-save mode, it resumes normal mode when it detects non-zero GS data input. In power-save mode, part of analog circuits are not operational; the device total current consumption, I<sub>CC</sub>, is 1 mA(typical).



## 10 Application and Implementation

注

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## 10.1 Application Information

The TLC6948 device is a 16-channel constant-current sink LED driver supporting 1- to 48-multiplexing. Each channel has an individually adjustable 65,536-step pulse-width-modulation (PWM) grayscale (GS) control. The TLC6948 device implements 24 Kbits of display memory to increase the visual refresh rate and to decrease the grayscale data writing frequency. This integrated memory makes TLC6948 a potential for high-density, fine-pitch LED matrix applications.

## 10.2 Typical Application

The TLC6948 is typically connected in series to drive the LED matrix with only a few controller ports. 

16 shows a typical application diagram with TLC6948 devices connected in cascade for an LED matrix.



图 16. Cascading Three TLC6948 Devices

#### 10.2.1 Design Requirements

For this design example, use the following as the input parameters.

#### 表 3. Design Parameters

| DESIGN PARAMETER                                  | EXAMPLE VALUE                              |
|---------------------------------------------------|--------------------------------------------|
| V <sub>CC</sub> and V <sub>LED</sub> voltage      | 3 V to 5.5 V                               |
| SIN, SCLK, LAT, and GCLK voltage range            | Low level = GND, high level = $V_{CC}$     |
| The maximum LED forward voltage, V <sub>(F)</sub> | Red LED 2V, green and blue LED 3V          |
| The maximum current for each color LED,           | Red LED 10mA, green LED 6mA, blue LED 4mA. |



#### 10.2.2 Detailed Design Procedures

#### 10.2.2.1 Power Supply Voltage

The LED power supply voltage  $V_{LED}$  must be higher than  $V_{(F)} + V_{(KNEE)}$ . The device power supply voltage,  $V_{CC}$  should be equal or higher than  $V_{LED}$ . One example value is  $V_{LED} = V_{CC} = 3.8$  V. See *TLC6946 Technical Reference Manual* for more details.

#### 10.2.2.2 Channel Current and Brightness Control

See Global Brightness Control (BC) and Select  $R_{IREF}$  for a Given BC. Select the reference-current-setting resistor  $R_{IREF}$  to set the maximum channel current for each color LED. Select the BC data for the best white balance of the red, green, and blue LED lamp. See TLC6946 Technical Reference Manual for more details.

#### 10.2.2.3 SCLK and GCLK Frequency

SCLK is the serial data shift-in clock signal; and GCLK is the PWM-control reference-clock signal. 公式 3 shows the minimum frequency requirement for GCLK and SCLK. See *TLC6946 Technical Reference Manual* for more details.

$$f_{GCLK} = m \times n \times f_{VR}$$
$$f_{SCLK} = N \times n \times 256 \times f_{FPS}$$

#### where

- f<sub>GCLK</sub> is the minimum GCLK frequency for single-edge operating mode
- f<sub>SCLK</sub> is the minimum SCLK frequency
- · m is the GCLK number of each sub-period, determined by the PWM mode selected
- f<sub>VR</sub> is the visual refresh rate of the entire cascading series
- · N is the number of cascaded TLC6948 devices
- n is the number of scan lines
  - f<sub>FPS</sub> is the frame rate (3)



## 10.2.3 Application Curves





## 11 Power Supply Recommendations

Decouple the  $V_{CC}$  power supply voltage by placing a 0.1- $\mu$ F ceramic capacitor close to the  $V_{CC}$  pin and GND plane. Depending on panel size, several equally distributed electrolytic capacitors must be placed on the board for a well-regulated LED supply voltage  $V_{LED}$ .  $V_{LED}$  voltage ripple must be less than 5% of its nominal value.

## 12 Layout

## 12.1 Layout Guidelines

Place the decoupling capacitor near the V<sub>CC</sub> pin and GND plane.

Place the current-programming resistor, R<sub>IREF</sub>, close to the IREF pin and the GND pin.

Make the GND trace as wide as possible for large GND currents.

Routing between the LED cathode and the device OUTn pin must be as short and straight as possible to reduce wire inductance.

The thermal pad (QFN package) must be connected to the GND plane. Because the thermal pad is used as a power ground pin internally, there is a large current flow through this pad when all channels turn on. Furthermore, connect the thermal pad to a heat sink layer by thermal vias to reduce device temperature. One suggested thermal via pattern is shown in *Layout Examples*. For more information about suggested thermal via pattern and via size, see *PowerPAD Thermally Enhanced Package*.

MOSFETs must be placed in the in the middle of the board, which should be laid out as symmetrically as possible.



## 12.2 Layout Examples



Copyright © 2017, Texas Instruments Incorporated

图 21. SSOP-24 Package Layout Example

# TEXAS INSTRUMENTS

# Layout Examples (接下页)



Copyright © 2018, Texas Instruments Incorporated

图 22. VQFN-24 Package Layout Example



## 13 器件和文档支持

#### 13.1 文档支持

#### 13.1.1 相关文档

请参阅如下相关文档:

- 《TLC694x 16 通道 LED 驱动器技术参考手册》
- 《半导体和 IC 封装热指标》

#### 13.2 相关链接

表 4 列出了快速访问链接。类别包括技术文档、支持和社区资源、工具与软件,以及立即订购快速访问。

表 4. 相关链接

| 器件      | 产品文件夹 | 立即订购  | 技术文档  | 工具与软件 | 支持和社区 |  |
|---------|-------|-------|-------|-------|-------|--|
| TLC6946 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 |  |
| TLC6948 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 |  |

## 13.3 接收文档更新通知

要接收文档更新通知,请导航至 Tl.com.cn 上的器件产品文件夹。单击右上角的通知我进行注册,即可每周接收产品信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。

## 13.4 社区资源

下列链接提供到 TI 社区资源的连接。链接的内容由各个分销商"按照原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI 的 《使用条款》。

TI E2E™ 在线社区 TI 的工程师对工程师 (E2E) 社区。此社区的创建目的在于促进工程师之间的协作。在 e2e.ti.com 中,您可以咨询问题、分享知识、拓展思路并与同行工程师一道帮助解决问题。

设计支持 TI 参考设计支持 可帮助您快速查找有帮助的 E2E 论坛、设计支持工具以及技术支持的联系信息。

#### 13.5 商标

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

#### 13.6 静电放电警告

ESD 可能会损坏该集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理措施和安装程序,可能会损坏集成电路。



ESD 的损坏小至导致微小的性能降级,大至整个器件故障。 精密的集成电路可能更容易受到损坏,这是因为非常细微的参数更改都可能会导致器件与其发布的规格不相符。

## 13.7 术语表

SLYZ022 — TI 术语表。

这份术语表列出并解释术语、缩写和定义。

## 14 机械、封装和可订购信息

以下页面包含机械、封装和可订购信息。这些信息是适用于指定器件的最新数据。数据如有变更, 恕不另行通知, 且不会对此文档进行修订。如需获取此数据表的浏览器版本,请查看左侧的导航面板。 www.ti.com 10-Nov-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins  | Package qty   Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking |
|-----------------------|--------|---------------|-----------------|-----------------------|------|-------------------------------|----------------------------|--------------|--------------|
|                       |        |               |                 |                       |      | (4)                           | (5)                        |              |              |
| TLC6946DBQR           | Active | Production    | SSOP (DBQ)   24 | 2500   LARGE T&R      | Yes  | NIPDAU                        | Level-3-260C-168 HR        | -40 to 85    | TLC6946      |
| TLC6946DBQR.A         | Active | Production    | SSOP (DBQ)   24 | 2500   LARGE T&R      | Yes  | NIPDAU                        | Level-3-260C-168 HR        | -40 to 85    | TLC6946      |
| TLC6946RGER           | Active | Production    | VQFN (RGE)   24 | 3000   LARGE T&R      | Yes  | SN                            | Level-1-260C-UNLIM         | -40 to 85    | TLC<br>6946  |
| TLC6946RGER.A         | Active | Production    | VQFN (RGE)   24 | 3000   LARGE T&R      | Yes  | SN                            | Level-1-260C-UNLIM         | -40 to 85    | TLC<br>6946  |
| TLC6948DBQR           | Active | Production    | SSOP (DBQ)   24 | 2500   LARGE T&R      | Yes  | NIPDAU                        | Level-3-260C-168 HR        | -40 to 85    | TLC6948      |
| TLC6948DBQR.A         | Active | Production    | SSOP (DBQ)   24 | 2500   LARGE T&R      | Yes  | NIPDAU                        | Level-3-260C-168 HR        | -40 to 85    | TLC6948      |
| TLC6948RGER           | Active | Production    | VQFN (RGE)   24 | 3000   LARGE T&R      | Yes  | SN                            | Level-1-260C-UNLIM         | -40 to 85    | TLC<br>6948  |
| TLC6948RGER.A         | Active | Production    | VQFN (RGE)   24 | 3000   LARGE T&R      | Yes  | SN                            | Level-1-260C-UNLIM         | -40 to 85    | TLC<br>6948  |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.



# **PACKAGE OPTION ADDENDUM**

www.ti.com 10-Nov-2025

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 24-Jul-2025

## TAPE AND REEL INFORMATION





|    | •                                                         |
|----|-----------------------------------------------------------|
| A0 | Dimension designed to accommodate the component width     |
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TLC6946DBQR | SSOP            | DBQ                | 24 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| TLC6946RGER | VQFN            | RGE                | 24 | 3000 | 330.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |
| TLC6948DBQR | SSOP            | DBQ                | 24 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| TLC6948RGER | VQFN            | RGE                | 24 | 3000 | 330.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |

www.ti.com 24-Jul-2025



#### \*All dimensions are nominal

| 7 till dillitoriolorio di o riorriiridi |              |                 |      |      |             |            |             |
|-----------------------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| Device                                  | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| TLC6946DBQR                             | SSOP         | DBQ             | 24   | 2500 | 353.0       | 353.0      | 32.0        |
| TLC6946RGER                             | VQFN         | RGE             | 24   | 3000 | 367.0       | 367.0      | 35.0        |
| TLC6948DBQR                             | SSOP         | DBQ             | 24   | 2500 | 353.0       | 353.0      | 32.0        |
| TLC6948RGER                             | VQFN         | RGE             | 24   | 3000 | 367.0       | 367.0      | 35.0        |

PLASTIC QUAD FLATPACK - NO LEAD



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4204104/H



PLASTIC QUAD FLATPACK- NO LEAD



NOTES:

- All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



PLASTIC QUAD FLATPACK- NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- Solder mask tolerances between and around signal pads can vary based on board fabrication site.



PLASTIC QUAD FLATPACK- NO LEAD



NOTES: (continued)

Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations..



DBQ (R-PDSO-G24)

## PLASTIC SMALL-OUTLINE PACKAGE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15) per side.
- D. Falls within JEDEC MO-137 variation AE.



## 重要通知和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、与某特定用途的适用性或不侵犯任何第三方知识产权的暗示担保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他安全、安保法规或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的相关应用。严禁以其他方式对这些资源进行复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。对于因您对这些资源的使用而对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,您将全额赔偿,TI 对此概不负责。

TI 提供的产品受 TI 销售条款)、TI 通用质量指南 或 ti.com 上其他适用条款或 TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 除非德州仪器 (TI) 明确将某产品指定为定制产品或客户特定产品,否则其产品均为按确定价格收入目录的标准通用器件。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

版权所有 © 2025, 德州仪器 (TI) 公司

最后更新日期: 2025 年 10 月