

## 具有

# 6 位全局亮度控制的 16 通道, 16 位, 脉宽调制 (PWM) 发光二级管 (LED) 驱动器

查询样品: TLC59482

## 特性

- 16 个恒定流入电流源输出通道
- 具有最大亮度控制 (BC) 数据的灌电流能力:
  - 1mA 至 35mA (V<sub>CC</sub>≤ 3.6V)
  - 1mA 至 45mA (V<sub>CC</sub>> 3.6V)
- 全局亮度控制 (BC):
  - 范围为 0% 至 100% 的 6 位(64 步长)(缺省值为 50%)
- LED 电源电压: 高达 10V
- VCC: 3.0V 至 5.5V
- 恒定电流精度:
  - 通道到通道: ±1%(典型值), ±2.5%(最大值)
  - 器件到器件: **±2%**(典型值), **±4%**(最大值)
- 数据传输速率: 30MHz
- 灰度控制时钟: 33MHz
- 自动重复显示功能
- 自动数据刷新
- 显示计时复位
- 用来防止涌入电流的 4 通道成组延迟开关
- 工作温度范围: -40°C 至 +85°C

## 应用范围

- LED 视频显示屏
- LED 信号板

## 说明

TLC59482 是一款 16 通道,恒定灌电流驱动器。 每个通道有一个步长为 65,536 的独立可调节、脉宽调制 (PWM) 灰度 (GS) 亮度控制。 所有通道具有一个 64 步长的全局亮度控制 (BC)。 BC 调节与其它 LED 驱动器的亮度偏差。 可通过一个串行接口访问 GS,和 BC 数据。



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

NSTRUMENTS

ZHCSAM5 - DECEMBER 2012 www.ti.com.cn



典型应用电路(多菊花链 TLC59482)

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

## ORDERING INFORMATION(1)

| PRODUCT  | PACKAGE<br>DESIGNATOR | ORDERING<br>NUMBER | TRANSPORT MEDIA,<br>QUANTITY |  |  |
|----------|-----------------------|--------------------|------------------------------|--|--|
|          | DBQ                   | TLC59482DBQR       | Tape and Reel, 2500          |  |  |
| TLC59482 |                       | TLC59482DBQ        | Tube, 50                     |  |  |
|          | RGE <sup>(2)</sup>    | TLC59482RGER       | Tape and Reel, 3000          |  |  |
|          | RGE(=)                | TLC59482RGET       | Tape and Reel, 250           |  |  |

For the most current package and ordering information, see the Package Option Addendum at the end of this document, or visit the device product folder at www.ti.com.

Product preview device.

## ABSOLUTE MAXIMUM RATINGS(1)

Over operating free-air temperature range, unless otherwise noted.

|                                       |                                          | VALU | VALUE                 |      |
|---------------------------------------|------------------------------------------|------|-----------------------|------|
|                                       |                                          | MIN  | MAX                   | UNIT |
|                                       | VCC                                      | -0.3 | +6                    | V    |
| Valta = (2)                           | SIN, SCLK, LAT, GSCLK, IREF              | -0.3 | V <sub>CC</sub> + 0.3 | V    |
| Voltage <sup>(2)</sup>                | SOUT                                     | -0.3 | V <sub>CC</sub> + 0.3 | V    |
|                                       | OUT0 to OUT15                            | -0.3 | +11                   | V    |
| Current                               | I <sub>OUT</sub> (dc), OUT0 to OUT15     |      | +55                   | mA   |
| Tomporotura                           | Operating junction, T <sub>J</sub> (max) |      | +150                  | °C   |
| Temperature                           | Storage, T <sub>stg</sub>                | -55  | +150                  | °C   |
| Electrostatic discharge (ESD) ratings | Human body model (HBM)                   |      | 3000                  | V    |
|                                       | Charged device model (CDM)               |      | 2000                  | V    |

<sup>(1)</sup> Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only, and do not imply functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating Conditions*. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## THERMAL INFORMATION

|                  |                                              | TLC59               |              |       |
|------------------|----------------------------------------------|---------------------|--------------|-------|
|                  | THERMAL METRIC <sup>(1)</sup>                | DBQ<br>(SSOP, QSOP) | RGE<br>(QFN) | UNITS |
|                  |                                              | 24 PINS             | 24 PINS      |       |
| $\theta_{JA}$    | Junction-to-ambient thermal resistance       | 86.7                | 35.5         |       |
| $\theta_{JCtop}$ | Junction-to-case (top) thermal resistance    | 50.4                | 44           |       |
| $\theta_{JB}$    | Junction-to-board thermal resistance         | 10.0                | 14.7         | 90/11 |
| $\Psi_{JT}$      | Junction-to-top characterization parameter   | 13.0                | 0.4          | °C/W  |
| ΨЈВ              | Junction-to-board characterization parameter | 39.7                | 14.8         |       |
| $\theta_{JCbot}$ | Junction-to-case (bottom) thermal resistance | N/A                 | 2.9          |       |

(1) 有关传统和新的热 度量的更多信息,请参阅*IC 封装热度量*应用报告, SPRA953。

<sup>(2)</sup> All voltages are with respect to device ground terminal.

ZHCSAM5 – DECEMBER 2012 www.ti.com.cn

## **RECOMMENDED OPERATING CONDITIONS**

At  $T_A = -40$ °C to +85°C, unless otherwise noted.

|                          | PARAMETER                                   | TEST CONDITIONS                                   | MIN                   | NOM MAX               | UNIT |
|--------------------------|---------------------------------------------|---------------------------------------------------|-----------------------|-----------------------|------|
| DC CHARAC                | CTERISTICS (V <sub>CC</sub> = 3 V to 5.5 V) |                                                   |                       | ,                     |      |
| V <sub>CC</sub>          | Supply voltage                              |                                                   | 3.0                   | 5.5                   | V    |
| Vo                       | Voltage applied to output                   | OUT0 to OUT15                                     |                       | 10                    | V    |
| V <sub>IH</sub>          | High-level input voltage                    | SIN, SCLK, LAT, GSCLK                             | 0.7 × V <sub>CC</sub> | V <sub>cc</sub>       | V    |
| V <sub>IL</sub>          | Low-level input voltage                     | SIN, SCLK, LAT, GSCLK                             | GND                   | 0.3 × V <sub>CC</sub> | V    |
| I <sub>OH</sub>          | High-level output current                   | SOUT                                              |                       | -2                    | mA   |
| I <sub>OL</sub>          | Low-level output current                    | SOUT                                              |                       | 2                     | mA   |
|                          | Constant autout sink automat                | OUT0 to OUT15,<br>3 V ≤ V <sub>CC</sub> ≤ 3.6 V   |                       | 35                    | mA   |
| locc                     | Constant output sink current                | OUT0 to OUT15,<br>3.6 V < V <sub>CC</sub> ≤ 5.5 V |                       | 45                    | mA   |
| T <sub>A</sub>           | Operating free-air temperature range        |                                                   | -40                   | +85                   | °C   |
| T <sub>J</sub>           | Operating junction temperature range        |                                                   | -40                   | +125                  | °C   |
| AC CHARAC                | CTERISTICS (V <sub>CC</sub> = 3 V to 5.5 V) | •                                                 | •                     |                       |      |
| V <sub>CC</sub>          | Supply voltage                              |                                                   | 3.0                   | 5.5                   | V    |
| _                        | Data shift also life announce.              | SCLK, 3.0 V ≤ VCC ≤ 3.6 V                         |                       | 25                    | MHz  |
| f <sub>CLK</sub> (SCLK)  | Data shift clock frequency                  | SCLK, 3.6 V < VCC ≤ 5.5 V                         |                       | 30                    | MHz  |
| f <sub>CLK</sub> (GSCLK) | Grayscale control clock frequency           | GSCLK                                             |                       | 33                    | MHz  |
| t <sub>WH0</sub>         |                                             | SCLK                                              | 10                    |                       | ns   |
| t <sub>WL0</sub>         |                                             | SCLK                                              | 10                    |                       | ns   |
| t <sub>WH1</sub>         | Pulse duration                              | GSCLK                                             | 10                    |                       | ns   |
| t <sub>WL1</sub>         |                                             | GSCLK                                             | 10                    |                       | ns   |
| t <sub>WH2</sub>         |                                             | LAT                                               | 10                    |                       | ns   |
| t <sub>SU0</sub>         |                                             | SIN to SCLK↑                                      | 4                     |                       | ns   |
| t <sub>SU1</sub>         | Setup time                                  | LAT↑ to SCLK↑                                     | 2                     |                       | ns   |
| t <sub>SU2</sub>         |                                             | LAT↓ to SCLK↑ <sup>(1)</sup>                      | 5                     |                       | ns   |
| t <sub>H0</sub>          |                                             | SCLK↑ to SIN                                      | 4                     |                       | ns   |
| t <sub>H1</sub>          | Hold time                                   | SCLK↑ to LAT↑                                     | 7                     |                       | ns   |
| t <sub>H2</sub>          | Hold tille                                  | SCLK↑ to LAT↓                                     | 14                    |                       | ns   |
| t <sub>H3</sub>          |                                             | LAT↓ to GSCLK↑                                    | 30                    |                       | ns   |

<sup>(1)</sup> Refer to the  $t_{D1}$  parameter in the Switching Characteristics table for the FC data read time.



ZHCSAM5-DECEMBER 2012 www.ti.com.cn

#### **ELECTRICAL CHARACTERISTICS**

At  $T_A = -40^{\circ}\text{C}$  to +85°C and  $V_{CC} = 3 \text{ V}$  to 5.5 V, unless otherwise noted. Typical values are at  $T_A = +25^{\circ}\text{C}$  and  $V_{CC} = 3.3 \text{ V}$ .

|                    | PARAMETER                                                                       | TEST CONE                                                                                                                                                | TEST CONDITIONS                                                                                                  |                       | TYP   | MAX             | UNIT |
|--------------------|---------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|-----------------------|-------|-----------------|------|
| V <sub>OH</sub>    | High-level output voltage (SOUT)                                                | I <sub>OH</sub> = -2 mA                                                                                                                                  |                                                                                                                  | V <sub>CC</sub> - 0.4 |       | V <sub>CC</sub> | V    |
| V <sub>OL</sub>    | Low-level output voltage (SOUT)                                                 | I <sub>OL</sub> = 2 mA                                                                                                                                   | I <sub>OL</sub> = 2 mA                                                                                           |                       |       | 0.4             | V    |
| $V_{IREF}$         | Reference voltage output                                                        | $R_{IREF} = 1.5 \text{ k}\Omega$                                                                                                                         |                                                                                                                  | 1.175                 | 1.200 | 1.225           | V    |
| I <sub>IN</sub>    | Input current<br>(SIN, SCLK, GSCLK)                                             | V <sub>IN</sub> = V <sub>CC</sub> or GND                                                                                                                 |                                                                                                                  | -1                    |       | 1               | μΑ   |
| I <sub>CC0</sub>   |                                                                                 | SIN, SCLK, LAT, GSCLK = GND<br>BC = 3Fh, V <sub>OUTn</sub> = 0.8 V, R <sub>IREF</sub> =                                                                  |                                                                                                                  |                       | 1.5   | 3               | mA   |
| I <sub>CC1</sub>   |                                                                                 | SIN, SCLK, LAT, GSCLK = GND<br>BC = 3Fh, V <sub>OUTn</sub> = 0.8 V, R <sub>IREF</sub> =<br>(I <sub>OUTn</sub> = 15.9-mA target)                          |                                                                                                                  |                       | 3     | 5               | mA   |
| I <sub>CC2</sub>   | Supply current (V <sub>CC</sub> )                                               |                                                                                                                                                          | SIN, SCLK, LAT = GND, GSCLK = 33 MHz,<br>GS $n$ = FFFFh, BC = 3Fh, $V_{OUTn}$ = 0.8 V, $R_{IREF}$ = 3 k $\Omega$ |                       | 8     | 10              | mA   |
| I <sub>CC3</sub>   |                                                                                 | SIN, SCLK, LAT = GND, GSCLK = 33 MHz,<br>$GSn$ = FFFFh, BC = 3Fh, $V_{OUTn}$ = 0.8 V, $R_{IREF}$ = 1.5 k $\Omega$<br>( $I_{OUT}$ = 31.8-mA target)       |                                                                                                                  |                       | 9     | 13.5            | mA   |
| I <sub>OLC</sub>   | Constant output sink current (OUT0 to OUT15)                                    | All OUT $n$ = on, BC = 3Fh, V <sub>OUTn</sub><br>R <sub>IREF</sub> = 1.5 k $\Omega$ , T <sub>A</sub> = +25°C (I <sub>OLCi</sub>                          |                                                                                                                  | 29.8                  | 31.8  | 33.8            | mA   |
| I <sub>OLKG0</sub> |                                                                                 | All OUT $n = \text{off}$ , GS $n = 0000\text{h}$ ,                                                                                                       | T <sub>J</sub> = +25°C                                                                                           |                       |       | 0.1             | μΑ   |
| I <sub>OLKG1</sub> | Output leakage current (OUT0 to OUT15)                                          | $V_{OUTn} = V_{OUTfix} = 10 \text{ V},$ $R_{IREF} = 1.5 \text{ k}\Omega$                                                                                 | $T_J = +85^{\circ}C^{(1)}$                                                                                       |                       |       | 0.2             | μΑ   |
| I <sub>OLKG2</sub> |                                                                                 | $(I_{OLCn} = 31.8 \text{-mA target})$ $T_{J} = +125^{\circ}C^{(1)}$                                                                                      |                                                                                                                  |                       | 0.3   | 0.8             | μΑ   |
| $\Delta I_{OLC0}$  | Constant-current error,<br>channel-to-channel<br>(OUT0 to OUT15) <sup>(2)</sup> | All OUT $n$ = on, BC = 3Fh, V <sub>OUTn</sub><br>R <sub>IREF</sub> = 1.5 k $\Omega$ , T <sub>A</sub> = +25°C<br>(I <sub>OUTn</sub> = 31.8-mA target)     | $= V_{OUTfix} = 0.8 V,$                                                                                          |                       | ±1%   | ±2.5%           |      |
| ΔI <sub>OLC1</sub> | Constant-current error,<br>device-to-device<br>(OUT0 to OUT15) <sup>(3)</sup>   | All OUT $n$ = on, BC = 3Fh, V <sub>OUTn</sub><br>R <sub>IREF</sub> = 1.5 k $\Omega$ , T <sub>A</sub> = +25°C<br>(I <sub>OUTn</sub> = 31.8-mA target)     |                                                                                                                  |                       | ±2%   | ±4%             |      |
| ΔI <sub>OLC2</sub> | Line regulation<br>(OUT0 to OUT15) <sup>(4)</sup>                               | $V_{CC}$ = 3.0 V to 5.5 V, all OUT $n$ = on, BC = 3Fh, $V_{OUTn}$ = $V_{OUTfix}$ = 0.8 V, $R_{IREF}$ = 1.5 kΩ ( $I_{OUTn}$ = 31.8-mA target)             |                                                                                                                  |                       | ±1    | ±3              | %/V  |
| ΔI <sub>OLC3</sub> | Load regulation<br>(OUT0 to OUT15) <sup>(5)</sup>                               | All OUT $n$ = on, BC = 3Fh, V <sub>OUTn</sub><br>V <sub>OUTfix</sub> = 0.8 V, R <sub>IREF</sub> = 1.5 k $\Omega$<br>(I <sub>OUTn</sub> = 31.8-mA target) | = 0.8 V to 3.0 V,                                                                                                |                       | ±1    | ±3              | %/V  |
| R <sub>PDWN</sub>  | Pull-down resistor                                                              | LAT                                                                                                                                                      |                                                                                                                  | 250                   | 500   | 750             | kΩ   |
|                    |                                                                                 |                                                                                                                                                          |                                                                                                                  |                       |       |                 |      |

(1) Not tested; specified by design.

The deviation of each output from the average of OUT0 to OUT15 constant-current. Deviation is calculated by the formula:

$$\Delta (\%) = \left[ \frac{\frac{I_{OLC0}}{I_{OLC1} + I_{OLC14} + I_{OLC15}}}{16} - 1 \right] \times 100$$

The deviation of the OUTn output current value from the ideal constant-current value. Deviation is calculated by the formula:

$$\Delta \text{ (\%)} = \left[ \begin{array}{c} \frac{(I_{OLC0} + I_{OLC1} + \dots I_{OLC14} + I_{OLC15})}{16} - \text{Ideal Output Current} \\ \hline & \text{Ideal Output Current} \end{array} \right] \times 100$$

Ideal current is calculated by the formula:

$$I_{OLCn(IDEAL)}$$
 (mA) = 39.8 ×  $\left[\frac{1.20}{R_{IREF}(\Omega)}\right]$ 

where n = 0 to 15.

Line regulation is calculated by the formula:  

$$\Delta (\%/V) = \left[ \frac{(I_{OLCn} \text{ at V}_{CC} = 5.5 \text{ V}) - (I_{OLCn} \text{ at V}_{CC} = 3.0 \text{ V})}{I_{OLCn} \text{ at V}_{CC} = 3.0 \text{ V}} \right] \times \frac{100}{5.5 \text{ V} - 3 \text{ V}}$$

where n = 0 to 15.

where n = 0 to 15.

Load regulation is calculated by the equation:
$$\Delta \, (\%/V) = \left( \frac{(I_{OLCn} \, \text{at} \, V_{OUTn} = 3 \, V) - (I_{OLCn} \, \text{at} \, V_{OUTn} = 0.8 \, V)}{I_{OLCn} \, \text{at} \, V_{OUTn} = 0.8 \, V} \right) \times \frac{100}{3 \, V - 0.8 \, V}$$

where n = 0 to 15.

ZHCSAM5 – DECEMBER 2012 www.ti.com.cn

## **SWITCHING CHARACTERISTICS**

At  $T_A = -40$ °C to +85°C,  $V_{CC} = 3$  V to 5.5 V,  $C_L = 15$  pF,  $R_L = 110$   $\Omega$ ,  $R_{IREF} = 1.5$  k $\Omega$ , and  $V_{LED} = 5.0$  V, unless otherwise noted. Typical values are at  $T_A = +25$ °C and  $V_{CC} = 3.3$  V.

|                     | PARAMETER                           | TEST CONDITIONS                                                                                           | MIN | TYP | MAX | UNIT |
|---------------------|-------------------------------------|-----------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| t <sub>R0</sub>     | Diag time                           | SOUT                                                                                                      |     | 1.5 | 5   | ns   |
| t <sub>R1</sub>     | Rise time                           | OUT $n$ , BC = 7Fh, $T_A$ = +25°C                                                                         |     | 30  |     | ns   |
| t <sub>F0</sub>     | Fall time                           | SOUT                                                                                                      |     | 1.5 | 5   | ns   |
| t <sub>F1</sub>     | Fall time                           | OUT <i>n</i> , BC = 7Fh, T <sub>A</sub> = +25°C                                                           |     | 30  |     | ns   |
| t <sub>D0</sub>     |                                     | SCLK↑ to SOUT↑↓                                                                                           |     | 23  | 35  | ns   |
| t <sub>D1</sub>     |                                     | LAT↓ to SOUT↑↓                                                                                            |     | 27  | 42  | ns   |
| t <sub>D2</sub>     |                                     | GSCLK $\uparrow$ to OUT0, OUT7, OUT8, OUT15 on/off with BC = 7Fh, T <sub>A</sub> = +25°C                  |     | 50  |     | ns   |
| t <sub>D3</sub>     | Propagation delay                   | GSCLK $\uparrow$ to OUT1, OUT6, OUT9, OUT14 on/off with BC = 7Fh, T <sub>A</sub> = +25°C                  |     | 55  |     | ns   |
| t <sub>D4</sub>     |                                     | GSCLK $\uparrow$ to OUT2, OUT5, OUT10, OUT13 on/off with BC = 7Fh, T <sub>A</sub> = +25°C                 |     | 60  |     | ns   |
| t <sub>D5</sub>     |                                     | GSCLK $\uparrow$ to OUT3, OUT4, OUT11, OUT12 on/off with BC = 7Fh, T <sub>A</sub> = +25°C                 | 65  |     |     | ns   |
| t <sub>ON_ERR</sub> | Output on-time error <sup>(1)</sup> | $t_{OUTON} - t_{GSCLK}$ , $GSn = 0001h$ , $GSCLK = 20$ MHz, $BC = 3Fh$ , $V_{CC} = 3.3$ V, $T_A = +25$ °C | -35 |     | 10  | ns   |

<sup>(1)</sup> Output on-time error  $(t_{ON\_ERR})$  is calculated by the formula:  $t_{ON\_ERR} = t_{OUT\_ON} - t_{GSCLK}$ .  $t_{OUT\_ON}$  is the actual on-time of the constant-current driver.  $t_{GSCLK}$  is the GSCLK period.

## PARAMETER MEASUREMENT INFORMATION

## PIN-EQUIVALENT INPUT AND OUTPUT SCHEMATIC DIAGRAMS



(1) n = 0 to 15.

Figure 4. OUT0 Through OUT15

## TEXAS INSTRUMENTS

## **TEST CIRCUITS**



- (1) n = 0 to 15.
- (2)  $C_L$  includes measurement probe and jig capacitance.

Figure 5. Rise Time and Fall Time Test Circuit for OUTn



(1)  $C_L$  includes measurement probe and jig capacitance.

Figure 6. Rise Time and Fall Time Test Circuit for SOUT



(1) n = 0 to 15.

Figure 7. Constant-Current Test Circuit for OUTn

## **TIMING DIAGRAMS**





(1) Input pulse rise and fall time is 1 ns to 3 ns.

Figure 8. Input Timing



(1) Input pulse rise and fall time is 1 ns to 3 ns.

Figure 9. Output Timing





(1) NV = Not valid; these data are not used for any function.

Figure 10. Timing Diagram

#### PIN CONFIGURATIONS





NOTE: The thermal pad is not internally connected to GND. The thermal pad must be connected to GND via the printed board circuit (PCB) pattern.





## **PIN DESCRIPTIONS**

| PIN   |     |     | FIN DESCRIFTIONS |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|-------|-----|-----|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|       | NO. |     |                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| NAME  | DBQ | RGE | I/O              | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| GND   | 1   | 22  | _                | Power ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| GSCLK | 21  | 18  | I                | Grayscale (GS) pulse width modulation (PWM) reference clock control for OUT <i>n</i> .  Each GSCLK rising edge increments the GS counter for PWM control.  When the TMGRST command is input with the TMRSTEN bit (equal to '1') in the function control data latch, all constant-current outputs (OUT0 to OUT15) are forced off and the GS counter is reset to '0'. Furthermore, all constant-current outputs are forced off and the GS counter is reset to '0' when the LATGS command is input with the XRFRESH bit (equal to '1') in the function control data latch. |
| IREF  | 23  | 20  | I/O              | Reference current terminal. A resistor connected between IREF to GND sets the maximum current for all constant-current outputs.                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| LAT   | 4   | 1   | I                | The LAT falling edge latches the data from the 16-bit common shift register into the first GS data latch for the OUT $n$ that are selected by either the GS data address down counter, global brightness control (BC) data latch, or function control (FC) data latch. The data latch is selected by the number of input SCLK rising edges while LAT is high. This pin is internally pulled down to GND with a 500-k $\Omega$ (typ) resistor.                                                                                                                           |
| OUT0  | 5   | 2   | 0                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| OUT1  | 6   | 3   | 0                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| OUT2  | 7   | 4   | 0                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| OUT3  | 8   | 5   | 0                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| OUT4  | 9   | 6   | 0                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| OUT5  | 10  | 7   | 0                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| OUT6  | 11  | 8   | 0                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| OUT7  | 12  | 9   | 0                | Constant-current outputs.  Multiple outputs can be configured in parallel to increase the constant-current capability.                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| OUT8  | 13  | 10  | 0                | Different voltages can be applied to each output.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| OUT9  | 14  | 11  | 0                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| OUT10 | 15  | 12  | 0                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| OUT11 | 16  | 13  | 0                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| OUT12 | 17  | 14  | 0                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| OUT13 | 18  | 15  | 0                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| OUT14 | 19  | 16  | 0                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| OUT15 | 20  | 17  | 0                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| SCLK  | 3   | 24  | I                | Serial data shift clock.  Data present on SIN are shifted to the LSB of the 16-bit common shift register with the SCLK rising edge. Data in the shift register are shifted towards the MSB at each SCLK rising edge. The MSB of the common shift register appears on SOUT.                                                                                                                                                                                                                                                                                              |
| SIN   | 2   | 23  | I                | Serial data input for the 16-bit common shift register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| SOUT  | 22  | 19  | 0                | Serial data output of the 16-bit common shift register. SOUT is connected to the 16-bit common shift register MSB. Data are clocked out at the SCLK rising edge. Data in the function data latch can be read from SOUT during the READFC command.                                                                                                                                                                                                                                                                                                                       |
| VCC   | 24  | 21  | _                | Power-supply voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |



www.ti.com.cn



ZHCSAM5 - DECEMBER 2012

3

2

1

-20



#### TYPICAL CHARACTERISTICS

At  $T_A = +25$ °C, unless otherwise noted.



Figure 11. REFERENCE RESISTOR vs OUTPUT CURRENT



Constant-Current Error (%) 0 -1 -2 -3 **-**-40

20

 $V_{CC} = 5 \text{ V}, \text{ BC} = 3\text{Fh}, V_{OUTn} = 0.8 \text{ V}, I_{OLCMax} = 35 \text{ mA}$ 

Ambient Temperature (°C) Figure 15. CONSTANT-CURRENT ERROR vs AMBIENT TEMPERATURE

40

60

100



Figure 12. OUTPUT CURRENT vs OUTPUT VOLTAGE



Figure 14. CONSTANT-CURRENT ERROR vs OUTPUT CURRENT SET BY EXTERNAL RESISTOR



Figure 16. GLOBAL BRIGHTNESS CONTROL LINEARITY

## **TYPICAL CHARACTERISTICS (continued)**

At  $T_A = +25$ °C, unless otherwise noted.



Figure 17. SUPPLY CURRENT vs OUTPUT CURRENT



#### DETAILED DESCRIPTION

#### MAXIMUM CONSTANT SINK CURRENT VALUE

The maximum output current value of each channel (I<sub>OLCMax</sub>) is programmed by a single resistor (R<sub>IREF</sub>) that is placed between the IREF and GND pins. The current value can be calculated by Equation 1:

$$R_{\text{IREF}} (k\Omega) = \frac{V_{\text{IREF}} (V)}{I_{\text{OLCMax}} (\text{mA})} \times 39.8$$

Where:

 $V_{IREF}$  = the internal reference voltage on IREF (typically 1.20 V when the global BC data are at maximum)  $I_{OLCMax}$  = 1 mA to 35 mA (3 V ≤ VCC ≤ 3.6 V) or 1 mA to 45 mA (3.6 V < VCC ≤ 5.5 V) at OUTn and BC = 63

 $I_{OLCMax}$  is the highest current for each output. Each output sinks  $I_{OLCMax}$  current when it is turned on and the global brightness control (BC) data are set to the maximum value of 3Fh (64). Each output sink current can be reduced by lowering the BC value.

 $R_{IREF}$  must be between 1.06 k $\Omega$  and 47.8 k $\Omega$  in order to hold  $I_{OLCMax}$  between 45 mA (typ) and 1 mA (typ). Otherwise, the output may be unstable. Output currents lower than 1 mA can be achieved by setting  $I_{OLCMax}$  to 1 mA or higher and then using global BC to lower the output current.

Table 1 shows the characteristics of the constant-current sink versus the external resistor, R<sub>IREF</sub>.

 $I_{OLC}$  FOLLOWING POWER-UP (mA, BC = I<sub>OLCMax</sub> (mA)  $R_{IREF}$  (k $\Omega$ , typ) 32) 45 ( $V_{CC} > 3.6 \text{ V only}$ ) 22.5 1.06  $40 (V_{CC} > 3.6 \text{ V only})$ 20 1.19 35 17.5 1.37 30 15 1.59 25 12.5 1.91 20 10 2.39 15 7.5 3.18 10 5 4.78 5 2.5 9.55 1 0.5 47.8

Table 1. Maximum Constant-Current Output versus External Resistor Value

## **GLOBAL BRIGHTNESS CONTROL (BC) FUNCTION**

The TLC59482 can simultaneously adjust the output current of all constant-current outputs. This function is called *global brightness control* (BC). The global BC for all outputs (OUT0 to OUT15) is programmed with a 6-bit word. The global BC adjusts all output currents in 64 steps from 0% to 100%, where 100% corresponds to the maximum output current set by  $R_{IREF}$ . Equation 2 calculates the actual output current as a function of  $R_{IREF}$  and global BC value. BC data can be set via the serial interface. When the device is powered on, the BC data in the function control (FC) data latch is set to 32 as the initial value.

The output current value controlled by BC can be calculated by Equation 2.

$$I_{OUTn}$$
 (mA) =  $I_{OLCMax}$  (mA)  $\times \frac{BCn}{63}$ 

Where:

 $I_{OLCMax}$  = the maximum constant-current value for each output determined by  $R_{IREF}$  BC = the global brightness control value in the brightness control data latch (0 to 63) (2)

Table 2 summarizes the BC data versus the set current value.

Table 2. BC Data versus Constant-Current Ratio and Set Current Value

|                   | BC DATA      |              | RATIO OF OUTPUT                    | I <sub>OUT</sub> (mA)                 |                                                            |
|-------------------|--------------|--------------|------------------------------------|---------------------------------------|------------------------------------------------------------|
| BINARY            | DECIMAL      | HEX          | CURRENT TO I <sub>OLCMax</sub> (%) | (I <sub>OLCMax</sub> = 45 mA,<br>typ) | I <sub>OUT</sub> (mA)<br>(I <sub>OLCMax</sub> = 1 mA, typ) |
| 00 0000           | 0            | 00           | 0                                  | 0                                     | 0                                                          |
| 00 0001           | 1            | 01           | 1.6                                | 0.71                                  | 0.02                                                       |
| 00 0010           | 2            | 02           | 3.2                                | 1.43                                  | 0.03                                                       |
| _                 | _            | _            | _                                  | _                                     | _                                                          |
| 01 1111           | 31           | 1F           | 49.2                               | 22.14                                 | 0.49                                                       |
| 10 0000 (default) | 32 (default) | 20 (default) | 50.8                               | 22.86                                 | 0.51                                                       |
| 10 0001           | 33           | 21           | 52.4                               | 23.57                                 | 0.52                                                       |
| _                 | _            | _            | <u>—</u> .                         | _                                     | _                                                          |
| 11 1101           | 61           | 3D           | 96.8                               | 43.57                                 | 0.97                                                       |
| 11 1110           | 62           | 3E           | 98.4                               | 44.29                                 | 0.98                                                       |
| 11 1111           | 63           | 3F           | 100.0                              | 45.00                                 | 1.00                                                       |

## **GRAYSCALE (GS) FUNCTION (PWM CONTROL)**

The TLC59482 can adjust the brightness of each output channel using a pulse width modulation (PWM) control scheme. The architecture of 16 bits per channel results in 65,536 brightness steps, from 0% up to 100% brightness.

The PWM operation is controlled by the grayscale (GS) counter based on the GS data in the third GS data latch. The GS counter increments on each rising edge of the grayscale reference clock (GSCLK). When the TMGRST command is input with the TMRSTEN bit (equal to '1') of the function control data latch, or when the LATGS command is input with the XRFRESH bit (equal to '1') of the function control data latch, all constant-current outputs (OUT0 to OUT15) are forced off, the GS counter is reset to '0', and the GS PWM timing controller is initialized.

The on-time (t<sub>OUT ON</sub>) of each output (OUT*n*) can be calculated by Equation 3.

 $t_{OUT\ ON}\ (ns) = t_{GSCLK} \times GSn$ 

where:

t<sub>GSCLK</sub> is on GS clock period

GSn is the programmed GS value for OUTn (0 to 65535)

(3)

ZHCSAM5 – DECEMBER 2012 www.ti.com.cn

Table 3 summarizes the GS data values versus the output on-time duty cycle in a 16-bit length PWM. When the device powers up, all outputs are forced off and do not turn on until the 256-bit GS data are written to the third data latch even if GSCLK is input.

Table 3. Output Duty Cycle and On-Time versus GS Data (16-Bit PWM Bit Length)

| GS [    | GS DATA |            | GS DATA ON-TIME RATE vs |      | GS         | ON-TIME RATE vs |  |
|---------|---------|------------|-------------------------|------|------------|-----------------|--|
| DECIMAL | HEX     | MAX GS (%) | DECIMAL                 | HEX  | MAX GS (%) |                 |  |
| 0       | 0       | 0          | 32768                   | 8000 | 50.001     |                 |  |
| 1       | 1       | 0.002      | 32769                   | 8001 | 50.002     |                 |  |
| 2       | 2       | 0.003      | 32770                   | 8002 | 50.004     |                 |  |
| 3       | 3       | 0.005      | 32771                   | 8003 | 50.005     |                 |  |
| _       | _       | _          | _                       | _    | _          |                 |  |
| 8191    | 1FFF    | 12.499     | 40959                   | 9FFF | 62.499     |                 |  |
| 8192    | 2000    | 12.500     | 40960                   | A000 | 62.501     |                 |  |
| 8193    | 2001    | 12.502     | 40961                   | A001 | 62.502     |                 |  |
| _       | _       | _          | _                       | _    | _          |                 |  |
| 16383   | 3FFF    | 24.999     | 49151                   | BFFF | 75.000     |                 |  |
| 16384   | 4000    | 25.000     | 49152                   | C000 | 75.001     |                 |  |
| 16385   | 4001    | 25.002     | 49153                   | C001 | 75.003     |                 |  |
| _       | _       | _          | _                       | _    | _          |                 |  |
| 24575   | 5FFF    | 37.499     | 57343                   | DFFF | 87.500     |                 |  |
| 24576   | 6000    | 37.501     | 57344                   | E000 | 87.501     |                 |  |
| 24577   | 6001    | 37.502     | 57345                   | E001 | 87.503     |                 |  |
| _       | _       | _          | _                       | _    | _          |                 |  |
| 32765   | 7FFD    | 49.996     | 65533                   | FFFD | 99.997     |                 |  |
| 32766   | 7FFE    | 49.998     | 65534                   | FFFE | 99.998     |                 |  |
| 32767   | 7FFF    | 49.999     | 65535                   | FFFF | 100.000    |                 |  |

## **Enhanced Spectrum (ES) PWM Control**

In this PWM control, the entire display period is divided into 128 display segments. The total display period is the time from the first grayscale clock (GSCLK) to the 65,536th GS clock input for the 16-bit length PWM. Each display segment has a maximum of 512 grayscale clocks (maximum). The OUT*n* on-time changes, depending on the 16-bit grayscale data. Refer to Table 4 for the sequence of information and to Figure 18 for the timing information.

## Table 4. ES PWM Drive Turn On-Time Length

| GS DATA |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|---------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DECIMAL | HEX   | OUT n DRIVER OPERATION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 0       | 0000h | Does not turn on                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 1       | 0001h | Turns on for one GSCLK period in the first display segment                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 2       | 0002h | Turns on for one GSCLK period in the first and 65th display segments                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 3       | 0003h | Turns on for one GSCLK period in the first, 65th, and 33th display segments                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 4       | 0004h | Turns on for one GSCLK period in the first, 65th, 33th, and 97th display segments                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 5       | 0005h | Turns on for one GSCLK period in the first, 65th, 33th, 97th, and 17th display segments                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 6       | 0006h | Turns on for one GSCLK period in the first, 65th, 33th, 97th, 17th, and 81th display segments                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| _       | _     | The number of display segments where OUT $n$ is turned on for one GSCLK is incremented by increasing the GS data in the following order: $1 > 65 > 33 > 97 > 17 > 81 > 49 > 113 > 9 > 73 > 41 > 105 > 25 > 89 > 57 > 121 > 5 > 69 > 37 > 101 > 21 > 85 > 53 > 117 > 13 > 77 > 45 > 109 > 29 > 93 > 61 > 125 > 3 > 67 > 35 > 99 > 19 > 83 > 51 > 115 > 11 > 75 > 43 > 107 > 27 > 91 > 59 > 123 > 7 > 71 > 39 > 103 > 23 > 87 > 55 > 119 > 15 > 79 > 47 > 111 > 31 > 95 > 63 > 127 > 2 > 66 > 34 > 98 > 18 > 82 > 50 > 114 > 10 > 74 > 42 > 106 > 26 > 90 > 58 > 122 > 6 > 70 > 38 > 102 > 22 > 86 > 54 > 118 > 14 > 78 > 46 > 110 > 30 > 94 > 62 > 126 > 4 > 68 > 36 > 100 > 20 > 84 > 52 > 116 > 12 > 76 > 44 > 108 > 28 > 92 > 60 > 124 > 8 > 72 > 40 > 104 > 24 > 88 > 56 > 120 > 16 > 80 > 48 > 112 > 32 > 96 > 64 > 128.$ |
| 127     | 007Fh | Turns on for one GSCLK period in the first to 127th display segments, but does not turn on in the 128th display segment                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 128     | 0080h | Turns on for one GSCLK period in all display segments (first to 128th)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 129     | 0081h | Turns on for two GSCLK periods in the first display period and for one GSCLK period in all other display periods                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| _       | _     | The number of display segments where OUT $n$ is turned on for one GSCLK is incremented by increasing the GS data in the following order: $1 > 65 > 33 > 97 > 17 > 81 > 49 > 113 > 9 > 73 > 41 > 105 > 25 > 89 > 57 > 121 > 5 > 69 > 37 > 101 > 21 > 85 > 53 > 117 > 13 > 77 > 45 > 109 > 29 > 93 > 61 > 125 > 3 > 67 > 35 > 99 > 19 > 83 > 51 > 115 > 11 > 75 > 43 > 107 > 27 > 91 > 59 > 123 > 7 > 71 > 39 > 103 > 23 > 87 > 55 > 119 > 15 > 79 > 47 > 111 > 31 > 95 > 63 > 127 > 2 > 66 > 34 > 98 > 18 > 82 > 50 > 114 > 10 > 74 > 42 > 106 > 26 > 90 > 58 > 122 > 6 > 70 > 38 > 102 > 22 > 86 > 54 > 118 > 14 > 78 > 46 > 110 > 30 > 94 > 62 > 126 > 4 > 68 > 36 > 100 > 20 > 84 > 52 > 116 > 12 > 76 > 44 > 108 > 28 > 92 > 60 > 124 > 8 > 72 > 40 > 104 > 24 > 88 > 56 > 120 > 16 > 80 > 48 > 112 > 32 > 96 > 64 > 128.$ |
| 255     | 00FFh | Turns on for two GSCLK periods in the first to 127th display segments and turns on one GSCLK period in the 128th display segment                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 256     | 0100h | Turns on for two GSCLK periods in all display segments (first to 128th)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 257     | 0101h | Turns on for three GSCLK periods in the first display segments and for two GSCLK periods in all other display segments                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| _       | _     | The number of display segments where OUT $n$ is turned on for one GSCLK is incremented by increasing the GS data in the following order: $1 > 65 > 33 > 97 > 17 > 81 > 49 > 113 > 9 > 73 > 41 > 105 > 25 > 89 > 57 > 121 > 5 > 69 > 37 > 101 > 21 > 85 > 53 > 117 > 13 > 77 > 45 > 109 > 29 > 93 > 61 > 125 > 3 > 67 > 35 > 99 > 19 > 83 > 51 > 115 > 11 > 75 > 43 > 107 > 27 > 91 > 59 > 123 > 7 > 71 > 39 > 103 > 23 > 87 > 55 > 119 > 15 > 79 > 47 > 111 > 31 > 95 > 63 > 127 > 2 > 66 > 34 > 98 > 18 > 82 > 50 > 114 > 10 > 74 > 42 > 106 > 26 > 90 > 58 > 122 > 6 > 70 > 38 > 102 > 22 > 86 > 54 > 118 > 14 > 78 > 46 > 110 > 30 > 94 > 62 > 126 > 4 > 68 > 36 > 100 > 20 > 84 > 52 > 116 > 12 > 76 > 44 > 108 > 28 > 92 > 60 > 124 > 8 > 72 > 40 > 104 > 24 > 88 > 56 > 120 > 16 > 80 > 48 > 112 > 32 > 96 > 64 > 128.$ |
| 65407   | FF7Fh | Turns on for 511 GSCLK periods in the first to 127th display segments, but only turns on 510 GSCLK periods in the 128th display segment                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 65408   | FF80h | Turns on for 511 GSCLK periods in all display segments (first to 128th)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 65409   | FF81h | Turns on for 512 GSCLK periods in the first display period and for 511 GSCLK periods in the second to 128th display segments                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| _       |       | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 65534   | FFFEh | Turns on for 512 GSCLK periods in the first to 63th and 65th to 127th display segments; also turns on 511 GSCLK periods in 64th and 128th display segments                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 65535   | FFFFh | Turns on for 512 GSCLK periods in the first to 127th display segments but only turns on 511 GSCLK periods in the 128th display segment                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |

INSTRUMENTS

Texas

ZHCSAM5 – DECEMBER 2012 www.ti.com.cn



Figure 18. ES PWM Operation

#### **Auto Display Repeat Function**

This function can repeat the total display period as long as GSCLK is present, as shown in Figure 19. This function is always enabled. OUT*n* turn on at the 513th GSCLK after the first LATGS command is input.



Figure 19. Auto Display Repeat Function

#### **Auto Data Refresh Function**

This function allows users to input grayscale (GS) data at any time without synchronizing the input to the display timing. When the LATGS command is input with the auto data refresh function enabled (XRFRESH bit = 0), the 256-bit data in the first GS data latch are copied only to the second GS data latch. The data in the second GS data latch are copied to the third data latch when the 65,536th GSCLK occurs. The third latch data are used for constant-current output (OUT0-OUT15) for the next display period.

When the LATGS command is input with the auto data refresh function disabled (XRFRESH bit = 1), the 256-bit data in the first GS data latch are copied to the second and third GS data latches at the same time and the GS data in the third data latch are used for OUT0-OUT15 on/off control from the next input GSCLK rising edge. Furthermore, the GS counter is set to '0' and all constant-current outputs (OUTn) are forced off. Refer to Figure 20 for a timing diagram of the auto data refresh function.





Figure 20. Auto Data Refresh Function (XRFRESH = 0, LATMODE = 0)

#### REGISTER AND DATA LATCH CONFIGURATION

The TLC59482 has one common shift register, one function control (FC) data latch, and a set of three data latches: the first, second, and third grayscale (GS) data latches. The common shift register and FC data latch are 16 bits long and the GS data latches are 256 bits long. Figure 21 shows the common shift register and the data latches configuration.



Figure 21. Shift Register and Data Latch Configuration



#### 16-Bit Common Shift Register

The 16-bit common shift register is used to shift data from the SIN pin into the TLC59482. The data shifted into the register are used for GS and FC data. The LSB of the common shift register is connected to SIN and the MSB is connected to SOUT. On each SCLK rising edge, the data on SIN are shifted into the LSB and all 16 bits are shifted towards the MSB. The register MSB is always connected to SOUT. When the device is powered up, the data in the 16-bit common shift register are set to '0'.

#### First, Second, and Third Grayscale Data Latch

The first, second, and third grayscale (GS) data latches are each 256 bits long, and set the PWM timing for each constant-current output. The on-time of all constant-current outputs is controlled by the data in the third GS data latch. The 16-bit data are copied to the first GS data latch indicated by the GS data latch address counter when the WRTGS command is input. The 256-bit GS data for OUT*n* in the first data latch are copied to the second GS data latch when the LATGS command is input. The 256-bit data in the second data latch are copied to the third GS data latch when the 65,536th GSCLK occurs with the XRFRESH bit in the FC data latch set to '0'. When the XRFRESH bit is '1', the 256-bit data in the first data latch are copied to the second and third data latch at the same time. When the device powers up, all constant-current outputs are forced off until GS data are written to the third data latch. The GS data write sequence is shown in Figure 22 and Figure 23.



Figure 22. 16-Bit GS Data Write (WRTGS) Command



Figure 23. 256-Bit GS Data Latch (LATGS) Command (LATMODE = 0)

ZHCSAM5 – DECEMBER 2012 www.ti.com.cn

## **Function Control (FC) Data Latch**

The function control (FC) data latch is 16 bits long. This latch sets the brightness control (BC) data, auto data refresh, enables or disables the display timing reset, and selects the data latch mode. When the device is powered on, the data in the FC data latch are set to the default values, as shown in Table 5.

**Table 5. Function Control Data Latch Bit Description** 

| BIT<br>NUMBER | BIT<br>NAME | DEFAULT<br>VALUE<br>(Binary) | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|---------------|-------------|------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0 (LSB) to 3  | N/A         | 0000                         | No applicable bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 4-9           | ВС          | 100000                       | Global brightness (BC) control bit (000000-111111). This 6-bit data controls all output current with 64 steps between 0% and 100% of the maximum current determined by a external resistor. When all bits are '0', all outputs are off. When the device is powered on, all output current are set to approximately 50%.                                                                                                                                                                                                                                                                                                              |
| 10            | XRFRESH     | 0                            | Auto data refresh mode bit (0 = enabled, 1 = disabled). If the LATGS command is input while this bit is '1', all data in the first grayscale (GS) data latch are copied to both the second and third GS data latches. All OUTn are forced off and the GS counter is also reset to '0'. If the LATGS command is input while this bit is '0', all data in the first GS data latch are only copied to the second GS data latch. All data in the second GS data latch are copied to the third GS data latch when the GS counter reaches the maximum count value of 65,535. No OUTn are forced off and the GS counter continues counting. |
| 11            | TMRSTEN     | 0                            | Display timing reset enable bit (0 = disabled, 1 = enabled). If the TMGRST command is input while this bit is '1', the GS counter is reset to '0'. When this occurs, all $OUTn$ are forced off. When this bit is '0', even if the TMGRST command is input, the GS counter is not reset to '0'.                                                                                                                                                                                                                                                                                                                                       |
| 12-14         | N/A         | 000                          | No applicable bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 15 (MSB)      | LATMODE     | 0                            | Latch mode select bit (0 = 15 WRTGS + 1 LATGS mode, 1 = 16 WRTGS + 1 LATGS mode).  When this bit is '1', The commands for all GS data writes are (16 × WRTGS + 1 LATGS). The 16th WRTGS command is required to latch the last GS input 16-bit data to the first GS data latch.  When this bit is '0', the commands for all GS data writes are (15 × WRTGS + 1 LATGS). The 16th WRTGS command is not required to latch the last GS input 16-bit data to the first GS data latch.                                                                                                                                                      |

## **Display Timing Reset Function**

This function allows users to reset the GS counter using the TMGRST command described in Table 6. This function is enabled when the TMRSTEN bit in the FC control data latch is '1'. The grayscale counter is reset to '0' when the TMGRST command is input. All OUT*n* are forced off. Refer to Figure 26 for a display timing reset functional timing diagram

**Table 6. Function Commands Description** 

| COMMAND NAME                        | SCLK RISING<br>EDGES<br>WHILE LAT IS HIGH | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                      |
|-------------------------------------|-------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| WRTGS<br>(16-bit GS data write)     | 0 or 1                                    | The 16-bit data in the 16-bit common shift register are copied to the 16-bit GS latch in the first latch selected by the GS data latch address counter. Refer to Figure 22 for a timing diagram of this command operation.                                                                                                                                                                                                       |
| LATGS<br>(256-bit GS data<br>latch) | 2 or 3                                    | All data in the first GS data latch are only copied to the second GS data latch when the XRFRESH bit in the FC data latch is '0', All data in the first GS data latch are copied to both the second and third GS data latches when the XRFRESH bit in the FC data latch is '1'. The GS data latch address counter is initialized to OUT15 at the same timing. Refer to Figure 23 for a timing diagram of this command operation. |
| READFC<br>(FC data read)            | 4 or 5                                    | The 16-bit data in the FC data latch are copied to the 16-bit shift register. The loaded data can be read from SOUT synchronized with the SCLK rising edge. Refer to Figure 24 for a timing diagram of this command operation.                                                                                                                                                                                                   |
| WRTFC<br>(FC data write)            | 10 or 11                                  | The 16-bit data in the 16-bit common shift register are copied to the FC data latch. Refer to Figure 25 for a timing diagram of this command operation.                                                                                                                                                                                                                                                                          |
| TMGRST (display timing reset)       | 12 or 13                                  | The GS counter is reset to '0' and all constant-current outputs (OUT <i>n</i> ) are forced off when the TMRSTEN bit in the FC data latch is '1'. However, the GS data in the third data latch are not updated. Refer to Figure 26 for a timing diagram of this command operation.                                                                                                                                                |
| FCWRTEN (FC write enable)           | 14 or 15                                  | FC writes are enabled by this command. This command must always be input before the FC data write occurs. Refer to Figure 25 for a timing diagram of this command operation.                                                                                                                                                                                                                                                     |

## **Function Commands**

The TLC59482 has six commands that can be input with SCLK and LAT signals: WRTGS. LATGS, READFC, WRTFC, TMGRST, and FCWRTEN. Refer to Figure 21 to Figure 26 for detailed command input timing diagrams for each command. Each command function is described in Table 6.



Figure 24. FC Data Read (READFC) Command Timing Diagram





Figure 25. FC Data Write Enable (FCWRTEN) and FC Data Write (WRTFC) Command Timing Diagram



Figure 26. Display Timing Reset (TMGRST) Command Timing Diagram



Figure 27. 256-Bit GS Data Write Sequence Timing Diagram (15 x WRTGS + 1 LATGS, LATMODE = 0)





Figure 28. 256-Bit GS Data Write Sequence Timing Diagram (16 x WRTGS + 1 LATGS, LATMODE = 1)

#### **NOISE REDUCTION**

Large surge currents may flow through the device and the board on which the device is mounted if all 16 outputs turn on or off simultaneously. These large current surges can introduce detrimental noise and electromagnetic interference (EMI) into other circuits.

The TLC59482 turns the outputs on with a series delay for each group independently to provide a soft-start feature. The output current sinks are grouped into four groups. The first output group that is turned on/off are OUT0, OUT7, OUT8, and OUT15; the second output group is OUT1, OUT6, OUT9, and OUT14; the third output group is OUT2, OUT5, OUT10, and OUT13; and the fourth output group is OUT3, OUT4, OUT11, and OUT12. Each output group is turned on and off sequentially with a 5-ns (typical) delay between the groups. However, each output on/off is controlled by the GS clock.

www.ti.com 11-Nov-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins  | Package qty   Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking |
|-----------------------|--------|---------------|-----------------|-----------------------|------|-------------------------------|----------------------------|--------------|--------------|
|                       | (1)    | (2)           |                 |                       | (3)  | (4)                           | (5)                        |              | (6)          |
| TLC59482DBQ           | Active | Production    | SSOP (DBQ)   24 | 50   TUBE             | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 85    | TLC59482     |
| TLC59482DBQ.B         | Active | Production    | SSOP (DBQ)   24 | 50   TUBE             | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 85    | TLC59482     |
| TLC59482DBQR          | Active | Production    | SSOP (DBQ)   24 | 2500   LARGE T&R      | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 85    | TLC59482     |
| TLC59482DBQR.B        | Active | Production    | SSOP (DBQ)   24 | 2500   LARGE T&R      | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 85    | TLC59482     |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

DBQ (R-PDSO-G24)

## PLASTIC SMALL-OUTLINE PACKAGE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15) per side.
- D. Falls within JEDEC MO-137 variation AE.



## 重要通知和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、与某特定用途的适用性或不侵犯任何第三方知识产权的暗示担保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他安全、安保法规或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的相关应用。严禁以其他方式对这些资源进行复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。对于因您对这些资源的使用而对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,您将全额赔偿,TI 对此概不负责。

TI 提供的产品受 TI 销售条款)、TI 通用质量指南 或 ti.com 上其他适用条款或 TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 除非德州仪器 (TI) 明确将某产品指定为定制产品或客户特定产品,否则其产品均为按确定价格收入目录的标准通用器件。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

版权所有 © 2025, 德州仪器 (TI) 公司

最后更新日期: 2025 年 10 月