THVD2419, THVD2429 ZHCSPL9 - JANUARY 2024 # THVD24x9 采用小型封装、具有集成浪涌保护和高总线故障保护功能的 3V 至 5.5V RS-485 收发器 #### 1 特性 - 符合或超出 TIA/EIA-485A 标准要求 - 3V 至 5.5V 电源电压 - 采用 9mm² 封装、集成浪涌保护功能的业界超小型 RS-485 器件 - V<sub>IO</sub> 支持从 1.65V 到 V<sub>CC</sub> 的电源电平 - 总线 I/O 保护 - ±2.5kV IEC 61000-4-5 1.2/50 μ s 浪涌 (SOIC) - ±1.5kV IEC 61000-4-5 1.2/50 μs 浪涌 (VSON) - ±8kV IEC 61000-4-2 接触放电 - ±4kV IEC 61000-4-4 电气快速瞬变 - ±15kV HBM ESD - ±42V 直流总线故障 - 有两种速度等级 - THVD2419: 250kbps - THVD2429 : 20Mbps - 工作环境 温度范围:-40°C 至 125°C - 扩展级运行 共模范围: ±25V - 用于噪声抑制的较大接收器滞后 - 低功耗 - 待机电源电流: < 3µA - 运行期间的电流: < 5.3mA - 适用于热插拔功能的无干扰上电和断电 - 开路、短路和空闲总线失效防护 - 1/8 单位负载 (多达 256 个总线节点) - 采用可实现快插兼容性的 业界通用 8 引脚 SOIC 封装 - 采用 3mm x 3mm 无引线 (VSON) 封装、集成浪涌 保护功能的小型 RS-485 器件 THVD24x9 方框图 (SOIC 封装) #### 2 应用 - 无线基础设施 - 工厂自动化 - 电机驱动器 - 楼宇自动化 - **HVAC** - 电网基础设施 ## 3 说明 THVD24x9 器件是半双工 RS-485 收发器,集成了浪 涌保护功能。浪涌保护是通过在标准 8 引脚 SOIC (D) 封装以及小型 10 引脚 VSON 封装中集成瞬态电压抑 制器 (TVS) 二极管实现的。此功能提高了可靠性,可 以更好地抵抗耦合到数据电缆的噪声瞬变,而无需外部 保护元件。 采用标准引脚排列 SOIC 封装的 THVD24x9 器件 由 3.3V 或 5V 单电源供电。此外,采用 10 引脚 VSON 封装和 V 版本 SOIC 封装的 THVD24x9 器件支 持额外的 $V_{IO}$ 电源,可在低至 1.65V 的电源电平下运 行 IO。此系列器件具有宽共模电压范围,因而适用于 长线缆上的多点应用。 #### 封基信息 | | 对农田心 | | | | |----------------------------------------|-------------------|---------------------|--|--| | 器件型号 | 封装 <sup>(1)</sup> | 封装尺寸 <sup>(2)</sup> | | | | THVD2419、'2429<br>THVD2419V、'2429<br>V | SOIC (8) | 4.9mm × 6mm | | | | THVD2419、'2429 | VSON (10) | 3mm × 3mm | | | - 有关更多信息,请参阅节 12。 (1) - 封装尺寸(长×宽)为标称值,并包括引脚(如适用)。 THVD24x9 方框图 (VSON 封装) # **Table of Contents** | 1 | 特性 | . 1 | |---|---------------------------------------|-----| | 2 | 应用 | . 1 | | | 说明 | | | 4 | Device Comparison Table | .3 | | | Pin Configuration and Functions | | | | Specifications | | | | 6.1 Absolute Maximum Ratings | | | | 6.2 ESD Ratings | | | | 6.3 ESD Ratings [IEC] | | | | 6.4 Recommended Operating Conditions | .6 | | | 6.5 Thermal Information | .6 | | | 6.6 Power Dissipation | . 6 | | | 6.7 Electrical Characteristics | .7 | | | 6.8 Switching Characteristics_250kbps | . 9 | | | 6.9 Switching Characteristics_20Mbps | . 9 | | 7 | Parameter Measurement Information | | | 8 | Detailed Description | 13 | | | 8.1 Overview | 13 | | | 8.2 Functional Block Diagrams | 13 | | 8.3 Feature Description | 14 | |-----------------------------------------|------------------| | 8.4 Device Functional Modes | 17 | | 9 Application and Implementation | 18 | | 9.1 Application Information | 18 | | 9.2 Typical Application | 18 | | 9.3 Power Supply Recommendations | | | 9.4 Layout | <u>22</u> | | 10 Device and Documentation Support | <mark>2</mark> 4 | | 10.1 Device Support | 24 | | 10.2 接收文档更新通知 | 24 | | 10.3 支持资源 | <mark>2</mark> 4 | | 10.4 Trademarks | | | 10.5 静电放电警告 | 24 | | 10.6 术语表 | 24 | | 11 Revision History | 24 | | 12 Mechanical, Packaging, and Orderable | | | Information | 24 | | 12.1 Tape and Reel Information | | # **4 Device Comparison Table** | PART NUMBER | Package | V <sub>IO</sub> | SIGNALING RATE | NODES | | | |-------------|---------|-----------------|----------------|-------|--|--| | THVD2419 | | No | to 050kbm | | | | | THVD2419V | SOIC-8 | Yes | up to 250kbps | 256 | | | | THVD2429 | | No | un to OOMbro | | | | | THVD2429V | | Yes | up to 20Mbps | 230 | | | | THVD2419 | VSON-10 | Yes | up to 250kbps | | | | | THVD2429 | V50N-10 | res | up to 20Mbps | | | | Product Folder Links: THVD2419 THVD2429 # **5 Pin Configuration and Functions** 图 5-1. THVD2419, THVD2429, 8-Pin (SOIC) (Top View) 图 5-2. THVD2419, THVD2429, 10-Pin (VSON) (Top View) 图 5-3. THVD2419V, THVD2429V, 8-pin (SOIC) (Top View) | | PIN | | | | DESCRIPTION | | | | |-----------------|--------|---------------------------|---------|------|----------------------------------------------------------------------------------------------|--|--|--| | NAME | SOIC-8 | SOIC-8 (V <sub>IO</sub> ) | VSON-10 | TYPE | DESCRIPTION | | | | | V <sub>IO</sub> | - | 1 | 1 | Р | 1.8V to 5V supply for R, D, and RE/DE | | | | | R | 1 | 2 | 2 | 0 | Receiver data output | | | | | RE | 2 | | 3 | I | Receiver enable, active low (2M $\Omega$ internal pull-up) | | | | | DE | 3 | | 4 | I | Driver enable, active high | | | | | DE/RE | - | 3 | - | 1 | Driver enable (Active high), Receiver enable (Active Low). (2 M $\Omega$ internal pull-down) | | | | | D | 4 | 4 | 5 | I | Driver data input | | | | | GND | 5 | 5 | 6, 7 | - | Device ground | | | | | Α | 6 | 6 | 8 | I/O | Bus I/O port, A (complementary to B) | | | | | В | 7 | 7 | 9 | I/O | Bus I/O port, B (complementary to A) | | | | | V <sub>CC</sub> | 8 | 8 | 10 | Р | 3.3V to 5V supply for the device | | | | # **6 Specifications** # **6.1 Absolute Maximum Ratings** over operating free-air temperature range (unless otherwise noted)(1) | | | MIN | MAX | UNIT | |-------------------------|----------------------------------------------------------------------------------|-------|-----------------------|------| | Logic supply voltage | V <sub>IO</sub> (DRC package Only) | - 0.5 | V <sub>CC</sub> + 0.2 | V | | Bus supply voltage | V <sub>CC</sub> | - 0.5 | 6.5 | V | | Bus voltage | Range at any bus pin (A or B) as differential or common-mode with respect to GND | - 42 | 42 | V | | Input voltage | Range at any logic pin (D, DE or RE) Versions with VIO pin | - 0.3 | V <sub>IO</sub> + 0.2 | V | | Input voltage | Range at any logic pin (D, DE or RE) D Package | - 0.3 | V <sub>CC</sub> + 0.2 | V | | Receiver output current | Io | - 24 | 24 | mA | | Storage temperature | T <sub>stg</sub> | - 65 | 170 | °C | (1) Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime. #### 6.2 ESD Ratings | | Electrostatic discharge | Human-body model (HBM), per ANSI/ESDA/<br>JEDEC JS-001 <sup>(1)</sup> | Bus terminals and GND | ±16,000 | V | |--------------------|-------------------------|-----------------------------------------------------------------------|---------------------------------------|---------|---| | V <sub>(ESD)</sub> | | | All pins except bus terminals and GND | ±4,000 | V | | | | Charged-device model (CDM), per JEDEC specifi | ±1,500 | V | | - (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. - (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. # 6.3 ESD Ratings [IEC] | | | | | VALUE | UNIT | |----------------------|------------------------------|-----------------------------------------------------|-----------------------|--------|------| | V | Electrostatic discharge, bus | Contact discharge, per IEC 61000-4-2 | Bus terminals and GND | ±8,000 | V | | V <sub>(ESD)</sub> | terminals | Air-gap discharge, per IEC 61000-4-2 | Bus terminals and GND | ±8,000 | V | | V <sub>(SURGE)</sub> | Surge | Per IEC 61000-4-5, 1.2/50-8/20 μs CWG (DRC Package) | Bus terminals and GND | ±1,500 | V | | V <sub>(SURGE)</sub> | Surge | Per IEC 61000-4-5, 1.2/50-8/20 µ s CWG (D Package) | Bus terminals and GND | ±2,500 | V | Product Folder Links: THVD2419 THVD2429 ## **6.4 Recommended Operating Conditions** over operating free-air temperature range (unless otherwise noted) | | | | MIN | NOM | MAX | UNIT | |-------------------|-----------------------------------------------------------------------------------------------------|-------------------------------------------------------|---------------------|-----|---------------------|------| | V <sub>CC</sub> | Supply voltage | | 3 | | 5.5 | V | | V <sub>IO</sub> | I/O supply voltage (DRC Package) | | 1.65 | | V <sub>CC</sub> | V | | V <sub>IH</sub> | High-level input voltage (driver,<br>driver enable, receiver enable and<br>slew rate select inputs) | DRC Package, D package with VIO option | 0.7*V <sub>IO</sub> | | V <sub>IO</sub> | V | | V <sub>IL</sub> | Low-level input voltage (driver,<br>driver enable, receiver enable and<br>slew rate select inputs) | - DNC Package, D package will VIO opilon | 0 | | 0.3*V <sub>IO</sub> | V | | V <sub>IH</sub> | High-level input voltage (driver,<br>driver enable, receiver enable and<br>slew rate select inputs) | D Dealegra without VIO entire | 0.7*V <sub>CC</sub> | | V <sub>CC</sub> | V | | V <sub>IL</sub> | Low-level input voltage (driver,<br>driver enable, receiver enable and<br>slew rate select inputs) | D Package without VIO option | 0 | | 0.3*VCC | V | | VI | Input voltage at any bus terminal (se | parately or common mode) <sup>(1)</sup> | - 25 | | 25 | V | | V <sub>ID</sub> | Differential input voltage | | - 25 | | 25 | V | | Io | Output current, driver | | - 60 | | 60 | mA | | I <sub>OR</sub> | Output current, receiver | V <sub>IO</sub> = 1.8V or 2.5V (Devices with VIO pin) | - 4 | | 4 | mA | | I <sub>OR</sub> | Output current, receiver | V <sub>IO</sub> = 3.3V or 5V (Devices with VIO pin) | - 8 | | 8 | mA | | R <sub>L</sub> | Differential load resistance | ' | 54 | 60 | | Ω | | 1 /4 | Signaling rate | THVD2419 | | , | 250 | kbps | | 1/t <sub>UI</sub> | Signaling rate | THVD2429 | | | 20 | Mbps | | T <sub>A</sub> | Operating ambient temperature | | -40 | | 125 | °C | | TJ | Junction temperature | | -40 | | 150 | °C | <sup>(1)</sup> The algebraic convention, in which the least positive (most negative) limit is designated as minimum is used in this data sheet. #### **6.5 Thermal Information** | | | THVD2419, | | | |------------------------|----------------------------------------------|------------|----------|------| | | THERMAL METRIC <sup>(1)</sup> | DRC (VSON) | D (SOIC) | UNIT | | | | 10 PINS | 8 PINS | | | R <sub>0 JA</sub> | Junction-to-ambient thermal resistance | 65.2 | 117.2 | °C/W | | R <sub>θ JC(top)</sub> | Junction-to-case (top) thermal resistance | 41.7 | 40.2 | °C/W | | R <sub>0</sub> JB | Junction-to-board thermal resistance | 36.4 | 65.3 | °C/W | | ψJT | Junction-to-top characterization parameter | 1.4 | 3.3 | °C/W | | ψ ЈВ | Junction-to-board characterization parameter | 36.3 | 64.4 | °C/W | | R <sub>0</sub> JC(bot) | Junction-to-case (bottom) thermal resistance | 24.9 | N/A | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. # 6.6 Power Dissipation 提交文档反馈 | PARAMETER | | TEST CONDI | TEST CONDITIONS | | | | |----------------|----------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|-----------------|----------|-----|-------| | | | Unterminated | THVD2419 | 250 kbps | 258 | mW | | | Driver and receiver enabled, $V_{CC}$ = 5.5 V, $T_A$ = 125 °C, square wave at 50% duty cycle | $R_L = 300 \Omega$ , $C_L = 50pF$ (driver) | THVD2429 | 20Mbps | 335 | "" | | D. | | RS-422 load<br>R <sub>L</sub> = 100 $\Omega$ , C <sub>L</sub> = 50pF (driver) | THVD2419 | 250 kbps | 273 | mW | | P <sub>D</sub> | | | THVD2429 | 20Mbps | 325 | | | | | RS-485 load | THVD2419 | 250 kbps | 315 | mW | | | | $R_L = 54 \Omega$ , $C_L = 50 pF$ (driver) | THVD2429 | 20Mbps | 355 | IIIVV | #### **6.7 Electrical Characteristics** over operating free-air temperature range (unless otherwise noted). All typical values are at 25°C and supply voltage of $V_{CC}$ = 5V, $V_{IO}$ = 3.3V , unless otherwise noted. | | PARAMETER | TEST CONDITIONS | | | MIN | TYP | MAX | UNIT | |--------------------------------|-------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|-------------------------|-----------------------|-----------------------|-----|------------| | Driver | | | | | | | | | | | | R <sub>L</sub> = 60 Ω, −25V ≤ V <sub>test</sub> ≤ 25V (See 图 7-1) | | | 1.5 | 2.8 | | V | | | Driver differential output | $R_L = 60 \Omega$ , $-25V \leqslant V_{test} \leqslant 25V$ , $4.5V \leqslant V_{CC} \leqslant$ | 5.5V | (See 图 <b>7-1</b> ) | 2.1 | 3.3 | | V | | V <sub>OD</sub> | voltage magnitude | R <sub>L</sub> = 100 Ω (See 图 7-2) | | · , | 2 | 2.9 | | V | | | | R <sub>L</sub> = 54 Ω (See 图 7-2) | | | 1.5 | 2.5 | | V | | Δ V <sub>OD</sub> | Change in differential output voltage | $R_L$ = 54 $\Omega$ or 100 $\Omega$ (See $\Xi$ 7-2) | | | - 50 | | 50 | mV | | V <sub>OC</sub> | Common-mode output voltage | $R_L$ = 54 $\Omega$ or 100 $\Omega$ (See $\Xi$ 7-2) | 54 Ω or 100 Ω (See 图 7-2) | | 1 | V <sub>CC</sub> /2 | 3 | V | | Δ V <sub>OC(SS)</sub> | Change in steady-state common-mode output voltage | $R_L$ = 54 $\Omega$ or 100 $\Omega$ (See $\Xi$ 7-2) | | | - 50 | | 50 | mV | | I <sub>OS</sub> | Short-circuit output current | DE = $V_{IO}$ , -42V $\leqslant$ ( $V_A$ or $V_B$ ) $\leqslant$ 42V, or A shorted | d to B | | - 250 | | 250 | mA | | Receiver | | | | | | | | | | | | | , | V <sub>I</sub> = 12 V | | 75 | 125 | μ <b>А</b> | | | Due in much comment | DE = 0.777 = 2477 = 0.77 = 5.77 | , | V <sub>I</sub> = 25 V | | 200 | 250 | μА | | l <sub>l</sub> | Bus input current | DE = 0 V, $V_{CC}$ and $V_{IO}$ = 0 V or 5.5 V | , | V <sub>I</sub> = -7 V | - 100 | - 60 | | μА | | | | | , | V <sub>I</sub> = - 25 V | - 350 | - 300 | | μА | | V <sub>TH+</sub> | Positive-going input threshold voltage <sup>(1)</sup> | | | | 40 | 125 | 200 | mV | | V <sub>TH-</sub> | Negative-going input threshold voltage <sup>(1)</sup> | Over common-mode range of ± 25 V | | | - 200 | - 125 | -40 | mV | | V <sub>HYS</sub> | Input hysteresis | | | | | 250 | | mV | | V <sub>TH_FSH</sub> | Input fail-safe threshold | | | | - 40 | | 40 | mV | | $C_{A,B}$ | Input differential capacitance | Measured between A and B, f = 1 MHz | | | | 50 | | pF | | $V_{OH}$ | Output high voltage | $I_{OH} = -8 \text{ mA}, V_{IO} = 3 \text{ to } 3.6 \text{ V or } 4.5 \text{ V to } 5.5 \text{ V}$ | | | V <sub>IO</sub> - 0.4 | V <sub>IO</sub> - 0.2 | | ٧ | | V <sub>OL</sub> | Output low voltage | $I_{OL}$ = 8 mA, $V_{IO}$ = 3 to 3.6 V or 4.5 V to 5.5 V | | | | 0.2 | 0.4 | V | | $V_{OH}$ | Output high voltage | $I_{OH} = -4 \text{ mA}$ , $V_{IO} = 1.65 \text{ to } 1.95 \text{ V or } 2.25 \text{ V to } 2$ | 2.75 V | | V <sub>IO</sub> - 0.4 | V <sub>IO</sub> - 0.2 | | ٧ | | V <sub>OL</sub> | Output low voltage | $I_{OL}$ = 4 mA, $V_{IO}$ = 1.65 to 1.95 V or 2.25 V to 2.75 | 5 V | | | 0.2 | 0.4 | V | | I <sub>OZ</sub> | Output high-impedance current, R pin | $V_O = 0 \text{ V or } V_{IO}, \overline{RE} = V_{IO}$ | | | - 1 | | 1 | μΑ | | Logic | | | | | | | | | | I <sub>IN</sub> | Input current (DE , SLR) | DRC: 1.65 V $\leq$ V <sub>IO</sub> $\leq$ 5.5 V, 0 V $\leq$ V <sub>IN</sub> $\leq$ V <sub>IO</sub> D: 3 V $\leq$ V <sub>CC</sub> $\leq$ 5.5 V, 0 V $\leq$ V <sub>IN</sub> $\leq$ 5.5 V | | | | | 5 | μΑ | | I <sub>IN</sub> | Input current (D, RE) | $\begin{array}{l} \text{DRC: 1.65 V} \leqslant \text{V}_{\text{IO}} \leqslant 5.5 \text{ V, 0 V} \leqslant \text{V}_{\text{IN}} \leqslant \text{V}_{\text{IO}} \\ \text{D: 3 V} \leqslant \text{V}_{\text{CC}} \leqslant 5.5 \text{ V, 0 V} \leqslant \text{V}_{\text{IN}} \leqslant 5.5 \text{ V} \end{array}$ | | | - 5 | | | μΑ | | Thermal F | Protection | | | | | | | | | T <sub>SHDN</sub> | Thermal shutdown threshold | Temperature rising | Temperature rising | | 150 | 170 | | °C | | T <sub>HYS</sub> | Thermal shutdown hysteresis | | | | | 10 | | °C | | Supply | | | | | | | , | | | UV <sub>VCC</sub> (rising) | Rising under-voltage threshold on V <sub>CC</sub> | | | | | 2.3 | 2.6 | V | | UV <sub>VCC</sub><br>(falling) | Falling under-voltage threshold on V <sub>CC</sub> | | | | 1.95 | 2.2 | | V | | UV <sub>VCC(hys</sub> | Hysteresis on under-voltage of V <sub>CC</sub> | | | | | 170 | | mV | | | | | | | | | | | over operating free-air temperature range (unless otherwise noted). All typical values are at 25°C and supply voltage of $V_{CC}$ = 5V, $V_{IO}$ = 3.3V , unless otherwise noted. | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | |--------------------------------------------------------------------------|--------------------------------------------------------------|-----------------------------------------------------------|----------------------------------------------------------|-----|-----|------|----| | UV <sub>VIO</sub><br>(rising) | Rising under-voltage threshold on V <sub>IO</sub> | | | | 1.4 | 1.6 | V | | UV <sub>VIO</sub><br>(falling) | Falling under-voltage threshold on V <sub>IO</sub> | | | 1.2 | 1.3 | | V | | UV <sub>VIO(hys)</sub> | Hysteresis on under-voltage of $V_{\text{IO}}$ | | | | 120 | | mV | | | | Driver and receiver enabled | RE = 0 V, DE = V <sub>IO</sub> ,<br>No load | | 3.5 | 5.3 | mA | | | | Driver enabled, receiver disabled | RE = V <sub>IO</sub> , DE = V <sub>IO</sub> ,<br>No load | | 2.5 | 4.2 | mA | | | Supply current (quiescent), V <sub>CC</sub> = 4.5 V to 5.5 V | Driver disabled, receiver enabled | RE = 0 V, DE = 0 V,<br>No load | | 1.8 | 2.4 | mA | | | | Driver and receiver disabled (D package, no VIO pin) | RE = V <sub>CC</sub> , DE = 0 V,<br>D = open, No load | | 0.1 | 5 | μA | | | | Driver and receiver disabled (DRC paclkage, with VIO pin) | RE = V <sub>IO</sub> , DE = 0 V,<br>D = open, No load | | 0.1 | 3 | μA | | | | Driver and receiver enabled | RE = 0 V, DE = V <sub>IO</sub> ,<br>No load | | 3 | 4.1 | mA | | | | Driver enabled, receiver disabled | RE = V <sub>IO</sub> , DE = V <sub>IO</sub> ,<br>No load | | 2 | 3 | mA | | I <sub>CC</sub> | Supply current (quiescent), V <sub>CC</sub> = 3 V to 3.6 V | Driver disabled, receiver enabled | RE = 0 V, DE = 0 V,<br>No load | | 1.6 | 2.2 | mA | | | | | RE = V <sub>CC</sub> , DE = 0 V,<br>D = open, No load | | TBD | 4 | μA | | | | Driver and receiver disabled (DRC package, with VIO pin) | RE = V <sub>IO</sub> , DE = 0 V,<br>D = open, No load | | TBD | 2 | μA | | L | Logic supply current | Driver disabled, Receiver enabled | DE = 0 V, RE = 0 V,<br>No load | | 3.3 | 8.4 | μA | | I <sub>IO</sub> (quiescent), V <sub>IO</sub> = 3 to 3.<br>V, DRC Package | | Driver disabled, Receiver disabled | DE = 0 V, RE = V <sub>IO</sub> ,<br>No load | | 0.1 | 2 | μA | 1) Under any specific conditions, $V_{TH+}$ is specified to be at least $V_{HYS}$ higher than $V_{TH-}$ . 提交文档反馈 ## 6.8 Switching Characteristics\_250kbps 250-kbps (THVD2419) over recommended operating conditions. All typical values are at 25°C and supply voltage of $V_{CC}$ = 5 V , $V_{IO}$ = 3.3 V, unless otherwise noted. (1) | | PARAMETER | TEST CONDI | TIONS | MIN | TYP | MAX | UNIT | |----------------------------------------------|--------------------------------------------------|----------------------------------------------------------|---------------------------------------------------|-----|-----|------|------| | Driver | | | | | | | | | | Differential output rise/fall time | | V <sub>CC</sub> = 3 to 3.6 V, Typical at 3.3V | 400 | 650 | 1200 | ns | | t <sub>r</sub> , t <sub>f</sub> | Differential output rise/fail time | | V <sub>CC</sub> = 4.5 to 5.5 V,<br>Typical at 5 V | 500 | 710 | 1200 | ns | | | Propagation delay | $R_L = 54 \Omega$ , $C_L = 50 pF$ | V <sub>CC</sub> = 3 to 3.6 V, Typical at 3.3V | | 525 | 750 | ns | | t <sub>PHL</sub> , t <sub>PLH</sub> | Propagation delay | See 图 7-3 | V <sub>CC</sub> = 4.5 to 5.5 V,<br>Typical at 5 V | | 560 | 770 | ns | | • | | | V <sub>CC</sub> = 3 to 3.6 V, Typical at 3.3V | | 30 | 70 | ns | | t <sub>SK(P)</sub> | | | V <sub>CC</sub> = 4.5 to 5.5 V,<br>Typical at 5 V | | 30 | 70 | ns | | t <sub>PHZ</sub> , t <sub>PLZ</sub> | Disable time | RE = X | | | 33 | 75 | ns | | | Enable time | RE = 0 V | | | TBD | 280 | ns | | t <sub>PZH</sub> , t <sub>PZL</sub> | that time | RE = V <sub>IO</sub> | - See ⊠ 7-4 and ⊠ 7-5 | | 2 | 4.5 | μs | | t <sub>SHDN</sub> | Time to shutdown | RE = V <sub>IO</sub> | | 50 | | 500 | ns | | Receiver | | | | | | | | | t <sub>r</sub> , t <sub>f</sub> | Output rise/fall time | | | | 13 | 20 | ns | | t <sub>PHL</sub> , t <sub>PLH</sub> | Propagation delay | C <sub>L</sub> = 15 pF | See 图 7-6 | | 850 | 1270 | ns | | t <sub>SK(P)</sub> | Pulse skew, t <sub>PHL</sub> - t <sub>PLH</sub> | | | | 5 | 45 | ns | | t <sub>PHZ</sub> , t <sub>PLZ</sub> | Disable time | DE = X | | | 30 | 40 | ns | | | | $V_{IO}$ = 3 V to 3.6 V; DE = $V_{IO}$ | | | 90 | 120 | ns | | t <sub>PZH(1)</sub> | Enable time | V <sub>IO</sub> = 1.65 V to 1.95 V, DE = V <sub>IO</sub> | 0 27 | | TBD | 130 | ns | | | Enable time | V <sub>IO</sub> = 3 V to 3.6 V; DE = V <sub>IO</sub> | See 图 7-7 | | 900 | 1320 | ns | | t <sub>PZL(1)</sub> | | V <sub>IO</sub> = 1.65 V to 1.95 V; DE = V <sub>IO</sub> | | | TBD | 1320 | ns | | t <sub>PZH(2)</sub> ,<br>t <sub>PZL(2)</sub> | Enable time | DE = 0 V | See 图 7-8 | | 3.3 | 5.4 | μS | | t <sub>D(OFS)</sub> | Delay to enter fail-safe operation | - C <sub>1</sub> = 15 pF | See 🛭 7-9 | 7 | 11 | 18 | μs | | t <sub>D(FSO)</sub> | Delay to exit fail-safe operation | - OL - 10 ht | JEE ⊠ 1-9 | 540 | 850 | 1260 | ns | | t <sub>SHDN</sub> | Time to shutdown | DE = 0 V | See 图 7-8 | 50 | | 500 | ns | <sup>(1)</sup> A, B are driver output and receiver input terminals for Half duplex devices. A, B are RX input, Y/Z are driver output terminals for Full duplex device # **6.9 Switching Characteristics\_20Mbps** 20-Mbps (THVD2429) over recommended operating conditions. All typical values are at 25°C and supply voltage of $V_{CC} = 5$ V. $V_{IO} = 3.3$ V. unless otherwise noted. (1) | | PARAMETER | TEST CO | MIN | TYP | MAX | UNIT | | |--------------------------------------------------------------------|--------------------------------------------------|---------------------------------------------------|---------------------------------------------------|-----|-----|------|----| | Driver | | <u>'</u> | ' | | | | | | t <sub>r</sub> , t <sub>f</sub> Differential output rise/fall time | | V <sub>CC</sub> = 3 to 3.6 V, Typical at 3.3 V | 4 | 8 | 15 | ns | | | | | V <sub>CC</sub> = 4.5 to 5.5 V,<br>Typical at 5 V | 4 | TBD | 15 | ns | | | | Dranagation dalay | $R_L = 54 \Omega$ , $C_L = 50 pF$ | V <sub>CC</sub> = 3 to 3.6 V, Typical at 3.3 V | 6 | 15 | 30 | ns | | t <sub>PHL</sub> , t <sub>PLH</sub> | Propagation delay | See 图 7-3 | V <sub>CC</sub> = 4.5 to 5.5 V,<br>Typical at 5 V | 6 | TBD | 26 | ns | | + | Dulas shows to | | V <sub>CC</sub> = 3 to 3.6 V, Typical at 3.3 V | | TBD | 3 | ns | | t <sub>SK(P)</sub> | Pulse skew, t <sub>PHL</sub> - t <sub>PLH</sub> | | V <sub>CC</sub> = 4.5 to 5.5 V,<br>Typical at 5 V | | TBD | 3 | ns | 20-Mbps (THVD2429) over recommended operating conditions. All typical values are at 25°C and supply voltage of $V_{CC}$ = 5 V, $V_{IO}$ = 3.3 V, unless otherwise noted. (1) | | PARAMETER | TEST CON | DITIONS | MIN | TYP | MAX | UNIT | |-------------------------------------------------------|--------------------------------------------------|---------------------------------|---------------------|-----|-----|-----|------| | t <sub>PHZ</sub> , t <sub>PLZ</sub> | Disable time | RE = X | | | 15 | 35 | ns | | | Fueble time | RE = 0 V | | | 8 | 39 | ns | | t <sub>PZH</sub> , t <sub>PZL</sub> | Enable time | RE = V <sub>IO</sub> | See 图 7-4 and 图 7-5 | | 2 | 4.5 | μs | | t <sub>SHDN</sub> | Time to shutdown | RE = V <sub>IO</sub> | | 50 | | 500 | ns | | Receiver | | | | | | | | | t <sub>r</sub> , t <sub>f</sub> | Output rise/fall time | C <sub>L</sub> = 15 pF | | | 1.5 | 6 | ns | | | Propagation delay | V <sub>IO</sub> = 3 V to 3.6 V, | C | TBD | 40 | 57 | ns | | t <sub>PHL</sub> , t <sub>PLH</sub> Propagation delay | V <sub>IO</sub> = 1.65 V to 1.95 V, | See 图 7-6 | TBD | TBD | 60 | ns | | | t <sub>SK(P)</sub> | Pulse skew, t <sub>PHL</sub> - t <sub>PLH</sub> | C <sub>L</sub> = 15 pF | | | | 5.5 | ns | | t <sub>PHZ</sub> , t <sub>PLZ</sub> | Disable time | DE = X | | | 11 | 22 | ns | | t <sub>PZH(1)</sub> ,<br>t <sub>PZL(1)</sub> | Enable time | DE = V <sub>IO</sub> | See 图 7-7 | | 55 | 82 | ns | | $t_{PZH(2)},\\t_{PZL(2)}$ | Enable time | DE = 0 V | See 图 7-8 | | 1.5 | 4.5 | μs | | t <sub>D(OFS)</sub> | Delay to enter fail-safe operation | - C <sub>1</sub> = 15 pF | See 图 7-9 | 7 | 11 | 18 | μs | | t <sub>D(FSO)</sub> | Delay to exit fail-safe operation | - Ο Ε - 10 Μ | OGG EX 1-3 | 19 | 25 | 50 | ns | | t <sub>SHDN</sub> | Time to shutdown | DE = 0 V | See 图 7-8 | 50 | | 500 | ns | A, B are driver output and receiver input terminals for Half duplex devices. A, B are RX input, Y/Z are driver output terminals for Full duplex device 提交文档反馈 10 #### 7 Parameter Measurement Information #### 图 7-1. Measurement of Driver Differential Output Voltage With Common-Mode Load 图 7-2. Measurement of Driver Differential and Common-Mode Output With RS-485 Load 图 7-3. Measurement of Driver Differential Output Rise and Fall Times and Propagation Delays #### 图 7-4. Measurement of Driver Enable and Disable Times With Active High Output and Pull-Down Load 图 7-5. Measurement of Driver Enable and Disable Times With Active Low Output and Pull-up Load 11 English Data Sheet: SLLSFP5 ## 图 7-6. Measurement of Receiver Output Rise and Fall Times and Propagation Delays 图 7-7. Measurement of Receiver Enable/Disable Times With Driver Enabled 图 7-8. Measurement of Receiver Enable Times With Driver Disabled Copyright © 2017, Texas Instruments Incorporated 图 7-9. Fail-Safe Delay Measurements 提交文档反馈 ## 8 Detailed Description #### 8.1 Overview THVD24x9 devices are surge-protected, half duplex RS-485 transceivers available in two speed grades suitable for data transmission up to 250kbps and 12Mbps respectively. Surge protection is achieved by integrating transient voltage suppressor (TVS) diodes in the standard 8-pin SOIC (D) package and a small 10-pin leadless package. THVD2419 and THVD2429 devices have active-high driver enables and active-low receiver enables. A low standby current can be achieved by disabling both driver and receiver. THVD2419V and THVD2429V devices in the SOIC package have a single enable/disable pin (DE/RE) that either enables the driver or the receiver at a time. ## 8.2 Functional Block Diagrams 图 8-1. THVD2419 and THVD2429 Block Diagram (SOIC Package) 图 8-2. THVD2419V and THVD2429V Block Diagram (SOIC Package with VIO pin) 图 8-3. THVD2419 and THVD2429 Block Diagram (VSON Package) # 8.3 Feature Description #### 8.3.1 Electrostatic Discharge (ESD) Protection The bus pins of the THVD24x9 transceiver family include on-chip ESD protection against $\pm 15$ kV HBM and $\pm 8$ kV IEC 61000-4-2 contact discharge. The International Electrotechnical Commission (IEC) ESD test is far more severe than the HBM ESD test. The 50% higher charge capacitance, $C_{(S)}$ , and 78% lower discharge resistance, $R_{(D)}$ , of the IEC model produce significantly higher discharge currents than the HBM model. As stated in the IEC 61000-4-2 standard, contact discharge is the preferred transient protection test method. 图 8-4. HBM and IEC ESD Models and Currents in Comparison (HBM Values in Parenthesis) The on-chip implementation of IEC ESD protection significantly increases the robustness of equipment. Common discharge events occur because of human contact with connectors and cables. #### 8.3.2 Electrical Fast Transient (EFT) Protection Inductive loads such as relays, switch contactors, or heavy-duty motors can create high-frequency bursts during transition. The IEC 61000-4-4 test is intended to simulate the transients created by such switching of inductive loads on AC power lines. 8-5 shows the voltage waveforms in to $50\,\Omega$ termination as defined by the IEC standard. 图 8-5. EFT Voltage Waveforms Internal ESD protection circuits of the THVD24x9(V) protect the transceivers against ±4kV EFT. With careful system design, one could achieve EFT Criterion A (no data loss when transient noise is present). #### 8.3.3 Surge Protection Surge transients often result from lightning strikes (direct strike or an indirect strike which induce voltages and currents), or the switching of power systems, including load changes and short circuit switching. These transients are often encountered in industrial environments, such as factory automation and power-grid systems. 🛚 8-6 compares the pulse-power of the EFT and surge transients with the power caused by an IEC ESD transient. The diagram on the left shows the relative pulse-power for a 0.5kV surge transient and 4kV EFT transient, both of which dwarf the 10kV ESD transient visible in the lower-left corner. 500V surge transients are representative of events that may occur in factory environments in industrial and process automation. The diagram on the right shows the pulse-power of a 6kV surge transient, relative to the same 0.5kV surge transient. 6kV surge transients are most likely to occur in power generation and power-grid systems. 15 English Data Sheet: SLLSFP5 30 35 图 8-6. Power Comparison of ESD, EFT, and Surge Transients 8-7 shows the test setup used to validate THVD24x9 surge performance according to the IEC 61000-4-5 1.2/50 $\mu$ s surge pulse. 图 8-7. THVD24x9 Surge Test Setup THVD24x9 product family is robust up to ±2.5kV surge transients without the need for any external components. The bus pin voltage is clamped by the integrated surge protection diodes such that the internal circuitry is not damaged during the surge event. #### 8.3.4 Enhanced Receiver Noise Immunity The differential receivers of THVD24x9(V) family feature fully symmetric thresholds to maintain duty cycle of the signal even with small input amplitudes. In addition, 250mV (typical) hysteresis displays excellent noise immunity. #### 8.3.5 Failsafe Receiver The differential receivers of the THVD24x9 family are failsafe to invalid bus states caused by the following: - · Open bus conditions, such as a disconnected connector - · Shorted bus conditions, such as cable damage shorting the twisted-pair together - Idle bus conditions that occur when no driver on the bus is actively driving In any of these cases, the receiver outputs a fail-safe logic high state if the input amplitude stays for longer than $t_{D(OFS)}$ at less than $|V_{TH\ FSH}|$ . #### 8.4 Device Functional Modes When the driver enable pin, DE, is logic high, the differential outputs A and B follow the logic states at data input D. A logic high at D causes A to turn high and B to turn low. The differential output voltage defined as $V_{OD} = V_A$ – $V_B$ is positive. When D is low, the output states reverse: B turns high, A becomes low, and $V_{OD}$ is negative. When DE is low, both outputs turn high-impedance. In this condition the logic state at D is irrelevant. The DE pin has an internal pull-down resistor to ground. When left open the driver is disabled (high-impedance) by default. The D pin has an internal pull-up resistor to $V_{CC}$ ; thus, when left open while the driver is enabled, output A turns high and B turns low. | | 20 1. Briver i dilocioni idale | | | | | | | | | | |-------|--------------------------------|------|---------------------------|------------------------------------|--|--|--|--|--|--| | INPUT | ENABLE | OUTI | PUTS | FUNCTION | | | | | | | | D | DE | Α | В | FUNCTION | | | | | | | | Н | Н | Н | L | Actively drive bus high | | | | | | | | L | Н | L | Н | Actively drive bus low | | | | | | | | Х | L | Z | Z | Driver disabled | | | | | | | | Х | OPEN | Z | Z Z Driver disabled by de | | | | | | | | | OPEN | Н | Н | L | Actively drive bus high by default | | | | | | | 表 8-1. Driver Function Table When the receiver enable pin, $\overline{RE}$ , is logic low, the receiver is enabled. When the differential input voltage defined as $V_{ID} = V_A - V_B$ is higher than the positive input threshold, $V_{TH+}$ , the receiver output, R, turns high. When $V_{ID}$ is lower than the negative input threshold, $V_{TH-}$ , the receiver output, R, turns low. If $V_{ID}$ is between $V_{TH+}$ and $V_{TH-}$ the output is indeterminate. When $\overline{RE}$ is logic high or left open, the receiver output is high-impedance and the magnitude and polarity of $V_{ID}$ are irrelevant. Internal biasing of the receiver inputs causes the output to go failsafe-high when the transceiver is disconnected from the bus (open-circuit), the bus lines are shorted to one another (short-circuit), or the bus is not actively driven (idle bus). **DIFFERENTIAL INPUT ENABLE OUTPUT FUNCTION** RE $V_{ID} = V_A - V_B$ R $V_{TH+} < V_{ID}$ L Η Receive valid bus high $V_{TH-} < V_{ID} < V_{TH+}$ L Indeterminate Indeterminate bus state $V_{ID} < V_{TH-}$ Receive valid bus low L L Н Z Receiver disabled Χ Χ **OPEN** Ζ Receiver disabled by default Open-circuit bus L Η Fail-safe high output Short-circuit bus L Н Fail-safe high output Idle (terminated) bus L Н Fail-safe high output 表 8-2. Receiver Function Table ## 9 Application and Implementation #### 备注 Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality. ## 9.1 Application Information THVD24x9 are half-duplex RS-485 transceivers with integrated system-level surge protection. Standard 8-pin SOIC (D) package allows drop-in replacement into existing systems and eliminate system-level protection components. ## 9.2 Typical Application An RS-485 bus consists of multiple transceivers connecting in parallel to a bus cable. To eliminate line reflections, each cable end is terminated with a termination resistor, $R_T$ , with a value that matches the characteristic impedance, $Z_0$ , of the cable. This method, known as parallel termination, allows for higher data rates over longer cable length. 图 9-1. Typical RS-485 Network With Half-Duplex Transceivers #### 9.2.1 Design Requirements RS-485 is a robust electrical standard suitable for long-distance networking that may be used in a wide range of applications with varying requirements, such as distance, data rate, and number of nodes. #### 9.2.1.1 Data Rate and Bus Length There is an inverse relationship between data rate and cable length, which means the higher the data rate, the short the cable length; and conversely, the lower the data rate, the longer the cable length. While most RS-485 systems use data rates between 10kbps and 100kbps, some applications require data rates up to 250kbps at distances of 4000 feet and longer. Longer distances are possible by allowing for small signal jitter of up to 5 or 10%. 图 9-2. Cable Length vs Data Rate Characteristic Even higher data rates are achievable (that is, 12Mbps for the THVD2429(V)) in cases where the interconnect is short enough (or has suitably low attenuation at signal frequencies) to not degrade the data. # 9.2.1.2 Stub Length When connecting a node to the bus, the distance between the transceiver inputs and the cable trunk, known as the stub, should be as short as possible. Stubs present a non-terminated piece of bus line which can introduce reflections as the length of the stub increases. As a general guideline, the electrical length, or round-trip delay, of a stub should be less than one-tenth of the rise time of the driver, thus giving a maximum physical stub length as shown in 方程式 1. $$L_{(STUB)} \leq 0.1 \times t_r \times v \times c \tag{1}$$ #### where - t<sub>r</sub> is the 10/90 rise time of the driver - c is the speed of light (3 × $10^8$ m/s) - v is the signal velocity of the cable or trace as a factor of c #### 9.2.1.3 Bus Loading The RS-485 standard specifies that a compliant driver must be able to driver 32 unit loads (UL), where 1 unit load represents a load impedance of approximately 12kΩ. Because the THVD24x9(V) devices consist of 1/8 UL transceivers, connecting up to 256 receivers to the bus is possible. Product Folder Links: THVD2419 THVD2429 19 #### 9.2.2 Detailed Design Procedure RS-485 transceivers operate in noisy industrial environments typically require surge protection at the bus pins. 9-3 compares 4kV surge protection implementation with a regular RS-485 transceiver (such as THVD14x0) against with the THVD24x9(V). The internal TVS protection of the THVD24x9(V) achieves ±2.5kV IEC 61000-4-5 surge protection (SOIC package) without any additional external components, reducing system level bill of materials. 图 9-3. Implementation of System-Level Surge Protection Using THVD24x9(V) 20 提交文档反馈 Copyright © 2024 Texas Instruments Incorporated Product Folder Links: THVD2419 THVD2429 #### 9.2.3 Application Curves #### 9.3 Power Supply Recommendations For reliable operation at all data rates and supply voltages, each supply should be decoupled with a 100nF ceramic capacitor located as close to the supply pins as possible. This helps to reduce supply voltage ripple present on the outputs of switched-mode power supplies and also helps to compensate for the resistance and inductance of the PCB power planes. #### 9.4 Layout #### 9.4.1 Layout Guidelines Additional external protection components generally are not needed when using THVD24x9 transceivers. - 1. Use V<sub>CC</sub> and ground planes to provide low-inductance. Note that high-frequency currents tend to follow the path of least impedance and not the path of least resistance. Apply 100nF to 220nF decoupling capacitors as close as possible to the V<sub>CC</sub> pins of transceiver, UART and/or controller ICs on the board. - 2. Use at least two vias for $V_{CC}$ and ground connections of decoupling capacitors to minimize effective via inductance. - 3. Use $1k\Omega$ to $10k\Omega$ pull-up and pull-down resistors for enable lines to limit noise currents in these lines during transient events. #### 9.4.2 Layout Example 图 9-6. THVD2419, THVD2429 Layout Example (SOIC Package) 图 9-7. THVD2419V THVD2429V Layout Example (SOIC Package with VIO pin) 图 9-8. THVD2419, THVD2429 Layout Example (VSON Package) ## 10 Device and Documentation Support ### 10.1 Device Support ## 10.2 接收文档更新通知 要接收文档更新通知,请导航至 ti.com 上的器件产品文件夹。点击*订阅更新* 进行注册,即可每周接收产品信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。 #### 10.3 支持资源 TI E2E™ 支持论坛是工程师的重要参考资料,可直接从专家获得快速、经过验证的解答和设计帮助。搜索现有解答或提出自己的问题可获得所需的快速设计帮助。 链接的内容由各个贡献者"按原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI 的《使用条款》。 #### 10.4 Trademarks TI E2E<sup>™</sup> is a trademark of Texas Instruments. 所有商标均为其各自所有者的财产。 #### 10.5 静电放电警告 静电放电 (ESD) 会损坏这个集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理和安装程序,可能会损坏集成电路。 ESD 的损坏小至导致微小的性能降级,大至整个器件故障。精密的集成电路可能更容易受到损坏,这是因为非常细微的参数更改都可能会导致器件与其发布的规格不相符。 ## 10.6 术语表 TI 术语表 本术语表列出并解释了术语、首字母缩略词和定义。 #### 11 Revision History 注:以前版本的页码可能与当前版本的页码不同 | DATE | REVISION | NOTES | |--------------|----------|-----------------| | January 2024 | * | Initial Release | ## 12 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Copyright © 2024 Texas Instruments Incorporated English Data Sheet: SLLSFP5 **D0008B** #### PACKAGE OUTLINE # SOIC - 1.75 mm max height SMALL OUTLINE INTEGRATED CIRCUIT #### NOTES: - 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. - 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15], per side. 4. This dimension does not include interlead flash. - 5. Reference JEDEC registration MS-012, variation AA. Product Folder Links: THVD2419 THVD2429 ## **EXAMPLE BOARD LAYOUT** # **D0008B** SOIC - 1.75 mm max height NOTES: (continued) - Publication IPC-7351 may have alternate designs. Solder mask tolerances between and around signal pads can vary based on board fabrication site. #### **EXAMPLE STENCIL DESIGN** # **D0008B** SOIC - 1.75 mm max height SMALL OUTLINE INTEGRATED CIRCUIT NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. **DRC0010V** # **PACKAGE OUTLINE** # VSON - 1 mm max height PLASTIC SMALL OUTLINE - NO LEAD #### NOTES: - All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. This drawing is subject to change without notice. The package thermal pad must be soldered to the printed circuit board for optimal thermal and mechanical performance. #### **EXAMPLE BOARD LAYOUT** # **DRC0010V** VSON - 1 mm max height NOTES: (continued) - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. #### **EXAMPLE STENCIL DESIGN** # **DRC0010V** VSON - 1 mm max height PLASTIC SMALL OUTLINE - NO LEAD NOTES: (continued) Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. # 12.1 Tape and Reel Information | Α0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | B0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | | | | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE | | Device | Package<br>Type | Package<br>Drawing | Pins | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width W1<br>(mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |----------------|--------------------------------------------------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | P <sup>T</sup> | THVD2419DR<br>THVD2419VDR<br>THVD2429DR<br>THVD2429VDR | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 | | | HVD2419DRCR<br>HVD2429DRCR | VSON | DRC | 10 | 5000 | 330.0 | 12.4 | 3.3 | 3.3 | 1.1 | 8.0 | 9.1 | Q2 | | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |------------------------------------------------------------|--------------|-----------------|------|------|-------------|------------|-------------| | PTHVD2419DR<br>PTHVD2419VDR<br>PTHVD2429DR<br>PTHVD2429VDR | SOIC | D | 8 | 2500 | 340.5 | 338.1 | 20.6 | | PTHVD2419DRCR<br>PTHVD2429DRCR | VSON | DRC | 10 | 5000 | 367.0 | 367.0 | 35.0 | www.ti.com 10-Feb-2024 #### PACKAGING INFORMATION | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|----------|-------------------------------|---------------|--------------|----------------------|---------| | PTHVD2419DRCR | ACTIVE | VSON | DRC | 10 | 5000 | TBD | Call TI | Call TI | -40 to 125 | | Samples | | PTHVD2429DRCR | ACTIVE | VSON | DRC | 10 | 5000 | TBD | Call TI | Call TI | -40 to 125 | | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. **Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # **PACKAGE OPTION ADDENDUM** www.ti.com 10-Feb-2024 3 x 3, 0.5 mm pitch PLASTIC SMALL OUTLINE - NO LEAD This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details. INSTRUMENTS www.ti.com # 重要声明和免责声明 TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。 这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。 这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。 TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 TI 反对并拒绝您可能提出的任何其他或不同的条款。 邮寄地址: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024,德州仪器 (TI) 公司