











ZHCSDP5E - DECEMBER 2010-REVISED FEBRUARY 2017

**TCA9554A** 

## TCA9554A 具有中断输出和配置寄存器的低压 8 位 I<sup>2</sup>C 和 SMBus 低功耗 I/O 扩展器

#### 1 特性

- I2C 至并行端口扩展器
- 开漏电路低电平有效中断输出
- 1.65 V 至 5.5 V 的工作电源电压范围
- 可耐受 5V 电压的 I/O 端口
- 400kHz 快速 I<sup>2</sup>C 总线
- 3个硬件地址引脚可在 I<sup>2</sup>C/SMBus 上支持最多 8 个器件
- 输入和输出配置寄存器
- 极性反转寄存器
- 内部加电复位
- 待机流耗较低
- 所用通道在加电时被配置为输入
- 加电时无毛刺脉冲
- SCL/SDA 输入端上的噪声滤波器
- 具有最大高电流驱动能力的锁存输出,适用于直接 驱动 LED
- 锁断性能超过 100mA (符合 JESD 78 Class II 规 范的要求)
- 静电放电 (ESD) 保护性能超过 JESD 22 规范要求
  - 2000V 人体模型 (A114-A)
  - 1000V 组件充电模式 (C101)

#### 2 应用范围

- 服务器
- 路由器(电信交换设备)
- 个人计算机
- 个人电子产品(例如:游戏机)
- 工业自动化
- 采用 GPIO 受限处理器的产品

#### 3 说明

TCA9554A 是一款 16 引脚器件,可为两线双向 I<sup>2</sup>C 总线(或 SMBus)协议提供 8 位通用并行输入/输出 (I/O) 扩展。该器件的工作电源电压范围为 1.65V 至 5.5V。器件支持 100kHz(标准模式)和 400kHz(快速模式)两种时钟频率。当开关、传感器、按钮、LED、风扇以及其他相似器件需要额外的 I/O 时,I/O 扩展器(如 TCA9554A)可提供简单解决方案。

当 输入 状态发生变化时,TCA9554A 可在 INT 引脚上生成中断。硬件可选地址引脚 A0、A1 和 A2 最多允许 8 个 TCA9554A 器件位于同一 I<sup>2</sup>C 总线上。该器件还可通过电源循环供电以生成加电复位,从而复位到默认状态。

#### 器件信息(1)

| 器件型号      | 封装         | 封装尺寸 (标称值)       |  |  |
|-----------|------------|------------------|--|--|
| T0.055.44 | TSSOP (16) | 5.00mm x 4.40mm  |  |  |
|           | SSOP (16)  | 4.90mm × 3.90mm  |  |  |
| TCA9554A  | SSOP (16)  | 6.20mm x 5.30mm  |  |  |
|           | SOIC (16)  | 7.50mm x 10.30mm |  |  |

(1) 如需了解所有可用封装,请见数据表末尾的可订购产品附录。





| 1 | 特性1                                                |       | 8.4 Device Functional Modes      | 17 |
|---|----------------------------------------------------|-------|----------------------------------|----|
| 2 | 应用范围 1                                             |       | 8.5 Programming                  | 17 |
| 3 | 说明 1                                               |       | 8.6 Register Maps                | 19 |
| 4 | 修订历史记录                                             | 9     | Application and Implementation   | 24 |
| 5 | Pin Configuration and Functions4                   |       | 9.1 Application Information      | 24 |
| 6 |                                                    |       | 9.2 Typical Application          | 24 |
| O | Specifications 5                                   | 10    | Power Supply Recommendations     | 27 |
|   | 6.1 Absolute Maximum Ratings 5                     |       | 10.1 Power-On Reset Requirements |    |
|   | 6.2 ESD Ratings                                    | 11    | Layout                           |    |
|   | 6.3 Recommended Operating Conditions               | • • • | 11.1 Layout Guidelines           |    |
|   | 6.4 Thermal Information                            |       | 11.2 Layout Example              |    |
|   | 6.5 Electrical Characteristics 6                   | 12    | 器件和文档支持                          |    |
|   | 6.6 I <sup>2</sup> C Interface Timing Requirements | 12    | 12.1 文档支持                        |    |
|   | 6.7 Switching Characteristics                      |       |                                  |    |
|   | 6.8 Typical Characteristics9                       |       | 12.2 接收文档更新通知                    |    |
| 7 | Parameter Measurement Information 11               |       | 12.3 社区资源                        |    |
| 8 | Detailed Description 14                            |       | 12.4 商标                          |    |
|   | 8.1 Overview 14                                    |       | 12.5 静电放电警告                      |    |
|   | 8.2 Functional Block Diagram 15                    |       | 12.6 Glossary                    |    |
|   | 8.3 Feature Description                            | 13    | 机械、封装和可订购信息                      | 30 |
|   |                                                    |       |                                  |    |

#### 4 修订历史记录

注: 之前版本的页码可能与当前版本有所不同。

| Cł       | nanges from Revision D (August 2015) to Revision E                                                                                 | Page         |
|----------|------------------------------------------------------------------------------------------------------------------------------------|--------------|
| •        | 已添加 DW 封装。                                                                                                                         |              |
| •        | Added Maximum junction temperature to the <i>Absolute Maximum Ratings</i> <sup>(1)</sup> table                                     | <del>[</del> |
| •        | Added I <sub>OL</sub> for different T <sub>i</sub> to the <i>Recommended Operating Conditions</i> table                            | 5            |
| •        | Changed I <sub>CC</sub> standby into different input states, with increased maximums                                               | 7            |
| •        | Removed $\Delta I_{CC}$ spec from the <i>Electrical Characteristics</i> table, added $\Delta I_{CC}$ typical characteristics graph | 7            |
| •        | Changed C <sub>io</sub> , C <sub>i</sub> values                                                                                    | 7            |
| •        | Clarified interrupt reset time (t <sub>ir</sub> ) with respect to falling edge of ACK related SCL pulse.                           | 12           |
| •        | Made changes to the Interrupt Output (INT) section                                                                                 | 16           |
| •        | Made changes to the <i>Reads</i> section                                                                                           | 22           |
| •        | Added the Calculating Junction Temperature and Power Dissipation section                                                           | 25           |
| <u>•</u> | Power on reset requirements relaxed                                                                                                | 27           |
| Cł       | nanges from Revision C (May 2015) to Revision D                                                                                    | Page         |
| •        | 己添加 DB 封装。                                                                                                                         |              |
| Cł       | nanges from Revision B (October 2014) to Revision C                                                                                | Page         |
| •        | Added standby mode current for V <sub>I</sub> = V <sub>CC</sub> test condition                                                     | 7            |
| •        | Added clarification in datasheet that raising voltage above V <sub>CC</sub> on P-port I/O will result in current flow from P-      | port to      |
|          | V <sub>CC</sub> .                                                                                                                  | 16           |



| Changes from Revision A (March 2012) to Revision B                                          | Page |
|---------------------------------------------------------------------------------------------|------|
| <ul> <li>已添加处理额定值表,特性描述部分,器件功能模式,应用和实施部分,电源相关建议部分,布局部分,器件和文档支持部分以及机械、封装和可订购信息部分。</li> </ul> |      |
| Updated I <sub>OL</sub> PARAMETER in the Electrical Characteristics table.                  | 6    |
| Changes from Original (December 2010) to Revision A                                         | Page |
| • 完整版的最初发布版本                                                                                | 1    |
| Updated part number in the DESCRIPTION/ORDERING INFORMATION section                         | 14   |



#### 5 Pin Configuration and Functions

PW, DB, DBQ, or DW Package 16-Pin TSSOP, SSOP, SOIC Top View



#### **Pin Functions**

| PIN  |     |     | DECODINE                                                                                   |  |  |
|------|-----|-----|--------------------------------------------------------------------------------------------|--|--|
| NAME | NO. | I/O | DESCRIPTION                                                                                |  |  |
| A0   | 1   | I   | Address input. Connect directly to V <sub>CC</sub> or ground                               |  |  |
| A1   | 2   | I   | Address input. Connect directly to V <sub>CC</sub> or ground                               |  |  |
| A2   | 3   | Ι   | Address input. Connect directly to V <sub>CC</sub> or ground                               |  |  |
| GND  | 8   | _   | Ground                                                                                     |  |  |
| ĪNT  | 13  | 0   | Interrupt output. Connect to V <sub>CC</sub> through a pull-up resistor                    |  |  |
| P0   | 4   | I/O | P-port input-output. Push-pull design structure. At power on, P0 is configured as an input |  |  |
| P1   | 5   | I/O | P-port input-output. Push-pull design structure. At power on, P1 is configured as an input |  |  |
| P2   | 6   | I/O | P-port input-output. Push-pull design structure. At power on, P2 is configured as an input |  |  |
| P3   | 7   | I/O | P-port input-output. Push-pull design structure. At power on, P3 is configured as an input |  |  |
| P4   | 9   | I/O | P-port input-output. Push-pull design structure. At power on, P4 is configured as an input |  |  |
| P5   | 10  | I/O | P-port input-output. Push-pull design structure. At power on, P5 is configured as an input |  |  |
| P6   | 11  | I/O | P-port input-output. Push-pull design structure. At power on, P6 is configured as an input |  |  |
| P7   | 12  | I/O | P-port input-output. Push-pull design structure. At power on, P7 is configured as an input |  |  |
| SCL  | 14  | I   | Serial clock bus. Connect to V <sub>CC</sub> through a pull-up resistor                    |  |  |
| SDA  | 15  | I/O | Serial data bus. Connect to V <sub>CC</sub> through a pull-up resistor                     |  |  |
| VCC  | 16  | _   | Supply voltage                                                                             |  |  |



#### 6 Specifications

#### 6.1 Absolute Maximum Ratings<sup>(1)</sup>

over operating free-air temperature range (unless otherwise noted)

|                     |                                                           |                             | MIN  | MAX         | UNIT |
|---------------------|-----------------------------------------------------------|-----------------------------|------|-------------|------|
| V <sub>CC</sub>     | Supply voltage                                            |                             | -0.5 | 6           | V    |
| VI                  | Input voltage (2)                                         |                             | -0.5 | 6           | V    |
| Vo                  | Output voltage <sup>(2)</sup>                             |                             | -0.5 | 6           | V    |
| I <sub>IK</sub>     | Input clamp current                                       | V <sub>I</sub> < 0          |      | -20         | mA   |
| I <sub>OK</sub>     | Output clamp current                                      | V <sub>O</sub> < 0          |      | -20         | mA   |
| I <sub>IOK</sub>    | Input-output clamp current                                | $V_O < 0$ or $V_O > V_{CC}$ |      | ±20         | mA   |
| I <sub>OL</sub>     | Continuous output low current through a single P-port     | $V_O = 0$ to $V_{CC}$       |      | 50          | mA   |
| I <sub>OH</sub>     | Continuous output high current through a single P-port    | $V_O = 0$ to $V_{CC}$       |      | <b>-</b> 50 | mA   |
|                     | Continuous current through GND by all P-ports, INT, and   | SDA                         |      | 250         | A    |
| I <sub>CC</sub>     | Continuous current through V <sub>CC</sub> by all P-ports |                             |      | -160        | mA   |
| T <sub>j(MAX)</sub> | Maximum junction temperature                              |                             |      | 100         | °C   |
| T <sub>stg</sub>    | Storage temperature                                       |                             | -65  | 150         | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### 6.2 ESD Ratings

|             |                         |                                                                                | VALUE | UNIT |
|-------------|-------------------------|--------------------------------------------------------------------------------|-------|------|
|             |                         | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>              | ±2000 |      |
| $V_{(ESD)}$ | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1000 | V    |

JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. Manufacturing with less than 500-V HBM is possible with the necessary precautions.

#### 6.3 Recommended Operating Conditions

|                 |                                            |                                 |                                             | MIN                   | MAX                            | UNIT |  |
|-----------------|--------------------------------------------|---------------------------------|---------------------------------------------|-----------------------|--------------------------------|------|--|
| V <sub>CC</sub> | Supply voltage                             |                                 |                                             | 1.65                  | 5.5                            | V    |  |
|                 |                                            | SCL, SDA                        | V <sub>CC</sub> = 1.65 V to 5.5 V           | 0.7 × V <sub>CC</sub> | V <sub>CC</sub> <sup>(1)</sup> |      |  |
| $V_{IH}$        | High-level input voltage                   | AO AO B7 B0                     | V <sub>CC</sub> = 1.65 V to 2.7 V           | 0.7 × V <sub>CC</sub> | 5.5                            | V    |  |
|                 |                                            | A2-A0, P7-P0                    | V <sub>CC</sub> = 3 V to 5.5 V              | 0.8 × V <sub>CC</sub> | 5.5                            |      |  |
|                 |                                            | SCL, SDA                        | $V_{CC} = 1.65 \text{ V to } 5.5 \text{ V}$ | -0.5                  | $0.3 \times V_{CC}$            |      |  |
| V <sub>IL</sub> | Low-level input voltage                    | A2 A0 D7 D0                     | V <sub>CC</sub> = 1.65 V to 2.7 V           | -0.5                  | 0.3 × V <sub>CC</sub>          | V    |  |
|                 |                                            | A2–A0, P7–P0                    | $V_{CC} = 3 \text{ V to } 5.5 \text{ V}$    | -0.5                  | 0.2 × V <sub>CC</sub>          |      |  |
| I <sub>OH</sub> | High-level output current                  | Any P-port, P7-P0               |                                             |                       | -10                            | mA   |  |
|                 |                                            |                                 | T <sub>j</sub> ≤ 65°C                       |                       | 25                             |      |  |
|                 |                                            | P00–P07, P10–P17                | T <sub>j</sub> ≤ 85°C                       |                       | 18                             |      |  |
| I <sub>OL</sub> | Low-level output current (2)               |                                 | T <sub>j</sub> ≤ 100°C                      |                       | 9                              | mA   |  |
|                 |                                            | ĪNT, SDA                        | T <sub>j</sub> ≤ 85°C                       |                       | 6                              |      |  |
|                 |                                            | INT, SDA                        | T <sub>j</sub> ≤ 100°C                      |                       | 3                              |      |  |
|                 | Continuous current through GND             | All P-ports P7-P0, INT, and SDA |                                             |                       | 200                            | A    |  |
| I <sub>CC</sub> | Continuous current through V <sub>CC</sub> | All P-ports P7-P0               |                                             |                       | -80                            | mA   |  |
| T <sub>A</sub>  | Operating free-air temperature             |                                 |                                             | -40                   | 85                             | °C   |  |

<sup>(1)</sup> The SCL and SDA pins shall not be at a higher potential than the supply voltage V<sub>CC</sub> in the application, or an increase in leakage current, I<sub>I</sub>, will result.

<sup>(2)</sup> The input negative-voltage and output voltage ratings may be exceeded if the input and output current ratings are observed.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. Manufacturing with less than 250-V CDM is possible with the necessary precautions.

<sup>(2)</sup> For voltages applied above V<sub>CC</sub>, an increase in I<sub>CC</sub> will result.



#### 6.4 Thermal Information

| THERMAL METRIC <sup>(1)</sup> |                                              | PW (TSSOP) | DBQ (SSOP) | DB (SSOP) | DW (SOIC) | UNIT |
|-------------------------------|----------------------------------------------|------------|------------|-----------|-----------|------|
|                               |                                              | 16 PINS    | 16 PINS    | 16 PINS   | 16 PINS   |      |
| $R_{\theta JA}$               | Junction-to-ambient thermal resistance       | 122        | 121.7      | 113.2     | 84.7      | °C/W |
| $R_{\theta JC(top)}$          | Junction-to-case (top) thermal resistance    | 56.4       | 72.9       | 63.6      | 48        | °C/W |
| $R_{\theta JB}$               | Junction-to-board thermal resistance         | 67.1       | 64.2       | 64        | 49.1      | °C/W |
| ΨЈТ                           | Junction-to-top characterization parameter   | 10.8       | 24.4       | 21.2      | 22.7      | °C/W |
| ΨЈВ                           | Junction-to-board characterization parameter | 66.5       | 63.8       | 63.4      | 48.7      | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

#### 6.5 Electrical Characteristics

over operating free-air temperature range (unless otherwise noted)

|                   | PARAMETER                                       | TEST CONDITIONS                  | V <sub>cc</sub>  | MIN  | TYP <sup>(1)</sup> | MAX  | UNIT |  |  |  |  |
|-------------------|-------------------------------------------------|----------------------------------|------------------|------|--------------------|------|------|--|--|--|--|
| V <sub>IK</sub>   | Input diode clamp voltage                       | I <sub>I</sub> = -18 mA          | 1.65 V to 5.5 V  | -1.2 |                    |      | V    |  |  |  |  |
| V <sub>PORR</sub> | Power-on reset voltage, V <sub>CC</sub> rising  | $V_I = V_{CC}$ or GND, $I_O = 0$ |                  |      | 1.2                | 1.5  | V    |  |  |  |  |
| $V_{PORF}$        | Power-on reset voltage, V <sub>CC</sub> falling | $V_I = V_{CC}$ or GND, $I_O = 0$ |                  | 0.75 | 1                  |      | V    |  |  |  |  |
|                   |                                                 |                                  | 1.65 V           | 1.2  |                    |      | 1    |  |  |  |  |
|                   |                                                 | J 0 m A                          | 2.3 V            | 1.8  |                    |      |      |  |  |  |  |
|                   |                                                 | $I_{OH} = -8 \text{ mA}$         | 3 V              | 2.6  |                    |      |      |  |  |  |  |
| .,                | P-port high-level output voltage (2)            |                                  | 4.5 V            | 4.1  |                    |      | V    |  |  |  |  |
| V <sub>OH</sub>   | P-port nign-ievel output voltage                |                                  | 1.65 V           | 1.1  |                    |      | V    |  |  |  |  |
|                   |                                                 | 10 77 A                          | 2.3 V            | 1.7  |                    |      |      |  |  |  |  |
|                   |                                                 | I <sub>OH</sub> = -10 mA         | 3 V              | 2.5  |                    |      |      |  |  |  |  |
|                   |                                                 |                                  | 4.5 V            | 4    |                    |      |      |  |  |  |  |
|                   | SDA <sup>(3)</sup>                              | V <sub>OL</sub> = 0.4 V          | 1.65 V to 5.5 V  | 3    | 11                 |      |      |  |  |  |  |
|                   |                                                 |                                  | 1.65 V           | 8    | 10                 |      | mA   |  |  |  |  |
|                   |                                                 | V <sub>OL</sub> = 0.5 V          | 2.3 V            | 8    | 13                 |      |      |  |  |  |  |
|                   |                                                 |                                  | 3 V              | 8    | 15                 |      |      |  |  |  |  |
|                   | 5 (4)                                           |                                  | 4.5 V            | 8    | 17                 |      |      |  |  |  |  |
| I <sub>OL</sub>   | P port <sup>(4)</sup>                           | V <sub>OL</sub> = 0.7 V          | 1.65 V           | 10   | 14                 |      |      |  |  |  |  |
|                   |                                                 |                                  | 2.3 V            | 10   | 17                 |      |      |  |  |  |  |
|                   |                                                 |                                  | 3 V              | 10   | 20                 |      |      |  |  |  |  |
|                   |                                                 |                                  | 4.5 V            | 10   | 24                 |      |      |  |  |  |  |
|                   | ĪNT (5)                                         | V <sub>OL</sub> = 0.4 V          | 1.65 V to 5.5 V  | 3    | 7                  |      |      |  |  |  |  |
|                   | SCL, SDA                                        | V V ONE                          | 4.05.\\\. 5.5.\\ |      |                    | ±1   |      |  |  |  |  |
| I <sub>I</sub>    | A2-A0                                           | $V_I = V_{CC}$ or GND            | 1.65 V to 5.5 V  |      |                    | ±1   | μΑ   |  |  |  |  |
| I <sub>IH</sub>   | P port                                          | V <sub>I</sub> = V <sub>CC</sub> | 1.65 V to 5.5 V  |      |                    | 1    | μΑ   |  |  |  |  |
| I <sub>IL</sub>   | P port                                          | V <sub>I</sub> = GND             | 1.65 V to 5.5 V  |      |                    | -100 | μΑ   |  |  |  |  |

<sup>(1)</sup> All typical values are at nominal supply voltage (1.8-, 2.5-, 3.3-, or 5-V  $V_{CC}$ ) and  $T_A = 25$ °C.

<sup>(2)</sup> Each P-port I/O configured as a high output must be externally limited to a maximum of 10 mA, and the total current sourced by all I/Os (P-ports P7-P0) through V<sub>CC</sub> must be limited to a maximum current of 80 mA.

<sup>(3)</sup> The SDA pin must be externally limited to a maximum of 12 mA, and the total current sunk by all I/Os (P-ports P7-P0, INT, and SDA) through GND must be limited to a maximum current of 200 mA.

<sup>(4)</sup> Each P-port I/O configured as a low output must be externally limited to a maximum of 25 mA, and the total current sunk by all I/Os (P-ports P7-P0, INT, and SDA) through GND must be limited to a maximum current of 200 mA.

The INT pin must be externally limited to a maximum of 7 mA, and the total current sunk by all I/Os (P-ports P7-P0, INT, and SDA) through GND must be limited to a maximum current of 200 mA.



#### **Electrical Characteristics (continued)**

over operating free-air temperature range (unless otherwise noted)

|                 | PARAMETER       | TEST                                    | CONDITIONS                 | V <sub>cc</sub> | MIN TYP(1) | MAX | UNIT |
|-----------------|-----------------|-----------------------------------------|----------------------------|-----------------|------------|-----|------|
|                 |                 |                                         |                            | 5.5 V           | 34         |     |      |
| Icc             | On arating mode | $V_I = V_{CC}$ or GND, $I_O = 0$        | 0, I/O = inputs,           | 3.6 V           | 15         |     |      |
|                 | Operating mode  | f <sub>SCL</sub> = 400 kHz, no load     | d                          | 2.7 V           | 9          |     |      |
|                 |                 |                                         |                            | 1.95 V          | 5          |     |      |
|                 |                 |                                         |                            | 5.5 V           | 1.9        | 3.5 | μА   |
|                 | Standby mode    |                                         | $V_1 = V_{CC}$ $V_1 = GND$ | 3.6 V           | 1.1        | 1.8 | mA   |
|                 |                 |                                         |                            | 2.7 V           | 1          | 1.6 |      |
|                 |                 | I/O = inputs,                           |                            | 1.95 V          | 0.4        | 1   |      |
|                 |                 | $f_{SCL} = 0 \text{ kHz}$               |                            | 5.5 V           | 0.45       | 0.7 |      |
|                 |                 |                                         |                            | 3.6 V           | 0.3        | 0.6 |      |
|                 |                 |                                         | V <sub>I</sub> = GND       | 2.7 V           | 0.23       | 0.5 |      |
|                 |                 |                                         |                            | 1.95 V          | 0.23       | 0.5 |      |
| Ci              | SCL             | V <sub>I</sub> = V <sub>CC</sub> or GND |                            | 1.65 V to 5.5 V | 3          | 8   | pF   |
| C               | SDA             | V - V or CND                            |                            | 1.65 V to 5.5 V | 5.5        | 9.5 | n.E  |
| C <sub>io</sub> | P port          | VIO = VCC OF GND                        | $V_{IO} = V_{CC}$ or GND   |                 | 8          | 9.5 | pF   |



#### 6.6 I<sup>2</sup>C Interface Timing Requirements

over operating free-air temperature range (unless otherwise noted) (see Figure 11)

| •                     |                                             | range (unless otherwise noted) (see         | MIN                               | MAX  | UNIT |
|-----------------------|---------------------------------------------|---------------------------------------------|-----------------------------------|------|------|
| STANDAR               | D MODE                                      |                                             |                                   |      |      |
| f <sub>scl</sub>      | I <sup>2</sup> C clock frequency            |                                             | 0                                 | 100  | kHz  |
| t <sub>sch</sub>      | I <sup>2</sup> C clock high time            |                                             | 4                                 |      | μs   |
| t <sub>scl</sub>      | I <sup>2</sup> C clock low time             |                                             | 4.7                               |      | μs   |
| t <sub>sp</sub>       | I <sup>2</sup> C spike time                 |                                             |                                   | 50   | ns   |
| t <sub>sds</sub>      | I <sup>2</sup> C serial-data setup time     |                                             | 250                               |      | ns   |
| sdh                   | I <sup>2</sup> C serial-data hold time      |                                             | 0                                 |      | ns   |
| icr                   | I <sup>2</sup> C input rise time            |                                             |                                   | 1000 | ns   |
| icf                   | I <sup>2</sup> C input fall time            |                                             |                                   | 300  | ns   |
| ocf                   | I <sup>2</sup> C output fall time           | 10-pF to 400-pF bus                         |                                   | 300  | ns   |
| buf                   | I <sup>2</sup> C bus free time between S    | top and Start                               | 4.7                               |      | μs   |
| t <sub>sts</sub>      | I <sup>2</sup> C Start or repeated Start co | ondition setup                              | 4.7                               |      | μs   |
| t <sub>sth</sub>      | I <sup>2</sup> C Start or repeated Start co | ondition hold                               | 4                                 |      | μs   |
| t <sub>sps</sub>      | I <sup>2</sup> C Stop condition setup       |                                             | 4                                 |      | μs   |
| t <sub>vd(data)</sub> | Valid data time                             | SCL low to SDA output valid                 |                                   | 3.45 | ns   |
| t <sub>vd(ack)</sub>  | Valid data time of ACK condition            | ACK signal from SCL low to SDA (out) low    |                                   | 3.45 | μs   |
| C <sub>b</sub>        | I <sup>2</sup> C bus capacitive load        |                                             |                                   | 400  | pF   |
| FAST MOD              | DE                                          |                                             |                                   |      |      |
| scl                   | I <sup>2</sup> C clock frequency            |                                             | 0                                 | 400  | kHz  |
| sch                   | I <sup>2</sup> C clock high time            |                                             | 0.6                               |      | μs   |
| scl                   | I <sup>2</sup> C clock low time             |                                             | 1.3                               |      | μs   |
| sp                    | I <sup>2</sup> C spike time                 |                                             |                                   | 50   | ns   |
| t <sub>sds</sub>      | I <sup>2</sup> C serial-data setup time     |                                             | 100                               |      | ns   |
| sdh                   | I <sup>2</sup> C serial-data hold time      |                                             | 0                                 |      | ns   |
| icr                   | I <sup>2</sup> C input rise time            |                                             | 20                                | 300  | ns   |
| ticf                  | I <sup>2</sup> C input fall time            |                                             | 20 × (V <sub>DD</sub> / 5.5<br>V) | 300  | ns   |
| ocf                   | I <sup>2</sup> C output fall time           | 10-pF to 400-pF bus                         | 20 × (V <sub>DD</sub> / 5.5<br>V) | 300  | ns   |
| buf                   | I <sup>2</sup> C bus free time between S    | top and Start                               | 1.3                               |      | μs   |
| sts                   | I <sup>2</sup> C Start or repeated Start co | ondition setup                              | 0.6                               |      | μs   |
| sth                   | I <sup>2</sup> C Start or repeated Start co | ondition hold                               | 0.6                               |      | μs   |
| sps                   | I <sup>2</sup> C Stop condition setup       |                                             | 0.6                               |      | μs   |
| t <sub>vd(data)</sub> | Valid data time                             | SCL low to SDA output valid                 |                                   | 0.9  | ns   |
| t <sub>vd(ack)</sub>  | Valid data time of ACK condition            | ACK signal from SCL low to<br>SDA (out) low |                                   | 0.9  | μs   |
| C <sub>b</sub>        | I <sup>2</sup> C bus capacitive load        |                                             |                                   | 400  | pF   |

#### 6.7 Switching Characteristics

over operating free-air temperature range (unless otherwise noted) (see Figure 12 and Figure 13)

|                 | PARAMETER                  | FROM<br>(INPUT) | TO<br>(OUTPUT) | MIN | MAX | UNIT |
|-----------------|----------------------------|-----------------|----------------|-----|-----|------|
| STA             | NDARD MODE and FAST MODE   |                 |                |     |     |      |
| t <sub>iv</sub> | Interrupt valid time       | P port          | ĪNT            |     | 4   | μs   |
| t <sub>ir</sub> | Interrupt reset delay time | SCL             | ĪNT            |     | 4   | μs   |
| t <sub>pv</sub> | Output data valid          | SCL             | P7-P0          |     | 350 | ns   |
| t <sub>ps</sub> | Input data setup time      | P port          | SCL            | 100 |     | ns   |
| t <sub>ph</sub> | Input data hold time       | P port          | SCL            | 1   |     | μS   |



#### 6.8 Typical Characteristics

 $T_A = 25$ °C (unless otherwise noted)





#### **Typical Characteristics (continued)**

 $T_A = 25$ °C (unless otherwise noted)





Figure 7. Source Current ( $I_{OH}$ ) vs Output High Voltage ( $V_{OH}$ ) for P-Ports at Four Supply Voltages

Figure 8. Output High Voltage (V<sub>CC</sub>) vs Supply Voltage (V<sub>CC</sub>) for P-Ports





Figure 9. Supply Current ( $I_{CC}$ ) vs Number of I/Os Held Low (#)

Figure 10.  $\Delta$  I<sub>CC</sub> vs Temperature for Different V<sub>CC</sub> (V<sub>I</sub> = V<sub>CC</sub> - 0.6 V)



#### 7 Parameter Measurement Information



SDA LOAD CONFIGURATION



#### **VOLTAGE WAVEFORMS**

| BYTE | DESCRIPTION              |
|------|--------------------------|
| 1    | I <sup>2</sup> C address |
| 2, 3 | P-port data              |

- A.  $C_L$  includes probe and jig capacitance.
- B. All inputs are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz,  $Z_0 = 50~\Omega$ ,  $t_r/t_f~\leq$  30 ns.
- C. All parameters and waveforms are not applicable to all devices.

Figure 11. I<sup>2</sup>C Interface Load Circuit and Voltage Waveforms



#### **Parameter Measurement Information (continued)**



**Interupt Load Configuration** 





- A. C<sub>L</sub> includes probe and jig capacitance.
- B. All inputs are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz,  $Z_O = 50 \Omega$ ,  $t_f/t_f \leq$  30 ns.
- C. All parameters and waveforms are not applicable to all devices.

Figure 12. Interrupt Load Circuit and Voltage Waveforms



#### **Parameter Measurement Information (continued)**



#### P-PORT LOAD CONFIGURATION



WRITE MODE  $(R/\overline{W} = 0)$ 



- A. C<sub>L</sub> includes probe and jig capacitance.
- B.  $~t_{pv}$  is measured from 0.7 x  $V_{CC}$  on SCL to 50% I/O (Pn) output.
- C. All inputs are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz,  $Z_0 = 50~\Omega$ ,  $t_r/t_f \leq$  30 ns.
- D. The outputs are measured one at a time, with one transition per measurement.
- E. All parameters and waveforms are not applicable to all devices.

Figure 13. P-Port Load Circuit and Voltage Waveforms



#### 8 Detailed Description

#### 8.1 Overview

The TCA9554A is an 8-bit I/O expander for the two-line bidirectional bus ( $I^2C$ ) is designed for 1.65-V to 5.5-V V<sub>CC</sub> operation. It provides general-purpose remote I/O expansion for most micro-controller families via the  $I^2C$  interface (serial clock, SCL, and serial data, SDA, pins).

The TCA9554A open-drain interrupt ( $\overline{\text{INT}}$ ) output is activated when any input state differs from its corresponding Input Port register state and is used to indicate to the system master that an input state has changed. The  $\overline{\text{INT}}$  pin can be connected to the interrupt input of a micro-controller. By sending an interrupt signal on this line, the remote I/O can inform the micro-controller if there is incoming data on its ports without having to communicate via the I2C bus. Thus, the TCA9554A can remain a simple slave device. The device outputs (latched) have high-current drive capability for directly driving LEDs.

Three hardware pins (A0, A1, and A2) are used to program and vary the fixed I<sup>2</sup>C slave address and allow up to eight devices to share the same I<sup>2</sup>C bus or SMBus.

The system master can reset the TCA9554A in the event of a timeout or other improper operation by cycling the power supply and causing a power-on reset (POR). A reset puts the registers in their default state and initializes the I<sup>2</sup>C /SMBus state machine.

The TCA9554A consists of one 8-bit Configuration (input or output selection), Input Port, Output Port, and Polarity Inversion (active high or active low) registers. At power on, the I/Os are configured as inputs. However, the system master can enable the I/Os as either inputs or outputs by writing to the I/O configuration bits. The data for each input or output is kept in the corresponding Input Port or Output Port register. The polarity of the Input Port register can be inverted with the Polarity Inversion register. All registers can be read by the system master.

The TCA9554A and TCA9554 are identical except for their fixed I<sup>2</sup>C address. This allows for up to 16 of these devices (8 of each) on the same I<sup>2</sup>C/SMBus.

The TCA9554A is identical to the TCA9534A except for the addition of the internal I/O pull-up resistors, which keeps P-ports from floating when configured as inputs.



#### 8.2 Functional Block Diagram



Pin numbers shown are for the PW package.

Figure 14. Functional Block Diagram

### TEXAS INSTRUMENTS

#### Functional Block Diagram (continued)



At power-on reset, all registers return to default values.

Figure 15. Simplified Schematic Of P0 To P7

#### 8.3 Feature Description

#### 8.3.1 I/O Port

When an I/O is configured as an input, FETs Q1 and Q2 are off, creating a high-impedance input with a weak pull-up (100 k $\Omega$  typical) to V<sub>CC</sub>. The input voltage may be raised above V<sub>CC</sub> to a maximum of 5.5 V, however it must be noted that because of the integrated 100 k $\Omega$  pull-up resistor it may result in current flow from I/O to VCC pin (Figure 15).

If the I/O is configured as an output, Q1 or Q2 is enabled depending on the state of the output port register. In this case, there are low impedance paths between the I/O pin and either  $V_{CC}$  or GND. The external voltage applied to this I/O pin must not exceed the recommended levels for proper operation.

#### 8.3.2 Interrupt Output (INT)

An interrupt is generated by any rising or falling edge of any P-port I/O configured as an input. After time  $t_{iv}$ , the signal  $\overline{INT}$  is valid. Resetting the interrupt circuit is achieved when data on the ports is changed back to the original state or when data is read from the Input Port register. Resetting occurs in the read mode at the acknowledge (ACK) bit after the rising edge of the SCL signal. Interrupts that occur during the ACK clock pulse can be lost (or be very short) due to the resetting of the interrupt during this pulse. Each change of the I/Os after resetting is detected and is transmitted as an interrupt on the  $\overline{INT}$  pin.

Reading from or writing to another device does not affect the interrupt circuit, and a pin configured as an output cannot cause an interrupt. Changing an I/O from an output to an input may cause a false interrupt to occur if the state of the pin does not match the contents of the Input Port register.



#### **Feature Description (continued)**

The INT output has an open-drain structure and requires pull-up resistor to V<sub>CC</sub>.

#### 8.4 Device Functional Modes

#### 8.4.1 Power-On Reset

When power (from 0 V) is applied to VCC, an internal power-on reset holds the TCA9554A in a reset condition until  $V_{CC}$  has reached  $V_{PORR}$ . At that point, the reset condition is released and the TCA9554A registers and SMBus/I<sup>2</sup>C state machine initializes to their default states. After that,  $V_{CC}$  must be lowered to below  $V_{PORF}$  and then back up to the operating voltage for a power-on reset cycle.

#### 8.5 Programming

#### 8.5.1 I<sup>2</sup>C Interface

The bidirectional I<sup>2</sup>C bus consists of the serial clock (SCL) and serial data (SDA) lines. Both lines must be connected to a positive supply through a pull-up resistor when connected to the output stages of a device. Data transfer may be initiated only when the bus is not busy.

 $I^2C$  communication with this device is initiated by a master sending a Start condition, a high-to-low transition on the SDA input/output while the SCL input is high (see Figure 16). After the Start condition, the device address byte is sent, most significant bit (MSB) first, including the data direction bit (R/W).

After receiving the valid address byte, this device responds with an acknowledge (ACK), a low on the SDA inputoutput during the high of the ACK-related clock pulse. The address inputs (A0–A2) of the slave device must not be changed between the Start and the Stop conditions.

On the I<sup>2</sup>C bus, only one data bit is transferred during each clock pulse. The data on the SDA line must remain stable during the high pulse of the clock period, as changes in the data line at this time are interpreted as control commands (Start or Stop) (see Figure 17).

A Stop condition, a low-to-high transition on the SDA input-output while the SCL input is high, is sent by the master (see Figure 16).

Any number of data bytes can be transferred from the transmitter to receiver between the Start and the Stop conditions. Each byte of eight bits is followed by one ACK bit. The transmitter must release the SDA line before the receiver can send an ACK bit. The device that acknowledges must pull down the SDA line during the ACK clock pulse so that the SDA line is stable low during the high pulse of the ACK-related clock period (see Figure 18). When a slave receiver is addressed, it must generate an ACK after each byte is received. Similarly, the master must generate an ACK after each byte that it receives from the slave transmitter. Setup and hold times must be met to ensure proper operation.

A master receiver signals an end of data to the slave transmitter by not generating an acknowledge (NACK) after the last byte has been clocked out of the slave. This is done by the master receiver by holding the SDA line high. In this event, the transmitter must release the data line to enable the master to generate a Stop condition.



Figure 16. Definition of Start and Stop Conditions



#### **Programming (continued)**



Figure 17. Bit Transfer



Figure 18. Acknowledgment on I<sup>2</sup>C Bus

Table 1 shows the TCA9554A interface definition.

**Table 1. Interface Definition Table** 

| ВҮТЕ                           | BIT     |    |    |    |    |    |    |         |  |
|--------------------------------|---------|----|----|----|----|----|----|---------|--|
|                                | 7 (MSB) | 6  | 5  | 4  | 3  | 2  | 1  | 0 (LSB) |  |
| I <sup>2</sup> C slave address | L       | Н  | Н  | Н  | A2 | A1 | A0 | R/W     |  |
| Px I/O data bus                | P7      | P6 | P5 | P4 | P3 | P2 | P1 | P0      |  |



#### 8.6 Register Maps

#### 8.6.1 Device Address

Figure 19 shows the address byte of the TCA9554A.



Figure 19. TCA9554A Address

Table 2 shows the address reference of the TCA9554A.

Table 2. Address Reference

|    | INPUTS |    | I <sup>2</sup> C BUS SLAVE ADDRESS |  |  |  |
|----|--------|----|------------------------------------|--|--|--|
| A2 | A1     | A0 | I C BUS SLAVE ADDRESS              |  |  |  |
| L  | L      | L  | 56 (decimal), 38 (hexadecimal)     |  |  |  |
| L  | L      | Н  | 57 (decimal), 39 (hexadecimal)     |  |  |  |
| L  | Н      | L  | 58 (decimal), 3A (hexadecimal)     |  |  |  |
| L  | Н      | Н  | 59 (decimal), 3B (hexadecimal)     |  |  |  |
| Н  | L      | L  | 60 (decimal), 3C (hexadecimal)     |  |  |  |
| Н  | L      | Н  | 61 (decimal), 3D (hexadecimal)     |  |  |  |
| Н  | Н      | L  | 62 (decimal), 3E (hexadecimal)     |  |  |  |
| Н  | Н      | Н  | 63 (decimal), 3F (hexadecimal)     |  |  |  |

The last bit of the slave address defines the operation (read or write) to be performed. When it is high (1), a read is selected, while a low (0) selects a write operation.

#### 8.6.2 Control Register and Command Byte

Following the successful Acknowledgment of the address byte, the bus master sends a command byte that is stored in the control register in the TCA9554A (see Figure 20). Two bits of this command byte state the operation (read or write) and the internal register (input, output, polarity inversion or configuration) that are affected. This register can be written or read through the I<sup>2</sup>C bus. The command byte is sent only during a write transmission.

Once a command byte has been sent, the register that was addressed continues to be accessed by reads until a new command byte has been sent. Figure 20 shows the TCA9554A control register bits and Table 3 shows the command byte.



Figure 20. Control Register Bits

**Table 3. Command Byte Table** 

| CONTROL REG | ISTER BITS | COMMAND BYTE | REGISTER           | PROTOCOL        | POWER-UP DEFAULT |  |
|-------------|------------|--------------|--------------------|-----------------|------------------|--|
| B1          | В0         | (HEX)        | REGISTER           | PROTOCOL        | TOWER-OF DEFAULT |  |
| 0           | 0          | 0x00         | Input Port         | Read byte       | XXXX XXXX        |  |
| 0           | 1          | 0x01         | Output Port        | Read/write byte | 1111 1111        |  |
| 1           | 0          | 0x02         | Polarity Inversion | Read/write byte | 0000 0000        |  |
| 1           | 1          | 0x03         | Configuration      | Read/write byte | 1111 1111        |  |



#### 8.6.3 Register Descriptions

The Input Port register (register 0) reflects the incoming logic levels of the pins, regardless of whether the pin is defined as an input or an output by the Configuration register. It only acts on read operation. Writes to these registers have no effect. The default value, X, is determined by the externally applied logic level.

Before a read operation, a write transmission is sent with the command byte to indicate to the I<sup>2</sup>C device that the Input Port register is accessed next. See Table 4.

Table 4. Register 0 (Input Port Register) Table

| BIT     | 17 | 16 | 15 | 14 | 13 | 12 | I1 | 10 |
|---------|----|----|----|----|----|----|----|----|
| DEFAULT | Χ  | Χ  | Χ  | Χ  | Χ  | Χ  | Χ  | Χ  |

The Output Port register (register 1) shows the outgoing logic levels of the pins defined as outputs by the Configuration register. Bit values in this register have no effect on pins defined as inputs. In turn, reads from this register reflect the value that is in the flip-flop controlling the output selection, not the actual pin value. See Table 5.

Table 5. Register 1 (Output Port Register) Table

| BIT     | 07 | O6 | O5 | 04 | О3 | O2 | O1 | 00 |
|---------|----|----|----|----|----|----|----|----|
| DEFAULT | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  |

The Polarity Inversion register (register 2) allows polarity inversion of pins defined as inputs by the Configuration register. If a bit in this register is set (written with 1), the corresponding port pin polarity is inverted. If a bit in this register is cleared (written with a 0), the corresponding port pin original polarity is retained. See Table 6.

Table 6. Register 2 (Polarity Inversion Register) Table

| BIT     | N7 | N6 | N5 | N4 | N3 | N2 | N1 | N0 |
|---------|----|----|----|----|----|----|----|----|
| DEFAULT | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |

The Configuration register (register 3) configures the directions of the I/O pins. If a bit in this register is set to 1, the corresponding port pin is enabled as an input with a high-impedance output driver. If a bit in this register is cleared to 0, the corresponding port pin is enabled as an output. See Table 7.

Table 7. Register 3 (Configuration Register) Table

| BIT     | C7 | C6 | C5 | C4 | C3 | C2 | C1 | C0 |
|---------|----|----|----|----|----|----|----|----|
| DEFAULT | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  |



#### 8.6.3.1 Bus Transactions

Data is exchanged between the master and the TCA9554A through write and read commands.

#### 8.6.3.1.1 Writes

To write on the I<sup>2</sup>C <u>bus</u>, the master sends a START condition on the bus with the address of the slave, as well as the last bit (the R/W bit) set to 0, which signifies a write. After the slave sends the acknowledge bit, the master then sends the register address of the register to which it wishes to write. The slave acknowledges again, letting the master know it is ready. After this, the master starts sending the register data to the slave until the master has sent all the data necessary (which is sometimes only a single byte), and the master terminates the transmission with a STOP condition. Note that the command byte/register address does NOT automatically increment. Writing multiple bytes during a write results in the last byte sent being stored in the register.

See the *Register Descriptions* section to see list of the TCA9554A's internal registers and a description of each one

Figure 21 shows an example of writing a single byte to a slave register.



#### Write to one register in a device



Figure 21. Write to Register

Figure 22 shows an example of writing to the ploarity inversion register.





Figure 22. Write to the Polarity Inversion Register

Figure 23 shows an example of writingto output port register.



Figure 23. Write to Output Port Register

#### 8.6.3.1.2 Reads

The bus master first must send the TCA9554A address with the LSB set to a logic 0 (see Figure 19 for device address). The command byte is sent after the address and determines which register is accessed. After a restart, the device address is sent again but, this time, the LSB is set to a logic 1. Data from the register defined by the command byte then is sent by the TCA9554A (see Figure 25). The command byte does not increment automatically. If multiple bytes are read, data from the specified command byte/register is going to be continuously read.

See the *Register Descriptions* section for the list of the TCA9554A's internal registers and a description of each one.

Figure 24 shows an example of reading a single byte from a slave register.

Master controls SDA line
Slave controls SDA line

#### Read from one register in a device



Figure 24. Read from Register

After a restart, the value of the register defined by the command byte matches the register being accessed when the restart occurred. Data is clocked into the register on the rising edge of the ACK clock pulse. After the first byte, additional bytes may be read, but the same register specified by the command byte is read.

Data is clocked into the register on the rising edge of the ACK clock pulse. There is no limitation on the number of data bytes received in one read transmission, but when the final byte is received, the bus master must not acknowledge the data.





- A. Transfer of data can be stopped at any time by a Stop condition. When this occurs, data present at the latest acknowledge phase is valid (output mode). It is assumed that the command byte previously has been set to 00 (Read Input Port register).
- B. This figure eliminates the command byte transfer, a restart, and slave address call between the initial slave address call and actual data transfer from the P port (see Figure 24 for these details).

Figure 25. Read Input Port Register



#### 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 9.1 Application Information

Applications of the TCA9554A has this device connected as a slave to an I<sup>2</sup>C master (processor), and the I<sup>2</sup>C bus may contain any number of other slave devices. The TCA9554A is typically in a remote location from the master, placed close to the GPIOs to which the master must monitor or control. IO Expanders such as the TCA9554A are typically used for controlling LEDs (for feedback or status lights), controlling enable or reset signals of other devices, and even reading the outputs of other devices or buttons.

#### 9.2 Typical Application

Figure 26 shows an application in which the TCA9554A can be used.



- (1) The SCL and SDA pins must be tied directly to VCC because if SCL and SDA are tied to an auxiliary power supply that can be powered on while VCC is powered off, then the supply current, ICC, increases as a result.
- (2) Device address is configured as 0111000 for this example.
- (3) P0, P2, and P3 are configured as outputs.
- (4) P1, P4, and P5 are configured as inputs.
- (5) P6 and P7 are not used and have internal 100-kΩ pullup resistors to protect them from floating.

Figure 26. Application Schematic



#### **Typical Application (continued)**

#### 9.2.1 Design Requirements

#### 9.2.1.1 Calculating Junction Temperature and Power Dissipation

When designing with this device, it is important that the *Recommended Operating Conditions* not be violated. Many of the parameters of this device are rated based on junction temperature. So junction temperature must be calculated in order to verify that safe operation of the device is met. The basic equation for junction temperature is shown in Equation 1.

$$T_{j} = T_{A} + (\theta_{JA} \times P_{d})$$
 (1)

 $\theta_{JA}$  is the standard junction to ambient thermal resistance measurement of the package, as seen in *Thermal Information* table.  $P_d$  is the total power dissipation of the device, and the approximation is shown in Equation 2.

$$P_{d} \approx \left(I_{CC\_STATIC} \times V_{CC}\right) + \sum P_{d\_PORT\_L} + \sum P_{d\_PORT\_H}$$
(2)

Equation 2 is the approximation of power dissipation in the device. The equation is the static power plus the summation of power dissipated by each port (with a different equation based on if the port is outputting high, or outputting low. If the port is set as an input, then power dissipation is the input leakage of the pin multiplied by the voltage on the pin). Note that this ignores power dissipation in the INT and SDA pins, assuming these transients to be small. They can easily be included in the power dissipation calculation by using Equation 3 to calculate the power dissipation in INT or SDA while they are pulling low, and this gives maximum power dissipation.

$$P_{d\_PORT\_L} = (I_{OL} \times V_{OL})$$
(3)

Equation 3 shows the power dissipation for a single port which is set to output low. The power dissipated by the port is the  $V_{OL}$  of the port multiplied by the current it is sinking.

$$P_{d\_PORT\_H} = \left(I_{OH} \times (V_{CC} - V_{OH})\right)$$
(4)

Equation 4 shows the power dissipation for a single port which is set to output high. The power dissipated by the port is the current sourced by the port multiplied by the voltage drop across the device (difference between V<sub>CC</sub> and the output voltage).

#### 9.2.1.2 Minimizing I<sub>CC</sub> When I/Os Control LEDs

When the I/Os are used to control LEDs, normally they are connected to  $V_{CC}$  through a resistor as shown in Figure 26. For a P-port configured as an input,  $I_{CC}$  increases as  $V_I$  becomes lower than  $V_{CC}$ . The LED is a diode, with threshold voltage  $V_T$ , and when a P-port is configured as an input the LED is off but  $V_I$  is a  $V_T$  drop below  $V_{CC}$ .

For battery-powered applications, it is essential that the voltage of P-ports controlling LEDs is greater than or equal to  $V_{CC}$  when the P-ports are configured as input to minimize current consumption. Figure 27 shows a high-value resistor in parallel with the LED. Figure 28 shows  $V_{CC}$  less than the LED supply voltage by at least  $V_T$ . Both of these methods maintain the I/O  $V_I$  at or above  $V_{CC}$  and prevents additional supply current consumption when the P-port is configured as an input and the LED is off.

The TCA9554A has an integrated 100-k $\Omega$  pull-up resistor, so there is no need for an external pull-up.



Figure 27. High-Value Resistor in Parallel With LED



#### **Typical Application (continued)**



Figure 28. Device Supplied by a Lower Voltage

#### 9.2.2 Detailed Design Procedure

The pull-up resistors,  $R_P$ , for the SCL and SDA lines need to be selected appropriately and take into consideration the total capacitance of all slaves on the  $I^2C$  bus. The minimum pull-up resistance is a function of  $V_{CC}$ ,  $V_{OL,(max)}$ , and  $I_{OL}$  as shown in Equation 5.

$$R_{p(min)} = \frac{V_{CC} - V_{OL(max)}}{I_{OL}}$$
(5)

The maximum pull-up resistance is a function of the maximum rise time,  $t_r$  (300 ns for fast-mode operation,  $f_{SCL}$  = 400 kHz) and bus capacitance,  $C_b$  as shown in Equation 6.

$$R_{p(max)} = \frac{t_r}{0.8473 \times C_b} \tag{6}$$

The maximum bus capacitance for an  $I^2C$  bus must not exceed 400 pF for standard-mode or fast-mode operation. The bus capacitance can be approximated by adding the capacitance of the TCA9554A,  $C_i$  for SCL or  $C_{io}$  for SDA, the capacitance of wires, connections, traces, and the capacitance of additional slaves on the bus.

#### 9.2.3 Application Curves





#### 10 Power Supply Recommendations

#### 10.1 Power-On Reset Requirements

In the event of a glitch or data corruption, the TCA9554A can be reset to its default conditions by using the power-on reset feature. Power-on reset requires that the device go through a power cycle to be completely reset. This reset also happens when the device is powered on for the first time in an application.

The power-on reset is shown in Figure 31.



Figure 31. V<sub>CC</sub> is Lowered Below the POR Threshold, then Ramped Back Up to V<sub>CC</sub>

Table 8 specifies the performance of the power-on reset feature for the TCA9554A.

Table 8. Recommended Supply Sequencing and Ramp Rates (1)

|                     | PARAMETER                                                                                                         |               | MIN | MAX  | UNIT |
|---------------------|-------------------------------------------------------------------------------------------------------------------|---------------|-----|------|------|
| V <sub>CC_FT</sub>  | Fall rate                                                                                                         | See Figure 31 | 1   | 2000 | ms   |
| V <sub>CC_RT</sub>  | Rise rate                                                                                                         | See Figure 31 | 0.1 | 2000 | ms   |
| V <sub>CC_TRR</sub> | Time to re-ramp (when $V_{CC}$ drops to $V_{POR\_MIN}$ – 50 mV or when $V_{CC}$ drops to GND)                     | See Figure 31 | 2   |      | μS   |
| V <sub>CC_GH</sub>  | Level that $V_{CCP}$ can glitch down to, but not cause a functional disruption when $V_{CC\_GW}$ = 1 $\mu s$      | See Figure 32 |     | 1.2  | V    |
| V <sub>CC_MV</sub>  | The minimum voltage that $V_{CC}$ can glitch down to without causing a reset ( $V_{CC\_GH}$ must not be violated) | See Figure 32 | 1.5 |      | V    |
| V <sub>CC_GW</sub>  | Glitch width that does not cause a functional disruption when $V_{CC\_GH} = 0.5 \times V_{CC}$                    | See Figure 32 |     | 10   | μS   |

<sup>(1)</sup> All supply sequencing and ramp rate values are measured at  $T_A = 25^{\circ}C$ 

Glitches in the power supply can also affect the power-on reset performance of this device. The glitch width  $(V_{CC\_GW})$  and height  $(V_{CC\_GH})$  are dependent on each other. The bypass capacitance, source impedance, and device impedance are factors that affect power-on reset performance. Figure 32 and Table 8 provide more information on how to measure these specifications.



Figure 32. Glitch Width and Glitch Height



 $V_{PORR}$  is critical to the power-on reset.  $V_{PORR}$  is the voltage level at which the reset condition is released and all the registers and the I<sup>2</sup>C/SMBus state machine are initialized to their default states. The value of power-on-reset voltage differs based on the  $V_{CC}$  being lowered to or from 0 ( $V_{PORR}$  or  $V_{PORF}$ ). Figure 33 and Table 8 provide more details on this specification.



Figure 33. Waveform Describing  $V_{CC}$  Voltage Level at Which Power-On-Reset Occurs



#### 11 Layout

#### 11.1 Layout Guidelines

For printed circuit board (PCB) layout of the TCA9554A, common PCB layout practices must be followed but additional concerns related to high-speed data transfer such as matched impedances and differential pairs are not a concern for I<sup>2</sup>C signal speeds.

In all PCB layouts, it is a best practice to avoid right angles in signal traces, to fan out signal traces away from each other upon leaving the vicinity of an integrated circuit (IC), and to use thicker trace widths to carry higher amounts of current that commonly pass through power and ground traces. By-pass and de-coupling capacitors are commonly used to control the voltage on the VCC pin, using a larger capacitor to provide additional power in the event of a short power supply glitch and a smaller capacitor to filter out high-frequency ripple. These capacitors must be placed as close to the TCA9554A as possible. These best practices are shown in Figure 34.

For the layout example provided in Figure 34, it is possible to fabricate a PCB with only 2 layers by using the top layer for signal routing and the bottom layer as a split plane for power ( $V_{CC}$ ) and ground (GND). However, a 4 layer board is preferable for boards with higher density signal routing. On a 4 layer PCB, it is common to route signals on the top and bottom layer, dedicate one internal layer to a ground plane, and dedicate the other internal layer to a power plane. In a board layout using planes or split planes for power and ground, vias are placed directly next to the surface mount component pad which needs to attach to  $V_{CC}$  or GND and the via is connected electrically to the internal layer or the other side of the board. Vias are also used when a signal trace needs to be routed to the opposite side of the board, but this technique is not demonstrated in Figure 34.

#### 11.2 Layout Example



Figure 34. TCA9554A Layout



#### 12 器件和文档支持

#### 12.1 文档支持

#### 12.1.1 相关文档

相关文档如下:

- 《I2C 上拉电阻计算》
- 《I2C 总线在采用中继器时的最高时钟频率》
- 《逻辑器件简介》
- 《理解 I2C 总线》
- 《为新设计挑选合适的 I2C 器件》
- 《I/O 扩展器 EVM 用户指南》

#### 12.2 接收文档更新通知

如需接收文档更新通知,请访问 ti.com 上的器件产品文件夹。点击右上角的提醒我 (Alert me) 注册后,即可每周定期收到已更改的产品信息。有关更改的详细信息,请查阅已修订文档中包含的修订历史记录。

#### 12.3 社区资源

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 12.4 商标

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

#### 12.5 静电放电警告



这些装置包含有限的内置 ESD 保护。 存储或装卸时,应将导线一起截短或将装置放置于导电泡棉中,以防止 MOS 门极遭受静电损伤。

#### 12.6 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

#### 13 机械、封装和可订购信息

以下页中包括机械、封装和可订购信息。这些信息是针对指定器件可提供的最新数据。这些数据会在无通知且不对本文档进行修订的情况下发生改变。欲获得该数据表的浏览器版本,请查阅左侧的导航栏。

www.ti.com

7-Oct-2025

#### **PACKAGING INFORMATION**

| Orderable part number | Status | Material type | Package   Pins  | Package qty   Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|--------|---------------|-----------------|-----------------------|------|-------------------------------|----------------------------|--------------|------------------|
|                       |        |               |                 |                       |      | (4)                           | (5)                        |              |                  |
| TCA9554ADBQR          | Active | Production    | SSOP (DBQ)   16 | 2500   LARGE T&R      | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 85    | 9554A            |
| TCA9554ADBQR.A        | Active | Production    | SSOP (DBQ)   16 | 2500   LARGE T&R      | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 85    | 9554A            |
| TCA9554ADBQR.B        | Active | Production    | SSOP (DBQ)   16 | 2500   LARGE T&R      | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 85    | 9554A            |
| TCA9554ADBQRG4        | Active | Production    | SSOP (DBQ)   16 | 2500   LARGE T&R      | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 85    | 9554A            |
| TCA9554ADBQRG4.A      | Active | Production    | SSOP (DBQ)   16 | 2500   LARGE T&R      | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 85    | 9554A            |
| TCA9554ADBQRG4.B      | Active | Production    | SSOP (DBQ)   16 | 2500   LARGE T&R      | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 85    | 9554A            |
| TCA9554ADBR           | Active | Production    | SSOP (DB)   16  | 2000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | TD554A           |
| TCA9554ADBR.A         | Active | Production    | SSOP (DB)   16  | 2000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | TD554A           |
| TCA9554ADBR.B         | Active | Production    | SSOP (DB)   16  | 2000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | TD554A           |
| TCA9554ADWR           | Active | Production    | SOIC (DW)   16  | 2000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | TCA9554A         |
| TCA9554ADWR.A         | Active | Production    | SOIC (DW)   16  | 2000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | TCA9554A         |
| TCA9554ADWR.B         | Active | Production    | SOIC (DW)   16  | 2000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | TCA9554A         |
| TCA9554ADWT           | Active | Production    | SOIC (DW)   16  | 250   SMALL T&R       | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | TCA9554A         |
| TCA9554ADWT.A         | Active | Production    | SOIC (DW)   16  | 250   SMALL T&R       | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | TCA9554A         |
| TCA9554ADWT.B         | Active | Production    | SOIC (DW)   16  | 250   SMALL T&R       | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | TCA9554A         |
| TCA9554APWR           | Active | Production    | TSSOP (PW)   16 | 2000   LARGE T&R      | Yes  | NIPDAU   SN                   | Level-1-260C-UNLIM         | -40 to 85    | PW554A           |
| TCA9554APWR.A         | Active | Production    | TSSOP (PW)   16 | 2000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | PW554A           |
| TCA9554APWR.B         | Active | Production    | TSSOP (PW)   16 | 2000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | PW554A           |
| TCA9554APWRG4         | Active | Production    | TSSOP (PW)   16 | 2000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | PW554A           |
| TCA9554APWRG4.A       | Active | Production    | TSSOP (PW)   16 | 2000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | PW554A           |
| TCA9554APWRG4.B       | Active | Production    | TSSOP (PW)   16 | 2000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | PW554A           |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.



#### **PACKAGE OPTION ADDENDUM**

www.ti.com 7-Oct-2025

(4) Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

(5) MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

(6) Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### **PACKAGE MATERIALS INFORMATION**

www.ti.com 4-Nov-2025

#### TAPE AND REEL INFORMATION



# TAPE DIMENSIONS + K0 - P1 - B0 W Cavity - A0 -

| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device         | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TCA9554ADBQR   | SSOP            | DBQ                | 16 | 2500 | 330.0                    | 12.5                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| TCA9554ADBQRG4 | SSOP            | DBQ                | 16 | 2500 | 330.0                    | 12.5                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| TCA9554ADBR    | SSOP            | DB                 | 16 | 2000 | 330.0                    | 16.4                     | 8.35       | 6.6        | 2.4        | 12.0       | 16.0      | Q1               |
| TCA9554ADWR    | SOIC            | DW                 | 16 | 2000 | 330.0                    | 16.4                     | 10.75      | 10.7       | 2.7        | 12.0       | 16.0      | Q1               |
| TCA9554APWR    | TSSOP           | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| TCA9554APWRG4  | TSSOP           | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |



www.ti.com 4-Nov-2025



#### \*All dimensions are nominal

| Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TCA9554ADBQR   | SSOP         | DBQ             | 16   | 2500 | 353.0       | 353.0      | 32.0        |
| TCA9554ADBQRG4 | SSOP         | DBQ             | 16   | 2500 | 353.0       | 353.0      | 32.0        |
| TCA9554ADBR    | SSOP         | DB              | 16   | 2000 | 353.0       | 353.0      | 32.0        |
| TCA9554ADWR    | SOIC         | DW              | 16   | 2000 | 350.0       | 350.0      | 43.0        |
| TCA9554APWR    | TSSOP        | PW              | 16   | 2000 | 356.0       | 356.0      | 35.0        |
| TCA9554APWRG4  | TSSOP        | PW              | 16   | 2000 | 353.0       | 353.0      | 32.0        |



SMALL OUTLINE PACKAGE



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
  4. Reference JEDEC registration MO-150.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 5. Publication IPC-7351 may have alternate designs.
- 6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.





- 7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 8. Board assembly site may have different recommendations for stencil design.



7.5 x 10.3, 1.27 mm pitch

SMALL OUTLINE INTEGRATED CIRCUIT

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





SOIC



#### NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing
- per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm, per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm, per side.
- 5. Reference JEDEC registration MS-013.



SOIC



## NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SOIC



- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.







### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.





- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.





- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.





SHRINK SMALL-OUTLINE PACKAGE



# NOTES:

- 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 inch, per side.
- 4. This dimension does not include interlead flash.5. Reference JEDEC registration MO-137, variation AB.



SHRINK SMALL-OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SHRINK SMALL-OUTLINE PACKAGE



- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



# 重要通知和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、与某特定用途的适用性或不侵犯任何第三方知识产权的暗示担保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他安全、安保法规或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的相关应用。严禁以其他方式对这些资源进行复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。对于因您对这些资源的使用而对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,您将全额赔偿,TI 对此概不负责。

TI 提供的产品受 TI 销售条款)、TI 通用质量指南 或 ti.com 上其他适用条款或 TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 除非德州仪器 (TI) 明确将某产品指定为定制产品或客户特定产品,否则其产品均为按确定价格收入目录的标准通用器件。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

版权所有 © 2025, 德州仪器 (TI) 公司

最后更新日期: 2025 年 10 月