

## SNx5LBC184 具有瞬态电压抑制功能的差分收发器

### 1 特性

- 集成瞬态电压抑制
- 针对总线端子的 ESD 保护超出：  
±30kV IEC 61000-4-2, 接触放电  
±30kV IEC 61000-4-2, 空气间隙放电  
±15kV EIA/JEDEC 人体放电模型
- 400W 峰值 (典型值) 的电路损坏保护, 符合 IEC 61000-4-5
- 受控的驱动器输出电压压摆率允许更长的电缆残桩长度
- 在电气噪声环境中数据速率达 250kbps
- 开路失效防护接收器设计
- 1/4 单位负载, 支持总线上连接 128 个器件
- 热关断保护
- 上电和断电干扰保护
- 每个收发器均符合或超出 TIA/EIA-485 (RS-485) 和 ISO/IEC 8482:1993(E) 标准的要求
- 低禁用电源电流 (最大值为 300  $\mu$ A)
- 引脚与 SN75176 兼容

### 2 应用

- 工业网络
- 公用事业计量表
- 电机控制

### 3 说明

SN75LBC184 和 SN65LBC184 器件是采用 SN75176 行业标准封装的差分数据线路收发器, 具有可应对高能噪声瞬变的内置保护功能。此功能大大提高了可靠性, 与大多数现有器件相比, 可以更好地抵抗耦合到数据电缆的噪声瞬变。使用这些电路可提供可靠的低成本直接耦合 (无隔离变压器) 数据线路接口, 无需任何外部元件。

SN75LBC184 和 SN65LBC184 可以承受 400W 峰值 (典型值) 的过压瞬变。IEC 61000-4-5 中规定的常规组合波可模拟过压瞬变, 并针对由开关操作和次级雷击瞬变引起的过压所导致的单向浪涌进行建模。

#### 封装信息

| 器件型号                      | 封装 <sup>(1)</sup> | 封装尺寸 <sup>(2)</sup> |
|---------------------------|-------------------|---------------------|
| SN65LBC184、<br>SN75LBC184 | SOIC (8)          | 4.9mm × 6mm         |
|                           | PDIP (8)          | 9.81mm × 6.35mm     |

(1) 有关更多信息, 请参阅 [节 11](#)。

(2) 封装尺寸 (长 × 宽) 为标称值, 并包括引脚 (如适用)。



逻辑符号<sup>1</sup>

<sup>1</sup> 此符号符合 ANSI/IEEE 标准 91-1984 和 IEC 出版物 617-12。



本资源的原文使用英文撰写。为方便起见, TI 提供了译文; 由于翻译过程中可能使用了自动化工具, TI 不保证译文的准确性。为确认准确性, 请务必访问 [ti.com](http://ti.com) 参考最新的英文版本 (控制文档)。

## Table of Contents

|                                                  |           |                                                                            |           |
|--------------------------------------------------|-----------|----------------------------------------------------------------------------|-----------|
| <b>1 特性</b> .....                                | <b>1</b>  | 7.2 Functional Block Diagram.....                                          | <b>12</b> |
| <b>2 应用</b> .....                                | <b>1</b>  | 7.3 Feature Description.....                                               | <b>12</b> |
| <b>3 说明</b> .....                                | <b>1</b>  | 7.4 Device Functional Modes.....                                           | <b>13</b> |
| <b>4 Pin Configuration and Functions</b> .....   | <b>3</b>  | <b>8 Application and Implementation</b> .....                              | <b>15</b> |
| <b>5 Specifications</b> .....                    | <b>4</b>  | 8.1 Application Information.....                                           | <b>15</b> |
| 5.1 Absolute Maximum Ratings.....                | 4         | 8.2 Typical Application.....                                               | <b>15</b> |
| 5.2 ESD Ratings.....                             | 4         | 8.3 Power Supply Recommendations.....                                      | <b>18</b> |
| 5.3 Recommended Operating Conditions.....        | 4         | 8.4 Layout.....                                                            | <b>19</b> |
| 5.4 Thermal Information.....                     | 5         | <b>9 Device and Documentation Support</b> .....                            | <b>20</b> |
| 5.5 Electrical Characteristics: Driver.....      | 6         | 9.1 Receiving Notification of Documentation Updates.....                   | <b>20</b> |
| 5.6 Electrical Characteristics: Receiver.....    | 6         | 9.2 支持资源.....                                                              | <b>20</b> |
| 5.7 Driver Switching Characteristics.....        | 7         | 9.3 Trademarks.....                                                        | <b>20</b> |
| 5.8 Receiver Switching Characteristics.....      | 7         | 9.4 静电放电警告.....                                                            | <b>20</b> |
| 5.9 Dissipation Ratings.....                     | 7         | 9.5 术语表.....                                                               | <b>20</b> |
| 5.10 Typical Characteristics.....                | 8         |                                                                            |           |
| <b>6 Parameter Measurement Information</b> ..... | <b>9</b>  | <b>10 Revision History</b> .....                                           | <b>21</b> |
| <b>7 Detailed Description</b> .....              | <b>12</b> | <b>11 Mechanical, Packaging, and Orderable</b><br><b>Information</b> ..... | <b>21</b> |
| 7.1 Overview.....                                | 12        |                                                                            |           |

## 4 Pin Configuration and Functions



图 4-1. D Package (SOIC), P Package (PDIP)  
(Top View)

表 4-1. Pin Functions

| PIN             |     | I/O                 | DESCRIPTION                                          |
|-----------------|-----|---------------------|------------------------------------------------------|
| NAME            | NO. |                     |                                                      |
| A               | 6   | Bus input/output    | Driver output or receiver input (complementary to B) |
| B               | 7   | Bus input/output    | Driver output or receiver input (complementary to A) |
| D               | 4   | Digital input       | Driver data input                                    |
| DE              | 3   | Digital input       | Active-HIGH driver enable                            |
| GND             | 5   | Reference potential | Local device ground                                  |
| R               | 1   | Digital output      | Receiver data output                                 |
| RE              | 2   | Digital input       | Active-LOW receiver enable                           |
| V <sub>CC</sub> | 8   | Supply              | 4.75V to 5.25V supply                                |

## 5 Specifications

### 5.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) <sup>(1)</sup>

|                  |                                                   | MIN                | MAX | UNIT |
|------------------|---------------------------------------------------|--------------------|-----|------|
| V <sub>CC</sub>  | Supply voltage <sup>(2)</sup>                     | - 0.5              | 7   | V    |
|                  | Continuous voltage range at any bus terminal      | - 15               | 15  | V    |
|                  | Data input/output voltage                         | - 0.3              | 7   | V    |
| I <sub>O</sub>   | Receiver output current                           | - 20               | 20  | mA   |
|                  | Continuous total power dissipation <sup>(3)</sup> | Internally Limited |     |      |
| T <sub>stg</sub> | Storage temperature                               | 160                |     | °C   |

(1) Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under <sup>(#)</sup> 5.3 is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltage values, except differential input/output bus voltage, are with respect to network ground terminal.

(3) The driver shuts down at a junction temperature of approximately 160°C. To operate below this temperature, see the <sup>(#)</sup> 5.9.

### 5.2 ESD Ratings

|                    |                                                 |                                                                   | VALUE     | UNIT   |
|--------------------|-------------------------------------------------|-------------------------------------------------------------------|-----------|--------|
| V <sub>(ESD)</sub> | Electrostatic discharge                         | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | A, B, GND | ±15000 |
|                    |                                                 | All pins                                                          | ±3000     | V      |
|                    | Contact discharge (IEC61000-4-2) <sup>(2)</sup> | A, B, GND <sup>(3)</sup>                                          | ±30000    |        |
|                    |                                                 | A, B, GND <sup>(3)</sup>                                          | ±30000    |        |
|                    | All pins (Class 3A)                             |                                                                   | ±8000     |        |
|                    | All pins (Class 3B)                             |                                                                   | ±200      |        |

(1) JEDEC document JEP155 states that 500V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250V CDM allows safe manufacturing with a standard ESD control process.

(3) GND and bus pin ESD protection is beyond readily available test equipment capabilities for IEC 61000-4-2, EIA/JEDEC test method A114-A and MIL-STD-883C method 3015. Ratings listed are limits of test equipment; device performance exceeds these limits.

### 5.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                                   |                                                         | MIN <sup>(1)</sup>         | TYP  | MAX  | UNIT |
|-----------------------------------|---------------------------------------------------------|----------------------------|------|------|------|
| V <sub>CC</sub>                   | Supply voltage                                          | 4.75                       | 5    | 5.25 | V    |
| V <sub>I</sub> or V <sub>IC</sub> | Voltage at any bus terminal (separately or common mode) | - 7                        |      | 12   | V    |
| V <sub>IH</sub>                   | High-level input voltage                                | D, DE, and $\overline{RE}$ | 2    |      | V    |
| V <sub>IL</sub>                   | Low-level input voltage                                 | D, DE, and $\overline{RE}$ |      | 0.8  | V    |
| V <sub>ID</sub>                   | Differential input voltage                              |                            |      | 12   | V    |
| I <sub>OH</sub>                   | High-level output current                               | Driver                     | - 60 |      | mA   |
|                                   |                                                         | Receiver                   | - 8  |      |      |
| I <sub>OL</sub>                   | Low-level output current                                | Driver                     |      | 60   | mA   |
|                                   |                                                         | Receiver                   |      | 4    |      |
| T <sub>A</sub>                    | Operating free-air temperature                          | SN75LBC184                 | 0    | 70   | °C   |
|                                   |                                                         | SN65LBC184                 | - 40 | 85   |      |

(1) The algebraic convention, in which the less-positive (more-negative) limit is designated minimum, is used in this data sheet.

## 5.4 Thermal Information

| THERMAL METRIC <sup>(1)</sup> | P (PDIP) | D (SOIC) | UNIT |
|-------------------------------|----------|----------|------|
|                               | 8 PINS   |          |      |
| $R_{\theta JA}$               | 108.7    | 116.3    | °C/W |
| $R_{\theta JC(top)}$          | 34.8     | 41.3     | °C/W |
| $R_{\theta JB}$               | 23.6     | 61.4     | °C/W |
| $\psi_{JT}$                   | 12       | 4.2      | °C/W |
| $\psi_{JB}$                   | 23.5     | 60.3     | °C/W |
| $R_{\theta JC(bot)}$          | N/A      | N/A      | °C/W |

(1) For more information about traditional and new thermal metrics, see the [Semiconductor and IC Package Thermal Metrics](#) application report.

## 5.5 Electrical Characteristics: Driver

over recommended operating conditions (unless otherwise noted)

| PARAMETER           | ALTERNATE SYMBOLS                                                          | TEST CONDITIONS                    | MIN                              | TYP <sup>(1)</sup> | MAX             | UNIT    |
|---------------------|----------------------------------------------------------------------------|------------------------------------|----------------------------------|--------------------|-----------------|---------|
| I <sub>CC</sub>     | Supply current                                                             | NA                                 | DE = $\bar{RE}$ = 5V No Load     | 12                 | 25              | mA      |
|                     |                                                                            |                                    | DE = 0 V $\bar{RE}$ = 5V No Load | 175                | 300             | $\mu$ A |
| I <sub>IH</sub>     | High-level input current (D, DE, $\bar{RE}$ )                              | NA                                 | V <sub>I</sub> = 2.4V            |                    | 50              | $\mu$ A |
| I <sub>IL</sub>     | Low-level input current (D, DE, $\bar{RE}$ )                               | NA                                 | V <sub>I</sub> = 0.4V            | - 50               |                 | $\mu$ A |
| I <sub>OS</sub>     | Short-circuit output current OS <sup>(2)</sup>                             | NA                                 | V <sub>O</sub> = - 7V            | - 250              | - 120           | mA      |
|                     |                                                                            |                                    | V <sub>O</sub> = V <sub>CC</sub> |                    | 250             |         |
|                     |                                                                            |                                    | V <sub>O</sub> = 12V             |                    | 250             |         |
| I <sub>OZ</sub>     | High-impedance output current                                              | NA                                 | See Receiver I <sub>I</sub>      |                    |                 | mA      |
| V <sub>O</sub>      | Output voltage                                                             | V <sub>oa</sub> , V <sub>ob</sub>  | I <sub>O</sub> = 0               | 0                  | V <sub>CC</sub> | V       |
| V <sub>OC(PP)</sub> | Peak-to-peak change in common-mode output voltage during state transitions | NA                                 | See 图 6-4 and 图 6-5              |                    | 0.8             | V       |
| V <sub>OC</sub>     | Common-mode output voltage                                                 | V <sub>os</sub>                    | See 图 6-3                        | 1                  | 3               | V       |
| $\Delta V_{OC(ss)}$ | Magnitude of change, common-mode steady-state output voltage               | V <sub>os</sub> - V <sub>osl</sub> | See 图 6-5                        |                    | 0.1             | V       |
| V <sub>OD</sub>     | Magnitude of differential output voltage  V <sub>A</sub> - V <sub>B</sub>  | V <sub>O</sub>                     | I <sub>O</sub> = 0               | 1.5                | 6               | V       |
|                     |                                                                            |                                    | R <sub>L</sub> = 54Ω, See 图 6-3  | 1.5                |                 | V       |
| $\Delta  V_{OD} $   | Change in differential voltage magnitude between logic states              | V <sub>I</sub> -  V <sub>I</sub>   | R <sub>L</sub> = 54Ω             |                    | 0.1             | V       |

(1) All typical values are measured with T<sub>A</sub> = 25°C and V<sub>CC</sub> = 5V.

(2) This parameter is measured with only one output being driven at a time.

## 5.6 Electrical Characteristics: Receiver

over recommended operation conditions (unless otherwise noted)

| PARAMETER        | TEST CONDITIONS                        | MIN                                        | TYP <sup>(1)</sup> | MAX       | UNIT    |
|------------------|----------------------------------------|--------------------------------------------|--------------------|-----------|---------|
| I <sub>CC</sub>  | DE = $\bar{RE}$ = 0 V, No Load         |                                            | 3.9                |           | mA      |
|                  | $\bar{RE}$ = 5V, DE = 0 V, No Load     |                                            | 300                |           | $\mu$ A |
| I <sub>I</sub>   | Input current<br>Other input = 0 V     | V <sub>I</sub> = 12V                       |                    | 250       | $\mu$ A |
|                  |                                        | V <sub>I</sub> = 12V, V <sub>CC</sub> = 0  |                    | 250       |         |
|                  |                                        | V <sub>I</sub> = - 7V                      | - 200              |           |         |
|                  |                                        | V <sub>I</sub> = - 7V, V <sub>CC</sub> = 0 | - 200              |           |         |
| I <sub>OZ</sub>  | High-impedance-state output current    | V <sub>O</sub> = 0.4V to 2.4V              |                    | $\pm$ 100 | $\mu$ A |
| V <sub>hys</sub> | Input hysteresis voltage               |                                            | 70                 |           | mV      |
| V <sub>IT+</sub> | Positive-going input threshold voltage |                                            |                    | 200       | mV      |
| V <sub>IT-</sub> | Negative-going input threshold voltage |                                            | - 200              |           | mV      |
| V <sub>OH</sub>  | High-level output voltage              | I <sub>OH</sub> = - 8mA, See 图 6-6         | 2.8                |           | V       |

## 5.6 Electrical Characteristics: Receiver (续)

over recommended operation conditions (unless otherwise noted)

| PARAMETER                                | TEST CONDITIONS                                  | MIN | TYP <sup>(1)</sup> | MAX | UNIT |
|------------------------------------------|--------------------------------------------------|-----|--------------------|-----|------|
| V <sub>OL</sub> Low-level output voltage | I <sub>OL</sub> = 4mA, See <a href="#">图 6-6</a> |     |                    | 0.4 | V    |

(1) All typical values are at V<sub>CC</sub> = 5V, T<sub>A</sub> = 25°C.

## 5.7 Driver Switching Characteristics

over recommended operating conditions (unless otherwise noted)

| PARAMETER                                                                   | TEST CONDITIONS                                                      | MIN                       | TYP | MAX | UNIT |
|-----------------------------------------------------------------------------|----------------------------------------------------------------------|---------------------------|-----|-----|------|
| t <sub>d(DH)</sub> Differential output delay time, low-to-high-level output | $R_L = 54\Omega$<br>$C_L = 50\text{pF}$<br>See <a href="#">图 6-4</a> |                           |     | 1.3 | μs   |
| t <sub>d(DL)</sub> Differential output delay time, high-to-low-level output |                                                                      |                           |     | 1.3 | μs   |
| t <sub>PLH</sub> Propagation delay time, low-to-high-level output           |                                                                      | 0.5                       | 1.3 |     | μs   |
| t <sub>PHL</sub> Propagation delay time, high-to-low-level output           |                                                                      | 0.5                       | 1.3 |     | μs   |
| t <sub>sk(p)</sub> Pulse skew ( t <sub>d(DH)</sub> - t <sub>d(DL)</sub>  )  |                                                                      | 75                        | 150 |     | ns   |
| t <sub>r</sub> Rise time, single-ended                                      |                                                                      | 0.25                      | 1.2 |     | μs   |
| t <sub>f</sub> Fall time, single-ended                                      |                                                                      | 0.25                      | 1.2 |     | μs   |
| t <sub>PZH</sub> Output enable time to high level                           | $R_L = 110\Omega$                                                    | See <a href="#">图 6-1</a> |     | 3.5 | μs   |
| t <sub>PZL</sub> Output enable time to low level                            | $R_L = 110\Omega$                                                    |                           |     | 3.5 | μs   |
| t <sub>PHZ</sub> Output disable time from high level                        | $R_L = 110\Omega$                                                    | See <a href="#">图 6-1</a> |     | 2   | μs   |
| t <sub>PLZ</sub> Output disable time from low level                         | $R_L = 110\Omega$                                                    |                           |     | 2   | μs   |

## 5.8 Receiver Switching Characteristics

over recommended operating conditions (unless otherwise noted)

| PARAMETER                                                              | TEST CONDITIONS                                  | MIN | TYP | MAX | UNIT |
|------------------------------------------------------------------------|--------------------------------------------------|-----|-----|-----|------|
| t <sub>PLH</sub> Propagation delay time, low-to-high-level output      | $C_L = 50\text{ pF}$ , See <a href="#">图 6-6</a> |     |     | 150 | ns   |
| t <sub>PHL</sub> Propagation delay time, high-to-low-level output      |                                                  |     |     | 150 | ns   |
| t <sub>sk(p)</sub> Pulse skew ( t <sub>PHL</sub> - t <sub>PLH</sub>  ) | See <a href="#">图 6-6</a>                        |     |     | 50  | ns   |
| t <sub>r</sub> Rise time, single-ended                                 |                                                  | 20  |     |     | ns   |
| t <sub>f</sub> Fall time, single-ended                                 | See <a href="#">图 6-7</a>                        | 20  |     |     | ns   |
| t <sub>PZH</sub> Output enable time to high level                      |                                                  |     |     | 100 | ns   |
| t <sub>PZL</sub> Output enable time to low level                       |                                                  |     |     | 100 | ns   |
| t <sub>PHZ</sub> Output disable time from high level                   |                                                  |     |     | 100 | ns   |
| t <sub>PLZ</sub> Output disable time from low level                    |                                                  |     |     | 100 | ns   |

## 5.9 Dissipation Ratings

| PACKAGE | T <sub>A</sub> ≤ 25°C<br>POWER RATING | DERATING FACTOR<br>ABOVE T <sub>A</sub> = 25°C | T <sub>A</sub> = 70°C<br>POWER RATING | T <sub>A</sub> = 85°C<br>POWER RATING |
|---------|---------------------------------------|------------------------------------------------|---------------------------------------|---------------------------------------|
| D       | 725 mW                                | 5.8 mW/°C                                      | 464 mW                                | 377 mW                                |
| P       | 1150 mW                               | 9.2 mW/°C                                      | 736 mW                                | 598 mW                                |

## 5.10 Typical Characteristics



## 6 Parameter Measurement Information



- A. The input pulse is supplied by a generator having the following characteristics: PRR = 1.25 kHz, 50% duty cycle,  $t_r \leq 10$  ns,  $t_f \leq 10$  ns,  $Z_0 = 50 \Omega$ .
- B.  $C_L$  includes probe and jig capacitance.

图 6-1. Driver  $t_{PZH}$  and  $t_{PHZ}$  Test Circuit and Voltage Waveforms



- A. The input pulse is supplied by a generator having the following characteristics: PRR = 1.25 kHz, 50% duty cycle,  $t_r \leq 10$  ns,  $t_f \leq 10$  ns,  $Z_0 = 50 \Omega$ .
- B.  $C_L$  includes probe and jig capacitance.

图 6-2. Driver  $t_{PZL}$  and  $t_{PLZ}$  Test Circuit and Voltage Waveforms



- A. Resistance values are in ohms and are 1% tolerance.
- B.  $C_L$  includes probe and jig capacitance.

图 6-3. Driver Test Circuit, Voltage, and Current Definitions



图 6-4. Driver Timing, Voltage, and Current Waveforms



A. Resistance values are in ohms and are 1% tolerance.

B.  $C_L$  includes probe and jig capacitance ( $\pm 10\%$ ).

图 6-5. Driver  $V_{OC(PP)}$  Test Circuit and Waveforms



A. This value includes probe and jig capacitance ( $\pm 10\%$ ).

图 6-6. Receiver  $t_{PLH}$  and  $t_{PHL}$  Test Circuit and Voltage Waveforms



A. This value includes probe and jig capacitance ( $\pm 10\%$ ).

图 6-7. Receiver  $t_{PZL}$ ,  $t_{PLZ}$ ,  $t_{PZH}$ , and  $t_{PHZ}$  Test Circuit and Voltage Waveforms

## 7 Detailed Description

### 7.1 Overview

The SNx5LBC184 device is a 5V, half-duplex, RS-485 transceiver with integrated transient voltage suppressors that prevent circuit damage in the presence of high-energy transients of up to 400W peak power. This transceiver has an active-HIGH driver enable and active-LOW receiver enable. The differential driver is suitable for data transmission up to 250kbps.

### 7.2 Functional Block Diagram



图 7-1. Functional Logic Diagram

### 7.3 Feature Description

Integrated transient voltage suppressors protect the transceiver against Electrostatic Discharges (ESD) according to IEC 61000-4-2 of up to  $\pm 30\text{kV}$  and surge transients according to IEC 61000-4-5 of up to 400W peak.

The differential driver incorporates slew-rate controlled outputs sufficient to transmit data up to 250kbps. Slew-rate control allows for longer unterminated cable runs and longer stub lengths from the main cable trunk than with faster voltage transitions. A unique receiver design provides a high level failsafe output when the inputs are left floating.

The SN65LBC184 is characterized from  $-40^\circ\text{C}$  to  $85^\circ\text{C}$  and the SN75LBC184 is characterized from  $0^\circ\text{C}$  to  $70^\circ\text{C}$ .

## 7.4 Device Functional Modes

When the driver enable pin (DE) is logic high, the differential outputs A and B follow the logic states at data input D. A logic high at D causes A to turn high and B to turn low. In this case, the differential output voltage defined as  $V_{OD} = V_A - V_B$  is positive. When D is low, the output states reverse, B turns high, A becomes low, and  $V_{OD}$  is negative.

When DE is low, both outputs turn high-impedance. In this condition, the logic state at D is irrelevant.

**表 7-1. Driver Functions**

| INPUT <sup>(1)</sup> | ENABLE | OUTPUTS |   | FUNCTION                |
|----------------------|--------|---------|---|-------------------------|
|                      |        | A       | B |                         |
| H                    | H      | H       | L | Actively drive bus High |
| L                    | H      | L       | H | Actively drive bus Low  |
| X                    | L      | Z       | Z | Driver disabled         |

(1) H = high level, L = low level, ? = indeterminate, X = irrelevant, Z = high impedance (off)

When the receiver enable pin,  $\overline{RE}$ , is logic low, the receiver is enabled. When the differential input voltage defined as  $V_{ID} = V_A - V_B$  is positive and higher than the positive input threshold,  $V_{IT+}$ , the receiver output (R) turns high. When  $V_{ID}$  is negative and lower than the negative input threshold,  $V_{IT-}$ , the receiver output turns low. If  $V_{ID}$  is between  $V_{IT+}$  and  $V_{IT-}$ , the output is indeterminate.

When  $\overline{RE}$  is logic high, the receiver output is high-impedance and the magnitude and polarity of  $V_{ID}$  are irrelevant. When the transceiver is disconnected from the bus, the receiver provides a failsafe high output.

**表 7-2. Receiver Functions**

| DIFFERENTIAL INPUT           | ENABLE <sup>(1)</sup> | OUTPUT | FUNCTION                |
|------------------------------|-----------------------|--------|-------------------------|
| $V_{ID} = V_A - V_B$         | $\overline{RE}$       | R      |                         |
| $V_{ID} > V_{IT+}$           | L                     | H      | Receive valid bus High  |
| $V_{IT-} < V_{ID} < V_{IT+}$ | L                     | ?      | Indeterminate bus state |
| $V_{ID} < V_{IT-}$           | L                     | L      | Receive valid bus Low   |
| X                            | H                     | Z      | Receiver disabled       |
| OPEN                         | L                     | H      | Receiver failsafe High  |

(1) H = high level, L = low level, ? = indeterminate, X = irrelevant, Z = high impedance (off)



图 7-2. Schematic of Inputs and Outputs

## 8 Application and Implementation

### 备注

以下应用部分中的信息不属于 TI 器件规格的范围，TI 不担保其准确性和完整性。TI 的客户应负责确定器件是否适用于其应用。客户应验证并测试其设计，以确保系统功能。

### 8.1 Application Information

The SN65LBC184 and SN75LBC184 devices are half-duplex, RS-485 transceivers commonly used for asynchronous data transmissions. The driver and receiver enable pins allow for the configuration of different operating modes.



Copyright © 2016, Texas Instruments Incorporated

图 8-1. Half-Duplex Transceiver Configurations

1. Using independent enable lines provides the most flexible control by allowing the driver and the receiver to be turned on and off individually. This configuration requires two control lines, allowing the selective listening into the bus traffic, whether the driver is transmitting data or not.
2. Combining the enable signals simplifies the interface to the controller by forming a single direction-control signal. In this configuration, the transceiver operates as a driver when the direction-control line is high, and as a receiver when the direction-control line is low.
3. Only one line is required when connecting the receiver-enable input to ground and controlling only the driver-enable input. In this configuration, a node not only receives the data from the bus, but also sends and verifies the correct data has been transmitted.

### 8.2 Typical Application

An RS-485 bus consists of multiple transceivers connected in parallel to a bus cable. To eliminate line reflections, each cable end is terminated with a termination resistor,  $R_T$ , whose value matches the characteristic impedance,  $Z_0$ , of the cable. This method, known as parallel termination, allows for higher data rates over a longer cable length.



Copyright © 2016, Texas Instruments Incorporated

**图 8-2. Typical RS-485 Network With Half-Duplex Transceivers**

### 8.2.1 Design Requirements

RS-485 is a robust electrical standard suitable for long-distance networking that may be used in a wide range of applications with varying requirements, such as distance, data rate, and number of nodes.

#### 8.2.1.1 Data Rate and Bus Length

There is an inverse relationship between data rate and bus length, meaning the higher the data rate, the shorter the cable length; and conversely, the lower the data rate, the longer the cable may be without introducing data errors. While most RS-485 systems use data rates between 10kbps and 100kbps, some applications require data rates up to 250kbps at distances of 4000 feet and longer. Longer distances are possible by allowing for small signal jitter of up to 5% or 10%.



**图 8-3. Cable Length vs Data Rate Characteristic**

### 8.2.1.2 Stub Length

When connecting a node to the bus, the distance between the transceiver inputs and the cable trunk, known as the stub, should be as short as possible. Stubs present a nonterminated piece of bus line which can introduce reflections as the length of the stub increases. As a general guideline, the electrical length, or round-trip delay, of a stub should be less than one-tenth of the rise time of the driver, thus giving a maximum physical stub length as shown in [方程式 1](#).

$$L_{(STUB)} \leq 0.1 \times t_r \times v \times c \quad (1)$$

where

- $t_r$  is the 10/90 rise time of the driver
- $v$  is the signal velocity of the cable or trace as a factor of  $c$
- $c$  is the speed of light ( $3 \times 10^8$  m/s)

Per [方程式 1](#), cable-stub lengths when using the SN65LBC184 driver must be not greater than 5.85 meters (19 feet) for a signal velocity of 78% and minimum driver output rise or fall time of 250ns.

### 8.2.1.3 Bus Loading

The RS-485 standard specifies that a compliant driver must be able to driver 32 unit loads (UL), where 1 unit load represents a load impedance of approximately  $12\text{k}\Omega$ . Because the SN65LBC184 is a 1/4 UL transceiver, it is possible to connect up to 128 receivers to the bus.

## 8.2.2 Detailed Design Procedure

### 8.2.2.1 SN65LBC184 Test Description

The SN65LBC184 is tested against the IEC 61000-4-5 recommended transient identified as the combination wave. The combination wave provides a 1.2-/50  $\mu\text{s}$  open-circuit voltage waveform and a 8-/20  $\mu\text{s}$  short-circuit current waveform shown in [图 8-4](#). The testing is performed with a combination/hybrid pulse generator with an effective output impedance of  $2\Omega$ . The setup for the overvoltage stress is shown in [图 8-5](#) with all testing performed with power applied to the SN65LBC184 circuit.



**图 8-4. Open-Circuit Voltage and Short-Circuit Current Waveforms**

The SN65LBC184 is tested and evaluated for both maximum (single pulse) as well as life test (multiple pulse) capabilities. The SN65LBC184 is evaluated against transients of both positive and negative polarity and all testing is performed with the worst-case transient polarity. Transient pulses are applied to the bus pins (A and B) across ground as shown in [图 8-5](#).



图 8-5. Overvoltage Stress Test Circuit

### 8.2.3 Application Curve

An example waveform as seen by the SN65LBC184 is shown in [图 8-6](#). The bottom trace is current, the middle trace shows the clamping voltage of the device and the top trace is power as calculated from the voltage and current waveforms. This example shows a peak clamping voltage of 33.6V and peak current of 16A, thus yielding an absorbed peak power of 538W.



图 8-6. Typical Surge Waveform Measured at Pins 5 and 7

## 8.3 Power Supply Recommendations

For reliable operation at all data rates and supply voltages, each supply should be buffered with a 100nF ceramic capacitor located as close to the supply pins as possible. The TPS76350 is a linear voltage regulator suitable for the 5V supply.

## 8.4 Layout

### 8.4.1 Layout Guidelines

Because ESD transients have a wide frequency bandwidth from approximately 3MHz to 3GHz, high-frequency layout techniques must be applied during PCB design.

- Use  $V_{CC}$  and ground planes to provide low inductance. High frequency currents follow the path of least inductance and not the path of least impedance.
- Apply 100nF to 220nF bypass capacitors as close as possible to the  $V_{CC}$  pins of transceiver, UART, or controller ICs on the board.
- Use at least two vias for  $V_{CC}$  and ground connections of bypass capacitors to minimize effective via-inductance.
- Use 1k $\Omega$  to 10k $\Omega$  pullup or pulldown resistors for enable lines to limit noise currents in these lines during transient events.

### 8.4.2 Layout Example



图 8-7. Layout Schematic

## 9 Device and Documentation Support

### 9.1 Receiving Notification of Documentation Updates

To receive notification of documentation updates — go to the product folder for your device on [ti.com](http://ti.com). In the upper right-hand corner, click the *Alert me* button to register and receive a weekly digest of product information that has changed (if any). For change details, check the revision history of any revised document.

### 9.2 支持资源

[TI E2E™ 中文支持论坛](#)是工程师的重要参考资料，可直接从专家处获得快速、经过验证的解答和设计帮助。搜索现有解答或提出自己的问题，获得所需的快速设计帮助。

链接的内容由各个贡献者“按原样”提供。这些内容并不构成 TI 技术规范，并且不一定反映 TI 的观点；请参阅 TI 的[使用条款](#)。

### 9.3 Trademarks

TI E2E™ is a trademark of Texas Instruments.

所有商标均为其各自所有者的财产。

### 9.4 静电放电警告



静电放电 (ESD) 会损坏这个集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理和安装程序，可能会损坏集成电路。

ESD 的损坏小至导致微小的性能降级，大至整个器件故障。精密的集成电路可能更容易受到损坏，这是因为非常细微的参数更改都可能会导致器件与其发布的规格不相符。

### 9.5 术语表

#### [TI 术语表](#)

本术语表列出并解释了术语、首字母缩略词和定义。

## 10 Revision History

注：以前版本的页码可能与当前版本的页码不同

| <b>Changes from Revision I (June 2015) to Revision J (July 2024)</b>                                                    | <b>Page</b> |
|-------------------------------------------------------------------------------------------------------------------------|-------------|
| • 将特性中的“±15kV IEC 61000-4-2，空气间隙放电”更改为“±30kV IEC 61000-4-2，空气间隙放电” .....                                                | 1           |
| • Changed the value of "Air discharge" From: ±15000 To: ±30000 in the <i>ESD Ratings</i> table .....                    | 4           |
| • Changed the D (SOIC) <i>Thermal Information</i> values.....                                                           | 5           |
| • Changed the $V_{IT+}$ unit value From: 200 V To: 200 mV in the <i>Electrical Characteristics: Receiver</i> table..... | 6           |

| <b>Changes from Revision H (February 2009) to Revision I (June 2015)</b>                         | <b>Page</b> |
|--------------------------------------------------------------------------------------------------|-------------|
| • 添加了引脚配置和功能部分、 <i>ESD</i> 等级表、特性说明部分、器件功能模式、应用和实施部分、电源相关建议部分、布局部分、器件和文档支持部分以及机械、封装和可订购信息部分..... | 1           |

## 11 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

**PACKAGING INFORMATION**

| Orderable part number        | Status<br>(1) | Material type<br>(2) | Package   Pins | Package qty   Carrier | RoHS<br>(3) | Lead finish/<br>Ball material<br>(4) | MSL rating/<br>Peak reflow<br>(5) | Op temp (°C) | Part marking<br>(6) |
|------------------------------|---------------|----------------------|----------------|-----------------------|-------------|--------------------------------------|-----------------------------------|--------------|---------------------|
| <a href="#">SN65LBC184DR</a> | Active        | Production           | SOIC (D)   8   | 2500   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 85    | (6LB184, SLB18U)    |
| SN65LBC184DR.A               | Active        | Production           | SOIC (D)   8   | 2500   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 85    | (6LB184, SLB18U)    |
| SN65LBC184DRG4               | Active        | Production           | SOIC (D)   8   | 2500   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 85    | (6LB184, SLB18U)    |
| <a href="#">SN65LBC184P</a>  | Active        | Production           | PDIP (P)   8   | 50   TUBE             | Yes         | NIPDAU                               | N/A for Pkg Type                  | -40 to 85    | 65LBC184            |
| SN65LBC184P.A                | Active        | Production           | PDIP (P)   8   | 50   TUBE             | Yes         | NIPDAU                               | N/A for Pkg Type                  | -40 to 85    | 65LBC184            |
| <a href="#">SN75LBC184D</a>  | Obsolete      | Production           | SOIC (D)   8   | -                     | -           | Call TI                              | Call TI                           | 0 to 70      | 7LB184              |
| <a href="#">SN75LBC184P</a>  | Active        | Production           | PDIP (P)   8   | 50   TUBE             | Yes         | NIPDAU                               | N/A for Pkg Type                  | 0 to 70      | 75LBC184            |
| SN75LBC184P.A                | Active        | Production           | PDIP (P)   8   | 50   TUBE             | Yes         | NIPDAU                               | N/A for Pkg Type                  | 0 to 70      | 75LBC184            |

<sup>(1)</sup> **Status:** For more details on status, see our [product life cycle](#).

<sup>(2)</sup> **Material type:** When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> **RoHS values:** Yes, No, RoHS Exempt. See the [TI RoHS Statement](#) for additional information and value definition.

<sup>(4)</sup> **Lead finish/Ball material:** Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> **MSL rating/Peak reflow:** The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> **Part marking:** There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

---

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

**TAPE AND REEL INFORMATION**


|    |                                                           |
|----|-----------------------------------------------------------|
| A0 | Dimension designed to accommodate the component width     |
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

**QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**


\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Reel Diameter (mm) | Reel Width W1 (mm) | A0 (mm) | B0 (mm) | K0 (mm) | P1 (mm) | W (mm) | Pin1 Quadrant |
|--------------|--------------|-----------------|------|------|--------------------|--------------------|---------|---------|---------|---------|--------|---------------|
| SN65LBC184DR | SOIC         | D               | 8    | 2500 | 330.0              | 12.4               | 6.4     | 5.2     | 2.1     | 8.0     | 12.0   | Q1            |

**TAPE AND REEL BOX DIMENSIONS**


\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN65LBC184DR | SOIC         | D               | 8    | 2500 | 353.0       | 353.0      | 32.0        |

**TUBE**


\*All dimensions are nominal

| Device        | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (μm) | B (mm) |
|---------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| SN65LBC184P   | P            | PDIP         | 8    | 50  | 506    | 13.97  | 11230  | 4.32   |
| SN65LBC184P.A | P            | PDIP         | 8    | 50  | 506    | 13.97  | 11230  | 4.32   |
| SN75LBC184P   | P            | PDIP         | 8    | 50  | 506    | 13.97  | 11230  | 4.32   |
| SN75LBC184P.A | P            | PDIP         | 8    | 50  | 506    | 13.97  | 11230  | 4.32   |



# PACKAGE OUTLINE

D0008A

SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



## NOTES:

- Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
- This drawing is subject to change without notice.
- This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- This dimension does not include interlead flash.
- Reference JEDEC registration MS-012, variation AA.

# EXAMPLE BOARD LAYOUT

D0008A

SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



LAND PATTERN EXAMPLE  
EXPOSED METAL SHOWN  
SCALE:8X



SOLDER MASK DETAILS

4214825/C 02/2019

NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.

# EXAMPLE STENCIL DESIGN

D0008A

SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



SOLDER PASTE EXAMPLE  
BASED ON .005 INCH [0.125 MM] THICK STENCIL  
SCALE:8X

4214825/C 02/2019

NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
9. Board assembly site may have different recommendations for stencil design.

P (R-PDIP-T8)

PLASTIC DUAL-IN-LINE PACKAGE



NOTES: A. All linear dimensions are in inches (millimeters).  
 B. This drawing is subject to change without notice.  
 C. Falls within JEDEC MS-001 variation BA.

4040082/E 04/2010

## 重要通知和免责声明

TI“按原样”提供技术和可靠性数据（包括数据表）、设计资源（包括参考设计）、应用或其他设计建议、网络工具、安全信息和其他资源，不保证没有瑕疵且不做出任何明示或暗示的担保，包括但不限于对适销性、与某特定用途的适用性或不侵犯任何第三方知识产权的暗示担保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任：(1) 针对您的应用选择合适的 TI 产品，(2) 设计、验证并测试您的应用，(3) 确保您的应用满足相应标准以及任何其他安全、安保法规或其他要求。

这些资源如有变更，恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的相关应用。严禁以其他方式对这些资源进行复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。对于因您对这些资源的使用而对 TI 及其代表造成的任何索赔、损害、成本、损失和债务，您将全额赔偿，TI 对此概不负责。

TI 提供的产品受 [TI 销售条款](#)、[TI 通用质量指南](#) 或 [ti.com](#) 上其他适用条款或 TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。除非德州仪器 (TI) 明确将某产品指定为定制产品或客户特定产品，否则其产品均为按确定价格收入目录的标准通用器件。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

版权所有 © 2026，德州仪器 (TI) 公司

最后更新日期：2025 年 10 月