## SN65C1406, SN75C1406 TRIPLE LOW-POWER DRIVERS/RECEIVERS

SLLS148E - MAY 1990 - REVISED OCTOBER 2001

- Meet or Exceed the Requirements of TIA/EIA-232-F and ITU Recommendation V.28
- Very Low Power Consumption . . .5 mW Typ
- Wide Driver Supply Voltage Range . . . ±4.5 V to ±15 V
- Driver Output Slew Rate Limited to 30 V/μs Max
- Receiver Input Hysteresis . . . 1000 mV Typ
- Push-Pull Receiver Outputs
- On-Chip Receiver 1-μs Noise Filter
- Functionally Interchangeable With Motorola MC145406 and Texas Instruments TL145406
- Package Options Include Plastic Small-Outline (D, DW, NS) Packages and DIPs (N)

#### SN65C1406 . . . D PACKAGE SN75C1406 . . . D, DW, N, OR NS PACKAGE (TOP VIEW) V<sub>DD</sub> L 16 VCC 1RA **∏** 2 15**∏** 1RY 1DY **∏** 3 14**∏** 1DA 2RA 🛮 4 13 2RY 2DY 🛮 5 12 **□** 2DA 11 3RY 3RA **∏** 6 10**∏** 3DA 3DY **1** 7 9 GND V<sub>SS</sub> 🛮 8

### description

The SN65C1406 and SN75C1406 are low-power BiMOS devices containing three independent drivers and receivers that are used to interface data terminal equipment (DTE) with data circuit-terminating equipment (DCE). These devices are designed to conform to TIA/EIA-232-F. The drivers and receivers of the SN65C1406 and SN75C1406 are similar to those of the SN75C188 quadruple driver and SN75C189A quadruple receiver, respectively. The drivers have a controlled output slew rate that is limited to a maximum of 30 V/ $\mu$ s, and the receivers have filters that reject input noise pulses shorter than 1  $\mu$ s. Both these features eliminate the need for external components.

The SN65C1406 and SN75C1406 are designed using low-power techniques in a BiMOS technology. In most applications, the receivers contained in these devices interface to single inputs of peripheral devices such as ACEs, UARTs, or microprocessors. By using sampling, such peripheral devices are usually insensitive to the transition times of the input signals. If this is not the case, or for other uses, it is recommended that the SN65C1406 and SN75C1406 receiver outputs be buffered by single Schmitt input gates or single gates of the HCMOS, ALS, or 74F logic families.

The SN65C1406 is characterized for operation from –40°C to 85°C. The SN75C1406 is characterized for operation from 0°C to 70°C.

### AVAILABLE OPTIONS

|               |                         | PACKAGED DEVICES         |                       |                                  |  |  |  |  |  |  |
|---------------|-------------------------|--------------------------|-----------------------|----------------------------------|--|--|--|--|--|--|
| TA            | SMALL<br>OUTLINE<br>(D) | SMALL<br>OUTLINE<br>(DW) | PLASTIC<br>DIP<br>(N) | PLASTIC<br>SMALL OUTLINE<br>(NS) |  |  |  |  |  |  |
| -40°C to 85°C | SN65C1406D              |                          |                       |                                  |  |  |  |  |  |  |
| 0°C to 70°C   | SN75C1406D              | SN75C1406DW              | SN75C1406N            | SN75C1406NS                      |  |  |  |  |  |  |

The D, DW, and PW packages are available taped and reeled. Add the suffix R to device type (e.g., SN75C1406DR).



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



SLLS148E - MAY 1990 - REVISED OCTOBER 2001

# logic diagram (positive logic)

Typical of Each Receiver



**Typical of Each Driver** 





## schematics of inputs and outputs



All resistor values shown are nominal.

# SN65C1406, SN75C1406 TRIPLE LOW-POWER DRIVERS/RECEIVERS

SLLS148E - MAY 1990 - REVISED OCTOBER 2001

| absolute maximum ratings over operating                | free-air temperature ra | nge (unless otherwise noted)†                 |
|--------------------------------------------------------|-------------------------|-----------------------------------------------|
| Supply voltage: V <sub>DD</sub> (see Note 1)           |                         |                                               |
| V <sub>SS</sub>                                        |                         |                                               |
| V <sub>CC</sub>                                        |                         | 7 V                                           |
| Input voltage range, V <sub>I</sub> : Driver           |                         |                                               |
| Receiver                                               |                         | –30 V to 30 V                                 |
| Output voltage range, VO: Driver                       |                         |                                               |
| Receiver                                               |                         | $-0.3 \text{ V to } (V_{CC} + 0.3 \text{ V})$ |
| Package thermal impedance, θ <sub>JA</sub> (see Note 2 | 2): D package           |                                               |
| -                                                      | DW package              | 57°C/W                                        |
|                                                        | N package               | 67°C/W                                        |
|                                                        | NS package              | 64°C/W                                        |
| Lead temperature 1,6 mm (1/16 inch) from ca            | ase for 10 seconds      | 260°C                                         |
| Storage temperature range, T <sub>stg</sub>            |                         | 65°C to 150 °C                                |

## recommended operating conditions

|                              |                                |           | MIN | NOM | MAX      | UNIT |
|------------------------------|--------------------------------|-----------|-----|-----|----------|------|
| $V_{DD}$                     | Supply voltage                 |           | 4.5 | 12  | 15       | V    |
| VSS                          | Supply voltage                 | -4.5      | -12 | -15 | V        |      |
| Vcc                          | Supply voltage                 | 4.5       | 5   | 6   | V        |      |
| \/.                          | Input voltage Driver           |           |     |     | $V_{DD}$ | V    |
| V <sub>I</sub> Input voltage |                                | Receiver  |     |     | ±25      | V    |
| VIH                          | High-level input voltage       |           | 2   |     |          | V    |
| VIL                          | Low-level input voltage        |           |     |     | 0.8      | V    |
| loh                          | High-level output current      |           |     |     | -1       | mA   |
| loL                          | OL Low-level output curren     |           |     |     | 3.2      | mA   |
| т.                           | Operating free-air temperature | SN65C1406 |     |     | 85       | °C   |
| Тд                           | Operating nee-all temperature  | SN75C1406 | 0   |     | 70       | C    |



<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTES: 1. All voltages are with respect to the network ground terminal.

<sup>2.</sup> The package thermal impedance is calculated in accordance with JESD 51-7.

#### **DRIVER SECTION**

# electrical characteristics over operating free-air temperature range, $V_{DD}$ = 12 V, $V_{SS}$ = -12 V, $V_{CC}$ = 5 V $\pm$ 10% (unless otherwise noted)

|        | PARAMETER                                            |                                                   | TEST CON                | DITIONS                 |                          | MIN  | TYP <sup>†</sup> | MAX   | UNIT |
|--------|------------------------------------------------------|---------------------------------------------------|-------------------------|-------------------------|--------------------------|------|------------------|-------|------|
| V      | Lligh lovel output valtage                           | V <sub>IH</sub> = 0.8 V,                          | $R_L = 3 k\Omega$ ,     | $V_{DD} = 5 V$          | V <sub>SS</sub> = -5 V   | 4    | 4.5              |       | V    |
| VOH    | High-level output voltage                            | See Figure 1                                      |                         | $V_{DD} = 12 V$ ,       | $V_{SS} = -12 \text{ V}$ | 10   | 10.8             |       | V    |
| Vai    | Low-level output voltage                             | V <sub>IH</sub> = 2 V,                            | $R_L = 3 k\Omega$ ,     | $V_{DD} = 5 V$ ,        | $V_{SS} = -5 V$          |      | -4.4             | -4    | V    |
| VOL    | (see Note 3)                                         | See Figure 1                                      |                         | $V_{DD} = 12 V$ ,       | $V_{SS} = -12 \text{ V}$ |      | -10.7            | -10   | V    |
| lН     | High-level input current                             | V <sub>I</sub> = 5 V,                             | See Figure 2            |                         |                          |      |                  | 1     | μΑ   |
| IլL    | Low-level input current                              | $V_{I} = 0,$                                      | See Figure 2            |                         |                          |      |                  | -1    | μΑ   |
| IOS(H) | High-level short-circuit output current <sup>‡</sup> | V <sub>I</sub> = 0.8 V,                           | $V_O = 0$ or $V_{SS}$ , | See Figure 1            |                          | -7.5 | -12              | -19.5 | mA   |
| los(L) | Low-level short-circuit output current <sup>‡</sup>  | V <sub>I</sub> = 2 V,                             | $V_O = 0$ or $V_{DD}$ , | See Figure 1            |                          | 7.5  | 12               | 19.5  | mA   |
| la a   | Cupply ourrant from \/p=                             | No load,                                          |                         | $V_{DD} = 5 V$ ,        | $V_{SS} = -5 V$          |      | 115              | 250   |      |
| lDD    | Supply current from V <sub>DD</sub>                  | All inputs at 2                                   | V or 0.8 V              | $V_{DD} = 12 V$ ,       | $V_{SS} = -12 \text{ V}$ |      | 115              | 250   | μΑ   |
| laa    | Cupply ourrant from \/aa                             | No load,                                          |                         | $V_{DD} = 5 V$ ,        | $V_{SS} = -5 V$          |      | -115             | -250  |      |
| Iss    | Supply current from VSS                              | All inputs at 2                                   | V or 0.8 V              | $V_{DD} = 12 V$ ,       | V <sub>SS</sub> = -12 V  |      | -115             | -250  | μΑ   |
| rO     | Output resistance                                    | V <sub>DD</sub> = V <sub>SS</sub> =<br>See Note 4 | V <sub>CC</sub> = 0,    | $V_0 = -2 \text{ V to}$ | 2 V,                     | 300  | 400              | ·     | Ω    |

<sup>&</sup>lt;sup>†</sup> All typical values are at  $T_A = 25$ °C.

NOTES: 3. The algebraic convention, where the more positive (less negative) limit is designated as maximum, is used in this data sheet for logic levels only.

4. Test conditions are those specified by TIA/EIA-232-F.

# switching characteristics at $T_A$ = 25°C, $V_{DD}$ = 12 V, $V_{SS}$ = –12 V, $V_{CC}$ = 5 V $\pm$ 10%

|      | PARAMETER                                          | TEST CONDITIONS                                                                           | MIN  | TYP | MAX | UNIT |
|------|----------------------------------------------------|-------------------------------------------------------------------------------------------|------|-----|-----|------|
| tPLH | Propagation delay time, low- to high-level output§ | $R_L$ = 3 kΩ to 7 kΩ, $C_L$ = 15 pF, See Figure 3                                         |      | 1.2 | 3   | μs   |
| tPHL | Propagation delay time, high- to low-level output§ | $R_L$ = 3 kΩ to 7 kΩ, $C_L$ = 15 pF,<br>See Figure 3                                      |      | 2.5 | 3.5 | μs   |
| tTLH | Transition time, low- to high-level output¶        | $R_L$ = 3 kΩ to 7 kΩ, $C_L$ = 15 pF, See Figure 3                                         | 0.53 | 2   | 3.2 | μs   |
| tTHL | Transition time, high- to low-level output¶        | $R_L$ = 3 kΩ to 7 kΩ, $C_L$ = 15 pF, See Figure 3                                         | 0.53 | 2   | 3.2 | μs   |
| tTLH | Transition time, low- to high-level output#        | R <sub>L</sub> = 3 k $\Omega$ to 7 k $\Omega$ , C <sub>L</sub> = 2500 pF,<br>See Figure 3 |      | 1   | 2   | μs   |
| tTHL | Transition time, high- to low-level output#        | $R_L$ = 3 kΩ to 7 kΩ, $C_L$ = 2500 pF, See Figure 3                                       |      | 1   | 2   | μs   |
| SR   | Output slew rate                                   | R <sub>L</sub> = 3 k $\Omega$ to 7 k $\Omega$ , C <sub>L</sub> = 15 pF,<br>See Figure 3   | 4    | 10  | 30  | V/μs |

<sup>\$</sup> tPHL and tPLH include the additional time due to on-chip slew rate and are measured at the 50% points.



<sup>‡</sup> Not more than one output should be shorted at a time.

<sup>¶</sup> Measured between 10% and 90% points of output waveform

<sup>#</sup> Measured between 3-V and -3-V points of output waveform (TIA/EIA-232-F conditions) with all unused inputs tied either high or low

#### RECEIVER SECTION

# electrical characteristics over operating free-air temperature range, $V_{DD}$ = 12 V, $V_{SS}$ = -12 V, $V_{CC}$ = 5 V $\pm$ 10% (unless otherwise noted)

|                   | PARAMETER                                                      |                                                                  | TEST CO                    | NDITIONS                                         | MIN   | TYP†       | MAX  | UNIT |
|-------------------|----------------------------------------------------------------|------------------------------------------------------------------|----------------------------|--------------------------------------------------|-------|------------|------|------|
| VIT+              | Positive-going input threshold voltage                         | See Figure 5                                                     |                            |                                                  | 1.7   | 2          | 2.55 | V    |
| V <sub>IT</sub> _ | Negative-going input threshold voltage                         | See Figure 5                                                     |                            |                                                  | 0.65  | 1          | 1.25 | V    |
| V <sub>hys</sub>  | Input hysteresis voltage (V <sub>IT+</sub> -V <sub>IT-</sub> ) |                                                                  |                            |                                                  | 600   | 1000       |      | mV   |
|                   |                                                                | V <sub>I</sub> = 0.75 V,                                         | $I_{OH} = -20 \mu A$ ,     | See Figure 5 and Note 5                          | 3.5   |            |      |      |
| \/a               | High-level output voltage                                      | .,                                                               |                            | V <sub>CC</sub> = 4.5 V                          | 2.8   | 4.4        |      | v    |
| VOH               | High-level output voltage                                      | $V_I = 0.75 \text{ V},  I_{OH} = -1 \text{ mA},$<br>See Figure 5 |                            | V <sub>CC</sub> = 5 V                            | 3.8   | 4.9        |      | v    |
|                   |                                                                | V <sub>CC</sub> = 5.5 V                                          |                            |                                                  |       | 5.4        |      |      |
| VOL               | Low-level output voltage                                       | V <sub>I</sub> = 3 V,                                            | $I_{OL} = 3.2 \text{ mA},$ | See Figure 5                                     |       | 0.17       | 0.4  | V    |
| I                 | High-level input current                                       | V <sub>I</sub> = 2.5 V                                           |                            |                                                  | 3.6   | 4.6        | 8.3  | mA   |
| ΊΗ                | nign-level input current                                       | V <sub>I</sub> = 3 V                                             |                            |                                                  | 0.43  | 0.55       | 1    | ША   |
| 1                 | Low-level input current                                        | $V_{I} = -2.5 V$                                                 |                            |                                                  | -3.6  | <b>–</b> 5 | -8.3 | mA   |
| lIL.              | Low-level input current                                        | $V_{I} = -3 V$                                                   |                            |                                                  | -0.43 | -0.55      | -1   | ША   |
| los(H)            | High-level short-circuit output current                        | V <sub>I</sub> = 0.75 V,                                         | $V_{O} = 0$ ,              | See Figure 4                                     |       | -8         | -15  | mA   |
| IOS(L)            | Low-level short-circuit output current                         | VI = VCC,                                                        | $V_O = V_{CC}$             | See Figure 4                                     |       | 13         | 25   | mA   |
| loo               | Supply current from V <sub>CC</sub>                            | No load,                                                         |                            | $V_{DD} = 5 \text{ V},  V_{SS} = -5 \text{ V}$   |       | 320        | 450  | μΑ   |
| Icc               | Supply carrent none vCC                                        | All inputs at 0 o                                                | r 5 V                      | $V_{DD} = 12 \text{ V},  V_{SS} = -12 \text{ V}$ |       | 320        | 450  | μΑ   |

<sup>&</sup>lt;sup>†</sup> All typical values are at  $T_A = 25$ °C.

NOTE 5: If the inputs are left unconnected, the receiver interprets this as an input low and the receiver outputs remain in the high state.

# switching characteristics at $T_A$ = 25°C, $V_{DD}$ = 12 V, $V_{SS}$ = -12 V, $V_{CC}$ = 5 V $\pm$ 10% (unless otherwise noted)

|                    | PARAMETER                                               | TEST CO                                 | NDITIONS                    | MIN | TYP | MAX | UNIT |
|--------------------|---------------------------------------------------------|-----------------------------------------|-----------------------------|-----|-----|-----|------|
| tPLH               | Propagation delay time, low- to high-level output       | C <sub>L</sub> = 50 pF,<br>See Figure 6 | $R_L = 5 k\Omega$ ,         |     | 3   | 4   | μs   |
| <sup>t</sup> PHL   | Propagation delay time, high- to low-level output       | C <sub>L</sub> = 50 pF,<br>See Figure 6 | $R_L = 5 k\Omega$ ,         |     | 3   | 4   | μs   |
| tTLH               | Transition time, low- to high-level output <sup>‡</sup> | C <sub>L</sub> = 50 pF,<br>See Figure 6 | $R_L = 5 \text{ k}\Omega$ , |     | 300 | 450 | ns   |
| tTHL               | Transition time, high- to low-level output <sup>‡</sup> | C <sub>L</sub> = 50 pF,<br>See Figure 6 | $R_L = 5 \text{ k}\Omega$ , |     | 100 | 300 | ns   |
| t <sub>w</sub> (N) | Duration of longest pulse rejected as noise§            | $C_L = 50 pF$ ,                         | $R_L = 5 \text{ k}\Omega$   | 1   |     | 4   | μs   |

<sup>&</sup>lt;sup>‡</sup> Measured between 10% and 90% points of output waveform



<sup>§</sup> The receiver ignores any positive- or negative-going pulse that is less than the minimum value of  $t_{W(N)}$  and accepts any positive- or negative-going pulse greater than the maximum of  $t_{W(N)}$ .

## PARAMETER MEASUREMENT INFORMATION



V<sub>I</sub> — V<sub>CC</sub> V<sub>CC</sub> V<sub>SS</sub>

Figure 1. Driver Test Circuit V<sub>OH</sub>, V<sub>OL</sub>, I<sub>OS(L)</sub>, I<sub>OS(H)</sub>

Figure 2. Driver Test Circuit, I<sub>IL</sub>, I<sub>IH</sub>





NOTES: A. C<sub>L</sub> includes probe and jig capacitance.

B. The pulse generator has the following characteristics:  $t_W$  = 25  $\mu$ s, PRR = 20 kHz,  $Z_O$  = 50  $\Omega$ ,  $t_f$  =  $t_f$  < 50 ns.

Figure 3. Driver Test Circuit and Voltage Waveforms





Figure 4. Receiver Test Circuit, IOS(H), IOS(L)

Figure 5. Receiver Test Circuit,  $V_{IT}$ ,  $V_{OL}$ ,  $V_{OH}$ 

SLLS148E - MAY 1990 - REVISED OCTOBER 2001

#### PARAMETER MEASUREMENT INFORMATION



NOTES: C. C<sub>I</sub> includes probe and jig capacitance.

D. The pulse generator has the following characteristics:  $t_W = 25 \mu s$ , PRR = 20 kHz,  $Z_Q = 50 \Omega$ ,  $t_f = t_f < 50 ns$ .

Figure 6. Receiver Test Circuit and Voltage Waveforms

### **APPLICATION INFORMATION**

The TIA/EIA-232-F specification is for data interchange between a host computer and a peripheral at signaling rates up to 20 kbit/s. Many TIA/EIA-232-F devices will operate at higher data rates with lower capacitive loads (short cables). For reliable operation at greater than 20 kbit/s, the designer needs to have control of both ends of the cable. By mixing different types of TIA/EIA-232-F devices and cable lengths, errors can occur at higher frequencies (above 20 kbit/s). When operating within the TIA/EIA-232-F requirements of less than 20 kbit/s and with compliant line circuits, interoperability is assured. For applications operating above 20 kbit/s, the design engineer should consider devices and system designs that meet the TIA/EIA-232-F requirements.



www.ti.com

11-Nov-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins | Package qty   Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking |
|-----------------------|--------|---------------|----------------|-----------------------|------|-------------------------------|----------------------------|--------------|--------------|
|                       |        |               |                |                       |      | (4)                           | (5)                        |              |              |
| SN65C1406D            | Active | Production    | SOIC (D)   16  | 40   TUBE             | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | 65C1406      |
| SN65C1406D.A          | Active | Production    | SOIC (D)   16  | 40   TUBE             | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | 65C1406      |
| SN65C1406DR           | Active | Production    | SOIC (D)   16  | 2500   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | 65C1406      |
| SN65C1406DR.A         | Active | Production    | SOIC (D)   16  | 2500   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | 65C1406      |
| SN75C1406D            | Active | Production    | SOIC (D)   16  | 40   TUBE             | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | 0 to 70      | SN75C1406    |
| SN75C1406D.A          | Active | Production    | SOIC (D)   16  | 40   TUBE             | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | 0 to 70      | SN75C1406    |
| SN75C1406DR           | Active | Production    | SOIC (D)   16  | 2500   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | 0 to 70      | SN75C1406    |
| SN75C1406DR.A         | Active | Production    | SOIC (D)   16  | 2500   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | 0 to 70      | SN75C1406    |
| SN75C1406DW           | Active | Production    | SOIC (DW)   16 | 40   TUBE             | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | 0 to 70      | SN75C1406    |
| SN75C1406DW.A         | Active | Production    | SOIC (DW)   16 | 40   TUBE             | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | 0 to 70      | SN75C1406    |
| SN75C1406DWR          | Active | Production    | SOIC (DW)   16 | 2000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | 0 to 70      | SN75C1406    |
| SN75C1406DWR.A        | Active | Production    | SOIC (DW)   16 | 2000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | 0 to 70      | SN75C1406    |
| SN75C1406N            | Active | Production    | PDIP (N)   16  | 25   TUBE             | Yes  | NIPDAU                        | N/A for Pkg Type           | 0 to 70      | SN75C1406N   |
| SN75C1406N.A          | Active | Production    | PDIP (N)   16  | 25   TUBE             | Yes  | NIPDAU                        | N/A for Pkg Type           | 0 to 70      | SN75C1406N   |
| SN75C1406NSR          | Active | Production    | SOP (NS)   16  | 2000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | 0 to 70      | SN75C1406    |
| SN75C1406NSR.A        | Active | Production    | SOP (NS)   16  | 2000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | 0 to 70      | SN75C1406    |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.



# **PACKAGE OPTION ADDENDUM**

www.ti.com 11-Nov-2025

(6) Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 24-Jul-2025

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN65C1406DR  | SOIC            | D                  | 16 | 2500 | 330.0                    | 16.4                     | 6.5        | 10.3       | 2.1        | 8.0        | 16.0      | Q1               |
| SN75C1406DR  | SOIC            | D                  | 16 | 2500 | 330.0                    | 16.4                     | 6.5        | 10.3       | 2.1        | 8.0        | 16.0      | Q1               |
| SN75C1406DWR | SOIC            | DW                 | 16 | 2000 | 330.0                    | 16.4                     | 10.75      | 10.7       | 2.7        | 12.0       | 16.0      | Q1               |
| SN75C1406NSR | SOP             | NS                 | 16 | 2000 | 330.0                    | 16.4                     | 8.1        | 10.4       | 2.5        | 12.0       | 16.0      | Q1               |

www.ti.com 24-Jul-2025



### \*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN65C1406DR  | SOIC         | D               | 16   | 2500 | 340.5       | 336.1      | 32.0        |
| SN75C1406DR  | SOIC         | D               | 16   | 2500 | 353.0       | 353.0      | 32.0        |
| SN75C1406DWR | SOIC         | DW              | 16   | 2000 | 350.0       | 350.0      | 43.0        |
| SN75C1406NSR | SOP          | NS              | 16   | 2000 | 353.0       | 353.0      | 32.0        |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 24-Jul-2025

## **TUBE**



\*All dimensions are nominal

| Device        | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|---------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| SN65C1406D    | D            | SOIC         | 16   | 40  | 507    | 8      | 3940   | 4.32   |
| SN65C1406D.A  | D            | SOIC         | 16   | 40  | 507    | 8      | 3940   | 4.32   |
| SN75C1406D    | D            | SOIC         | 16   | 40  | 507    | 8      | 3940   | 4.32   |
| SN75C1406D.A  | D            | SOIC         | 16   | 40  | 507    | 8      | 3940   | 4.32   |
| SN75C1406DW   | DW           | SOIC         | 16   | 40  | 506.98 | 12.7   | 4826   | 6.6    |
| SN75C1406DW.A | DW           | SOIC         | 16   | 40  | 506.98 | 12.7   | 4826   | 6.6    |
| SN75C1406N    | N            | PDIP         | 16   | 25  | 506    | 13.97  | 11230  | 4.32   |
| SN75C1406N.A  | N            | PDIP         | 16   | 25  | 506    | 13.97  | 11230  | 4.32   |



SOP



#### NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing
- per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm, per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm, per side.



SOF



## NOTES: (continued)

- 5. Publication IPC-7351 may have alternate designs.
- 6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SOF



#### NOTES: (continued)

- 7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 8. Board assembly site may have different recommendations for stencil design.



# D (R-PDS0-G16)

## PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AC.



7.5 x 10.3, 1.27 mm pitch

SMALL OUTLINE INTEGRATED CIRCUIT

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





SOIC



#### NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing
- per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm, per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm, per side.
- 5. Reference JEDEC registration MS-013.



SOIC



#### NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SOIC



#### NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



# N (R-PDIP-T\*\*)

# PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- The 20 pin end lead shoulder width is a vendor option, either half or full width.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you fully indemnify TI and its representatives against any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale, TI's General Quality Guidelines, or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Unless TI explicitly designates a product as custom or customer-specified, TI products are standard, catalog, general purpose devices.

TI objects to and rejects any additional or different terms you may propose.

Copyright © 2025, Texas Instruments Incorporated

Last updated 10/2025