











**SN65HVS883** 

ZHCSFI0-SEPTEMBER 2016

## SN65HVS883 24V、八通道数字输入串行器

### 1 特性

- 八个传感器输入
  - 输入电压最高达 34V
  - 可选去抖动滤波器 从 0ms 至 3ms
  - 可调节电流限制 从 0.2mA 至 5.2mA
  - 现场输入和电源线路 具有 15kV 人体模型 (HBM) 保护
- 用于外部状态 LED 的输出驱动器
- 支持多路输入级联(输入数为8的倍数)
- 与 SPI 兼容的接口
- 用于外部数字隔离器的 5V 稳压输出
- 低电源电压指示灯

### 2 应用

- 用于工业自动化和过程控制的传感器输入
  - 符合 IEC61131-2 标准 1 类、2 类或 3 类的开 关
  - 符合 EN60947-5-2 标准的接近开关
- 用于 PC 和可编程逻辑控制器 (PLC) 系统的高通道 数数字输入模块
- 分立式 I/O 模块

#### 3 说明

SN65HVS883 是一款用于工业自动化 PC 和 PLC 系统中高通道数的数字输入模块的 24V、八通道数字输入串行器。与电流隔离器配合使用时,此器件可将现场侧的 24V 传感器输出连接到控制侧的低压控制器输入。输入信号由符合 EN60947-5-2 标准的 2 线和 3 线接近开关提供

并进行电流限制,然后由内部去抖动滤波器进行验证。输入开关特性符合 IEC61131-2 标准关于 1 类、2 类和 3 类传感器开关的特性描述。

施加负载和时钟信号时,输入数据将被并行锁存到移位 寄存器中,然后经过一个后置隔离器随时钟串行移出至 串行 PLC 输入。

通过将前面器件的串行输出连接到后面器件的串行输入,可以将多个 SN65HVS883 级联在一起,从而实现高通道数输入模块的设计。输入状态通过 3mA 恒流 LED 输出来显示。为设置内部基准电流,需要外接一个精密电阻。集成的稳压器提供 5V 输出电压,为低功耗隔离器供电。内部电源电压监视器提供芯片正常 (CHOK) 指示。

SN65HVS883 采用散热增强型 28 引脚 PWP PowerPAD™封装。该器件的额定工作温度范围为 -40°C 至 85°C。

#### 器件信息<sup>(1)</sup>

| 器件型号       | 封装          | 封装尺寸 (标称值)        |
|------------|-------------|-------------------|
| SN65HVS883 | HTSSOP (28) | 9.70 mm x 4.40 mm |

(1) 要了解所有可用封装,请参见数据表末尾的可订购产品附录。

### 简化的 I/O 结构



Copyright © 2016, Texas Instruments Incorporated



# 目录

| 1      | 特性1                                       |    | 8.1 Overview                         | 10 |
|--------|-------------------------------------------|----|--------------------------------------|----|
| 2      | 应用1                                       |    | 8.2 Functional Block Diagram         | 10 |
| 3      | 说明 1                                      |    | 8.3 Feature Description              | 11 |
| 4      | 修订历史记录                                    |    | 8.4 Device Functional Modes          | 14 |
| 5      | Pin Configuration and Functions           | 9  | Application and Implementation       | 15 |
| 5<br>6 | Specifications                            |    | 9.1 Application Information          | 15 |
| U      | 6.1 Absolute Maximum Ratings              |    | 9.2 Typical Application              | 18 |
|        | 6.2 ESD Ratings                           | 10 | Power Supply Recommendations         | 21 |
|        | 3                                         | 11 | Layout                               | 21 |
|        | 6.3 Recommended Operating Conditions      |    | 11.1 Layout Guidelines               |    |
|        | 6.5 Electrical Characteristics            |    | 11.2 Layout Example                  |    |
|        | 6.6 Timing Requirements                   | 12 | 器件和文档支持                              |    |
|        | 6.7 Switching Characteristics             |    | 12.1 Third-Party Products Disclaimer |    |
|        | 6.8 Typical Input Characteristics         |    | 12.2 接收文档更新通知                        |    |
|        | 6.9 Typical Voltage Regulator Performance |    | 12.3 社区资源                            |    |
|        | Characteristics8                          |    | 12.4 商标                              |    |
| 7      | Parameter Measurement Information 9       |    | 12.5 静电放电警告                          | 22 |
|        | 7.1 Waveforms                             |    | 12.6 Glossary                        | 22 |
|        | 7.2 Signal Conventions                    | 13 | 机械、封装和可订购信息                          |    |
| 8      | Detailed Description 10                   | _  |                                      |    |
| -      |                                           |    |                                      |    |

# 4 修订历史记录

注: 之前版本的页码可能与当前版本有所不同。

| 日期         | 修订版本 | 注释    |
|------------|------|-------|
| 2016 年 9 月 | *    | 首次发布。 |



## 5 Pin Configuration and Functions

PWP Package 28 Pin (HTSSOP) With Exposed Thermal Pad Top View



### **Pin Functions**

| PIN                            |          | DESCRIPTION                              |  |
|--------------------------------|----------|------------------------------------------|--|
| PIN NO.                        | NAME     | DESCRIPTION                              |  |
| 1, 2                           | DB0, DB1 | Debounce select inputs                   |  |
| 3, 5, 7, 9,<br>11, 18, 20, 22  | IPx      | Input channel x                          |  |
| 4, 6, 8, 10,<br>12, 17, 19, 21 | REx      | Return path x (LED drive)                |  |
| 13                             | RLIM     | Current limiting resistor                |  |
| 14                             | V24      | 24 VDC field supply                      |  |
| 15                             | 5VOP     | 5 V output to supply low-power isolators |  |
| 16                             | CHOK     | Chip okay indicator output               |  |
| 23                             | SOP      | Serial data output                       |  |
| 24                             | CE       | Clock enable input                       |  |
| 25                             | CLK      | Serial clock input                       |  |
| 26                             | ĪD       | Load pulse input                         |  |
| 27                             | SIP      | Serial data input                        |  |
| 28                             | FGND     | Field ground                             |  |

# TEXAS INSTRUMENTS

## 6 Specifications

### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)

|                  |                                    |                                                                     |     | MIN       | MAX    | UNIT       |
|------------------|------------------------------------|---------------------------------------------------------------------|-----|-----------|--------|------------|
| V24              | Field power input                  | V24                                                                 |     | -0.3      | 36     | V          |
| $V_{IPx}$        | Field digital inputs               | IPx                                                                 |     | -0.3      | 36     | V          |
| V <sub>ID</sub>  | Voltage at any logic input         | DB0, DB1, CLK, SIP, $\overline{\text{CE}}$ , $\overline{\text{LD}}$ |     | -0.5      | 6      | V          |
| Io               | Output current                     | CHOK, SOP                                                           |     |           | ±8     | mA         |
| P <sub>TOT</sub> | Continuous total power dissipation |                                                                     | See | Thermal I | nforma | tion table |
| TJ               | Junction temperature               |                                                                     |     |           | 170    | °C         |

## 6.2 ESD Ratings

|  |                                                                     |          |        | VALUE | UNIT |
|--|---------------------------------------------------------------------|----------|--------|-------|------|
|  | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-                     | All pins | ±4000  |       |      |
|  | 001 <sup>(1)</sup>                                                  | IPx,V24  | ±15000 |       |      |
|  | Charged-device model (CDM), per JEDEC specification JESD22-C101 (2) | All pins | ±1000  | V     |      |
|  | Machine Mode <sup>(3)</sup>                                         | All pins | ±100   |       |      |

- (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
- (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.
- (3) JEDEC Standard 22, Method A115-A.

## 6.3 Recommended Operating Conditions

|                  |                                                     | MIN | TYP | MAX | UNIT |
|------------------|-----------------------------------------------------|-----|-----|-----|------|
| V <sub>24</sub>  | Field supply voltage                                | 10  | 24  | 34  | V    |
| $V_{IPL}$        | Field input low-state input voltage (1)             | 0   |     | 4   | V    |
| V <sub>IPH</sub> | Field input high-state input voltage <sup>(1)</sup> | 10  |     | 34  | V    |
| V <sub>IL</sub>  | Logic low-state input voltage                       | 0   |     | 0.8 | V    |
| $V_{IH}$         | Logic high-state input voltage                      | 2   |     | 5.5 | V    |
| R <sub>LIM</sub> | Current limiter resistor                            | 17  | 25  | 500 | kΩ   |
| $f_{IP}$         | Input data rate <sup>(2)</sup>                      | 0   |     | 1   | Mbps |
| TJ               |                                                     |     |     | 150 | °C   |
| T <sub>A</sub>   |                                                     | -40 |     | 85  | °C   |

- (1) Field input voltages correspond to an input resistor of  $R_{IN}$  = 1.2 k $\Omega$
- 2) Maximum data rate corresponds to 0 ms debounce time, (DB0 = open, DB1 = FGND), and  $R_{IN} = 0 \Omega$

#### 6.4 Thermal Information

|                      |                                                                                                                                                                                                                         |              | SN65HVS883 |      |
|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|------------|------|
|                      | THERM                                                                                                                                                                                                                   | PWP (HTSSOP) | UNIT       |      |
|                      |                                                                                                                                                                                                                         |              | 28 PINS    |      |
| $R_{\theta JA}$      | Standard Junction-to-ambient thermal resistance                                                                                                                                                                         |              | 35         | °C/W |
| $R_{\theta JC(top)}$ | R <sub>θJC(top)</sub> Junction-to-case (top) thermal resistance                                                                                                                                                         |              |            | °C/W |
| $R_{\theta JB}$      | Junction-to-board thermal resistance                                                                                                                                                                                    |              | 15         | °C/W |
| PD                   | $ \begin{array}{l} I_{LOAD} = 50 \text{ mA}, \ R_{IN} = 0, \ IPO-IP7 = V24 = 30 \ V, \\ RE7 = FGND, \ f_{CLK} = 100 \ MHz, \\ I_{IP-LIM} \ and \ I_{CC} = worst \ case \ with \ R_{LIM} = 25 \ k\Omega \\ \end{array} $ |              | 2591       | mW   |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

www.ti.com.cn

## 6.5 Electrical Characteristics

all voltages measured against FGND unless otherwise stated, see Figure 12

| SYMBOL                     | PARAMETER                                                        | PIN                                       | TEST CONDITIONS                                                                                                             | MIN  | TYP   | MAX | UNIT |  |
|----------------------------|------------------------------------------------------------------|-------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|------|-------|-----|------|--|
| V <sub>TH-(IP)</sub>       | Low-level device input threshold voltage                         |                                           | 18 V< V24 < 34 V,                                                                                                           | 4    | 4.3   |     | V    |  |
| V <sub>TH+(IP)</sub>       | High-level device input threshold voltage                        | IP0-IP7                                   | $R_{IN} = 0 \Omega$ ,                                                                                                       |      | 5.2   | 5.5 | V    |  |
| V <sub>HYS(IP)</sub>       | Device input hysteresis                                          |                                           | $R_{LIM} = 25 \text{ k}\Omega$                                                                                              |      | 0.9   |     | V    |  |
| V <sub>TH-(IN)</sub>       | Low-level field input threshold voltage                          |                                           | 18 V < V24 < 34 V,                                                                                                          | 6    | 8.4   |     | V    |  |
| V <sub>TH+(IN)</sub>       | High-level field input threshold voltage                         | measured at field side of R <sub>IN</sub> | $R_{IN} = 1.2 \text{ k}\Omega \pm 5\%$                                                                                      |      | 9.4   | 10  | V    |  |
| V <sub>HYS(IN)</sub>       | Field input hysteresis                                           | Tiola side of Tan                         | $R_{LIM} = 25 \text{ k}\Omega$                                                                                              |      | 1     |     | V    |  |
| V <sub>TH-(V24)</sub>      | Low-level V24-monitor threshold voltage                          |                                           |                                                                                                                             | 15   | 16.05 |     | V    |  |
| $V_{TH+(V24)}$             | High-level V24-monitor threshold voltage                         | V24                                       |                                                                                                                             |      | 16.8  | 18  | V    |  |
| V <sub>HYS(V24)</sub>      | V24-monitor hysteresis                                           |                                           |                                                                                                                             |      | 0.75  |     | V    |  |
| R <sub>IP</sub>            | Input resistance                                                 | IP0–IP7                                   | $\begin{array}{l} 3 \; V < V_{IPx} < 6 \; V, \\ R_{IN} = 1.2 \; k\Omega \; \pm 5\%, \\ R_{LIM} = 25 \; k\Omega \end{array}$ | 1.4  | 1.83  | 2.3 | kΩ   |  |
| I <sub>IP-LIM</sub>        | Input current limit                                              |                                           | $10 \text{ V} < \text{V}_{\text{IPx}} < 34 \text{ V},$ $\text{R}_{\text{LIM}} = 25 \text{ k}\Omega$                         | 3.15 | 3.6   | 4   | mA   |  |
| $V_{OL}$                   | Logic low-level output voltage                                   | SOP, CHOK                                 | $I_{OL} = 20 \mu A$                                                                                                         |      |       | 0.4 | V    |  |
| $V_{OH}$                   | Logic high-level output voltage                                  | SOP, CHOK                                 | $I_{OH} = -20 \mu A$                                                                                                        | 4    |       |     | ٧    |  |
| I <sub>IL</sub>            | Logic input leakage current                                      | DB0, DB1, SIP,<br>LD, CE, CLK             |                                                                                                                             | -50  |       | 50  | μΑ   |  |
| I <sub>RE-on</sub>         | RE on-state current                                              | RE0-RE7                                   | $R_{LIM} = 25 \text{ k}\Omega,$<br>$RE_X = FGND$                                                                            | 2.8  | 3.15  | 3.5 | mA   |  |
| I <sub>CC(V24)</sub>       | Supply current                                                   | V24                                       | IP0 to IP7 = V24,<br>5VOP = open,<br>RE <sub>X</sub> = FGND,<br>All logic inputs open                                       |      |       | 8.7 | mA   |  |
| V                          | Linear regulator output valtage                                  |                                           | 18 V < V24 < 34 V,<br>no load                                                                                               | 4.5  | 5     | 5.5 | ٧    |  |
| V <sub>O(5V)</sub>         | Linear regulator output voltage                                  | 5VOP                                      | 18 V < V24 < 34 V,<br>I <sub>L</sub> = 50 mA                                                                                | 4.5  | 5     | 5.5 | V    |  |
| I <sub>LIM(5V)</sub>       | Linear regulator output current limit                            |                                           |                                                                                                                             |      | 115   |     | mA   |  |
| $\Delta V_5/\Delta V_{24}$ | Line regulation                                                  | 5VOP, V24                                 | 18 V < V24 < 34 V,<br>I <sub>L</sub> = 5 mA                                                                                 |      |       | 2   | mV/V |  |
|                            |                                                                  |                                           | DB0 = open,<br>DB1 = FGND                                                                                                   |      | 0     |     | İ    |  |
| $t_{DB}$                   | Debounce times of input channels                                 | IP0-IP7                                   | DB0 = FGND,<br>DB1 = open                                                                                                   |      | 1     |     | ms   |  |
|                            |                                                                  |                                           | DB0 = DB1 = open                                                                                                            |      | 3     |     |      |  |
| t <sub>DB-HL</sub>         | Voltage monitor debounce time after V24 < 15 V (CHOK turns low)  | V24 CHOK                                  |                                                                                                                             |      | 1     |     | ms   |  |
| t <sub>DB-LH</sub>         | Voltage monitor debounce time after V24 > 18 V (CHOK turns high) | V24, CHOK                                 |                                                                                                                             |      | 6     |     | ms   |  |
| T <sub>SHDN</sub>          | Shutdown temperature                                             |                                           |                                                                                                                             |      | 170   |     | °C   |  |



## 6.6 Timing Requirements

over operating free-air temperature range (unless otherwise noted)

| SYMBOL           | PARAMETER                                          | PARAMETER     |    |  | MAX | UNIT |
|------------------|----------------------------------------------------|---------------|----|--|-----|------|
| t <sub>W1</sub>  | CLK pulse width                                    | See Figure 9  | 4  |  |     | ns   |
| t <sub>W2</sub>  | LD pulse width                                     | See Figure 7  | 6  |  |     | ns   |
| t <sub>SU1</sub> | SIP to CLK setup time                              | See Figure 10 | 4  |  |     | ns   |
| t <sub>H1</sub>  | SIP to CLK hold time                               | See Figure 10 | 2  |  |     | ns   |
| t <sub>SU2</sub> | Falling edge to rising edge (CE to CLK) setup time | See Figure 11 | 4  |  |     | ns   |
| t <sub>REC</sub> | LD to CLK recovery time                            | See Figure 8  | 2  |  |     | ns   |
| f <sub>CLK</sub> | Clock pulse frequency (50% duty cycle)             | See Figure 9  | DC |  | 100 | MHz  |

## 6.7 Switching Characteristics

over operating free-air temperature range (unless otherwise noted)

| SYMBOL                                | PARAMETER           | TEST CONDITIONS                      | MIN | TYP | MAX | UNIT |
|---------------------------------------|---------------------|--------------------------------------|-----|-----|-----|------|
| t <sub>PLH1</sub> , t <sub>PHL1</sub> | CLK to SOP          | C <sub>L</sub> = 15 pF, see Figure 9 |     |     | 10  | ns   |
| t <sub>PLH2</sub> , t <sub>PHL2</sub> | LD to SOP           | C <sub>L</sub> = 15 pF, see Figure 7 |     |     | 14  | ns   |
| t <sub>r</sub> , t <sub>f</sub>       | Rise and fall times | C <sub>L</sub> = 15 pF, see Figure 9 |     |     | 5   | ns   |

www.ti.com.cn ZHCSFI0 – SEPTEMBER 2016

## 6.8 Typical Input Characteristics





Figure 2. Typical Current Limiter Variation vs Ambient Temperature



Figure 3. Typical Limiter Threshold Voltage Variation vs
Ambient Temperature

# TEXAS INSTRUMENTS

## 6.9 Typical Voltage Regulator Performance Characteristics





### 7 Parameter Measurement Information

## 7.1 Waveforms

For the complete serial interface timing, refer to Figure 21.



## 7.2 Signal Conventions



Copyright © 2016, Texas Instruments Incorporated

Figure 12. On/Off Threshold Voltage Measurements

# TEXAS INSTRUMENTS

#### 8 Detailed Description

#### 8.1 Overview

The SN65HVS883 is an 8 channel, digital input serializer which operates from a 24 V supply and accepts digital inputs of up to 34 V on the 8 channels (IP0-IP7). The device provides a serially shifted digital output with reduced voltage ranges of 0-5 V for applications in industrial and building automation systems. The SN65HVS883 meets JEDEC standards for ESD protection (refer to *ESD Ratings*), and is SPI compatible for interfacing with standard microcontrollers. The serializer operates in 2 fundamental modes: Load Mode and Shift mode. In Load mode, information from the field inputs is allowed to latch into the shift register. In Shift mode, the information stored in the parallel shift register can be serially shifted to the serial output (SOP). A detailed description of the functional modes is available in the *Device Functional Modes* section.

#### 8.2 Functional Block Diagram



Copyright © 2016, Texas Instruments Incorporated

www.ti.com.cn ZHCSFI0 – SEPTEMBER 2016

#### 8.3 Feature Description

#### 8.3.1 Digital Inputs

Each digital input operates as a controlled current sink limiting the input current to a maximum value of  $I_{LIM}$ . The current limit is derived from the reference current via  $I_{LIM} = n \times I_{REF}$ , and  $I_{REF}$  is determined by  $I_{REF} = V_{REF}/R_{LIM}$ . Thus, changing the current limit requires the change of  $R_{LIM}$  to a different value via:  $R_{LIM} = n \times V_{REF}/I_{LIM}$ .

Inserting the actual values for n and  $V_{REF}$  gives:  $R_{LIM} = 90 \text{ V} / I_{LIM}$ .

While the device is specified for a current limit of **3.6 mA**, (via  $R_{LIM} = 25 \text{ k}\Omega$ ), it is easy to lower the current limit to further reduce the power consumption. For example, for a current limit of **2.5 mA** simply calculate:

$$R_{LIM} = \frac{90 \text{ V}}{I_{LIM}} = \frac{90 \text{ V}}{2.5 \text{ mA}} = 36 \text{ k}\Omega$$
 (1)



Figure 13. Digital Input Stage

#### 8.3.2 Debounce Filter

The HVS883 applies a simple analog/digital filtering technique to remove unintended signal transitions due to contact bounce or other mechanical effects. Any new input (either low or high) must be present for the duration of the selected debounce time to be latched into the shift register as a valid state.

The logic signal levels at the control inputs, DB0 and DB1 of the internal Debounce-Select logic determine the different debounce times listed in the following truth table.

**Table 1. Debounce Times** 

| DB1  | DB0  | FUNCTION                        |
|------|------|---------------------------------|
| Open | Open | 3 ms delay                      |
| Open | FGND | 1 ms delay                      |
| FGND | Open | 0 ms delay<br>(Filter bypassed) |
| FGND | FGND | Reserved                        |



Figure 14. Equivalent Input Diagram

### 8.3.3 Shift Register

The conversion from parallel input to serial output data is performed by an eight-channel, parallel-in serial-out shift register. Parallel-in access is provided by the internal inputs, PIP0–PIP7, that are enabled by a low level at the load input (LD). When clocked, the latched input data shift towards the serial output (SOP). The shift register also provides a clock-enable function.

Clocking is accomplished by a low-to-high transition of the clock (CLK) input while  $\overline{LD}$  is held high and the clock enable (CE) input is held low for all registers in the shift register except the last register which is latched by a high-to-low transition. Parallel loading is inhibited when LD is held high. The parallel inputs to the register are enabled while  $\overline{LD}$  is low independently of the levels of the CLK,  $\overline{CE}$ , or serial (SIP) inputs.



Figure 15. Shift Register Logic Structure

ZHCSFI0-SEPTEMBER 2016 www.ti.com.cn

|  | Table 2 | Function | Table |
|--|---------|----------|-------|
|--|---------|----------|-------|

| INPUTS |          |    | FUNCTION             |
|--------|----------|----|----------------------|
| LD     | CLK      | CE | FUNCTION             |
| L      | X        | X  | Parallel load        |
| Н      | X        | Н  | No change            |
| Н      | 1        | L  | Shift <sup>(1)</sup> |
| Н      | <b>1</b> | L  | Shift <sup>(2)</sup> |

- Shift = content of each internal register, except the last register, shifts towards serial output.
- Shift = content of the last register shifts towards serial output.

#### 8.3.4 Voltage Regulator

The on-chip linear voltage regulator provides a 5 V supply to the internal- and external circuitry, such as digital isolators, with an output drive capability of 50 mA and a typical current limit of 115 mA. The regulator accepts input voltages from 34 V down to 10 V. Because the regulator output is intended to supply external digital isolator circuits proper output voltage decoupling is required. For best results connect a 1 μF and a 0.1 μF ceramic capacitor as close as possible to the 5VOP-output. For longer traces between the SN65HVS883 and isolators of the ISO72xx family use additional 0.1 μF and 10 pF capacitors next to the isolator supply pins. Make sure, however, that the total load capacitance does not exceed 4.7 µF.

For good stability the voltage regulator requires a minimum load current, I<sub>L-MIN</sub>. Ensure that under any operating condition the ratio of the minimum load current in mA to the total load capacitance in µF is larger than 1:

$$\frac{I_{L-MIN}}{C_L} > \frac{1}{1} \frac{mA}{\mu F} \tag{2}$$

#### 8.3.5 Supply Voltage Monitor

The integrated supply voltage monitor senses the supply voltage of the SN65HVS883 at the V24-pin. If this voltage drops below 15 V but stays within the regulator's operating range, i.e., 15 V > V24 > 10 V, the output CHOK goes low 1 ms later. When the supply voltage returns to 24 V, the CHOK output turns logic high after 6 ms. Should the supply voltage drop below 10 V, the device ceases operation. Upon the supply returning to above 18 V, the CHOK output turns high again after 6 ms.



Figure 16. CHOK Output Timing as a Function of Supply Voltage Drop at V24

# TEXAS INSTRUMENTS

#### 8.4 Device Functional Modes

The 2 functional modes of operation are Load mode and Shift mode.

Load mode enables information from the field inputs to latch into the shift register. To enter load mode, the  $\overline{\text{LD}}$  pin must be held low, and the device remains in load mode regardless of the CLK,  $\overline{\text{CE}}$ , or serial (SIP) input levels. A high level at the  $\overline{\text{LD}}$  pin switches the device into Shift mode.

When the device is in Shift mode, a low level at the  $\overline{\text{CE}}$  pin causes the data stored in all registers of the parallel shift register except for the last register, to be serially shifted toward the serial output (SOP) on the rising edge of CLK. The final register in the shift register will be shifted toward the serial output (SOP) on the falling edge of CLK. A high level at the  $\overline{\text{CE}}$  pin inhibits the serial shifting, which is demonstrated in Figure 21. After 8 consecutive CLK cycles, the serial output (SOP) remains at the level of the serial input (SIP) which is internally pulled to logic high. A logic high at the  $\overline{\text{CE}}$  pin is required to signify the end of the serial data output. For of a daisy chained configuration, the serial output (SOP) of the SN65HVS883 can be connected to the serial input (SIP) of a following device, and additional clock cycles are required to shift the additional data out of the chain. The number of consecutive clock cycles will equal 8 times the number of devices in the chain. See Figure 22 for an example of a cascaded chain of 4x SN65HVS883.



## 9 Application and Implementation

#### **NOTE**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## 9.1 Application Information

### 9.1.1 System-Level EMC

The SN65HVS883 must operate reliably in harsh industrial environments. At a system level, the device is tested according to several international electromagnetic compatibility (EMC) standards.

In addition to the device internal ESD structures, external protection circuitry, such as the one in Figure 17, can be used to absorb as much energy from burst- and surge-transients as possible.



Copyright © 2016, Texas Instruments Incorporated

Figure 17. Typical EMC Protection Circuitry for Supply and Signal Inputs

**Table 3. Components** 

| DESIGNATOR      | DESCRIPTION                                                       |  |  |  |
|-----------------|-------------------------------------------------------------------|--|--|--|
| D <sub>TS</sub> | 39 V Transient Voltage Suppressor: SM15T39CA                      |  |  |  |
| D <sub>RP</sub> | Super Rectifier: BYM10-1000, or General Purpose rectifier: 1N4007 |  |  |  |
| $D_Z$           | 33 V – 36 V fast Zener Diode, Z2SMB36                             |  |  |  |
| R <sub>S</sub>  | 56 $\Omega$ , 1/3 W MELF Resistor                                 |  |  |  |
| R <sub>IN</sub> | 1.2 kΩ, 1/4 W MELF Resistor                                       |  |  |  |
| C <sub>IN</sub> | 22 nF, 60 V Ceramic Capacitor                                     |  |  |  |
| $C_{HV}$        | 4.7 nF, 2 kV Ceramic Capacitor                                    |  |  |  |
| C <sub>C</sub>  | n x 220 nF, 60 V Ceramic Capacitors                               |  |  |  |
| C <sub>B</sub>  | 1 μF - 10 μF, 60 V Ceramic Capacitor                              |  |  |  |

ZHCSFI0 – SEPTEMBER 2016 www.ti.com.cn

#### 9.1.2 Input Channel Switching Characteristics

The input stage of the SN65HVS883 is so designed, that for an input resistor  $R_{IN}$  = 1.2 k $\Omega$  the trip point for signalling an ON-condition is at 9.4 V at 3.6 mA. This trip point satisfies the switching requirements of IEC61131-2 Type 1 and Type 3 switches.



Figure 18. Switching Characteristics for IEC61131-2 Type 1, 2, and 3 Proximity Switches

For a Type 2 switch application, two inputs are connected in parallel. The current limiters then add to a total maximum current of 7.2 mA. While the return-path (RE-pin), of one input might be used to drive an indicator LED, the RE-pin of the other input channel should be connected to ground (FGND).

Paralleling input channels reduces the number of available input channels from an octal Type 1 or Type 3 input to a quad Type 2 input device. Note, that in this configuration output data of an input channel is represented by two shift register bits.



Figure 19. Paralleling Two Type 1 or Type 3 Inputs Into One Type 2 Input

www.ti.com.cn

## 9.1.3 Digital Interface Timing

The digital interface of the SN65HVS883 is SPI compatible and interfaces, isolated or non-isolated, to a wide variety of standard micro controllers.



Figure 20. Simple Isolation of the Shift Register Interface

Upon a low-level at the load input,  $\overline{LD}$ , the information of the field inputs, IP0 to IP7 is latched into the shift register. Taking  $\overline{LD}$  high again blocks the parallel inputs of the shift register from the field inputs. A low-level at the clock-enable input,  $\overline{CE}$ , enables the clock signal, CLK, to serially shift the data to the serial output, SOP. Data is clocked into the shift register at the rising edge of CLK and out of the shift register on the falling edge of CLK. Thus after eight consecutive clock cycles all field input data have been clocked out of the shift register and the information of the serial input, SIP, appears at the serial output, SOP.

The  $\overline{\text{CE}}$  signal should only be transitioned low while the CLK signal is low which ensures that a rising edge of CLK occurs before a falling edge of CLK. This shifts the data into and through the shift register up until the final register before the first bit that was loaded into the final register is shifted out the serial output, SOP. If a falling edge of CLK is seen first following the transition of  $\overline{\text{CE}}$  to low, the final register outputs the first bit, IPO, on the serial output, SOP, before shifting the rest of the bits through the shift register. The previous value of the second to last register prior to the  $\overline{\text{LD}}$  event will then be shifted into the final register on the next rising CLK edge and output on the serial output, SOP, before the next valid bit, IP1, is output on the serial output, SOP. This appears as an erroneous bit in the serial data. Also, depending on how many falling CLK edges were seen before the  $\overline{\text{CE}}$  signal is transitioned back high, the final bit, IP7, may not get shifted out of the shift register.



Figure 21. Interface Timing for Parallel-Load and Serial-Shift Operation of the Shift Register

ZHCSFI0 – SEPTEMBER 2016 www.ti.com.cn

# TEXAS INSTRUMENTS

#### 9.1.4 Cascading for High Channel Count Input Modules

Designing high-channel count modules require cascading multiple SN65HVS883 devices. Simply connect the serial output (SOP) of a leading device with the serial input (SIP) of a following device without changing the processor interface.



Figure 22. Cascading Four SN65HVS883 for a 32-Channel Input Module

#### **NOTE**

When daisy-chaining multiple devices, the maximum operating rate (CLK pulse width) may need to be restricted in order to maintain minimum set-up/hold timing relationships between the serial data (SIP/SOP) and the CLK line.

## 9.2 Typical Application



Copyright © 2016, Texas Instruments Incorporated

Figure 23. Typical Digital Input Module Application



## **Typical Application (continued)**

#### 9.2.1 Design Requirements

The simplified schematic in Figure 23 demonstrates a typical application of the SN65HVS883 for sensing the state of digital switches with 24-V high logic levels. In this application, a 5-V host controller must receive the state of 8 switches as a serial input, while remaining isolated from the high voltage power supply.

#### 9.2.2 Detailed Design Procedure

#### 9.2.2.1 Input Stage

Selection of the current limiting resistor R<sub>LIM</sub> sets the input current limit I<sub>LIM</sub> for the device. *Digital Inputs* includes necessary equations for choosing the limiting resistor.

The On/Off voltage thresholds at the device pin  $V_{TH(IP+)}$  and  $V_{TH(IP+)}$  are fixed to 5.2 V and 4.3 V respectively, however the On/Off voltage thresholds of the field input  $V_{TH(IN+)}$  and  $V_{TH(IN+)}$  are determined by the value of the series resistor RIN placed between the field input and the device. The threshold voltage  $V_{TH(IN+)}$  is determined with the following equation:

$$V_{TH(IN+)} = I_{IN} \times R_{IN} + V_{TH(IP+)}$$
(3)

Substituting Equation 1 and solving for R<sub>IN</sub> produces an equation for R<sub>IN</sub> given a desired on-threshold.

$$R_{IN} = \frac{(V_{TH(IN+)} - 5.2V) \times R_{LIM}}{90V}$$
 (4)

The following equation can be used to calculate the off-threshold voltage given a value for R<sub>IN</sub>

$$V_{\text{TH(IN-)}} = \frac{90V \times R_{\text{IN}}}{R_{\text{LIM}}} + V_{\text{TH(IP-)}}$$
(5)

Figure 24 contains an example input characteristic:



Figure 24. SN65HVS883 Example Input Characteristic

## **Typical Application (continued)**

#### 9.2.2.2 Setting Debounce Time

The logic signals at the DB0 and DB1 pins determine the denounce times for the device according to the table in section 6.5. The DB0 and DB1 pins are internally pulled high. Connecting the pins to GND in different configurations allows for selection of 0, 1, or 3 ms debounce times. In noisy environments, it is recommended that unused DB pins should be connected externally to a 5 V supply.

#### 9.2.2.3 Example: High-Voltage Sensing Application

For the high-voltage sensing application in Figure 23, inputs from each switch (S0-S7) are connected to the 8 parallel inputs (IP0-IP7) of the SN65HVS883 through 1.2 k $\Omega$  MELF resistors. Small capacitors (22 nF) are tied to ground at each input to provide noise protection for the signals. A resistor is added between the R<sub>LIM</sub> pin and GND to provide a device current limit according to the equation I<sub>LIM</sub> = 90 V / R<sub>LIM</sub>. In this example, with a 24.9 k $\Omega$  resistor, the current limit for the device is set to 3.6 mA. LEDs are placed between pins RE0-RE7 to allow for external status observation of the parallel inputs. Finally the SN65HVS883 is connected through a digital isolation device to the host controller to provide galvanic isolation to the external interfaces and to allow for communication between the 5 V SN65HVS883 logic and the 5-V host controller. The host controller manages mode switching and clocking of the SN65HVS883 through the digital isolation device.

#### 9.2.3 Application Curve

The application traces acquired in Figure 25 demonstrates the typical behavior of the SN65HVD883 when in shift mode (Load Pulse Input pulled high and Clock Enable Input pulled low). Channel 1 shows the SIP input, Channel 2 shows the CLK input, and Channel 3 shows the SOP output.



Figure 25. SN65HVS883 Serial Input and Output Timing

www.ti.com.cn

## 10 Power Supply Recommendations

The SN65HVS883 operates within a recommended supply voltage range from 4.5 V to 5.5 V. A 0.1  $\mu$ F or larger capacitor should be placed between V<sub>CC</sub> and ground to improve power supply noise immunity. A current limiting resistor can be used to reduce overall power consumption as described in *Digital Inputs*. The high voltage parallel field inputs can accept voltages ranging from 0 V to 34 V, however all other inputs must remain between 0 V to 5 V. Refer to the *Recommended Operating Conditions* table for more detailed voltage suggestions. High voltage field inputs should be buffered as shown in Figure 23 to improve input noise immunity.

#### 11 Layout

#### 11.1 Layout Guidelines

- 1. Place series MELF resistors between the field inputs and the device input pins.
- 2. Place small ~22 nF capacitors close to the field input pins to reduce noise.
- 3. Place a supply buffering  $0.1-\mu F$  capacitor around as close to the  $V_{CC}$  pin as possible.

## 11.2 Layout Example



www.ti.com.cn

#### 12 器件和文档支持

#### 12.1 Third-Party Products Disclaimer

TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE.

#### 12.2 接收文档更新通知

如需接收文档更新通知,请访问 www.ti.com.cn 网站上的器件产品文件夹。点击右上角的提醒我 (Alert me) 注册后,即可每周定期收到已更改的产品信息。有关更改的详细信息,请查阅已修订文档中包含的修订历史记录。

#### 12.3 社区资源

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use

TI E2E™ Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 12.4 商标

PowerPAD, E2E are trademarks of Texas Instruments. All other trademarks are the property of their respective owners.

#### 12.5 静电放电警告



这些装置包含有限的内置 ESD 保护。 存储或装卸时,应将导线一起截短或将装置放置于导电泡棉中,以防止 MOS 门极遭受静电损伤。

#### 12.6 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

#### 13 机械、封装和可订购信息

以下页中包括机械、封装和可订购信息。这些信息是针对指定器件可提供的最新数据。这些数据会在无通知且不对本文档进行修订的情况下发生改变。欲获得该数据表的浏览器版本,请查阅左侧的导航栏。

www.ti.com 10-Nov-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins    | Package qty   Carrier | <b>RoHS</b> (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|--------|---------------|-------------------|-----------------------|-----------------|-------------------------------|----------------------------|--------------|------------------|
| SN65HVS883PWPR        | Active | Production    | HTSSOP (PWP)   28 | 2000   LARGE T&R      | Yes             | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 85    | HVS883           |
| SN65HVS883PWPR.A      | Active | Production    | HTSSOP (PWP)   28 | 2000   LARGE T&R      | Yes             | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 85    | HVS883           |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

4.4 x 9.7, 0.65 mm pitch

SMALL OUTLINE PACKAGE

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



PWP (R-PDSO-G28)

## PowerPAD™ PLASTIC SMALL OUTLINE



NOTES:

- All linear dimensions are in millimeters.
- This drawing is subject to change without notice.
- Body dimensions do not include mold flash or protrusions. Mold flash and protrusion shall not exceed 0.15 per side.
- This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <a href="http://www.ti.com">www.ti.com</a>.

  E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
- E. Falls within JEDEC MO-153

PowerPAD is a trademark of Texas Instruments.



4206332-33/AO 01/16

# PWP (R-PDSO-G28) PowerPAD™ SMALL PLASTIC OUTLINE

#### THERMAL INFORMATION

This PowerPAD<sup>TM</sup> package incorporates an exposed thermal pad that is designed to be attached to a printed circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



NOTE: A. All linear dimensions are in millimeters

B. Exposed tie strap features may not be present.

PowerPAD is a trademark of Texas Instruments



Exposed Thermal Pad Dimensions

## PWP (R-PDSO-G28)

## PowerPAD™ PLASTIC SMALL OUTLINE



#### NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002, SLMA004, and also the Product Data Sheets.
- E. For specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">www.ti.com</a>. Publication IPC-7351 is recommended for alternate designs. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil
- F. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



### 重要通知和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、与某特定用途的适用性或不侵犯任何第三方知识产权的暗示担保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他安全、安保法规或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的相关应用。严禁以其他方式对这些资源进行复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。对于因您对这些资源的使用而对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,您将全额赔偿,TI 对此概不负责。

TI 提供的产品受 TI 销售条款)、TI 通用质量指南 或 ti.com 上其他适用条款或 TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 除非德州仪器 (TI) 明确将某产品指定为定制产品或客户特定产品,否则其产品均为按确定价格收入目录的标准通用器件。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

版权所有 © 2025, 德州仪器 (TI) 公司

最后更新日期: 2025 年 10 月