







**PCA9543A** 

ZHCSNJ4B - SEPTEMBER 2007 - REVISED MARCH 2021

# 具有中断逻辑和复位功能的 PCA9543A 2 通道 I2C 总线开关

## 1 特性

2选1双向转换开关 •

INSTRUMENTS

Texas

- 与 I<sup>2</sup>C 总线和系统管理总线 (SMBus) 兼容
- 两个低电平有效中断输入
- 低电平有效中断输出
- 低电平有效复位输入
- 两个地址引脚,允许在 I2C 总线上使用多达四个 PCA9543A 器件
- 以任意组合通过 I<sup>2</sup>C 总线实现通道选择
- 加电时所有开关通道取消选定
- 低 R<sub>ON</sub> 开关
- 支持 1.8V、2.5V、3.3V 和 5V 总线间的电压电平转 换
- 加电时无干扰 •
- 支持热插入
- 低待机电流
- ٠ 工作电源电压范围为 2.3V 至 5.5V
- 5.5V 耐压输入
- 0 至 400kHz 时钟频率
- 锁断性能超过 100mA 符合 JESD78 规范要求
- ESD 保护性能超过 JESD 22 规范要求
  - 2000V 人体放电模型 (A114-A)
  - 1000V 带电器件模型 (C101)

# 2 应用

- 服务器
- 路由器(电信交换设备)
- 工厂自动化
- 具有 I<sup>2</sup>C 从地址冲突的产品 (例如,多个完全一样 的温度传感器)

## 3 说明

PCA9543A 是一款由 I2C 总线控制的双路双向转换开 关。SCL/SDA 上行对扩展到两个下行对,或者通道。 根据可编程控制寄存器的内容,可选择任一单独的 SCn/SDn 通道或者这两个通道。提供两个中断输入 (INT1-INT0),每个中断输入针对一个下行对。一个中 断输出 (INT) 可作为两个中断输入的与运算结果。

一个低电平有效复位 (RESET) 输入使得 PCA9543A 能够在其中一个下行 I2C 总线长时间处于低电平的情 况下恢复。 将 RESET 下拉为低电平会使 I2C 状态机 复位,并且使这两个通道取消选中,这一功能与内部上 电复位功能的作用一样。

由于开关上有导通栅极,因此 VCC 引脚可用于限制将 由 PCA9543A 传递的最大电压。这允许在每个对上使 用不同的总线电压,以便 1.8V, 2.5V 或 3.3V 部件可 以在没有任何额外保护的情况下与 5V 部件通信。对于 每个通道,外部上拉电阻器将总线电压上拉至所需的电 压电平。所有 I/O 引脚为 5.5V 耐压。

器件信息 器件型号 封装<sup>(1)</sup> 封装尺寸(标称值) TSSOP (14) 5.00mm × 4.40mm PCA9543 SOIC (14) 8.65mm x 3.91mm

如需了解所有可用封装,请见数据表末尾的可订购产品附录。 (1)



简化版应用示意图





# **Table of Contents**

| 1 | 特性                                                 | 1 |
|---|----------------------------------------------------|---|
|   | 应用                                                 |   |
|   | 说明                                                 |   |
|   | Revision History                                   |   |
|   | Pin Configuration and Functions                    |   |
| 6 | Specifications                                     |   |
|   | 6.1 Absolute Maximum Ratings                       | 4 |
|   | 6.2 ESD Ratings                                    | 4 |
|   | 6.3 Recommended Operating Conditions               |   |
|   | 6.4 Thermal Information                            |   |
|   | 6.5 Electrical Characteristics                     | 5 |
|   | 6.6 I <sup>2</sup> C Interface Timing Requirements | 7 |
|   | 6.7 Switching Characteristics                      | 8 |
|   | 6.8 Interrupt and Reset Timing Requirements        | 8 |
| 7 | Parameter Measurement Information                  | 9 |
| 8 | Detailed Description1                              | 1 |
|   | 8.1 Overview1                                      | 1 |
|   | 8.2 Functional Block Diagram1                      |   |
|   | 8.3 Feature Description1                           | 2 |
|   |                                                    |   |

|     | 8.4 Device Functional Modes                           | .12 |
|-----|-------------------------------------------------------|-----|
|     | 8.5 Programming                                       | 12  |
|     | 8.6 Control Register                                  |     |
| 9   | Application and Implementation                        |     |
|     | 9.1 Application Information                           |     |
|     | 9.2 Typical Application                               |     |
| 1(  | Power Supply Recommendations                          |     |
|     | 10.1 Power-On Reset Requirements                      | .20 |
| 11  | Layout                                                |     |
|     | 11.1 Layout Guidelines                                |     |
|     | 11.2 Layout Example                                   |     |
| 12  | 2 Device and Documentation Support                    |     |
|     | 12.1 Receiving Notification of Documentation Updates. |     |
|     | 12.2 Support Resources                                |     |
|     | 12.3 Trademarks                                       |     |
|     | 12.4 Electrostatic Discharge Caution                  |     |
|     | 12.5 Glossary                                         |     |
| 13  | 3 Mechanical, Packaging, and Orderable                |     |
| . ` | Information                                           | 23  |
|     |                                                       | 20  |
|     |                                                       |     |

# **4 Revision History**

| C | hanges from Revision A (April 2014) to Revision B (march 2021)                                                                   | Page           |
|---|----------------------------------------------------------------------------------------------------------------------------------|----------------|
| • | 在 <i>器件信息</i> 表中添加了 SOIC 封装                                                                                                      | 1              |
| • | Deleted Package thermal impedance from the Absolute Maximum Ratings                                                              | 4              |
| • | Moved the "Storage temperature range" to the Absolute Maximum Ratings                                                            | 4              |
| • | Changed the PW package values in the Thermal Information                                                                         | <mark>5</mark> |
| • | Added D package values to the Thermal Information                                                                                | 5              |
| • | Changed the V <sub>PORR</sub> row in the <i>Electrical Characteristics</i>                                                       | <mark>5</mark> |
| • | Added V <sub>PORF</sub> row to the <i>Electrical Characteristics</i>                                                             | <mark>5</mark> |
| • | Changed the I <sub>CC</sub> Low inputs and High inputs values in the <i>Electrical Characteristics</i>                           | 5              |
| • | Changed the C <sub>i</sub> SCL values in the <i>Electrical Characteristics</i>                                                   | <mark>5</mark> |
| • | Changed the R <sub>on</sub> (4.5 V to 5.5 V) TYP value From: 9 $\Omega$ To: 10 $\Omega$ in the <i>Electrical Characteristics</i> | <mark>5</mark> |
| • | Changed the Ron (3 V to 3.6 V) TYP value From: 11 Ω To: 13 Ω in the <i>Electrical Characteristics</i>                            | 5              |
| • | Changed Pass-Gate Voltage (Vpass) vs Supply Voltage (VCC) at Three Temperature Points                                            | 19             |
| • | Changed the Power Supply Recommendations                                                                                         | 20             |
| С | hanges from Revision * (September 2007) to Revision A (April 2014)                                                               | Page           |
| • | 删除了"订购信息"表                                                                                                                       | 1              |



## **5** Pin Configuration and Functions



#### 表 5-1. Pin Functions

| PIN   |       | DESCRIPTION                                                                                                       |
|-------|-------|-------------------------------------------------------------------------------------------------------------------|
| NAME  | D, PW | DESCRIPTION                                                                                                       |
| A0    | 1     | Address input 0. Connect directly to $V_{CC}$ or ground.                                                          |
| A1    | 2     | Address input 1. Connect directly to $V_{CC}$ or ground.                                                          |
| RESET | 3     | Active-low reset input. Connect to $V_{CC}$ or $V_{DPUM}$ <sup>(1)</sup> through a pull-up resistor, if not used. |
| INTO  | 4     | Active-low interrupt input 0. Connect to $V_{DPU0}$ <sup>(1)</sup> through a pull-up resistor.                    |
| SD0   | 5     | Serial data 0. Connect to V <sub>DPU0</sub> <sup>(1)</sup> through a pull-up resistor.                            |
| SC0   | 6     | Serial clock 0. Connect to $aV_{DPU0}$ <sup>(1)</sup> through a pull-up resistor.                                 |
| GND   | 7     | Ground                                                                                                            |
| INT1  | 8     | Active-low interrupt input 1. Connect to $V_{DPU1}$ <sup>(1)</sup> through a pull-up resistor.                    |
| SD1   | 9     | Serial data 1. Connect to V <sub>DPU1</sub> <sup>(1)</sup> through a pull-up resistor.                            |
| SC1   | 10    | Serial clock 1. Connect to V <sub>DPU1</sub> <sup>(1)</sup> through a pull-up resistor.                           |
| INT   | 11    | Active-low interrupt output. Connect to $V_{DPUM}$ <sup>(1)</sup> through a pull-up resistor.                     |
| SCL   | 12    | Serial clock line. Connect to V <sub>DPUM</sub> <sup>(1)</sup> through a pull-up resistor.                        |
| SDA   | 13    | Serial data line. Connect to $V_{DPUM}$ <sup>(1)</sup> through a pull-up resistor.                                |
| VCC   | 14    | Supply power                                                                                                      |

(1) V<sub>DPUX</sub> is the pull-up reference voltage for the associated data line. V<sub>DPUM</sub> is the master I<sup>2</sup>C reference voltage while V<sub>DPU0</sub> and V<sub>DPU1</sub> are the slave channel reference voltages.



## 6 Specifications

### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) <sup>(1)</sup>

|                  |                                            | MIN   | MAX  | UNIT |
|------------------|--------------------------------------------|-------|------|------|
| V <sub>CC</sub>  | Supply voltage range                       | - 0.5 | 7    | V    |
| VI               | Input voltage range <sup>(2)</sup>         | - 0.5 | 7    | V    |
| l <sub>l</sub>   | Input current                              |       | ±20  | mA   |
| I <sub>O</sub>   | Output current                             |       | ±25  | mA   |
|                  | Continuous current through V <sub>CC</sub> |       | ±100 | mA   |
|                  | Continuous current through GND             |       | ±100 | mA   |
| P <sub>tot</sub> | Total power dissipation                    |       | 400  | mW   |
| T <sub>A</sub>   | Operating free-air temperature range       | - 40  | 85   | °C   |
| T <sub>stg</sub> | Storage temperature range                  | - 60  | 150  | °C   |

(1) Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) The input negative-voltage and output voltage ratings may be exceeded if the input and output current ratings are observed.

### 6.2 ESD Ratings

|                                            |                                                                             |                                                                                          | MIN  | MAX  | UNIT |
|--------------------------------------------|-----------------------------------------------------------------------------|------------------------------------------------------------------------------------------|------|------|------|
| V <sub>(ESD)</sub> Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup> | 0                                                                                        | 2000 | V    |      |
| V(ESD)                                     |                                                                             | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins <sup>(2)</sup> | 0    | 1000 | v    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

### 6.3 Recommended Operating Conditions

#### See (1)

|                 |                              |                           |                                  | MIN                   | MAX                   | UNIT |
|-----------------|------------------------------|---------------------------|----------------------------------|-----------------------|-----------------------|------|
| V <sub>CC</sub> | Supply voltage               |                           |                                  | 2.3                   | 5.5                   | V    |
|                 |                              | SCL, SDA                  |                                  | 0.7 × V <sub>CC</sub> | 6                     |      |
|                 | High-level input voltage     |                           | V <sub>CC</sub> = 2.3 V to 3.6 V | 0.7 × V <sub>CC</sub> | V <sub>CC</sub> + 0.5 | V    |
| VIH             |                              |                           | V <sub>CC</sub> = 3.6 V to 4.5 V | 0.7 × V <sub>CC</sub> | V <sub>CC</sub> + 0.5 | v    |
|                 |                              |                           | V <sub>CC</sub> = 4.5 V to 5.5 V | 0.7 × V <sub>CC</sub> | V <sub>CC</sub> + 0.5 |      |
| V               | Low-level input voltage      | SCL, SDA                  |                                  | - 0.5                 | 0.3 × V <sub>CC</sub> | V    |
| VIL             |                              | A1, A0, INT1, INT0, RESET |                                  | - 0.5                 | 0.3 × V <sub>CC</sub> | v    |
| T <sub>A</sub>  | Operating free-air temperate | ure                       |                                  | - 40                  | 85                    | °C   |

 All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004.



### 6.4 Thermal Information

|                      |                                              | PCA9543A      | PCA9543A    |      |
|----------------------|----------------------------------------------|---------------|-------------|------|
|                      | THERMAL METRIC <sup>(1)</sup>                | PW<br>(TSSOP) | D<br>(SOIC) | UNIT |
|                      |                                              | 14 PINS       | 14 PINS     |      |
| R <sub>θ JA</sub>    | Junction-to-ambient thermal resistance       | 130.1         | 102.8       |      |
| R <sub>0</sub> JCtop | Junction-to-case (top) thermal resistance    | 59.2          | 63.9        |      |
| R <sub>0 JB</sub>    | Junction-to-board thermal resistance         | 73.1          | 57.1        | °C/W |
| ∲JT                  | Junction-to-top characterization parameter   | 11.7          | 26.7        |      |
| ψ <sub>JB</sub>      | Junction-to-board characterization parameter | 72.5          | 56.8        |      |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

## **6.5 Electrical Characteristics**

#### over recommended operating free-air temperature range (unless otherwise noted) (1)

|                   | PARAMETER                                             | TEST CONDITIONS                                                       | V <sub>cc</sub> | MIN | TYP | MAX | UNIT       |
|-------------------|-------------------------------------------------------|-----------------------------------------------------------------------|-----------------|-----|-----|-----|------------|
| V <sub>PORR</sub> | Power-on reset voltage, $V_{CC}$ rising               | No load: $V_1 = V_{CC}$ or $GND^{(2)}$                                |                 |     | 1.2 | 1.5 | V          |
| V <sub>PORF</sub> | Power-on reset voltage,<br>V <sub>CC</sub><br>falling | No load: $V_1 = V_{CC}$ or $GND^{(2)}$                                |                 | 0.8 | 1   |     | V          |
|                   |                                                       |                                                                       | 5 V             |     | 3.6 |     |            |
|                   |                                                       |                                                                       | 4.5 V to 5.5 V  | 2.6 |     | 4.5 |            |
| V                 | Switch output voltage                                 | $V_{SWin} = V_{CC},$                                                  | 3.3 V           |     | 1.9 |     | V          |
| V <sub>pass</sub> | Switch output voltage                                 | $I_{SWout} = -100 \ \mu A$                                            | 3 V to 3.6 V    | 1.6 |     | 2.8 | v          |
|                   |                                                       |                                                                       | 2.5 V           |     | 1.5 |     |            |
|                   |                                                       |                                                                       | 2.3 V to 2.7 V  | 1.1 |     | 2   |            |
| I <sub>OH</sub>   | INT                                                   | V <sub>O</sub> = V <sub>CC</sub>                                      | 2.3 V to 5.5 V  |     |     | 100 | μ <b>Α</b> |
|                   | SDA                                                   | V <sub>OL</sub> = 0.4 V                                               |                 | 3   | 7   |     |            |
| I <sub>OL</sub>   |                                                       | V <sub>OL</sub> = 0.6 V                                               | 2.3 V to 5.5 V  | 6   | 10  |     | mA         |
|                   | INT                                                   | V <sub>OL</sub> = 0.4 V                                               |                 | 3   |     |     |            |
|                   | SCL, SDA                                              | V <sub>I</sub> = V <sub>CC</sub> or GND                               | 2.3 V to 5.5 V  | - 1 |     | 1   |            |
|                   | SC1 - SC0, SD1 - SD0                                  |                                                                       | 2.3 V to 3.6 V  | - 1 |     | 1   |            |
|                   |                                                       | $V_{I} = V_{CC}$ or GND                                               | 4.5 V to 5.5 V  | - 1 |     | 100 |            |
|                   |                                                       |                                                                       | 2.3 V to 3.6 V  | - 1 |     | 1   |            |
| I <sub>I</sub>    | A1, A0                                                | $V_{I} = V_{CC}$ or GND                                               | 4.5 V to 5.5 V  | - 1 |     | 50  | μA         |
|                   |                                                       | $\overline{\Gamma1} - \overline{INT0}$ $V_1 = V_{CC} \text{ or } GND$ | 2.3 V to 3.6 V  | - 1 |     | 1   |            |
|                   | INT1 - INTO                                           |                                                                       | 4.5 V to 5.5 V  | - 1 |     | 50  |            |
|                   |                                                       |                                                                       | 2.3 V to 3.6 V  | - 1 |     | 1   |            |
|                   | RESET                                                 | SET V <sub>I</sub> = V <sub>CC</sub> or GND                           |                 | - 1 |     | 50  |            |



### 6.5 Electrical Characteristics (continued)

over recommended operating free-air temperature range (unless otherwise noted) <sup>(1)</sup>

|                                      | PARAMETE                     | R                                                                                                   | TEST CONDITIONS                                                                       | V <sub>cc</sub>  | MIN | TYP | MAX     | UNIT |  |
|--------------------------------------|------------------------------|-----------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|------------------|-----|-----|---------|------|--|
|                                      |                              |                                                                                                     |                                                                                       | 5.5 V            |     | 17  | 50      |      |  |
|                                      | Operating mode               | f <sub>SCL</sub> = 100<br>kHz                                                                       | $V_{I} = V_{CC}$ or GND, $I_{O} = 0$                                                  | 3.6 V            |     | 6   | 20      |      |  |
|                                      | mode                         | KI IZ                                                                                               |                                                                                       | 2.7 V            |     | 3   | 16      |      |  |
|                                      |                              |                                                                                                     |                                                                                       | 5.5 V            |     | 1.6 | 2       |      |  |
| امم                                  |                              | Low inputs                                                                                          | $V_{I} = GND, I_{O} = 0$                                                              | 3.6 V            |     | 1   | 1.3     | μA   |  |
| I <sub>CC</sub>                      | Ot any illust                |                                                                                                     |                                                                                       | 2.7 V            |     | 0.7 | 1.1     | μA   |  |
|                                      | Standby mode                 |                                                                                                     |                                                                                       | 5.5 V            |     | 1.6 | 2       |      |  |
|                                      |                              | High inputs                                                                                         | $V_{I} = V_{CC}, I_{O} = 0$                                                           | 3.6 V            |     | 1   | 1.3     |      |  |
|                                      |                              | ngn inputo                                                                                          |                                                                                       | 2.7 V            |     | 0.7 | 1<br>.1 |      |  |
|                                      |                              | INT1 - INTO                                                                                         | One INT1 - INT0 input at 0.6 V,<br>Other inputs at V <sub>CC</sub> or GND             |                  |     | 8   | 20      |      |  |
|                                      | Supply-<br>current<br>change | Supply- One INT1 - INT0 input at V <sub>CC</sub> - 0.6 V,<br>Other inputs at V <sub>CC</sub> or GND |                                                                                       | 2.3 V to 5.5 V   |     | 8   | 20      |      |  |
| ∆ I <sub>CC</sub>                    |                              |                                                                                                     |                                                                                       | _ 2.3 V 10 3.3 V |     | 8   | 20      | μA   |  |
|                                      |                              |                                                                                                     | SCL or SDA input at V <sub>CC</sub> $-$ 0.6 V, Other inputs at V <sub>CC</sub> or GND |                  |     | 8   | 20      |      |  |
|                                      | A1, A0                       |                                                                                                     | $V_{\rm I} = V_{\rm CC}$ or GND                                                       | 2.3 V to 3.6 V   |     | 4   | 5       |      |  |
|                                      | A1, A0                       | 70                                                                                                  |                                                                                       | 4.5 V to 5.5 V   |     | 4   | 5       |      |  |
|                                      | INT1 - INT                   |                                                                                                     | V <sub>I</sub> = V <sub>CC</sub> or GND                                               | 2.3 V to 3.6 V   |     | 4   | 6       |      |  |
| C <sub>i</sub>                       |                              | $ V  = V_{CC} \cup U_{DD}$                                                                          |                                                                                       | 4.5 V to 5.5 V   |     | 4   | 6       | pF   |  |
|                                      | RESET                        |                                                                                                     | $V_1 = V_{CC}$ or GND                                                                 | 2.3 V to 3.6 V   |     | 4   | 5       |      |  |
|                                      | INEGE I                      |                                                                                                     |                                                                                       | 4.5 V to 5.5 V   |     | 4   | 5       |      |  |
|                                      | SCL                          |                                                                                                     | $V_1 = V_{CC}$ or GND                                                                 | 2.3 V to 5.5 V   |     | 15  | 19      |      |  |
| C (3)                                | SDA                          |                                                                                                     | V <sub>I</sub> = V <sub>CC</sub> or GND, Switch OFF                                   | 2.3 V to 5.5 V   |     | 15  | 19      | ۳E   |  |
| C <sub>i o(OFF)</sub> <sup>(3)</sup> | SC1 - SC0, SD1 - SD0         |                                                                                                     | $v_1 - v_{CC}$ of GND, Switch OFF                                                     | 2.3 V 10 5.5 V   |     | 6   | 8       | pF   |  |
|                                      |                              |                                                                                                     |                                                                                       | 4.5 V to 5.5 V   | 4   | 10  | 20      |      |  |
| R <sub>on</sub>                      | Switch on-s<br>resistance    | Switch on-state $V_0 = 0.4 \text{ V}, I_0 = 15 \text{ mA}$                                          | $v_0 = 0.4 v, I_0 = 15 mA$                                                            | 3 V to 3.6 V     | 5   | 13  | 25      | Ω    |  |
|                                      | 1001010100                   |                                                                                                     | V <sub>O</sub> = 0.4 V, I <sub>O</sub> = 10 mA                                        | 2.3 V to 2.7 V   | 7   | 16  | 50      |      |  |

(1) For operation between published voltage ranges, refer to the worst-case parameter in both ranges.

(2) To reset the part, either  $\overrightarrow{\text{RESET}}$  must be low or  $V_{CC}$  must be lowered to 0.2 V.

(3) C<sub>io(ON)</sub> depends on the device capacitance and load that is downstream from the device.



# 6.6 I<sup>2</sup>C Interface Timing Requirements

over recommended operating free-air temperature range (unless otherwise noted) (see 图 7-1)

|                        |                                                    |                                           | STANDARD<br>I <sup>2</sup> C BU |      | FAST MOD<br>I <sup>2</sup> C BUS      | E   | UNIT       |
|------------------------|----------------------------------------------------|-------------------------------------------|---------------------------------|------|---------------------------------------|-----|------------|
|                        |                                                    |                                           | MIN                             | MAX  | MIN                                   | MAX |            |
| f <sub>scl</sub>       | I <sup>2</sup> C clock frequency                   |                                           | 0                               | 100  | 0                                     | 400 | kHz        |
| t <sub>sch</sub>       | I <sup>2</sup> C clock high time                   |                                           | 4                               |      | 0.6                                   |     | μ <b>s</b> |
| t <sub>scl</sub>       | I <sup>2</sup> C clock low time                    |                                           | 4.7                             |      | 1.3                                   |     | μ <b>s</b> |
| t <sub>sp</sub>        | I <sup>2</sup> C spike time                        |                                           |                                 | 50   |                                       | 50  | ns         |
| t <sub>sds</sub>       | I <sup>2</sup> C serial-data setup time            |                                           | 250                             |      | 100                                   |     | ns         |
| t <sub>sdh</sub>       | I <sup>2</sup> C serial-data hold time             |                                           | 0 <sup>(1)</sup>                |      | 0 <sup>(1)</sup>                      |     | μ <b>s</b> |
| t <sub>icr</sub>       | I <sup>2</sup> C input rise time                   |                                           |                                 | 1000 | 20 + 0.1C <sub>b</sub> <sup>(2)</sup> | 300 | ns         |
| t <sub>icf</sub>       | I <sup>2</sup> C input fall time                   |                                           |                                 | 300  | 20 + 0.1C <sub>b</sub> <sup>(2)</sup> | 300 | ns         |
| t <sub>ocf</sub>       | I <sup>2</sup> C output fall time                  | 10-pF to 400-pF bus                       |                                 | 300  | 20 + 0.1C <sub>b</sub> <sup>(2)</sup> | 300 | ns         |
| t <sub>buf</sub>       | I <sup>2</sup> C bus free time between stop ar     | nd start                                  | 4.7                             |      | 1.3                                   |     | μ <b>s</b> |
| t <sub>sts</sub>       | I <sup>2</sup> C start or repeated start condition | n setup                                   | 4.7                             |      | 0.6                                   |     | μ <b>s</b> |
| t <sub>sth</sub>       | I <sup>2</sup> C start or repeated start condition | n hold                                    | 4                               |      | 0.6                                   |     | μ <b>s</b> |
| t <sub>sps</sub>       | I <sup>2</sup> C stop condition setup              |                                           | 4                               |      | 0.6                                   |     | μ <b>s</b> |
| t <sub>vdL(Data)</sub> | Valid-data time (high to low) <sup>(3)</sup>       | SCL low to SDA output low valid           |                                 | 1    |                                       | 1   | μ <b>s</b> |
| t <sub>vdH(Data)</sub> | Valid-data time (low to high) <sup>(3)</sup>       | SCL low to SDA output high valid          |                                 | 0.6  |                                       | 0.6 | μ <b>s</b> |
| t <sub>vd(ack)</sub>   | Valid-data time of ACK condition                   | ACK signal from SCL low to SDA output low |                                 | 1    |                                       | 1   | μ <b>s</b> |
| C <sub>b</sub>         | I <sup>2</sup> C bus capacitive load               |                                           |                                 | 400  |                                       | 400 | pF         |

(1) A device internally must provide a hold time of at least 300 ns for the SDA signal (referred to as the V<sub>IH</sub> min of the SCL signal), in order to bridge the undefined region of the falling edge of SCL.  $C_b$  = total bus capacitance of one bus line in pF

(2)

(3) Data taken using a 1-k $\Omega$  pull-up resistor and 50-pF load (see [8] 7-1)



### 6.7 Switching Characteristics

| over recommended operating free-air | temperature range. $C_{\rm l} \leq 100  p$ | F (unless otherwise noted) (see 🛽 7-3) |
|-------------------------------------|--------------------------------------------|----------------------------------------|
|                                     | ······································     | · (                                    |

|                     | PARAMETI                                  | ER                                     | FROM<br>(INPUT) | TO<br>(OUTPUT) | MIN MAX | UNIT       |  |
|---------------------|-------------------------------------------|----------------------------------------|-----------------|----------------|---------|------------|--|
| t <sub>pd</sub> (1) | Propagation delay time                    | $R_{ON}$ = 20 Ω, $C_{L}$ = 15 pF       | SDA or SCL      | SDn or SCn     | 0.3     | ns         |  |
| •pa                 | r topagation delay time                   | $R_{ON}$ = 20 $\Omega$ , $C_L$ = 50 pF | OB/(OF OOL      |                | 1       |            |  |
| t <sub>iv</sub>     | Interrupt valid time <sup>(2)</sup>       |                                        | INTn            | INT            | 4       | μ <b>s</b> |  |
| t <sub>ir</sub>     | Interrupt reset delay time <sup>(2)</sup> |                                        | INTn            | INT            | 2       | μ <b>S</b> |  |

(1) The propagation delay is the calculated RC time constant of the typical ON-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance).

(2) Data taken using a 4.7-k $\Omega$  pull-up resistor and 100-pF load (see [8] 7-3)

#### 6.8 Interrupt and Reset Timing Requirements

over recommended operating free-air temperature range (unless otherwise noted) (see 图 7-3)

|                                 | PARAMETER                                                        | MIN | MAX | UNIT       |
|---------------------------------|------------------------------------------------------------------|-----|-----|------------|
| t <sub>PWRL</sub>               | Required low-level pulse duration of INTn inputs <sup>(2)</sup>  | 1   |     | μ <b>s</b> |
| t <sub>PWRH</sub>               | Required high-level pulse duration of INTn inputs <sup>(2)</sup> | 0.5 |     | μ <b>s</b> |
| t <sub>WL</sub>                 | Pulse duration, RESET low                                        | 4   |     | ns         |
| t <sub>rst</sub> <sup>(1)</sup> | RESET time (SDA clear)                                           |     | 500 | ns         |
| t <sub>REC</sub>                | Recovery time from RESET to start                                | 0   |     | ns         |

(1) t<sub>rst</sub> is the propagation delay measured from the time the RESET pin is first asserted low to the time the SDA pin is asserted high, signaling a stop condition. It must be a minimum of t<sub>WL</sub>.

(2) The device has interrupt input rejection circuitry for pulses less than the listed minimum.



### 7 Parameter Measurement Information



#### I<sup>2</sup>C PORT LOAD CONFIGURATION



| BYTE | DESCRIPTION                       |
|------|-----------------------------------|
| 1    | $I^2C$ address + $R/\overline{W}$ |
| 2    | Control register data             |



#### **VOLTAGE WAVEFORMS**

- A.  $C_L$  includes probe and jig capacitance.
- B. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz, Z<sub>O</sub> = 50  $\Omega$ ,  $t_i/t_f = 30$  ns.
- C. The outputs are measured one at a time, with one transition per measurement.

#### 图 7-1. I<sup>2</sup>C Interface Load Circuit, Byte Descriptions, and Voltage Waveforms



#### 图 7-2. Reset Timing



INTERRUPT LOAD CONFIGURATION



- A.  $C_L$  includes probe and jig capacitance.
- B. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz, Z<sub>O</sub> = 50  $\Omega$ , t<sub>r</sub>/t<sub>f</sub> = 30 ns.

#### 图 7-3. Interrupt Load Circuit and Voltage Waveforms



## 8 Detailed Description

### 8.1 Overview

The PCA9543A is a 2-channel, bidirectional translating  $I^2C$  switch. The master SCL/SDA signal pair is directed to two channels of slave devices, SC0/SD0-SC1/SD1. Either individual downstream channel can be selected as well as both channels. The PCA9543A also supports interrupt signals in order for the master to detect an interrupt on the  $\overline{INT}$  output pin that can result from any of the slave devices connected to the  $\overline{INT1}$ -  $\overline{INT0}$  input pins.

The device offers an active-low  $\overrightarrow{\text{RESET}}$  input which resets the state machine and allows the PCA9543A to recover should one of the downstream I<sup>2</sup>C buses get stuck in a low state. The state machine of the device can also be reset by cycling the power supply, V<sub>CC</sub>, also known as a power-on reset (POR). Either using the  $\overrightarrow{\text{RESET}}$  function or causing a POR will cause both channels to be deselected.

The connections of the  $I^2C$  data path are controlled by the same  $I^2C$  master device that is switched to communicate with multiple  $I^2C$  slaves. After the successful acknowledgment of the slave address (hardware selectable by A0 and A1 pins), a single 8-bit control register is written to or read from to determine the selected channels and state of the interrupts.

The PCA9543A may also be used for voltage translation, allowing the use of different bus voltages on each SCn/SDn pair such that 1.8-V, 2.5-V, or 3.3-V parts can communicate with 5-V parts. This is achieved by using external pull-up resistors to pull the bus up to the desired voltage for the master and each slave channel.



### 8.2 Functional Block Diagram



### 8.3 Feature Description

The PCA9543A is a dual channel bidirectional translating switch for I<sup>2</sup>C buses that supports Standard-Mode (100 kHz) and Fast-Mode (400 kHz) operation. The PCA9543A features I<sup>2</sup>C control using a single 8-bit control register in which bits 1 and 0 control the enabling and disabling of the two switch channels of I<sup>2</sup>C data flow. The PCA9543A also supports interrupt signals for each slave channel and this data is held in bits 5 and 4 of the control register. Depending on the application, voltage translation of the I<sup>2</sup>C bus can also be achieved using the PCA9543A to allow 1.8-V, 2.5-V, or 3.3-V parts to communicate with 5-V parts. Additionally, in the event that communication on the I<sup>2</sup>C bus enters a fault state, the PCA9543A can be reset to resume normal operation using the RESET pin feature or by a power-on reset which results from cycling power to the device.

### 8.4 Device Functional Modes

### 8.4.1 RESET Input

The RESET input can be used to recover the PCA9543A from a bus-fault condition. The registers and the I<sup>2</sup>C state machine within this device initialize to their default states if this signal is asserted low for a minimum of  $t_{WL}$ . Both channels also are deselected in this case. RESET must be connected to V<sub>CC</sub> through a pull-up resistor.

#### 8.4.2 Power-On Reset

When power (from 0 V) is applied to V<sub>CC</sub>, an internal power-on reset holds the PCA9543A in a reset condition until V<sub>CC</sub> has reached V<sub>POR</sub>. At that point, the reset condition is released and the PCA9543A registers and I<sup>2</sup>C/SMBus state machine initialize to their default states. After that, V<sub>CC</sub> must be lowered to below 0.2 V and then back up to the operating voltage for a power-reset cycle.

### 8.5 Programming

#### 8.5.1 I<sup>2</sup>C Interface

The I<sup>2</sup>C bus is for two-way, two-line communication between different ICs or modules. The two lines are a serial data line (SDA) and a serial clock line (SCL). Both lines must be connected to a positive supply via a pull-up resistor when connected to the output stages of a device. Data transfer may be initiated only when the bus is not busy.

One data bit is transferred during each clock pulse. The data on the SDA line must remain stable during the high period of the clock pulse as changes in the data line at this time is interpreted as control signals (see 8-1).



图 8-1. Bit Transfer

Both data and clock lines remain high when the bus is not busy. A high-to-low transition of the data line while the clock is high is defined as the start condition (S). A low-to-high transition of the data line while the clock is high is defined as the stop condition (P) (see 8 8-2).







A device generating a message is a transmitter; a device receiving a message is the receiver. The device that controls the message is the master and the devices that are controlled by the master are the slaves (see 8 8-3).





The number of data bytes transferred between the start and the stop conditions from transmitter to receiver is not limited. Each byte of eight bits is followed by one acknowledge (ACK) bit. The transmitter must release the SDA line before the receiver can send an ACK bit.

When a slave receiver is addressed, it must generate an ACK after the reception of each byte. Also, a master must generate an ACK after the reception of each byte that has been clocked out of the slave transmitter. The device that acknowledges must pull down the SDA line during the ACK clock pulse, so that the SDA line is stable low during the high pulse of the ACK-related clock period (see 🛽 8-4). Setup and hold times must be taken into account.

A master receiver must signal an end of data to the transmitter by not generating an acknowledge (NACK) after the last byte has been clocked out of the slave. This is done by the master receiver by holding the SDA line high. In this event, the transmitter must release the data line to enable the master to generate a stop condition.



图 8-4. Acknowledgment on I<sup>2</sup>C Bus

Data is transmitted to the PCA9543A control register using the write mode shown in <u>88-5</u>.





图 8-5. Write Control Register

Data is read from the PCA9543A control register using the read mode shown in 🛽 8-6.



### 图 8-6. Read Control Register

## 8.6 Control Register

#### 8.6.1 Device Address

Following a start condition, the bus master must output the address of the slave it is accessing. The address of the PCA9543A is shown in 🛛 8-7. To conserve power, no internal pull-up resistors are incorporated on the hardware-selectable address pins and they must be pulled high or low.





The last bit of the slave address defines the operation to be performed. When set to a logic 1, a read is selected, while a logic 0 selects a write operation.

#### 8.6.2 Control Register Description

Following the successful acknowledgment of the slave address, the bus master sends a byte to the PCA9543A, which is stored in the control register (see [8] 8-8). If multiple bytes are received by the PCA9543A, it saves the last byte received. This register can be written and read via the I<sup>2</sup>C bus.





图 8-8. Control Register

#### 8.6.3 Control Register Definition

One or both SCn/SDn downstream pairs, or channels, are selected by the contents of the control register (see  $\gtrsim$  8-1). After the PCA9543A has been addressed, the control register is written. The two LSBs of the control byte are used to determine which channel or channels are to be selected. When a channel is selected, the channel becomes active after a stop condition has been placed on the I<sup>2</sup>C bus. This ensures that all SCn/SDn lines are in a high state when the channel is made active, so that no false conditions are generated at the time of connection. A stop condition must occur always right after the acknowledge cycle.

| D7 | D6 | INT1 | INT0 | D3 | D2 | B1 | B0 | COMMAND                                           |  |  |  |  |  |
|----|----|------|------|----|----|----|----|---------------------------------------------------|--|--|--|--|--|
| ×  | x  | х    | ~    | х  | х  | ~  | 0  | Channel 0 disabled                                |  |  |  |  |  |
| ^  |    | ^    | ^    | ^  | ^  | ^  | 1  | Channel 0 enabled                                 |  |  |  |  |  |
| v  | x  | х    | ~    | х  | ×  | 0  | х  | Channel 1 disabled                                |  |  |  |  |  |
|    |    | ^    | ~    | ~  | ^  | 1  |    | Channel 1 enabled                                 |  |  |  |  |  |
| 0  | 0  | 0    | 0    | 0  | 0  | 0  | 0  | No channel selected; power-up/reset default state |  |  |  |  |  |

表 8-1. Control Register Write (Channel Selection), Control Register Read (Channel Status)<sup>(1)</sup>

(1) Channel 0 and channel 1 can be enabled at the same time. Care should be taken not to exceed the maximum bus capacitance.



#### 8.6.4 Interrupt Handling

The PCA9543A provides two interrupt inputs (one for each channel) and one open-drain interrupt output (see  $\frac{8}{2}$ ). When an interrupt is generated by any device, it is detected by the PCA9543A and the interrupt output is driven low. The channel does not need to be active for detection of the interrupt. A bit also is set in the control register.

Bit 4 and Bit 5 of the control register correspond to the INTO and INT1 inputs of the PCA9543A, respectively. Therefore, if an interrupt is generated by any device connected to channel 1, the state of the interrupt inputs is loaded into the control register when a read is accomplished. Likewise, an interrupt on any device connected to channel 0 would cause bit 4 of the control register to be set on the read. The master then can address the PCA9543A and read the contents of the control register to determine which channel contains the device generating the interrupt. The master then can reconfigure the PCA9543A to select this channel, and locate the device generating the interrupt and clear it.

It should be noted that more than one device can provide an interrupt on a channel, so it is up to the master to ensure that all devices on a channel are interrogated for an interrupt.

The interrupt inputs may be used as general-purpose inputs if the interrupt function is not required.

If unused, interrupt input(s) must be connected to V<sub>CC</sub> through a pull-up resistor.

| D7 | D6 | INT1 | INT0 | D3 | D2 | B1 | B0 | COMMAND                                           |  |  |  |  |
|----|----|------|------|----|----|----|----|---------------------------------------------------|--|--|--|--|
| ×  | ~  | ×    | 0    | ×  | ×  | ×  | ×  | No interrupt on channel 0                         |  |  |  |  |
|    |    | ^    | 1    | ^  | ^  | ^  | ^  | Interrupt on channel 0                            |  |  |  |  |
| ×  | ~  | 0    | ×    | х  | х  | х  | ×  | No interrupt on channel 1                         |  |  |  |  |
|    |    | 1    | ^    | ^  | ^  | ^  | ^  | Interrupt on channel 1                            |  |  |  |  |
| 0  | 0  | 0    | 0    | 0  | 0  | 0  | 0  | No channel selected; power-up/reset default state |  |  |  |  |

#### 表 8-2. Control Register Read (Interrupt)<sup>(1)</sup>

(1) Two interrupts can be active at the same time.



## 9 Application and Implementation

Note

以下应用部分的信息不属于 TI 组件规范, TI 不担保其准确性和完整性。客户应负责确定 TI 组件是否适用于其应用。客户应验证并测试其设计,以确保系统功能。

### 9.1 Application Information

Applications of the PCA9543A will contain an  $I^2C$  (or SMBus) master device and up to two  $I^2C$  slave devices. The downstream channels are ideally used to resolve  $I^2C$  slave address conflicts. For example, if two identical digital temperature sensors are needed in the application, one sensor can be connected at each channel: 0 and 1. When the temperature at a specific location needs to be read, the appropriate channel can be enabled and the other channel switched off, the data can be retrieved, and the  $I^2C$  master can move on and read the next channel.

In an application where the I<sup>2</sup>C bus will contain many additional slave devices that do not result in I<sup>2</sup>C slave address conflicts, these slave devices can be connected to any desired channel to distribute the total bus capacitance across both channels. If both switches will be enabled simultaneously, additional design requirements must be considered (See *Design Requirements* and *Detailed Design Procedure*).

### 9.2 Typical Application

A typical application of the PCA9543A will contain anywhere from 1 to 3 separate data pull-up voltages,  $V_{DPUX}$ , one for the master device ( $V_{DPUM}$ ) and one for each of the selectable slave channels ( $V_{DPU0}$  and  $V_{DPU1}$ ). In the event where the master device and both slave devices operate at the same voltage, then the pass voltage,  $V_{pass} = V_{DPUX}$ . Once the maximum  $V_{pass}$  is known,  $V_{cc}$  can be selected using Pass-Gate Voltage ( $V_{pass}$ ) vs Supply Voltage ( $V_{CC}$ ) at Three Temperature Points. In an application where voltage translation is necessary, additional design requirements must be considered (See *Design Requirements*).

图 9-1 shows an application in which the PCA9543A can be used.



图 9-1. Typical Application



#### 9.2.1 Design Requirements

The pull-up resistors on the INT1- INT0 pins in the application schematic are not required in all applications. If the device generating the interrupt has an open-drain output structure or can be tri-stated, a pull-up resistor is required. If the device generating the interrupt has a push-pull output structure and cannot be tri-stated, a pull-up resistor is not required. The interrupt inputs should not be left floating in the application.

The A0 and A1 pins are hardware selectable to control the slave address of the PCA9543A. These pins may be tied directly to GND or  $V_{CC}$  in the application.

If both slave channels will be activated simultaneously in the application, then the total  $I_{OL}$  from SCL/SDA to GND on the master side will be the sum of the currents through all pull-up resistors,  $R_p$ .

The pass-gate transistors of the PCA9543A are constructed such that the  $V_{CC}$  voltage can be used to limit the maximum voltage that is passed from one  $I^2C$  bus to another.

Pass-Gate Voltage (V<sub>pass</sub>) vs Supply Voltage (V<sub>CC</sub>) at Three Temperature Points shows the voltage characteristics of the pass-gate transistors (note that the graph was generated using data specified in the *Electrical Characteristics* section of this data sheet). In order for the PCA9543A to act as a voltage translator, the V<sub>pass</sub> voltage must be equal to or lower than the lowest bus voltage. For example, if the main bus is running at 5 V and the downstream buses are 3.3 V and 2.7 V, V<sub>pass</sub> must be equal to or below 2.7 V to effectively clamp the downstream bus voltages. As shown in Pass-Gate Voltage (V<sub>pass</sub>) vs Supply Voltage (V<sub>CC</sub>) at Three Temperature Points, V<sub>pass(max)</sub> is 2.7 V when the PCA9543A supply voltage is 4 V or lower, so the PCA9543A supply voltage could be set to 3.3 V. Pull-up resistors then can be used to bring the bus voltages to their appropriate levels (see [X] 9-1).

#### 9.2.2 Detailed Design Procedure

Once all the slaves are assigned to the appropriate slave channels and bus voltages are identified, the pull-up resistors,  $R_p$ , for each of the buses need to be selected appropriately. The minimum pull-up resistance is a function of  $V_{DPUX}$ ,  $V_{OL,(max)}$ , and  $I_{OL}$ :

$$\mathsf{R}_{\mathsf{p}(\mathsf{min})} = \frac{\mathsf{V}_{\mathsf{DPUX}} - \mathsf{V}_{\mathsf{OL}(\mathsf{max})}}{\mathsf{I}_{\mathsf{OL}}} \tag{1}$$

The maximum pull-up resistance is a function of the maximum rise time,  $t_r$  (300 ns for fast-mode operation,  $f_{SCL}$  = 400 kHz) and bus capacitance,  $C_b$ :

$$\mathsf{R}_{\mathsf{p}(\mathsf{max})} = \frac{\mathsf{t}_{\mathsf{r}}}{0.8473 \times \mathsf{C}_{\mathsf{b}}} \tag{2}$$

The maximum bus capacitance for an  $l^2C$  bus must not exceed 400 pF for fast-mode operation. The bus capacitance can be approximated by adding the capacitance of the PCA9543A,  $C_{io(OFF)}$ , the capacitance of wires/connections/traces, and the capacitance of each individual slave on a given channel. If both channels will be activated simultaneously, each of the slaves on both channels will contribute to total bus capacitance.



#### 9.2.3 Application Curves





## **10 Power Supply Recommendations**

### **10.1 Power-On Reset Requirements**

In the event of a glitch or data corruption, PCA9543A can be reset to its default conditions by using the power-on reset feature. Power-on reset requires that the device go through a power cycle to be completely reset. This reset also happens when the device is powered on for the first time in an application.

The two types of power-on reset are shown in  $\boxed{8}$  10-1 and  $\boxed{8}$  10-2.



图 10-1. V<sub>CC</sub> Is Lowered Below 0.2 V Or 0 V And Then Ramped Up To V<sub>CC</sub>



图 10-2. V<sub>CC</sub> Is Lowered Below The Por Threshold, Then Ramped Back Up To V<sub>CC</sub>

表 10-1 specifies the performance of the power-on reset feature for PCA9543A for both types of power-on reset.

|                           | ······································                                                                        |            |       |     |       |      |
|---------------------------|---------------------------------------------------------------------------------------------------------------|------------|-------|-----|-------|------|
|                           | PARAMETER                                                                                                     |            | MIN   | TYP | MAX   | UNIT |
| V <sub>CC_FT</sub>        | Fall rate                                                                                                     | See   10-1 | 1     |     | 100   | ms   |
| V <sub>CC_RT</sub>        | Rise rate                                                                                                     | See 图 10-1 | 0.01  |     | 100   | ms   |
| V <sub>CC_TRR_GND</sub>   | Time to re-ramp (when V <sub>CC</sub> drops to GND)                                                           | See 图 10-1 | 0.001 |     |       | ms   |
| V <sub>CC_TRR_POR50</sub> | Time to re-ramp (when V <sub>CC</sub> drops to V <sub>POR_MIN</sub> $-$ 50 mV)                                | See 图 10-2 | 0.001 |     |       | ms   |
| V <sub>CC_GH</sub>        | Level that $V_{CCP}$ can glitch down to, but not cause a functional disruption when $V_{CCX\_GW}$ = 1 $\mu$ s | See 图 10-3 |       |     | 1.2   | V    |
| V <sub>CC_GW</sub>        | Glitch width that will not cause a functional disruption when $V_{CCX\_GH}$ = 0.5 × $V_{CCx}$                 | See 图 10-3 |       |     |       | μs   |
| V <sub>PORF</sub>         | Voltage trip point of POR on falling V <sub>CC</sub>                                                          |            | 0.767 |     | 1.144 | V    |
| V <sub>PORR</sub>         | Voltage trip point of POR on rising $V_{CC}$                                                                  |            | 1.033 |     | 1.428 | V    |

表 10-1. Recommended Supply Sequencing And Ramp Rates<sup>(1)</sup>

(1)  $T_A = -40^{\circ}C$  to 85°C (unless otherwise noted)

Glitches in the power supply can also affect the power-on reset performance of this device. The glitch width  $(V_{CC\_GW})$  and height  $(V_{CC\_GH})$  are dependent on each other. The bypass capacitance, source impedance, and the device impedance are factors that affect power-on reset performance.  $\boxtimes$  10-3 and  $\gtrless$  10-1 provide more information on how to measure these specifications.





#### 图 10-3. Glitch Width And Glitch Height

 $V_{POR}$  is critical to the power-on reset.  $V_{POR}$  is the voltage level at which the reset condition is released and all the registers and the I<sup>2</sup>C/SMBus state machine are initialized to their default states. The value of  $V_{POR}$  differs based on the V<sub>CC</sub> being lowered to or from 0. [8] 10-4 and  $\gtrsim$  10-1 provide more details on this specification.



图 10-4. V<sub>POR</sub>



## 11 Layout

### **11.1 Layout Guidelines**

For PCB layout of the PCA9543A, common PCB layout practices should be followed but additional concerns related to high-speed data transfer such as matched impedances and differential pairs are not a concern for I<sup>2</sup>C signal speeds. It is common to have a dedicated ground plane on an inner layer of the board and pins that are connected to ground should have a low-impedance path to the ground plane in the form of wide polygon pours and multiple vias. By-pass and de-coupling capacitors are commonly used to control the voltage on the VCC pin, using a larger capacitor to provide additional power in the event of a short power supply glitch and a smaller capacitor to filter out high-frequency ripple.

In an application where voltage translation is not required, all  $V_{DPUX}$  voltages and  $V_{CC}$  could be at the same potential and a single copper plane can connect all of the pull-up resistors to the appropriate reference voltage. In an application where voltage translation is required,  $V_{DPUM}$ ,  $V_{DPU0}$ , and  $V_{DPU1}$ , may all be on the same layer of the board with split planes to isolate different voltage potentials.

To reduce the total I<sup>2</sup>C bus capacitance added by PCB parasitics, data lines (SCn, SDn and INTn) should be a short as possible and the widths of the traces should also be minimized (e.g. 5-10 mils depending on copper weight).



### 11.2 Layout Example



## 12 Device and Documentation Support

#### 12.1 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### **12.2 Support Resources**

TI E2E<sup>M</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 12.3 Trademarks

**TI E2E<sup>™</sup>** is a trademark of Texas Instruments. 所有商标均为其各自所有者的财产。

#### **12.4 Electrostatic Discharge Caution**



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 12.5 Glossary

TI Glossary This glossary lists and explains terms, acronyms, and definitions.

### 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical packaging and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



### PACKAGING INFORMATION

| Orderable Device | Status  | Package Type | •       | Pins | Package | Eco Plan     | Lead finish/  | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|------------------|---------|--------------|---------|------|---------|--------------|---------------|--------------------|--------------|----------------|---------|
|                  | (1)     |              | Drawing |      | Qty     | (2)          | Ball material | (3)                |              | (4/5)          |         |
|                  |         |              |         |      |         |              | (6)           |                    |              |                |         |
| PCA9543AD        | LIFEBUY | SOIC         | D       | 14   | 50      | RoHS & Green | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | PCA9543A       |         |
| PCA9543ADR       | ACTIVE  | SOIC         | D       | 14   | 2500    | RoHS & Green | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | PCA9543A       | Samples |
| PCA9543APWR      | ACTIVE  | TSSOP        | PW      | 14   | 2000    | RoHS & Green | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | PD543A         | Samples |
| PCA9543APWRG4    | ACTIVE  | TSSOP        | PW      | 14   | 2000    | RoHS & Green | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | PD543A         | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



www.ti.com

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



Texas

STRUMENTS

### TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| PCA9543ADR                  | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| PCA9543APWR                 | TSSOP           | PW                 | 14 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| PCA9543APWR                 | TSSOP           | PW                 | 14 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |



www.ti.com

# PACKAGE MATERIALS INFORMATION

3-Jun-2022



\*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| PCA9543ADR  | SOIC         | D               | 14   | 2500 | 356.0       | 356.0      | 35.0        |
| PCA9543APWR | TSSOP        | PW              | 14   | 2000 | 356.0       | 356.0      | 35.0        |
| PCA9543APWR | TSSOP        | PW              | 14   | 2000 | 356.0       | 356.0      | 35.0        |

## TEXAS INSTRUMENTS

www.ti.com

3-Jun-2022

## TUBE



## - B - Alignment groove width

\*All dimensions are nominal

| Device    | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | Τ (μm) | B (mm) |
|-----------|--------------|--------------|------|-----|--------|--------|--------|--------|
| PCA9543AD | D            | SOIC         | 14   | 50  | 506.6  | 8      | 3940   | 4.32   |

D (R-PDSO-G14)

PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AB.





NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
  E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



PW (R-PDSO-G14)

PLASTIC SMALL OUTLINE



A. An integration of the information o

Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.

Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.

E. Falls within JEDEC MO-153





NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### 重要声明和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源, 不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担 保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验 证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。 您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成 本、损失和债务,TI 对此概不负责。

TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023,德州仪器 (TI) 公司