









PCA9306-Q1

ZHCSQD8C - JULY 2007 - REVISED APRIL 2022

# PCA9306-Q1 双路双向 I<sup>2</sup>C 总线和 SMBus 电压电平转换器

## 1 特性

- 符合面向汽车应用的 AEC-Q100 标准
  - 温度等级 2: -40°C 至 105°C, TA
  - HBM ESD 分类等级 H2
  - CDM ESD 分类等级 C4B
- 适用于混合模式 I<sup>2</sup>C 应用中 SDA 和 SCL 线路的 2 位双向转换器
- 与 I<sup>2</sup>C 和 SMBus 兼容
- 小于 1.5ns 的最大传播延迟,适应标准模式和快速 模式 I2C 器件和多个控制器
- 可实现以下电压之间的电压电平转换
  - 1.2V V<sub>RFF1</sub> 和 1.8V、2.5V、3.3V 或 5V V<sub>RFF2</sub>
  - 1.8V V<sub>REF1</sub> 和 2.5V、3.3V 或 5V V<sub>REF2</sub>
  - 2.5V V<sub>RFF1</sub> 和 3.3V 或 5V V<sub>RFF2</sub>
  - 3.3V V<sub>REF1</sub> 和 5V V<sub>REF2</sub>
- 在无方向引脚的情况下提供双向电压转换
- 输入和输出端口之间 3.5 Ω 的低导通状态连接提供 更少的信号失真
- 漏极开路 I<sup>2</sup>C I/O 端口 (SCL1、SDA1、SCL2 和 SDA2)
- 5V 耐压 I<sup>2</sup>C I/O 端口支持混合模式信号操作
- 针对 EN 为低电平的高阻抗 SCL1、SDA1、SCL2 和 SDA2 引脚
- 无闭锁操作可在 EN 为低电平时实现隔离
- 采用直通引脚排列以简化印刷电路板布线
- 闩锁性能超过 100mA, 符合 JESD 78 II 类规范的 要求
- ESD 保护性能超过 JESD 22 规范要求
  - 2000V 人体放电模型 (A114-A)
  - 200V 机器放电模型 (A115-A)
  - 1000V 充电器件模型 (C101)

### 2 应用

- I<sup>2</sup>C、SMBus、PMBus、MDIO、UART、低速 SDIO、GPIO 和其他双信号接口
- 汽车音响主机
- 汽车仪表组
- 汽车驾驶辅助摄像头

## 3 说明

这款采用使能 (EN) 输入的双路双向  $I^2C$  和 SMBus 电 压电平转换器可在 1.2V 至 3.3V V<sub>REF1</sub> 和 1.8V 至 5.5V V<sub>RFF2</sub> 的范围内工作。

PCA9306-Q1 可以在 1.2V 到 5V 之间实现双向电压转 换而无须使用方向引脚。此开关具有低导通状态电阻 (ron),可以在最短传播延迟情况下建立连接。当 EN 为 高电平时,转换器开关打开,并且 SCL1 和 SDA1 I/O 被分别连接至 SCL2 和 SDA2 I/O,从而实现端口间的 双向数据流。当 EN 为低电平时,转换器开关关闭,在 端口之间存在一个高阻态。

# 器件信息

| 器件型号       | 封装 <sup>(1)</sup> | 封装尺寸(标称值)       |
|------------|-------------------|-----------------|
| PCA9306-Q1 | VSSOP (8)         | 2.30mm x 2.00mm |

如需了解所有可用封装,请参阅数据表末尾的可订购产品附 录。



简化版应用示意图



# **Table of Contents**

| 1 特性                                                             | 1 9 Detailed Description            | 9               |
|------------------------------------------------------------------|-------------------------------------|-----------------|
| 2 应用                                                             |                                     |                 |
| - <i>二/</i><br>3 说明                                              |                                     | 14              |
| 4 Revision History                                               |                                     | 15              |
| 5 说明(续)                                                          | 0 4 D F 1 M 1                       | 15              |
| 6 Pin Configuration and Functions                                | 10 Application and Implementation   | 16              |
| 7 Specifications                                                 |                                     | 16              |
| 7.1 Absolute Maximum Ratings                                     |                                     | 16              |
| 7.2 ESD Ratings                                                  |                                     | 20              |
| 7.3 Recommended Operating Conditions                             | 40.1                                |                 |
| 7.4 Thermal Information                                          | 10.1 Layout Cuidolines              | <mark>21</mark> |
| 7.5 Electrical Characteristics                                   |                                     | <mark>21</mark> |
| 7.6 Switching Characteristics: Translating Down, V <sub>IH</sub> | 13 Device and Documentation Support | <mark>22</mark> |
| = 3.3 V                                                          | 6 13.1 Documentation Support        | 22              |
| 7.7 Switching Characteristics: Translating Down, V <sub>IH</sub> | <b>13.2</b> 接收文档更新通知                | <mark>22</mark> |
| = 2.5 V                                                          | 10 0 th kr yr                       |                 |
| 7.8 Switching Characteristics: Translating Up, V <sub>IH</sub> = | 13.4 Trademarks                     |                 |
| 2.3 V                                                            | 10 F F1                             |                 |
| 7.9 Switching Characteristics: Translating Up, V <sub>IH</sub> = | 13.6 术语表                            |                 |
| 1.5 V                                                            |                                     |                 |
| 7.10 Typical Characteristics                                     |                                     | 22              |
| 8 Parameter Measurement Information                              |                                     |                 |
| or arameter measurement information                              |                                     |                 |

# **4 Revision History**

注:以前版本的页码可能与当前版本的页码不同

| C      | nanges from Revision B (April 2016) to Revision C (April 2022)                                                                                 | Page |
|--------|------------------------------------------------------------------------------------------------------------------------------------------------|------|
| •      | 将提到 I <sup>2</sup> C 的旧术语实例通篇更改为控制器和目标。                                                                                                        | 1    |
| •      | 向说明(续)的第一段添加了 <i>禁用</i> 时的文本                                                                                                                   |      |
| •      | Changed the θ JA MAX value from 227°C/W to 275°C/W in the Absolute Maximum Ratings                                                             |      |
| •      | Changed the Thermal Information table                                                                                                          | 5    |
| •      | Changed the V <sub>IK</sub> MIN value to -1.2 V and the MAX value to 0 V in the Electrical Characteristics table                               | 6    |
| •      | Changed the $t_{PHL}$ MAX value at $C_L$ = 15 pF from: 0.5 ns to: 0.75 ns in the Switching Characteristics: Translating Down, $V_{IH}$ = 3.3 V | 6    |
| •      | Changed the $t_{PHL}$ MAX value at $C_L$ = 15 pF from: 0.5 ns to: 0.75 ns in the Switching Characteristics: Translating Down, $V_{IH}$ = 2.5 V |      |
| •      | Added Note Specified by design to the Switching Characteristics: Translating Up, V <sub>IH</sub> = 2.3 V                                       |      |
| •      | Added Note Specified by design to the Switching Characteristics: Translating Up, V <sub>IH</sub> = 1.5 V                                       | 7    |
| •      | Changed figure "ON-Resistance vs. Input Voltage" for V <sub>EN</sub> = 4.5V                                                                    | 7    |
| •      | Added sections Definition of threshold voltage through Current Limiting Resistance on V <sub>REF2</sub>                                        | 9    |
| _<br>С | hanges from Revision A (March 2013) to Revision B (April 2016)                                                                                 | Page |
| •      | 添加了 ESD 等级表、特性说明部分、器件功能模式、应用和实施部分、电源相关建议部分、布局部<br>件和文档支持部分以及机械、封装和可订购信息部分                                                                      |      |

# 5 说明(续)

在  $I^2C$  应用中,400 pF 总线电容限值限制了器件数量和总线长度。使用 PCA9306-Q1 使系统设计人员能够在禁用时隔离总线的两半;因此,可容纳更多  $I^2C$  器件或支持更长的布线长度。

PCA9306-Q1 也可用于运行两条总线,一条工作频率为 400 kHz,另一条工作频率为 100 kHz。如果两条总线在不同的频率下运行且需要运行 400 kHz 的总线,则必须将 100 kHz 总线隔离。如果控制器在 400 kHz 下运行,由于中继器所带来的延迟,最大系统运行频率有可能低于 400 kHz。

所有通道都具有相同的电气特性,而且各输出间的电压偏差或传播延迟偏差非常小。这优于分立式晶体管电压转换解决方案,因为该开关采用对称构造。该转换器为低压器件提供了出色的 ESD 保护,同时也保护了抗 ESD 能力较差的器件。



# **6 Pin Configuration and Functions**



图 6-1. DCU Package, 8-Pin VSSOP, Top View

表 6-1. Pin Functions

| PIN |                   | DESCRIPTION                                                                                |  |
|-----|-------------------|--------------------------------------------------------------------------------------------|--|
| NO. | NAME              | DESCRIPTION                                                                                |  |
| 1   | GND               | Ground, 0 V                                                                                |  |
| 2   | V <sub>REF1</sub> | Low-voltage-side reference supply voltage for SCL1 and SDA1                                |  |
| 3   | SCL1              | Serial clock, low-voltage side. Connect to V <sub>REF1</sub> through a pullup resistor.    |  |
| 4   | SDA1              | Serial data, low-voltage side. Connect to V <sub>REF1</sub> through a pullup resistor.     |  |
| 5   | SDA2              | Serial data, high-voltage side. Connect to V <sub>REF2</sub> through a pullup resistor.    |  |
| 6   | SCL2              | Serial clock, high-voltage side. Connect to V <sub>REF2</sub> through a pullup resistor.   |  |
| 7   | V <sub>REF2</sub> | High-voltage-side reference supply voltage for SCL2 and SDA2                               |  |
| 8   | EN                | Switch enable input. Connected to V <sub>REF2</sub> and pulled up through a high resistor. |  |

# 7 Specifications

# 7.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)(1)

|                   |                                     |                    | MIN   | MAX   | UNIT |
|-------------------|-------------------------------------|--------------------|-------|-------|------|
| V <sub>REF1</sub> | DC reference voltage                |                    | - 0.5 | 7     | V    |
| V <sub>REF2</sub> | DC reference bias voltage           |                    | - 0.5 | 7     | V    |
| VI                | Input voltage <sup>(2)</sup>        |                    | - 0.5 | 7     | V    |
| V <sub>I/O</sub>  | Input/output voltage <sup>(2)</sup> |                    | - 0.5 | 7     | V    |
| V <sub>I/O</sub>  | Continuous channel current          |                    |       | 128   | mA   |
| I <sub>IK</sub>   | Input clamp current                 | V <sub>I</sub> < 0 |       | - 50  | mA   |
| θ ЈА              | Package thermal impedance           |                    |       | 275.5 | °C/W |
| T <sub>stg</sub>  | Storage temperature                 |                    | - 65  | 150   | °C   |

<sup>(1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.

## 7.2 ESD Ratings

|                    |                         |                                                         | VALUE | UNIT |
|--------------------|-------------------------|---------------------------------------------------------|-------|------|
| V <sub>(ESD)</sub> | Electrostatic discharge | Human-body model (HBM), per AEC Q100-002 <sup>(1)</sup> |       |      |
|                    | Electrostatic discharge | Charged-device model (CDM), per AEC Q100-011            | ±750  |      |

<sup>(1)</sup> AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

## 7.3 Recommended Operating Conditions

|                   |                                     |                        | MIN  | MAX | UNIT |
|-------------------|-------------------------------------|------------------------|------|-----|------|
| V <sub>I/O</sub>  | Input/output voltage                | SCL1, SDA1, SCL2, SDA2 | 0    | 5   | V    |
| V <sub>REF1</sub> | Reference voltage                   |                        | 0    | 5   | V    |
| V <sub>REF2</sub> | / <sub>REF2</sub> Reference voltage |                        |      | 5   | V    |
| EN                | Enable input voltage                |                        | 0    | 5   | V    |
| I <sub>PASS</sub> | Pass switch current                 |                        |      | 64  | mA   |
| T <sub>A</sub>    | Operating free-air temperature      |                        | - 40 | 105 | °C   |

### 7.4 Thermal Information

|                                  | THERMAL METRIC(1)                            | DCU (VSSOP) | UNIT |
|----------------------------------|----------------------------------------------|-------------|------|
|                                  | THERMAL METRIC                               | 8 PINS      | UNII |
| R <sub>0</sub> JA <sup>(2)</sup> | Junction-to-ambient thermal resistance       | 275.5       | °C/W |
| R <sub>θ JC(top)</sub>           | Junction-to-case (top) thermal resistance    | 127.1       | °C/W |
| R <sub>θ JB</sub>                | Junction-to-board thermal resistance         | 186.9       | °C/W |
| ψ JT                             | Junction-to-top characterization parameter   | 65.7        | °C/W |
| ψ JB                             | Junction-to-board characterization parameter | 185.9       | °C/W |

For more information about traditional and new thermal metrics, see the <u>Semiconductor and IC Package Thermal Metrics</u> application report.

<sup>(2)</sup> The input and input/output negative voltage ratings may be exceeded if the input and output current ratings are observed.

<sup>(2)</sup> The package thermal impedance is calculated in accordance with JESD 51-7.



#### 7.5 Electrical Characteristics

over recommended operating free-air temperature range (unless otherwise noted)

|                      | PARAMETER             |                               | 1                            | EST CONDITION          | ONS        | MIN   | TYP <sup>(1)</sup> | MAX  | UNIT |
|----------------------|-----------------------|-------------------------------|------------------------------|------------------------|------------|-------|--------------------|------|------|
| V <sub>IK</sub>      | Input clamp voltage   |                               | $I_1 = -18 \text{ mA},$      | EN = 0 V               |            | - 1.2 |                    | 0    | V    |
| I <sub>IH</sub>      | Input leakage current |                               | V <sub>I</sub> = 5 V,        | EN = 0 V               |            |       |                    | 5    | μА   |
| C <sub>i</sub> (EN)  | Input capacitance     |                               | V <sub>I</sub> = 3 V or 0 V  |                        |            |       | 11                 |      | pF   |
| C <sub>io(off)</sub> | Off capacitance       | SCLn, SDAn                    | V <sub>O</sub> = 3 V or 0 V, | EN = 0 V               |            |       | 4                  | 6    | pF   |
| C <sub>io(on)</sub>  | On capacitance        | SCLn, SDAn                    | V <sub>O</sub> = 3 V or 0 V, | EN = 3 V               |            |       | 10.5               | 12.5 | pF   |
|                      |                       | N-state resistance SCLn, SDAn | V <sub>1</sub> = 0 V,        | I <sub>O</sub> = 64 mA | EN = 4.5 V |       | 3.5                | 5.5  |      |
|                      |                       |                               |                              |                        | EN = 3 V   |       | 4.7                | 7    |      |
|                      |                       |                               |                              |                        | EN = 2.3 V |       | 6.3                | 9.5  |      |
| r <sub>on</sub> (2)  | ON-state resistance   |                               |                              |                        | EN = 1.5 V |       | 25.5               | 32   | Ω    |
|                      |                       |                               | V <sub>I</sub> = 2.4 V,      | I <sub>O</sub> = 15 mA | EN = 4.5 V | 1     | 6                  | 15   |      |
|                      |                       |                               | V  - 2.4 V,                  |                        | EN = 3 V   | 20    | 60                 | 140  |      |
|                      |                       |                               | $V_{I} = 1.7 V$ ,            | I <sub>O</sub> = 15 mA | EN = 2.3 V | 20    | 60                 | 140  |      |

All typical values are at T<sub>A</sub> = 25°C.

# 7.6 Switching Characteristics: Translating Down, $V_{IH}$ = 3.3 V

over recommended operating free-air temperature range, EN = 3.3 V,  $V_{IH}$  = 3.3 V,  $V_{IL}$  = 0, and  $V_{M}$  = 1.15 V (unless otherwise noted) (see  $\boxtimes$  8-1)

| PARAMETER        | FROM<br>(INPUT) | TO<br>(OUTPUT) | TEST CONDITIONS        | MIN MAX | UNIT |
|------------------|-----------------|----------------|------------------------|---------|------|
|                  |                 | SCL1 or SDA1   | C <sub>L</sub> = 50 pF | 0.8     |      |
| t <sub>PLH</sub> | SCL2 or SDA2    |                | C <sub>L</sub> = 30 pF | 0.6     | ns   |
|                  |                 |                | C <sub>L</sub> = 15 pF | 0.3     |      |
|                  | SCL2 or SDA2    | SCL1 or SDA1   | C <sub>L</sub> = 50 pF | 1.2     |      |
| t <sub>PHL</sub> |                 |                | C <sub>L</sub> = 30 pF | 1       | ns   |
|                  |                 |                | C <sub>L</sub> = 15 pF | 0.75    |      |

# 7.7 Switching Characteristics: Translating Down, $V_{IH}$ = 2.5 V

over recommended operating free-air temperature range, EN = 2.5 V,  $V_{IH}$  = 2.5 V,  $V_{IL}$  = 0, and  $V_{M}$  = 0.75 V (unless otherwise noted) (see  $\boxtimes$  8-1)

| PARAMETER        | FROM<br>(INPUT) | TO<br>(OUTPUT) | TEST CONDITIONS        | MIN MAX | UNIT |
|------------------|-----------------|----------------|------------------------|---------|------|
|                  | SCL2 or SDA2    | SCL1 or SDA1   | C <sub>L</sub> = 50 pF | 1       | ns   |
| t <sub>PLH</sub> |                 |                | C <sub>L</sub> = 30 pF | 0.7     |      |
|                  |                 |                | C <sub>L</sub> = 15 pF | 0.4     |      |
|                  | SCL2 or SDA2    | SCL1 or SDA1   | C <sub>L</sub> = 50 pF | 1.3     |      |
| t <sub>PHL</sub> |                 |                | C <sub>L</sub> = 30 pF | 1       | ns   |
|                  |                 |                | C <sub>L</sub> = 15 pF | 0.75    |      |

Submit Document Feedback

Copyright © 2022 Texas Instruments Incorporated

<sup>(2)</sup> Measured by the voltage drop between the SCL1 and SCL2, or SDA1 and SDA2 terminals, at the indicated current through the switch. ON-state resistance is determined by the lowest voltage of the two terminals.



# 7.8 Switching Characteristics: Translating Up, $V_{IH} = 2.3 \text{ V}$

over recommended operating free-air temperature range, EN = 3.3 V,  $V_{IH}$  = 2.3 V,  $V_{IL}$  = 0,  $V_{T}$  = 3.3 V,  $V_{M}$  = 1.15 V, and  $R_{L}$  = 300  $\Omega$  (unless otherwise noted) (see 8 8-1)

| PARAMETER        | FROM<br>(INPUT) | TO<br>(OUTPUT) | TEST CONDITIONS        | MIN MAX            | UNIT |
|------------------|-----------------|----------------|------------------------|--------------------|------|
|                  |                 | SCL2 or SDA2   | C <sub>L</sub> = 50 pF | 0.9 <sup>(1)</sup> |      |
| t <sub>PLH</sub> | SCL1 or SDA1    |                | C <sub>L</sub> = 30 pF | 0.6 <sup>(1)</sup> | ns   |
|                  |                 |                | C <sub>L</sub> = 15 pF | 0.4 <sup>(1)</sup> |      |
|                  | SCL1 or SDA1    |                | C <sub>L</sub> = 50 pF | 1.4 <sup>(1)</sup> |      |
| t <sub>PHL</sub> |                 | SCL2 or SDA2   | C <sub>L</sub> = 30 pF | 1.1 <sup>(1)</sup> | ns   |
|                  |                 |                | C <sub>L</sub> = 15 pF | 0.7 <sup>(1)</sup> |      |

(1) Specified by design

# 7.9 Switching Characteristics: Translating Up, $V_{IH}$ = 1.5 V

over recommended operating free-air temperature range, EN = 2.5 V,  $V_{IH}$  = 1.5 V,  $V_{IL}$  = 0,  $V_{T}$  = 2.5 V,  $V_{M}$  = 0.75 V, and  $R_{L}$  = 300  $\Omega$  (unless otherwise noted) (see 88-1)

| PARAMETER        | FROM<br>(INPUT) | TO<br>(OUTPUT) | TEST CONDITIONS        | MIN MAX            | UNIT |
|------------------|-----------------|----------------|------------------------|--------------------|------|
|                  |                 |                | C <sub>L</sub> = 50 pF | 1(1)               |      |
| t <sub>PLH</sub> | SCL1 or SDA1    | SCL2 or SDA2   | C <sub>L</sub> = 30 pF | 0.6 <sup>(1)</sup> | ns   |
|                  |                 |                | C <sub>L</sub> = 15 pF | 0.4 <sup>(1)</sup> |      |
|                  |                 |                | C <sub>L</sub> = 50 pF | 1.3 <sup>(1)</sup> |      |
| t <sub>PHL</sub> | SCL1 or SDA1    | SCL2 or SDA2   | C <sub>L</sub> = 30 pF | 1.3 <sup>(1)</sup> | ns   |
|                  |                 |                | C <sub>L</sub> = 15 pF | 0.8 <sup>(1)</sup> |      |

(1) Specified by design

## 7.10 Typical Characteristics





图 7-2. ON-Resistance (R<sub>ON</sub>) vs Input Voltage (V<sub>SDA1</sub> or V<sub>SCL1</sub>)



## **8 Parameter Measurement Information**



NOTES: A. C<sub>L</sub> includes probe and jig capacitance.

- B. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz,  $Z_O = 50 \Omega$ ,  $t_f \leq 2$  ns.
- C. The outputs are measured one at a time, with one transition per measurement.

图 8-1. Load Circuit for Outputs

# 9 Detailed Description

### 9.1 Overview

The PCA9306-Q1 is a dual bidirectional I<sup>2</sup>C and SMBus voltage-level translator with an enable (EN) input that operates without the use of a direction pin. The voltage supply range for VREF1 is 1.2 V to 3.3 V and the supply range for VREF2 is 1.8 V to 5.5 V.

The PCA9306-Q1 can also be used to run two buses, one at a 400-kHz operating frequency and the other at a 100-kHz operating frequency. If the two buses are operating at different frequencies, the 100-kHz bus must be isolated by using the EN pin when the 400-kHz operation of the main bus is required. If the controller is running at 400 kHz, the maximum system operating frequency may be less than 400 kHz because of the delays added by the repeater.

In I<sup>2</sup>C applications, the bus capacitance limit of 400 pF restricts the number of devices and bus length. The capacitive load on both sides of the PCA9306-Q1 must be considered when approximating the total load of the system, ensuring the sum of both sides is under 400 pF.

Both the SDA and SCL channels of the PCA9306-Q1 have the same electrical characteristics and there is minimal deviation from one output to another in voltage or propagation delay. This characteristic is a benefit over discrete transistor voltage translation solutions, because the fabrication of the switch is symmetrical. The translator provides excellent ESD protection to lower-voltage devices and at the same time protects less ESD-resistant devices.

### 9.1.1 Definition of threshold voltage

This document references a threshold voltage denoted as  $V_{th}$ , which appears multiple times throughout this document when discussing the NFET between  $V_{REF1}$  and  $V_{REF2}$ . The value of  $V_{th}$  is approximately 0.6 V at room temperature.

#### 9.1.2 Correct Device Set Up

In a normal set up shown in  $\boxtimes$  9-1, the enable pin and  $V_{REF2}$  are shorted together and tied to a 200-k $\Omega$  resistor, and a reference voltage equal to  $V_{REF1}$  plus the FET threshold voltage is established. This reference voltage is used to help pass lows from one side to another more effectively while still separating the different pull up voltages on both sides.



图 9-1. Normal Setup

Care should be taken to ensure  $V_{REF2}$  has an external resistor tied between it and  $V_{CC2}$ . If  $V_{REF2}$  is tied directly to the  $V_{CC2}$  rail without a resistor, then there is no external resistance from the  $V_{CC2}$  to  $V_{CC1}$  to limit the current such as in 89-2. This effectively looks like a low impedance path for current to travel through and potentially

break the pass FET if the current flowing through the pass FET is larger than the absolute maximum continuous channel current specified in section 6.1. The continuous channel current is larger with a higher voltage difference between  $V_{\rm CC1}$  and  $V_{\rm CC2}$ .

 $\S$  9-2 shows an improper set up. If  $V_{CC2}$  is larger than  $V_{CC1}$  but less than  $V_{th}$ , the impedance between  $V_{CC1}$  and  $V_{CC2}$  is high resulting in a low drain to source current, which does not cause damage to the device. Concern arises when  $V_{CC2}$  becomes larger than  $V_{CC1}$  by  $V_{th}$ . During this event, the NFET turns on and begin to conduct current. This current is dependent on the gate to source voltage and drain to source voltage.



图 9-2. Abnormal Setup

#### 9.1.3 Disconnecting a Target from the Main I2C Bus Using the EN Pin

PCA9306-Q1 can be used as a switch to disconnect one side of the device from the main I2C bus. This can be advantageous in multiple situations. One instance of this situation is if there are devices on the I2C bus which only supports fast mode (400 kHz) while other devices on the bus support fast mode plus (1 MHz). An example of this is displayed in 图 9-3.



图 9-3. Example of an I2C bus with multiple supported frequencies

In this situation, if the controller is on the 1 MHz side then communicating at 1 MHz should not be attempted if PCA9306-Q1 were enabled. It needs to be disabled for PCA9306-Q1 to avoid possibly glitching state machines in devices which were designed to operate correctly at 400 kHz or slower. When PCA9306-Q1 is disabled, the controller can communicate with the 1 MHz devices without disturbing the 400 kHz bus. When the PCA9306-Q1 is enabled, communication across both sides at 400 kHz is acceptable.

#### 9.1.4 Supporting Remote Board Insertion to Backplane with PCA9306-Q1

Another situation where PCA9306-Q1 is advantageous when using its enable feature is when a remote board with I2C lines needs to be attached to a main board (backplane) with an I2C bus such as in 2-4. If connecting a remote board to a backplane is not done properly, the connection could result in data corruption during a transaction or the insertion could generate an unintended pulse on the SCL line. Which could glitch an I2C device state machine causing the I2C bus to get stuck.

Submit Document Feedback

Copyright © 2022 Texas Instruments Incorporated

图 9-4. An example of connecting a remote board to a main board (backplane)

PCA9306-Q1 can be used to support this application because it can be disabled while making the connection. Then it is enabled once the remote board is powered on and the buses on both sides are IDLE.

# 9.1.5 Switch Configuration

PCA9306-Q1 has the capability of being used with its  $V_{REF1}$  voltage equal to  $V_{REF2}$ . This essentially turns the device from a translator to a device which can be used as a switch, and in some situations this can be useful. The switch configuration is shown in  $\[ \] 9-5$  and translation mode is shown in  $\[ \] 9-6$ .



图 9-5. Switch Configuration



图 9-6. Translation Configuration

When PCA9306-Q1 is in the switch configuration ( $V_{REF1} = V_{REF2}$ ), the propagation delays are different compared to the translator configuration. Taking a look at the propagation delays, if the pull up resistance and capacitance on both sides of the bus are equal, then in switch mode the PCA9306-Q1 has the same propagation delay from side one to two and side two to one. The propagation delays become lower when  $V_{CC1}/V_{CC2}$  is larger.

For example, the propagation delay at 1.8 V is longer than at 5 V in the switching configuration. When PCA9306-Q1 is in translation mode, side one propagate lows to side two faster than side two can propagate lows to side 1. This time difference increases as the difference between  $V_{CC2}$  and  $V_{CC1}$  becomes larger.

#### 9.1.6 Controller on Side 1 or Side 2 of Device

I2C and SMBus are bidirectional protocol meaning devices on the bus can both transmit and receive data. PCA9306-Q1 was designed to allow for signals to be able to be transmitted from either side, thus allowing for the controller to be able to placed on either side of the device. Supposed to the Simplified Application Diagram on page 1 of this data sheet.



图 9-7. Controller on side 2 of PCA9306-Q1

## 9.1.7 LDO and PCA9306-Q1 Concerns

The  $V_{REF1}$  pin can be supplied by a low-dropout regulator (LDO), but in some cases the LDO can lose its regulation because of the bias current from  $V_{REF2}$  to  $V_{REF1}$ . If the LDO cannot sink the bias current, then the current has no other paths to ground and instead charges up the capacitance on the  $V_{REF1}$  node (both external and parasitic). This results in an increase in voltage on the  $V_{REF1}$  node. If no other paths for current to flow are established (such as back biasing of body diodes or clamping diodes through other devices on the  $V_{REF1}$  node), then the  $V_{REF1}$  voltage ends up stabilizing when  $V_{gs}$  of the pass FET is equal to  $V_{th}$ . This means  $V_{REF1}$  node voltage is  $V_{CC2}$  -  $V_{th}$ . Note that any target or controllers running off of the LDO now see the  $V_{CC2}$  -  $V_{th}$  voltage which may cause damage to those target or controllers if they are not rated to handle the increased voltage.



图 9-8. Example of no leakage current path when using LDO

To ensure LDO does not lose regulation due to the bias current of PCA9306-Q1, a weak pull down resistor can be placed on  $V_{REF1}$  to ground to provide a path for the bias current to travel. The recommended pull down resistor is calculated by 54 where 0.75 gives about 25% margin for error incase bias current increases during operation.



图 9-9. Example with Leakage current path when using an LDO

$$V_{en} = V_{REF1} + V_{th} \tag{1}$$

#### where

V<sub>th</sub> is approximately 0.6 V

$$I_{bias} = (V_{CC2} - V_{en})/200k$$
 (2)

$$R_{\text{pulldown}} = V_{\text{OUT}}/I_{\text{bias}}$$
 (3)

Recommended 
$$R_{\text{pulldown}} = R_{\text{pulldown}} \times 0.75$$
 (4)

# 9.1.8 Current Limiting Resistance on V<sub>REF2</sub>

The resistor is used to limit the current between  $V_{REF2}$  and  $V_{REF1}$  (denoted as  $R_{CC}$ ) and helps to establish the reference voltage on the enable pin. The 200k resistor can be changed to a lower value; however, the bias current proportionally increases as the resistor decreases.

$$I_{\text{bias}} = (V_{\text{CC2}} - V_{\text{en}})/R_{\text{CC}} : V_{\text{en}} = V_{\text{REF1}} + V_{\text{th}}$$

$$(5)$$

#### where

V<sub>th</sub> is approximately 0.6V

Keep in mind  $R_{CC}$  should not be sized low enough that  $I_{CC}$  exceeds the absolute maximum continuous channel current specified in section 6.1 which is described in 方程式 6.

$$R_{CC}(min) \ge (V_{CC2} - V_{en})/0.128 : V_{en} = V_{REF1} + V_{th}$$
 (6)

#### where

V<sub>th</sub> is approximately 0.6V



# 9.2 Functional Block Diagram



图 9-10. Logic Diagram (Positive Logic)

# 9.3 Feature Description

### 9.3.1 Enable (EN) Pin

The PCA9306-Q1 is a double-pole, single-throw switch in which the gate of the transistors is controlled by the voltage on the EN pin. In  $\[ \]$  10-1, the PCA9306-Q1 always remains enabled when power is applied to VREF2.  $\[ \]$  10-1, the device becomes enabled when a control signal from a processor is in a logic high state. In another variation, the EN pin can be controlled by the output of a processor, but VREF2 can be connected to a power supply through a 200-k  $\[ \Omega \]$  resistor. In this case, VREF2 and EN are not to be tied together and the SCL and SDA switches are in a high impedance state when EN is in a logic-low state, as shown in the  $\[ \# \]$  9.4 section.

### 9.3.2 Voltage Translation

The primary feature of the PCA9306-Q1 is translating voltage from an  $I^2C$  bus referenced to VREF1 up to an  $I^2C$  bus referenced to VDPU, to which VREF2 is connected through a 200-k $\Omega$  pullup resistor. When translating a standard, open-drain  $I^2C$  bus, this is achieved by simply connecting pullup resistors from SCL1 and SDA1 to VREF1 and connecting pullup resistors from SCL2 and SDA2 to VDPU. Find more information on sizing the pullup resistors in the *Sizing Pullup Resistor* section.

#### 9.4 Device Functional Modes

表 9-1 describes the two functions of the translation device.

表 9-1. Function Table

| INPUT<br>EN <sup>(1)</sup> | TRANSLATOR FUNCTION      |
|----------------------------|--------------------------|
| Н                          | SCL1 = SCL2, SDA1 = SDA2 |
| L                          | Disconnect               |

 EN is controlled by the V<sub>REF2</sub> logic levels and must be at least 1 V higher than V<sub>REF1</sub> for best translator operation.

# 10 Application and Implementation

#### 备注

以下应用部分中的信息不属于 TI 器件规格的范围, TI 不担保其准确性和完整性。TI 的客户应负责确定器件是否适用于其应用。客户应验证并测试其设计,以确保系统功能。

## 10.1 Application Information

# 10.1.1 General Applications of I<sup>2</sup>C

As with the standard  $I^2C$  system, pullup resistors are required to provide the logic-high levels on the translator bus. The size of these pullup resistors depends on the system, but each side of the repeater must have a pullup resistor. The device is designed to work with standard-mode and fast-mode  $I^2C$  devices, in addition to SMBus devices. Standard-mode  $I^2C$  devices only specify 3 mA in a generic  $I^2C$  system where standard-mode devices and multiple controllers are possible. Under certain conditions, high termination currents can be used. When the SDA1 or SDA2 port is low, the clamp is in the ON state, and a low-resistance connection exists between the SDA1 and SDA2 ports. Assuming the higher voltage is on the SDA2 port when the SDA2 port is high, the voltage on the SDA1 port is limited to the voltage set by  $V_{REF1}$ . When the SDA1 port is high, the SDA2 port is pulled to the pullup supply voltage of the drain ( $V_{DPU}$ ) by the pullup resistors. This functionality allows a seamless translation between higher and lower voltages selected by the user, without the need for directional control. The SCL1-SCL2 channel also functions in the same way as the SDA1-SDA2 channel.

#### 10.2 Typical Application

§ 10-1 and 
§ 10-2 show how these pullup resistors are connected in a typical application, as well as two options for connecting the EN pin.



图 10-1. Typical Application Circuit (Switch Always Enabled) Diagram



图 10-2. Typical Application Circuit (Switch Enable Control) Diagram

#### 10.2.1 Design Requirements

表 10-1 lists the design parameters for this example.

表 10-1. Design Parameters

|                   |                                | MIN                     | TYP <sup>(1)</sup> | MAX | UNIT       |
|-------------------|--------------------------------|-------------------------|--------------------|-----|------------|
| V <sub>REF2</sub> | Reference voltage              | V <sub>REF1</sub> + 0.6 | 2.1                | 5   | V          |
| EN                | Enable input voltage           | V <sub>REF1</sub> + 0.6 | 2.1                | 5   | V          |
| V <sub>REF1</sub> | Reference voltage              | 0                       | 1.5                | 4.4 | V          |
| I <sub>PASS</sub> | Pass switch current            |                         | 14                 |     | mA         |
| I <sub>REF</sub>  | Reference-transistor current   |                         | 5                  |     | μ <b>А</b> |
| T <sub>A</sub>    | Operating free-air temperature | - 40                    |                    | 105 | °C         |

<sup>(1)</sup> All typical values are at  $T_A = 25$ °C.

#### 10.2.2 Detailed Design Procedure

### 10.2.2.1 Bidirectional Translation

For the bidirectional clamping configuration (higher voltage to lower voltage or lower voltage to higher voltage), the EN input must be connected to  $V_{REF2}$  and both pins pulled to high-side  $V_{DPU}$  through a pullup resistor (typically 200 k $\Omega$ ). This allows  $V_{REF2}$  to regulate the EN input. A filter capacitor on  $V_{REF2}$  is recommended. The  $I^2C$  bus controller output can be totem-pole or open-drain (pullup resistors may be required) and the  $I^2C$  bus device output can be totem-pole or open-drain (pullup resistors are required to pull the SCL2 and SDA2 outputs to  $V_{DPU}$ ). However, if either output is totem-pole, data must be unidirectional or the outputs must be 3-stateable and be controlled by some direction-control mechanism to prevent high-to-low contentions in either direction. If both outputs are open-drain, no direction control is needed.

The reference supply voltage (V<sub>RFF1</sub>) is connected to the processor core power-supply voltage.

#### 10.2.2.2 Sizing Pullup Resistor

The pullup resistor value must limit the current through the pass transistor, when it is in the ON state, to about 15 mA. This ensures a pass voltage of 260 mV to 350 mV. If the current through the pass transistor is higher than 15 mA, the pass voltage also is higher in the ON state. To set the current through each pass transistor at 15 mA, the pullup resistor value is calculated as:

$$R_{PU} = \frac{V_{DPU} - 0.35 \text{ V}}{0.015 \text{ A}} \tag{7}$$

表 10-2 summarizes resistor values, reference voltages, and currents at 15 mA, 10 mA, and 3 mA. The resistor value shown in the +10% column (or a larger value) must be used to ensure that the pass voltage of the transistor is 350 mV or less. The external driver must be able to sink the total current from the resistors on both sides of the PCA9306-Q1 device at 0.175 V, although the 15 mA applies only to current flowing through the PCA9306-Q1 device.

|                  | PULLUP RESISTOR VALUE ( $\Omega$ ) <sup>(1) (2)</sup> |                     |         |                     |         |                     |  |  |  |  |  |
|------------------|-------------------------------------------------------|---------------------|---------|---------------------|---------|---------------------|--|--|--|--|--|
| V                | 15                                                    | mA                  | 10      | mA                  | 3 mA    |                     |  |  |  |  |  |
| V <sub>DPU</sub> | NOMINAL                                               | +10% <sup>(3)</sup> | NOMINAL | +10% <sup>(3)</sup> | NOMINAL | +10% <sup>(3)</sup> |  |  |  |  |  |
| 5 V              | 310                                                   | 341                 | 465     | 512                 | 1550    | 1705                |  |  |  |  |  |
| 3.3 V            | 197                                                   | 217                 | 295     | 325                 | 983     | 1082                |  |  |  |  |  |
| 2.5 V            | 143                                                   | 158                 | 215     | 237                 | 717     | 788                 |  |  |  |  |  |
| 1.8 V            | 97                                                    | 106                 | 145     | 160                 | 483     | 532                 |  |  |  |  |  |
| 1.5 V            | 77                                                    | 85                  | 115     | 127                 | 383     | 422                 |  |  |  |  |  |
| 1.2 V            | 57                                                    | 63                  | 85      | 94                  | 283     | 312                 |  |  |  |  |  |

表 10-2. Pullup Resistor Values

- (1) Calculated for V<sub>OL</sub> = 0.35 V
- (2) Assumes output driver V<sub>OL</sub> = 0.175 V at stated current
- (3) +10% to compensate for V<sub>DD</sub> range and resistor tolerance

#### 10.2.2.3 PCA9306-Q1 Bandwidth

The maximum frequency of the PCA9306-Q1 device depends on the application. The device can operate at speeds of > 100 MHz given the correct conditions. The maximum frequency is dependent upon the loading of the application. The PCA9306-Q1 device behaves like a standard switch where the bandwidth of the device is dictated by the ON-resistance and ON-capacitance of the device.

☑ 10-5 shows a bandwidth measurement of the PCA9306-Q1 device using a two-port network analyzer.

The 3-dB point of the PCA9306-Q1 device is approximately 600 MHz. However, this is an analog type of measurement. For digital applications, the signal must not degrade up to the fifth harmonic of the digital signal. As a rule of thumb, the frequency bandwidth must be at least five times the maximum digital clock rate. This component of the signal is very important in determining the overall shape of the digital signal. In the case of the PCA9306-Q1 device, digital clock frequency of > 100 MHz can be achieved.

The PCA9306-Q1 device does not provide any drive capability like the PCA9515 or PCA9517 series of devices. Therefore, higher-frequency applications require higher drive strength from the host side. No pullup resistor is needed on the host side (3.3 V) if the PCA9306-Q1 device is being driven by standard CMOS push-pull output driver. Ideally, it is best to minimize the trace length from the PCA9306-Q1 device on the sink side (1.8 V) to minimize signal degradation.

You can then use a simple formula to compute the maximum *practical* frequency component or the *knee* frequency ( $f_{knee}$ ). All fast edges have an infinite spectrum of frequency components. However, there is an inflection (or *knee*) in the frequency spectrum of fast edges where frequency components higher than  $f_{knee}$  are insignificant in determining the shape of the signal.

To calculate fknee:

$$f_{knee} = 0.5 / RT (10 - 90\%)$$
 (8)

$$f_{\text{knee}} = 0.4 / \text{RT} (20 - 80\%)$$
 (9)

For signals with rise-time characteristics based on 10- to 90-percent thresholds,  $f_{knee}$  is equal to 0.5 divided by the rise time of the signal. For signals with rise-time characteristics based on 20- to 80-percent thresholds, which is very common in many current device specifications,  $f_{knee}$  is equal to 0.4 divided by the rise time of the signal.

Some guidelines to follow that help maximize the performance of the device:

- Keep trace length to a minimum by placing the PCA9306-Q1 device close to the I<sup>2</sup>C output of the processor.
- The trace length must be less than half the time of flight to reduce ringing and line reflections or nonmonotonic behavior in the switching region.
- To reduce overshoots, a pullup resistor can be added on the 1.8-V side; be aware that a slower fall time is to be expected.

### 10.2.3 Application Curves



图 10-3. Maximum Pullup Resistance (R<sub>p(max)</sub>) vs Bus Capacitance (C<sub>b</sub>)



图 10-4. Minimum Pullup Resistance (R<sub>p(min)</sub>) vs Pullup Reference Voltage (V<sub>DPUX</sub>)



Copyright © 2022 Texas Instruments Incorporated

Submit Document Feedback



# 11 Power Supply Recommendations

For supplying power to the PCA9306-Q1, the VREF1 pin can be connected directly to a power supply. The VREF2 pin must be connected to the VDPU power supply through a 200-k $\Omega$  resistor. Failure to have a high impedance resistor between VREF2 and VDPU results in excessive current draw and unreliable device operation.

# 12 Layout

## 12.1 Layout Guidelines

For printed-circuit board (PCB) layout of the PCA9306-Q1, common PCB layout practices must be followed; however, additional concerns related to high-speed data transfer such as matched impedances and differential pairs are not a concern for I<sup>2</sup>C signal speeds.

In all PCB layouts, it is a best practice to avoid right angles in signal traces, to fan out signal traces away from each other upon leaving the vicinity of an integrated circuit (IC), and to use thicker trace widths to carry higher amounts of current that commonly pass through power and ground traces. The 100-pF filter capacitor must be placed as close to  $V_{REF2}$  as possible. A larger decoupling capacitor can also be used, but a longer time constant of two capacitors and the 200-k  $\Omega$  resistor results in longer turnon and turnoff times for the PCA9306-Q1 device. These best practices are shown in  $\mathbb{Z}$  12-1.

For the layout example provided in 212-1, it would be possible to fabricate a PCB with only two layers by using the top layer for signal routing and the bottom layer as a split plane for power ( $V_{CC}$ ) and ground (GND). However, a four-layer board is preferable for boards with higher-density signal routing. On a four-layer PCB, it is common to route signals on the top and bottom layer, dedicate one internal layer to a ground plane, and dedicate the other internal layer to a power plane. In a board layout using planes or split planes for power and ground, vias are placed directly next to the surface-mount component pad, which must attach to  $V_{CC}$  or GND, and the via is connected electrically to the internal layer or the other side of the board. Vias are also used when a signal trace must be routed to the opposite side of the board, but this technique is not demonstrated in 212-1.

### 12.2 Layout Example



图 12-1. PCA9306-Q1 Layout Example

# 13 Device and Documentation Support

# 13.1 Documentation Support

#### 13.1.1 Related Documentation

For related documentation, see the following:

Technical Documents - PCA9306-Q1 technical documents

### 13.2 接收文档更新通知

要接收文档更新通知,请导航至 ti.com 上的器件产品文件夹。点击 订阅更新 进行注册,即可每周接收产品信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。

### 13.3 支持资源

TI E2E™ 支持论坛是工程师的重要参考资料,可直接从专家获得快速、经过验证的解答和设计帮助。搜索现有解答或提出自己的问题可获得所需的快速设计帮助。

链接的内容由各个贡献者"按原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI 的《使用条款》。

#### 13.4 Trademarks

TI E2E™ is a trademark of Texas Instruments.

所有商标均为其各自所有者的财产。

# 13.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### 13.6 术语表

TI术语表本术语表列出并解释了术语、首字母缩略词和定义。

### 14 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Submit Document Feedback

Copyright © 2022 Texas Instruments Incorporated

www.ti.com 9-Nov-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins  | Package qty   Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|--------|---------------|-----------------|-----------------------|------|-------------------------------|----------------------------|--------------|------------------|
|                       | (-)    | (=/           |                 |                       | (-)  | (4)                           | (5)                        |              | (4)              |
| PCA9306IDCURQ1        | Active | Production    | VSSOP (DCU)   8 | 3000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 105   | CCUS             |
| PCA9306IDCURQ1.A      | Active | Production    | VSSOP (DCU)   8 | 3000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 105   | CCUS             |
| PCA9306TDCURQ1        | Active | Production    | VSSOP (DCU)   8 | 3000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 105   | (CCUS, YAAS)     |
| PCA9306TDCURQ1.A      | Active | Production    | VSSOP (DCU)   8 | 3000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 105   | (CCUS, YAAS)     |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF PCA9306-Q1:

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

# **PACKAGE OPTION ADDENDUM**

www.ti.com 9-Nov-2025

NOTE: Qualified Version Definitions:

• Catalog - TI's standard catalog product

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 10-Jan-2025

## TAPE AND REEL INFORMATION





|    | -                                                         |
|----|-----------------------------------------------------------|
| A0 | Dimension designed to accommodate the component width     |
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device         | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| PCA9306IDCURQ1 | VSSOP           | DCU                | 8 | 3000 | 178.0                    | 9.0                      | 2.25       | 3.35       | 1.05       | 4.0        | 8.0       | Q3               |
| PCA9306TDCURQ1 | VSSOP           | DCU                | 8 | 3000 | 178.0                    | 9.0                      | 2.25       | 3.35       | 1.05       | 4.0        | 8.0       | Q3               |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 10-Jan-2025



### \*All dimensions are nominal

| Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| PCA9306IDCURQ1 | VSSOP        | DCU             | 8    | 3000 | 180.0       | 180.0      | 18.0        |
| PCA9306TDCURQ1 | VSSOP        | DCU             | 8    | 3000 | 180.0       | 180.0      | 18.0        |



SMALL OUTLINE PACKAGE



### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
  4. Reference JEDEC registration MO-187 variation CA.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 5. Publication IPC-7351 may have alternate designs.
- 6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 8. Board assembly site may have different recommendations for stencil design.



# 重要通知和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、与某特定用途的适用性或不侵犯任何第三方知识产权的暗示担保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他安全、安保法规或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的相关应用。严禁以其他方式对这些资源进行复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。对于因您对这些资源的使用而对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,您将全额赔偿,TI 对此概不负责。

TI 提供的产品受 TI 销售条款)、TI 通用质量指南 或 ti.com 上其他适用条款或 TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 除非德州仪器 (TI) 明确将某产品指定为定制产品或客户特定产品,否则其产品均为按确定价格收入目录的标准通用器件。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

版权所有 © 2025, 德州仪器 (TI) 公司

最后更新日期: 2025 年 10 月