

Sample &

Buy



# **LP2996A DDR**终端稳压器

Technical

Documents

#### 特性 1

- VDDO 最小值为 1.35V
- 拉电流和灌电流
- 低输出电压偏移
- 无需外部电阻
- 线性拓扑
- 挂起到 RAM (STR) 功能
- 低外部元件数
- 热关断
- -40°C 至 125°C 条件下推荐使用 LP2998/8Q
- 2 应用
- DDR1、DDR2、DDR3 和 DDR3L 端接电压
- FPGA
- 工业/医疗 PC
- SSTL-2 和 SSTL-3 端接
- HSTL 端接



## 3 说明

🥖 Tools &

Software

LP2996A 线性稳压器的设计符合 DDR-SDRAM 端接 的 JEDEC SSTL-2 规范。 此器件还支持 DDR2、DDR3 和 DDR3L VTT 总线端接, VDDQ 最小 值为 1.35V。 此器件包含高速运算放大器,可提供出 色的负载瞬变响应。 输出级可防止在 DDR-SDRAM 端接所需的应用中提供 1.5A 连续电流和最大 3A 的瞬 态峰值电流时发生直通。 LP2996A 还包含一个 V<sub>SENSE</sub> 引脚(用于提供出色的负载调节),以及一个 VRFF 输出(作为芯片组和 DIMM 的参考)。

Support &

Community

2.2

LP2996A 的一个附加特性是具有一个低电平有效关断 (SD) 引脚,该引脚提供"挂起到 RAM"(STR) 功能。 当 **SD** 下拉时, V<sub>TT</sub> 输出将变为三态,并提供高阻抗输 出,但 V<sub>REF</sub> 将保持有效。在此模式下,可通过较低的 静态电流获得节能优势。

#### 器件信息(1)

| 部件号     | 封装              | 封装尺寸(标称值)       |
|---------|-----------------|-----------------|
| LP2996A | SO PowerPAD (8) | 4.89mm x 3.90mm |

(1) 要了解所有可用封装,请见数据表末尾的可订购产品附录。

Texas Instruments

www.ti.com.cn

## 目录

| 1 | 特性   | 1                                     |
|---|------|---------------------------------------|
| 2 | 应用   | 1                                     |
| 3 | 说明   | 1                                     |
| 4 | 修订   | 历史记录                                  |
| 5 | Pin  | Configuration and Functions 3         |
|   | 5.1  | Pin Descriptions                      |
| 6 | Spe  | cifications 4                         |
|   | 6.1  | Absolute Maximum Ratings 4            |
|   | 6.2  | Handling Ratings 4                    |
|   | 6.3  | Recommended Operating Conditions 4    |
|   | 6.4  | Thermal Information 5                 |
|   | 6.5  | Electrical Characteristics 5          |
|   | 6.6  | Typical Performance Characteristics 7 |
| 7 | Deta | ailed Description 10                  |
|   | 7.1  | Overview 10                           |
|   |      |                                       |

|    | 7.2  | Functional Block Diagram     | 10   |
|----|------|------------------------------|------|
|    | 7.3  | Feature Description          | . 10 |
|    | 7.4  | Device Functional Modes      | 10   |
| 8  | Арр  | lications and Implementation | . 11 |
|    | 8.1  | Application Information      | . 11 |
|    | 8.2  | Typical Application          | . 13 |
| 9  | Pow  | ver Supply Recommendations   | . 18 |
| 10 | Lay  | out                          | . 19 |
|    | 10.1 | Layout Guidelines            | . 19 |
|    | 10.2 | Layout Examples              | 19   |
| 11 | 器件   | =和文档支持                       | . 21 |
|    | 11.1 | 商标                           | . 21 |
|    | 11.2 | 静电放电警告                       | . 21 |
|    | 11.3 | 术语表                          | . 21 |
| 12 | 机械   | 封装和可订购信息                     | . 21 |
|    |      |                              |      |

# 4 修订历史记录

| 日期         | 修订版本 | 注释    |
|------------|------|-------|
| 2014 年 6 月 | *    | 最初发布。 |



## 5 Pin Configuration and Functions



## **Pin Functions**

| PIN | TYPE   | DESCRIPTION                                            |  |
|-----|--------|--------------------------------------------------------|--|
| 1   | GND    | Ground                                                 |  |
| 2   | SD     | Shutdown                                               |  |
| 3   | VSENSE | Feedback pin for regulating V <sub>TT</sub> .          |  |
| 4   | VREF   | ered internal reference voltage of V <sub>DDQ</sub> /2 |  |
| 5   | VDDQ   | ut for internal reference equal to V <sub>DDQ</sub> /2 |  |
| 6   | AVIN   | Analog input pin                                       |  |
| 7   | PVIN   | Power input pin                                        |  |
| 8   | VTT    | Output voltage for connection to termination resistors |  |
|     | EP     | Exposed pad thermal connection. Connect to Ground.     |  |

## 5.1 Pin Descriptions

| AVIN AND PVIN      | AVIN and PVIN are the input supply pins for the LP2996A. AVIN is used to supply all the internal control circuitry. PVIN, however, is used exclusively to provide the rail voltage for the output stage used to create VTT. These pins have the capability to work off separate supplies depending on the application. Higher voltages on PVIN will increase the maximum continuous output current because of output RDSON limitations at voltages close to VTT. The disadvantage of high values of PVIN is that the internal power loss will also increase, thermally limiting the design. For SSTL-2 applications, a good compromise would be to connect the AVIN and PVIN directly together at 2.5 V. This eliminates the need for bypassing the two supply pins separately. The only limitation on input voltage selection is that PVIN must be equal to or lower than AVIN. It is recommended to connect PVIN to voltage rails equal to or less than 3.3 V to prevent the thermal limit from tripping because of excessive internal power dissipation. If the junction temperature exceeds the thermal shutdown than the part will enter a shutdown state identical to the manual shutdown where $V_{TT}$ is tri-stated and $V_{REF}$ remains active. |
|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VDDQ               | VDDQ is the input used to create the internal reference voltage for regulating V <sub>TT</sub> . The reference voltage is generated from a resistor divider of two internal 50 kΩ resistors. This ensures that V <sub>TT</sub> will track VDDQ / 2 precisely. The optimal implementation of VDDQ is as a remote sense. This can be achieved by connecting VDDQ directly to the 2.5 V rail at the DIMM instead of AVIN and PVIN. This ensures that the reference voltage tracks the DDR memory rails precisely without a large voltage drop from the power lines. For SSTL-2 applications VDDQ will be a 2.5 V signal, which will create a 1.25 V termination voltage at V <sub>TT</sub> (See <i>Electrical Characteristics</i> Table for exact values of V <sub>TT</sub> over temperature).                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| V <sub>SENSE</sub> | The purpose of the sense pin is to provide improved remote load regulation. In most motherboard applications the termination resistors will connect to $V_{TT}$ in a long plane. If the output voltage was regulated only at the output of the LP2996A then the long trace will cause a significant IR drop resulting in a termination voltage lower at one end of the bus than the other. The $V_{SENSE}$ pin can be used to improve this performance, by connecting it to the middle of the bus. This will provide a better distribution across the entire termination bus. If remote load regulation is not used then the $V_{SENSE}$ pin must still be connected to $V_{TT}$ . Care should be taken when a long $V_{SENSE}$ trace is implemented in close proximity to the memory. Noise pickup in the $V_{SENSE}$ pin can help filter any high frequency signals and preventing errors.                                                                                                                                                                                                                                                                                                                                                               |
| SHUTDOWN           | The LP2996A contains an active low shutdown pin that can be used to tri-state VTT. During shutdown V <sub>TT</sub> should not be exposed to voltages that exceed AVIN. With the shutdown pin asserted low the quiescent current of the LP2996A will drop, however, V <sub>DDQ</sub> will always maintain its constant impedance of 100 k $\Omega$ for generating the internal reference. Therefore to calculate the total power loss in shutdown both currents need to be considered. For more information refer to the <i>Thermal Dissipation</i> section. The shutdown pin also has an internal pull-up current, therefore to turn the part on the shutdown pin can either be connected to AVIN or left open.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |

INSTRUMENTS

www.ti.com.cn

### Pin Descriptions (continued)

| V <sub>REF</sub> | $V_{REF}$ provides the buffered output of the internal reference voltage VDDQ / 2. This output should be used to provide the reference voltage for the Northbridge chipset and memory. Since these inputs are typically an extremely high impedance, there should be little current drawn from V <sub>REF</sub> . For improved performance, an output bypass capacitor can be used, located close to the pin, to help with noise. A ceramic capacitor in the range of 0.1 µF to 0.01 µF is recommended. This output remains active during the shutdown state and thermal shutdown events for the suspend to RAM functionality.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| V <sub>TT</sub>  | $V_{TT}$ is the regulated output that is used to terminate the bus resistors. It is capable of sinking and sourcing current while regulating the output precisely to VDDQ / 2. The LP2996A is designed to handle peak transient currents of up to ± 3 A with a fast transient response. The maximum continuous current is a function of $V_{IN}$ and can be viewed in the <i>Typical Performance Characteristics</i> section. If a transient is expected to last above the maximum continuous current rating for a significant amount of time then the output capacitor should be sized large enough to prevent an excessive voltage drop. Despite the fact that the LP2996A is designed to handle large transient output currents it is not capable of handling these for long durations, under all conditions. The reason for this is the standard packages are not able to thermally dissipate the heat as a result of the internal power loss. If large currents are required for longer durations, then care should be taken to ensure that the maximum junction temperature is not exceeded. Proper thermal derating should always be used (please refer to the <i>Thermal Dissipation</i> section). If the junction temperature exceeds the thermal shutdown point than $V_{TT}$ will tri-state until the part returns below the hysteretic trip-point. |

## 6 Specifications

## 6.1 Absolute Maximum Ratings <sup>(1)(2)</sup>

over operating free-air temperature range (unless otherwise noted)

|                                      | MIN  | MAX  | UNIT |
|--------------------------------------|------|------|------|
| AVIN to GND                          | -0.3 | 6    | V    |
| PVIN to GND                          | -0.3 | AVIN |      |
| VDDQ <sup>(3)</sup>                  | -0.3 | 6    | V    |
| Junction Temperature                 |      | 150  | °C   |
| Lead Temperature (Soldering, 10 sec) |      | 260  | °C   |

(1) Absolute maximum ratings indicate limits beyond which damage to the device may occur. Operating range indicates conditions for which the device is intended to be functional, but does not ensure specific performance limits. For ensured specifications and test conditions see Electrical Characteristics. The ensured specifications apply only for the test conditions listed. Some performance characteristics may degrade when the device is not operated under the listed test conditions.

(2) If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/Distributors for availability and specifications.

(3) Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## 6.2 Handling Ratings

|                  |                           |                                                                             | MIN | MAX | UNIT |
|------------------|---------------------------|-----------------------------------------------------------------------------|-----|-----|------|
| T <sub>stg</sub> | Storage temperature range |                                                                             | -65 | 150 | °C   |
| $V_{(ESD)}$      | Electrostatic discharge   | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup> |     | 1   | kV   |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

## 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                                     | MIN | NOM MAX | UNIT |
|-------------------------------------|-----|---------|------|
| Junction Temp. Range <sup>(1)</sup> | 0   | 125     | °C   |
| AVIN to GND                         | 2.2 | 5.5     | V    |
| PVIN Supply Voltage                 | 0   | AVIN    |      |
| SD Input Voltage                    | 0   | AVIN    |      |

(1) At elevated temperatures, devices must be derated based on thermal resistance.

## 6.4 Thermal Information

|                       | THERMAL METRIC <sup>(1)(2)(3)</sup>          | SO PowerPAD-8 DDA |       |
|-----------------------|----------------------------------------------|-------------------|-------|
|                       |                                              | 8 PINS            | UNIT  |
| R <sub>θJA</sub>      | Junction-to-ambient thermal resistance       | 56.5              |       |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 65.1              |       |
| R <sub>θJB</sub>      | Junction-to-board thermal resistance         | 36.5              | °C/W  |
| ΨJT                   | Junction-to-top characterization parameter   | 15.9              | °C/VV |
| Ψ <sub>JB</sub>       | Junction-to-board characterization parameter | 36.5              |       |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 8.4               |       |

For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953. (1)

(2) (3) The package thermal impedance is calculated in accordance with JESD 51-7

Thermal Resistances were simulated on a 4 layer, JEDEC board.

## 6.5 Electrical Characteristics

Specifications are for  $T_J = 25^{\circ}$ C and apply over the full Operating Temperature Range ( $T_J = 0^{\circ}$ C to  $+125^{\circ}$ C)<sup>(1)</sup>. Unless otherwise specified, AVIN = PVIN = 2.5V, VDDQ =  $2.5V^{(2)}$ .

|                   | PARAMETER                                       | TEST CONDITIONS                           | MIN   | TYP   | MAX   | UNIT |
|-------------------|-------------------------------------------------|-------------------------------------------|-------|-------|-------|------|
|                   | V <sub>REF</sub> voltage (DDR I)                | VIN = VDDQ = 2.3 V                        | 1.135 | 1.158 | 1.185 |      |
|                   |                                                 | VIN = VDDQ = 2.5 V                        | 1.235 | 1.258 | 1.285 |      |
|                   |                                                 | VIN = VDDQ = 2.7 V                        | 1.335 | 1.358 | 1.385 |      |
|                   | V <sub>REF</sub> voltage (DDR II)               | PVIN = VDDQ = 1.7 V                       | 0.837 | 0.860 | 0.887 |      |
| V <sub>REF</sub>  |                                                 | PVIN = VDDQ = 1.8 V                       | 0.887 | 0.910 | 0.937 | V    |
|                   |                                                 | PVIN = VDDQ = 1.9 V                       | 0.936 | 0.959 | 0.986 |      |
|                   | V <sub>REF</sub> Voltage (DDR III)              | PVIN = VDDQ = 1.35V                       | 0.669 | 0.684 | 0.699 |      |
|                   |                                                 | PVIN = VDDQ = 1.5V                        | 0.743 | 0.758 | 0.773 |      |
|                   |                                                 | PVIN = VDDQ = 1.6V                        | 0.793 | 0.808 | 0.823 |      |
| Z <sub>VREF</sub> | V <sub>REF</sub> Output Impedance               | $I_{REF} = -30$ to +30 µA                 |       | 2.5   |       | kΩ   |
| V <sub>TT</sub>   | $V_{TT}$ Output Voltage (DDR I) <sup>(3)</sup>  | I <sub>OUT</sub> = 0 A                    |       |       |       |      |
|                   |                                                 | VIN = VDDQ = 2.3 V                        | 1.120 | 1.159 | 1.190 |      |
|                   |                                                 | VIN = VDDQ = 2.5 V                        | 1.210 | 1.259 | 1.290 |      |
|                   |                                                 | VIN = VDDQ = 2.7 V                        | 1.320 | 1.359 | 1.390 | V    |
|                   |                                                 | I <sub>OUT</sub> = +/- 1.5 A              |       |       |       | v    |
|                   |                                                 | VIN = VDDQ = 2.3 V                        | 1.125 | 1.159 | 1.190 |      |
|                   |                                                 | VIN = VDDQ = 2.5 V                        | 1.225 | 1.259 | 1.290 |      |
|                   |                                                 | VIN = VDDQ = 2.7 V                        | 1.325 | 1.359 | 1.390 |      |
|                   | $V_{TT}$ Output Voltage (DDR II) <sup>(3)</sup> | I <sub>OUT</sub> = 0 A, AVIN = 2.5 V      |       |       |       |      |
|                   |                                                 | PVIN = VDDQ = 1.7 V                       | 0.822 | 0.856 | 0.887 |      |
|                   |                                                 | PVIN = VDDQ = 1.8 V                       | 0.874 | 0.908 | 0.939 |      |
|                   |                                                 | PVIN = VDDQ = 1.9 V                       | 0.923 | 0.957 | 0.988 | N/   |
|                   |                                                 | I <sub>OUT</sub> = +/- 0.5A, AVIN = 2.5 V |       |       |       | V    |
|                   |                                                 | PVIN = VDDQ = 1.7 V                       | 0.820 | 0.856 | 0.890 |      |
|                   |                                                 | PVIN = VDDQ = 1.8 V                       | 0.870 | 0.908 | 0.940 |      |
|                   |                                                 | PVIN = VDDQ = 1.9 V                       | 0.920 | 0.957 | 0.990 |      |

(1) Limits are 100% production tested at 25°C. Limits over the operating temperature range are specified through correlation using

- Statistical Quality Control (SQC) methods. The limits are used to calculate Texas Instruments' Average Outgoing Quality Level (AOQL). VIN is defined as VIN = AVIN = PVIN. (2)
- $V_{\text{TT}}$  load regulation is tested by using a 10 ms current pulse and measuring  $V_{\text{TT}}.$ (3)



## **Electrical Characteristics (continued)**

Specifications are for  $T_J = 25^{\circ}$ C and apply over the full Operating Temperature Range ( $T_J = 0^{\circ}$ C to  $+125^{\circ}$ C)<sup>(1)</sup>. Unless otherwise specified, AVIN = PVIN = 2.5V, VDDQ =  $2.5V^{(2)}$ .

|                     | PARAMETER                                                                                       | TEST CONDITIONS                                                | MIN          | TYP   | MAX   | UNIT |  |  |  |
|---------------------|-------------------------------------------------------------------------------------------------|----------------------------------------------------------------|--------------|-------|-------|------|--|--|--|
|                     | V <sub>TT</sub> Output Voltage (DDR III) <sup>(3)</sup>                                         | I <sub>OUT</sub> = 0A, AVIN = 2.5 V                            |              |       |       |      |  |  |  |
|                     |                                                                                                 | PVIN = VDDQ = 1.35V                                            | 0.656        | 0.677 | 0.698 |      |  |  |  |
|                     |                                                                                                 | PVIN = VDDQ = 1.5 V                                            | 0.731        | 0.752 | 0.773 |      |  |  |  |
|                     |                                                                                                 | PVIN = VDDQ = 1.6 V                                            | 0.781        | 0.802 | 0.823 |      |  |  |  |
|                     |                                                                                                 | I <sub>OUT</sub> = +0.2A, AVIN = 2.5V<br>PVIN = VDDQ = 1.35V   | 0.667        | 0.688 | 0.710 |      |  |  |  |
|                     |                                                                                                 | I <sub>OUT</sub> = -0.2A, AVIN = 2.5V<br>PVIN = VDDQ = 1.35V   | 0.641        | 0.673 | 0.694 | V    |  |  |  |
|                     |                                                                                                 | I <sub>OUT</sub> = +0.4 A, AVIN = 2.5 V<br>PVIN = VDDQ = 1.5 V | 0.740        | 0.763 | 0.786 |      |  |  |  |
|                     |                                                                                                 | I <sub>OUT</sub> = -0.4 A, AVIN = 2.5 V<br>PVIN = VDDQ = 1.5 V | 0.731        | 0.752 | 0.773 |      |  |  |  |
|                     |                                                                                                 | I <sub>OUT</sub> = +0.5A, AVIN = 2.5 V<br>PVIN = VDDQ = 1.6 V  | 0.790        | 0.813 | 0.836 |      |  |  |  |
|                     |                                                                                                 | I <sub>OUT</sub> = -0.5 A, AVIN = 2.5 V<br>PVIN = VDDQ = 1.6 V | 0.781        | 0.802 | 0.823 |      |  |  |  |
| VOS <sub>Vtt</sub>  |                                                                                                 | I <sub>OUT</sub> = 0 A                                         | -30          | 0     | 30    | 30   |  |  |  |
|                     | $V_{TT}$ Output Voltage Offset (V <sub>REF</sub> – V <sub>TT</sub> ) for DDR I <sup>(3)</sup>   | I <sub>OUT</sub> = -1.5 A                                      | -1.5 A -30 0 |       | 30    |      |  |  |  |
|                     |                                                                                                 | I <sub>OUT</sub> = 1.5 A                                       | -30          | 0     | 30    |      |  |  |  |
|                     | $V_{TT}$ Output Voltage Offset (V_{REF} - V_{TT}) for DDR II $^{(3)}$                           | I <sub>OUT</sub> = 0 A                                         | -30          | 0     | 30    |      |  |  |  |
|                     | V <sub>TT</sub> ) for DDR II <sup>(3)</sup>                                                     | $I_{OUT} = -0.5 \text{ A}$                                     | -30          | 0     | 30    | mV   |  |  |  |
|                     |                                                                                                 | I <sub>OUT</sub> = 0.5 A                                       | -30          | 0     | 30    | mv   |  |  |  |
|                     | $V_{TT}$ Output Voltage Offset (V <sub>REF</sub> – V <sub>TT</sub> ) for DDR III <sup>(3)</sup> | I <sub>OUT</sub> = 0 A                                         | -30          | 0     | 30    |      |  |  |  |
|                     | V <sub>TT</sub> ) for DDR III <sup>(3)</sup>                                                    | $I_{OUT} = \pm 0.2 \text{ A}$                                  | -30          | 0     | 30    |      |  |  |  |
|                     |                                                                                                 | $I_{OUT} = \pm 0.4 \text{ A}$                                  | -30          | 0     | 30    |      |  |  |  |
|                     |                                                                                                 | $I_{OUT} = \pm 0.5 \text{ A}$                                  | -30          | 0     | 30    |      |  |  |  |
| lq                  | Quiescent Current <sup>(4)</sup>                                                                | I <sub>OUT</sub> = 0 A                                         |              | 320   | 500   | μA   |  |  |  |
| Z <sub>VDDQ</sub>   | VDDQ Input Impedance                                                                            |                                                                |              | 100   |       | kΩ   |  |  |  |
| I <sub>SD</sub>     | Quiescent current in shutdown <sup>(4)</sup>                                                    | SD = 0 V                                                       |              | 115   | 150   |      |  |  |  |
| $I_{Q_{SD}}$        | Shutdown leakage current                                                                        | SD = 0 V                                                       |              | 2     | 5     | μA   |  |  |  |
| V <sub>IH</sub>     | Minimum Shutdown High Level                                                                     |                                                                | 1.9          |       |       |      |  |  |  |
| VIL                 | Maximum Shutdown Low Level                                                                      |                                                                |              |       | 0.8   | V    |  |  |  |
| lv                  | V <sub>TT</sub> leakage current in shutdown                                                     | SD = 0 V<br>V <sub>TT</sub> = 1.25 V                           |              | 1     | 10    | μA   |  |  |  |
| ISENSE              | V <sub>SENSE</sub> Input current                                                                |                                                                |              | 13    |       | nA   |  |  |  |
| T <sub>SD</sub>     | Thermal Shutdown <sup>(5)</sup> 165                                                             |                                                                |              |       |       |      |  |  |  |
| T <sub>SD_HYS</sub> | Thermal Shutdown Hysteresis                                                                     |                                                                |              | 10    |       | °C   |  |  |  |

(4) (5) Quiescent current defined as the current flow into AVIN.

The maximum allowable power dissipation is a function of the maximum junction temperature,  $T_{J(MAX)}$ , the junction to ambient thermal resistance,  $\theta_{JA}$ , and the ambient temperature,  $T_A$ . Exceeding the maximum allowable power dissipation will cause excessive die temperature and the regulator will go into thermal shutdown.



## 6.6 Typical Performance Characteristics



### **Typical Performance Characteristics (continued)**





## **Typical Performance Characteristics (continued)**





## 7 Detailed Description

### 7.1 Overview

The LP2996A linear regulator is designed to meet the JEDEC SSTL-2 specifications for termination of DDR-SDRAM. The device also supports DDR2, DDR3 and DDR3L VTT bus termination with  $V_{DDQ}$  min of 1.35V. The device contains a high-speed operational amplifier to provide excellent response to load transients. The output stage prevents shoot through while delivering 1.5A continuous current and transient peaks up to 3A in the application as required for DDR-SDRAM termination.

## 7.2 Functional Block Diagram



### 7.3 Feature Description

The LP2996A is a linear bus termination regulator designed to meet the JEDEC requirements of SSTL-2. The output,  $V_{TT}$  is capable of sinking and sourcing current while regulating the output voltage equal to VDDQ / 2. The output stage has been designed to maintain excellent load regulation while preventing shoot through. The LP2996A also incorporates two distinct power rails that separates the analog circuitry from the power output stage. This allows a split rail approach to be utilized to decrease internal power dissipation. It also permits the LP2996A to provide a termination solution for DDR2-SDRAM, DDR3-SDRAM and DDR3L-SDRAM memory. For wide temperature designs, the LP2998/8Q is recommended for all DDR applications.

### 7.4 Device Functional Modes

The LP2996A can also be used to provide a termination voltage for other logic schemes such as SSTL-3 or HSTL. Series Stub Termination Logic (SSTL) was created to improve signal integrity of the data transmission across the memory bus. This termination scheme is essential to prevent data error from signal reflections while transmitting at high frequencies encountered with DDR-SDRAM. The most common form of termination is Class II single parallel termination. This involves one R<sub>S</sub> series resistor from the chipset to the memory and one R<sub>T</sub> termination resistor. Typical values for R<sub>S</sub> and R<sub>T</sub> are 25  $\Omega$ , although these can be changed to scale the current requirements from the LP2996A. This implementation can be seen below in Figure 16.







## 8 Applications and Implementation

## 8.1 Application Information

#### 8.1.1 Input Capacitor

The LP2996A does not require a capacitor for input stability, but it is recommended for improved performance during large load transients to prevent the input rail from dropping. The input capacitor should be located as close as possible to the PVIN pin. Several recommendations exist dependent on the application required. A typical value recommended for AL electrolytic capacitors is 50  $\mu$ F. Ceramic capacitors can also be used, a value in the range of 10  $\mu$ F with X5R or better would be an ideal choice. The input capacitance can be reduced if the LP2996A is placed close to the bulk capacitance from the output of the 2.5 V DC-DC converter. If the two supply rails (AVIN and PVIN) are separated then the 47  $\mu$ F capacitor should be placed as close to possible to the PVIN rail. An additional 0.1  $\mu$ F ceramic capacitor can be placed on the AVIN rail to prevent excessive noise from coupling into the device.

### 8.1.2 Output Capacitor

The LP2996A has been designed to be insensitive of output capacitor size or ESR (Equivalent Series Resistance). This allows the flexibility to use any capacitor desired. The choice for output capacitor will be determined solely on the application and the requirements for load transient response of  $V_{TT}$ . As a general recommendation the output capacitor should be sized above 100  $\mu$ F with a low ESR for SSTL applications with DDR-SDRAM. The value of ESR should be determined by the maximum current spikes expected and the extent at which the output voltage is allowed to droop. Several capacitor options are available on the market and a few of these are highlighted below:

AL - It should be noted that many aluminum electrolytics only specify impedance at a frequency of 120 Hz, which indicates they have poor high frequency performance. Only aluminum electrolytics that have an impedance specified at a higher frequency (between 20 kHz and 100 kHz) should be used for the LP2996A. To improve the ESR several AL electrolytics can be combined in parallel for an overall reduction. An important note to be aware of is the extent at which the ESR will change over temperature. Aluminum electrolytic capacitors can have their ESR rapidly increase at cold temperatures.

Ceramic - Ceramic capacitors typically have a low capacitance, in the range of 10 to 100  $\mu$ F range, but they have excellent AC performance for bypassing noise because of very low ESR (typically less than 10 m $\Omega$ ). However, some dielectric types do not have good capacitance characteristics as a function of voltage and temperature. Because of the typically low value of capacitance it is recommended to use ceramic capacitors in parallel with another capacitor such as an aluminum electrolytic. A dielectric of X5R or better is recommended for all ceramic capacitors.

Hybrid - Several hybrid capacitors such as OS-CON and SP are available from several manufacturers. These offer a large capacitance while maintaining a low ESR. These are the best solution when size and performance are critical, although their cost is typically higher than any other capacitor.

### 8.1.3 Thermal Dissipation

 $P_{Dmax} = T_{Rmax} / \theta_{JA}$ 

Since the LP2996A is a linear regulator any current flow from  $V_{TT}$  will result in internal power dissipation generating heat. To prevent damaging the part from exceeding the maximum allowable junction temperature, care should be taken to derate the part dependent on the maximum expected ambient temperature and power dissipation. The maximum allowable internal temperature rise ( $T_{Rmax}$ ) can be calculated given the maximum ambient temperature ( $T_{Amax}$ ) of the application and the maximum allowable junction temperature ( $T_{Lmax}$ ).

$$T_{Rmax} = T_{Jmax} - T_{Amax}$$

From this equation, the maximum power dissipation (P<sub>Dmax</sub>) of the part can be calculated:

(2)

(1)

The  $\theta_{JA}$  of the LP2996A will be dependent on several variables: the package used; the thickness of copper; the number of vias and the airflow.

Texas Instruments

www.ti.com.cn

## **Application Information (continued)**



Figure 17.  $\Theta_{JA}$  vs Airflow

Additional improvements can be made by the judicious use of vias to connect the part and dissipate heat to an internal ground plane. Using larger traces and more copper on the top side of the board can also help. With careful layout it is possible to reduce the  $\theta_{JA}$  further than the nominal values shown in Figure 17.

Layout is also extremely critical to maximize the output current with the SO PowerPAD package. By simply placing vias under the DAP the  $\theta_{JA}$  can be lowered significantly.

Additional improvements in lowering the  $\theta_{JA}$  can also be achieved with a constant airflow across the package. Maintaining the same conditions as above and utilizing the 2x2 via array, Figure 18 shows how the  $\theta_{JA}$  varies with airflow.



Figure 18. O<sub>JA</sub> vs Airflow Speed (Jedec Board with 4 Vias)

Optimizing the  $\theta_{JA}$  and placing the LP2996A in a section of a board exposed to lower ambient temperature allows the part to operate with higher power dissipation. The internal power dissipation can be calculated by summing the three main sources of loss: output current at V<sub>TT</sub>, either sinking or sourcing, and quiescent current at AVIN and VDDQ. During the active state (when shutdown is not held low) the total internal power dissipation can be calculated signation of a board exposed to low the total internal power dissipation.

$$P_{D} = P_{AVIN} + P_{VDDQ} + P_{VTT}$$
where
$$(3)$$

$$P_{AVIN} = I_{AVIN} * V_{AVIN}$$

$$P_{VDDQ} = V_{VDDQ} * I_{VDDQ} = V_{VDDQ2} \times R_{VDDQ}$$

$$(5)$$

To calculate the maximum power dissipation at  $V_{TT}$  both conditions at  $V_{TT}$  need to be examined, sinking and sourcing current. Although only one equation will add into the total,  $V_{TT}$  cannot source and sink current simultaneously.

$$P_{VTT} = V_{VTT} \times I_{LOAD} \text{ (Sinking) or}$$
(6)



#### **Application Information (continued)**

 $P_{VTT} = (V_{PVIN} - V_{VTT}) \times I_{LOAD}$  (Sourcing

The power dissipation of the LP2996A can also be calculated during the shutdown state. During this condition the output  $V_{TT}$  will tri-state, therefore that term in the power equation will disappear as it cannot sink or source any current (leakage is negligible). The only losses during shutdown will be the reduced quiescent current at AVIN and the constant impedance that is seen at the VDDQ pin.

| $P_{D} = P_{AVIN} + P_{VDDQ}$                                | (8)  |
|--------------------------------------------------------------|------|
| $P_{AVIN} = I_{AVIN} \times V_{AVIN}$                        | (9)  |
| $P_{VDDQ} = V_{VDDQ} * I_{VDDQ} = V_{VDDQ2} \times R_{VDDQ}$ | (10) |

### 8.2 Typical Application

Several different application circuits are shown below to illustrate some of the options that are possible in configuring the LP2996A. Graphs of the individual circuit performance can be found in the Typical Performance Characteristics section in the beginning of the datasheet. These curves illustrate how the maximum output current is affected by changes in AVIN and PVIN.

### 8.2.1 Typical Application Circuit



Figure 19. Typical Application Circuit

#### 8.2.2 DDR-III Applications

With the separate VDDQ pin and an internal resistor divider it is possible to use the LP2996A in applications utilizing DDR-III memory. The output stage is connected to the 1.5 V rail and the AVIN pin can be connected to a 2.2 V - 5.5 V rail.





If it is not desirable to use the 1.5 V - 2.5 V rail it is possible to connect the output stage to a 3.3 V rail. Care should be taken to not exceed the maximum junction temperature as the thermal dissipation increases with lower  $V_{TT}$  output voltages. For this reason it is not recommended to power PVIN off a rail higher than the nominal 3.3 V. The advantage of this configuration is that it has the ability to source and sink a higher maximum continuous current.

Copyright © 2014, Texas Instruments Incorporated

(7)

#### 8.2.3 DDR-II Applications

With the separate VDDQ pin and an internal resistor divider it is possible to use the LP2996A in applications utilizing DDR-II memory. Figure 24 and Figure 25 show several implementations of recommended circuits with output curves displayed in the Typical Performance Characteristics. Figure 24 shows the recommended circuit configuration for DDR-II applications. The output stage is connected to the 1.8 V rail and the AVIN pin can be connected to either a 3.3 V or 5 V rail. For DDR-III and DDR-III low power designs in wider temperature applications, the LP2998/Q is recommended.



Figure 21. Recommended DDR-II Termination

If it is not desirable to use the 1.8 V rail it is possible to connect the output stage to a 3.3 V rail. Care should be taken to not exceed the maximum junction temperature as the thermal dissipation increases with lower  $V_{TT}$  output voltages. For this reason it is not recommended to power PVIN off a rail higher than the nominal 3.3 V. The advantage of this configuration is that it has the ability to source and sink a higher maximum continuous current.



Figure 22. DDR-II Termination with Higher Voltage Rails

#### 8.2.4 SSTL-2 Applications

For the majority of applications that implement the SSTL-2 termination scheme it is recommended to connect all the input rails to the 2.5 V rail. This provides an optimal trade-off between power dissipation and component count and selection. An example of this circuit can be seen in Figure 23.







If power dissipation or efficiency is a major concern then the LP2996A has the ability to operate on split power rails. The output stage (PVIN) can be operated on a lower rail such as 1.8 V and the analog circuitry (AVIN) can be connected to a higher rail such as 2.5 V, 3.3 V or 5 V. This allows the internal power dissipation to be lowered when sourcing current from  $V_{TT}$ . The disadvantage of this circuit is that the maximum continuous current is reduced because of the lower rail voltage, although it is adequate for all motherboard SSTL-2 applications. Increasing the output capacitance can also help if periods of large load transients will be encountered.



Figure 24. Lower Power Dissipation SSTL-2 Implementation

The third option for SSTL-2 applications in the situation that a 1.8 V rail is not available and it is not desirable to use 2.5 V, is to connect the LP2996A power rail to 3.3 V. In this situation AVIN will be limited to operation on the 3.3 V or 5 V rail as PVIN can never exceed AVIN. This configuration has the ability to provide the maximum continuous output current at the downside of higher thermal dissipation. Care should be taken to prevent the LP2996A from experiencing large current levels which cause the junction temperature to exceed the maximum. Because of this risk it is not recommended to supply the output stage with a voltage higher than a nominal 3.3 V rail.



Figure 25. SSTL-2 Implementation with Higher Voltage Rails

#### 8.2.5 Level Shifting

If standards other than SSTL-2 are required, such as SSTL-3, it may be necessary to use a different scaling factor than 0.5 times  $V_{DDQ}$  for regulating the output voltage. Several options are available to scale the output to any voltage required. One method is to level shift the output by using feedback resistors from  $V_{TT}$  to the  $V_{SENSE}$  pin. This has been illustrated in Figure 26 and Figure 27. Figure 26 shows how to use two resistors to level shift  $V_{TT}$  above the internal reference voltage of VDDQ/2. To calculate the exact voltage at  $V_{TT}$  the following equation can be used.

LP2996

GND

VTT

VSENSE

**О** V<sub>Т</sub>

COUT

VDDC

AVIN

**PV**<sub>IN</sub>

ν<sub>ρρα</sub> Λ

VDD C

$$V_{TT} = VDDQ/2 (1 + R1/R2)$$

Figure 26. Increasing VTT by Level Shifting

Conversely, the R2 resistor can be placed between  $V_{SENSE}$  and  $V_{DDQ}$  to shift the  $V_{TT}$  output lower than the internal reference voltage of VDDQ/2. The equations relating VTT and the resistors can be seen below:

 $V_{TT} = VDDQ/2 (1 - R1/R2)$ 

Figure 27. Decreasing VTT by Level Shifting

#### 8.2.5.1 Output Capacitor Selection

For applications utilizing the LP2996A to terminate SSTL-2 I/O signals the typical application circuit shown in Figure 27 can be implemented.

This circuit permits termination in a minimum amount of board space and component count. Capacitor selection can be varied depending on the number of lines terminated and the maximum load transient. However, with motherboards and other applications where  $V_{TT}$  is distributed across a long plane it is advisable to use multiple bulk capacitors and addition to high frequency decoupling. Figure 28 shown below depicts an example circuit where 2 bulk output capacitors could be situated at both ends of the  $V_{TT}$  plane for optimal placement. Large aluminum electrolytic capacitors are used for their low ESR and low cost.

In most PC applications an extensive amount of decoupling is required because of the long interconnects encountered with the DDR-SDRAM DIMMs mounted on modules. As a result bulk aluminum electrolytic capacitors in the range of 1000uF are typically used.



(11)

(12)



### 8.2.6 HSTL Applications

The LP2996A can be easily adapted for HSTL applications by connecting  $V_{DDQ}$  to the 1.5 V rail. This will produce a  $V_{TT}$  and  $V_{REF}$  voltage of approximately 0.75 V for the termination resistors. AVIN and PVIN should be connected to a 2.5 V rail for optimal performance.



Figure 28. HSTL Application

#### 8.2.7 QDR Applications

Quad data rate (QDR) applications utilize multiple channels for improved memory performance. However, this increase in bus lines has the effect of increasing the current levels required for termination. The recommended approach in terminating multiple channels is to use a dedicated LP2996A for each channel. This simplifies layout and reduces the internal power dissipation for each regulator. Separate  $V_{REF}$  signals can be used for each DIMM bank from the corresponding regulator with the chipset reference provided by a local resistor divider or one of the LP2996A signals. Because  $V_{REF}$  and  $V_{TT}$  are expected to track and the part to part variations are minor, there should be little difference between the reference signals of each LP2996A.



## 9 Power Supply Recommendations

There are several recommendations for the LP2996A input power supply. An input capacitor is not required but is recommended for improved performance during large load transients to prevent the input rail from dropping. The input capacitor should be located as close as possible to the PVIN pin. Several recommendations exist dependent on the application required. A typical value recommended for AL electrolytic capacitors is 50  $\mu$ F. Ceramic capacitors can also be used, a value in the range of 10  $\mu$ F with X5R or better would be an ideal choice. The input capacitance can be reduced if the LP2996A is placed close to the bulk capacitance from the output of the 2.5 V DC-DC converter. If the two supply rails (AVIN and PVIN) are separated then the 47  $\mu$ F capacitor should be placed as close to possible to the PVIN rail. An additional 0.1  $\mu$ F ceramic capacitor can be placed on the AVIN rail to prevent excessive noise from coupling into the device.



## 10 Layout

### 10.1 Layout Guidelines

- 1. The input capacitor for the power rail should be placed as close as possible to the PVIN pin.
- 2. V<sub>SENSE</sub> should be connected to the V<sub>TT</sub> termination bus at the point where regulation is required. For motherboard applications an ideal location would be at the center of the termination bus.
- 3. V<sub>DDQ</sub> can be connected remotely to the V<sub>DDQ</sub> rail input at either the DIMM or the Chipset. This provides the most accurate point for creating the reference voltage.
- 4. For improved thermal performance excessive top side copper should be used to dissipate heat from the package. Numerous vias from the ground connection to the internal ground plane will help. Additionally these can be located underneath the package if manufacturing standards permit.
- 5. Care should be taken when routing the V<sub>SENSE</sub> trace to avoid noise pickup from switching I/O signals. A 0.1uF ceramic capacitor located close to the <sub>SENSE</sub> can also be used to filter any unwanted high frequency signal. This can be an issue especially if long <sub>SENSE</sub> traces are used.
- V<sub>REF</sub> should be bypassed with a 0.01 μF or 0.1 μF ceramic capacitor for improved performance. This capacitor should be located as close as possible to the V<sub>REF</sub> pin.

### **10.2 Layout Examples**

The LP2996A layout is very similar to the LP2998/Q layout. This is because the main difference between the two IC's is the wider temperature range, -40°C to 125°C, which the LP2998/Q offers. As such, the below example shows the layout from a LP2998EVM. These layout examples can be used to evaluate the LP2996A.



Figure 29. LP2998EVM SO PowerPAD Layout Example (Front)



## Layout Examples (continued)



Figure 30. LP2998EVM SO PowerPAD Layout Example (Back)



## 11 器件和文档支持

## 11.1 商标

All trademarks are the property of their respective owners.

## 11.2 静电放电警告

这些装置包含有限的内置 ESD 保护。存储或装卸时,应将导线一起截短或将装置放置于导电泡棉中,以防止 MOS 门极遭受静电损 伤。

## 11.3 术语表

SLYZ022 — TI 术语表。

这份术语表列出并解释术语、首字母缩略词和定义。

## 12 机械封装和可订购信息

以下页中包括机械封装和可订购信息。 这些信息是针对指定器件可提供的最新数据。 这些数据会在无通知且不对 本文档进行修订的情况下发生改变。欲获得该数据表的浏览器版本,请查阅左侧的导航栏。



## PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package | Pins | Package | Eco Plan     | Lead finish/  | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|---------|--------------|---------------|---------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty     | (2)          | Ball material | (3)                 |              | (4/5)          |         |
|                  |        |              |         |      |         |              | (6)           |                     |              |                |         |
| LP2996AMR/NOPB   | ACTIVE | SO PowerPAD  | DDA     | 8    | 95      | RoHS & Green | NIPDAU   SN   | Level-3-260C-168 HR | 0 to 125     | LP2996<br>AMR  | Samples |
| LP2996AMRE/NOPB  | ACTIVE | SO PowerPAD  | DDA     | 8    | 250     | RoHS & Green | NIPDAU   SN   | Level-3-260C-168 HR | 0 to 125     | LP2996<br>AMR  | Samples |
| LP2996AMRX/NOPB  | ACTIVE | SO PowerPAD  | DDA     | 8    | 2500    | RoHS & Green | NIPDAU   SN   | Level-3-260C-168 HR | 0 to 125     | LP2996<br>AMR  | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



www.ti.com

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# DDA0008A



## **PACKAGE OUTLINE**

## PowerPAD<sup>™</sup> SOIC - 1.7 mm max height

PLASTIC SMALL OUTLINE



#### NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MS-012.



# **DDA0008A**

# EXAMPLE BOARD LAYOUT

## PowerPAD<sup>™</sup> SOIC - 1.7 mm max height

PLASTIC SMALL OUTLINE



NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- Solder mask tolerances between and around signal pads can vary based on board fabrication site. 7.
- This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature numbers SLMA002 (www.ti.com/lit/slma002) and SLMA004 (www.ti.com/lit/slma004). 8.
- Size of metal pad may vary due to creepage requirement.
   Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



## **DDA0008A**

# **EXAMPLE STENCIL DESIGN**

# PowerPAD<sup>™</sup> SOIC - 1.7 mm max height

PLASTIC SMALL OUTLINE



NOTES: (continued)

- 11. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 12. Board assembly site may have different recommendations for stencil design.



# **DDA0008B**



## **PACKAGE OUTLINE**

# PowerPAD<sup>™</sup> SOIC - 1.7 mm max height

PLASTIC SMALL OUTLINE



#### NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MS-012.



## DDA0008B

# **EXAMPLE BOARD LAYOUT**

## PowerPAD<sup>™</sup> SOIC - 1.7 mm max height

PLASTIC SMALL OUTLINE



NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
- This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature numbers SLMA002 (www.ti.com/lit/slma002) and SLMA004 (www.ti.com/lit/slma004).
- 9. Size of metal pad may vary due to creepage requirement.
- 10. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



## DDA0008B

## **EXAMPLE STENCIL DESIGN**

## PowerPAD<sup>™</sup> SOIC - 1.7 mm max height

PLASTIC SMALL OUTLINE



NOTES: (continued)

- 11. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 12. Board assembly site may have different recommendations for stencil design.



### 重要声明和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源, 不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担 保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验 证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。 您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成 本、损失和债务,TI 对此概不负责。

TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024,德州仪器 (TI) 公司