

# LMZ13608 8A SIMPLE SWITCHER® 具有 36V 最大输入电压的电源模块

查询样品: [LMZ13608](#)

## 特性

- 集成屏蔽式电感器
- 简单印刷电路板 (PCB) 布局布线
- 固定开关频率 (350kHz)
- 使用外部软启动、跟踪和精密使能的灵活启动排序
- 防止涌入电流和诸如输入欠压闭锁 (UVLO) 和输出短路等故障的保护
- -40°C 至 125°C 的结温范围
- 用于简单装配和制造的单个外露垫和标准引脚分配
- 针对 WEBENCH® 电源设计工具完全启用
- 与 **LMZ22010/08, LMZ12010/08, LMZ23610/08/06H** 和 **LMZ13610/06H** 引脚兼容

## 应用范围

- 从 **12V** 和 **24V** 输入电源轨的负载点转换
- 时间关键项目
- 空间受限/高热量要求应用
- 负输出电压应用 (请参见 **AN-2027**, 文献编号 [SNVA425](#))

## 性能优势

- 高效率减少了系统散热
- 符合 **EN55022 B** 类标准的低辐射 (EMI)
  - **EN 55022:2006, +A1:2007, FCC 部分 15** 子部分 **B**, 已经在具有电磁干扰 (EMI) 配置的评估板上进行了测试
- 只有 **7** 个外部组件
- 低输出电压纹波
- 无需外部散热片

## 电气规范

- **40W** 最大总输出功率
- 高达 **8A** 输出电流
- 输入电压范围 **6V** 至 **36V**
- 输出电压范围为 **0.8V** 至 **6V**
- 效率高达 **92%**

## 说明

LMZ13608 SIMPLE SWITCHER 电源模块是一款易于使用的降压 DC-DC 解决方案, 此解决方案驱动 8A 的负载。LMZ13608 采用创新型封装, 此封装可提高热性能并可实现手工或机器焊接。

LMZ13608 可接受 6V 到 36V 之间的输入电压轨, 提供低至 0.8V 的可调且高精确度输出电压。LMZ13608 只需 2 个外部电阻器和 3 个外部电容器即可完成此电源解决方案。LMZ13608 是一款具有以下保护特性的可靠且稳定耐用的设计: 热关断、输入欠压闭锁、输出过压保护、短路保护、输出电流限制并允许启动至一个预偏置输出。



Top View



Bottom View

**Figure 1. PFM 11 Pin Package**  
**15 x 17.79 x 5.9 mm (0.59 x 0.7 x 0.232 in)**  
 $\theta_{JA} = 9.9^{\circ}\text{C/W}$ ,  $\theta_{JC} = 1.0^{\circ}\text{C/W}$  <sup>(1)</sup>  
 RoHS Compliant

(1)  $\theta_{JA}$  measured on a 75mm x 90mm four layer PCB.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.  
 SIMPLE SWITCHER, WEBENCH are registered trademarks of Texas Instruments.  
 All other trademarks are the property of their respective owners.

## System Performance



**Figure 2. Efficiency  $V_{IN} = 24V$   $V_{OUT} = 3.3V$**



**Figure 3. Thermal derating curve**  
 $V_{IN} = 24V$ ,  $V_{OUT} = 3.3V$



**Figure 4. Radiated EMI (EN 55022)**  
 $V_{IN} = 24V$ ,  $V_{OUT} = 5V$ ,  $I_{OUT} = 8A$

## Simplified Application Schematic



## Connection Diagram



Figure 5. Top View - 11-Lead PFM

## PIN DESCRIPTIONS

| Pin     | Name | Description                                                                                                                                                                                                                                                                            |
|---------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1, 2    | VIN  | Supply input — Nominal operating range is 6V to 36V. A small amount of internal capacitance is contained within the package assembly. Additional external input capacitance is required between this pin and PGND.                                                                     |
| 3, 5, 6 | AGND | Analog Ground — Reference point for all stated voltages. Must be externally connected to EP/PGND.                                                                                                                                                                                      |
| 4       | EN   | Enable — Input to the precision enable comparator. Rising threshold is 1.274V typical. Once the module is enabled, a 20 uA source current is internally activated to accommodate programmable hysteresis.                                                                              |
| 7       | FB   | Feedback — Internally connected to the regulation, over-voltage, and short-circuit comparators. The regulation reference point is 0.8V at this input pin. Connect the feedback resistor divider between the output and AGND to set the output voltage.                                 |
| 8       | SS   | Soft-Start/Track input — To extend the 1.6 mSec internal soft-start connect an external soft start capacitor. For tracking connect to an external resistive divider connected to a higher priority supply rail. See <a href="#">Design Steps for the LMZ13608 Application</a> section. |
| 9       | NC   | No Connect. This pin must remain floating, do not ground.                                                                                                                                                                                                                              |
| 10, 11  | VOUT | Output Voltage — Output from the internal inductor. Connect the output capacitor between this pin and PGND.                                                                                                                                                                            |
| EP      | PGND | Exposed Pad / Power Ground Electrical path for the power circuits within the module. — NOT Internally connected to AGND / pin 5. Used to dissipate heat from the package during operation. Must be electrically connected to pin 5 external to the package.                            |



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## ABSOLUTE MAXIMUM RATINGS<sup>(1)(2)</sup>

|                                                                                                                                 |                |
|---------------------------------------------------------------------------------------------------------------------------------|----------------|
| VIN to PGND                                                                                                                     | -0.3V to 40V   |
| EN to AGND                                                                                                                      | -0.3V to 5.5V  |
| SS, FB to AGND                                                                                                                  | -0.3V to 2.5V  |
| AGND to PGND                                                                                                                    | -0.3V to 0.3V  |
| Junction Temperature                                                                                                            | 150°C          |
| Storage Temperature Range                                                                                                       | -65°C to 150°C |
| ESD Susceptibility <sup>(3)</sup>                                                                                               | ± 2 kV         |
| For soldering specifications:<br>see product folder at <a href="http://www.ti.com">www.ti.com</a> and literature number SNOA549 |                |

- (1) Absolute Maximum Ratings are limits beyond which damage to the device may occur. Operating Ratings are conditions under which operation of the device is intended to be functional. For ensured specifications and test conditions, see the Electrical Characteristics.
- (2) If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/Distributors for availability and specifications.
- (3) The human body model is a 100pF capacitor discharged through a 1.5 kΩ resistor into each pin. Test method is per JESD-22-114.

## OPERATING RATINGS<sup>(1)</sup>

|                                |                |
|--------------------------------|----------------|
| VIN                            | 6V to 36V      |
| EN                             | 0V to 5.0V     |
| Operation Junction Temperature | -40°C to 125°C |

- (1) Absolute Maximum Ratings are limits beyond which damage to the device may occur. Operating Ratings are conditions under which operation of the device is intended to be functional. For ensured specifications and test conditions, see the Electrical Characteristics.

## ELECTRICAL CHARACTERISTICS

Limits in standard type are for  $T_J = 25^\circ\text{C}$  only; limits in boldface type apply over the junction temperature ( $T_J$ ) range of -40°C to +125°C. Minimum and Maximum limits are specified through test, design or statistical correlation. Typical values represent the most likely parametric norm at  $T_J = 25^\circ\text{C}$ , and are provided for reference purposes only. Unless otherwise stated the following conditions apply:  $V_{IN} = 12\text{V}$ ,  $V_{OUT} = 3.3\text{V}$

| Symbol                               | Parameter                         | Conditions               | Min<br>(1)   | Typ<br>(2) | Max<br>(1)   | Units |
|--------------------------------------|-----------------------------------|--------------------------|--------------|------------|--------------|-------|
| <b>SYSTEM PARAMETERS</b>             |                                   |                          |              |            |              |       |
| <b>Enable Control</b>                |                                   |                          |              |            |              |       |
| $V_{EN}$                             | EN threshold                      | $V_{EN}$ rising          | <b>1.096</b> | 1.274      | <b>1.452</b> | V     |
| $I_{EN-HYS}$                         | EN hysteresis source current      | $V_{EN} > 1.274\text{V}$ |              | 13         |              | µA    |
| <b>Soft-Start</b>                    |                                   |                          |              |            |              |       |
| $I_{SS}$                             | SS source current                 | $V_{SS} = 0\text{V}$     | <b>40</b>    | 50         | <b>60</b>    | µA    |
| $t_{ss}$                             | Internal soft-start interval      |                          |              | 1.6        |              | msec  |
| <b>Current Limit</b>                 |                                   |                          |              |            |              |       |
| $I_{CL}$                             | Current limit threshold           | d.c. average             | 10.5         |            |              | A     |
| <b>Internal Switching Oscillator</b> |                                   |                          |              |            |              |       |
| $f_{osc}$                            | Free-running oscillator frequency |                          | 314          | 359        | 404          | kHz   |

- (1) Min and Max limits are 100% production tested at 25°C. Limits over the operating temperature range are specified through correlation using Statistical Quality Control (SQC) methods. Limits are used to calculate TI's Average Outgoing Quality Level (AOQL).
- (2) Typical numbers are at 25°C and represent the most likely parametric norm.

## ELECTRICAL CHARACTERISTICS (continued)

Limits in standard type are for  $T_J = 25^\circ\text{C}$  only; limits in boldface type apply over the junction temperature ( $T_J$ ) range of  $-40^\circ\text{C}$  to  $+125^\circ\text{C}$ . Minimum and Maximum limits are specified through test, design or statistical correlation. Typical values represent the most likely parametric norm at  $T_J = 25^\circ\text{C}$ , and are provided for reference purposes only. Unless otherwise stated the following conditions apply:  $V_{IN} = 12\text{V}$ ,  $V_{OUT} = 3.3\text{V}$

| Symbol                                        | Parameter                                  | Conditions                                                          | Min<br>(1)   | Typ<br>(2) | Max<br>(1)   | Units              |
|-----------------------------------------------|--------------------------------------------|---------------------------------------------------------------------|--------------|------------|--------------|--------------------|
| <b>Regulation and Over-Voltage Comparator</b> |                                            |                                                                     |              |            |              |                    |
| $V_{FB}$                                      | In-regulation feedback voltage             | $V_{SS} >+ 0.8\text{V}$<br>$I_O = 8\text{A}$                        | <b>0.775</b> | 0.795      | <b>0.815</b> | V                  |
| $V_{FB-OV}$                                   | Feedback over-voltage protection threshold |                                                                     |              | 0.86       |              | V                  |
| $I_{FB}$                                      | Feedback input bias current                |                                                                     |              | 5          |              | nA                 |
| $I_Q$                                         | Non Switching Quiescent Current            |                                                                     |              | 3          |              | mA                 |
| $I_{SD}$                                      | Shut Down Quiescent Current                | $V_{EN} = 0\text{V}$                                                |              | 32         |              | $\mu\text{A}$      |
| $D_{max}$                                     | Maximum Duty Factor                        |                                                                     |              | 85         |              | %                  |
| <b>Thermal Characteristics</b>                |                                            |                                                                     |              |            |              |                    |
| $T_{SD}$                                      | Thermal Shutdown                           | Rising                                                              |              | 165        |              | $^\circ\text{C}$   |
| $T_{SD-HYST}$                                 | Thermal shutdown hysteresis                | Falling                                                             |              | 15         |              | $^\circ\text{C}$   |
| $\theta_{JA}$                                 | Junction to Ambient <sup>(3)</sup>         | Natural Convection                                                  |              | 9.9        |              | $^\circ\text{C/W}$ |
|                                               |                                            | 225 LFPM                                                            |              | 6.8        |              |                    |
|                                               |                                            | 500 LFPM                                                            |              | 5.2        |              |                    |
| $\theta_{JC}$                                 | Junction to Case                           |                                                                     |              | 1.0        |              | $^\circ\text{C/W}$ |
| <b>PERFORMANCE PARAMETERS<sup>(4)</sup></b>   |                                            |                                                                     |              |            |              |                    |
| $\Delta V_O$                                  | Output voltage ripple                      | BW@ 20 MHz                                                          |              | 24         |              | $\text{mV}_{PP}$   |
| $\Delta V_O/\Delta V_{IN}$                    | Line regulation                            | $V_{IN} = 12\text{V}$ to $20\text{V}$ , $I_{OUT} = 8\text{A}$       |              | $\pm 0.2$  |              | %                  |
| $\Delta V_O/\Delta I_{OUT}$                   | Load regulation                            | $V_{IN} = 12\text{V}$ , $I_{OUT} = 0.001\text{A}$ to $8\text{A}$    |              | 1          |              | $\text{mV/A}$      |
| $\eta$                                        | Peak efficiency                            | $V_{IN} = 12\text{V}$ $V_{OUT} = 3.3\text{V}$ $I_{OUT} = 5\text{A}$ |              | 89.5       |              | %                  |
| $\eta$                                        | Full load efficiency                       | $V_{IN} = 12\text{V}$ $V_{OUT} = 3.3\text{V}$ $I_{OUT} = 8\text{A}$ |              | 88.5       |              | %                  |

(3) Theta JA measured on a 3.0" x 3.5" four layer board, with two ounce copper on outer layers and one ounce copper on inner layers, two hundred and ten 12 mil thermal vias, and 2W power dissipation. Refer to evaluation board application note layout diagrams.

(4) Refer to BOM in [Typical Application Bill of Materials](#).

## TYPICAL PERFORMANCE CHARACTERISTICS

Unless otherwise specified, the following conditions apply:  $V_{IN} = 12V$ ;  $C_{IN} = \text{three} \times 10\mu\text{F} + 47\text{nF X7R Ceramic}$ ;  $C_{OUT} = \text{two} \times 330\mu\text{F Specialty Polymer} + 47\text{ uF Ceramic} + 47\text{nF Ceramic}$ ;  $C_{FF} = 4.7\text{nF}$ ;  $T_{ambient} = 25^\circ\text{C}$  for waveforms. All indicated temperatures are ambient.



Figure 6.



Figure 7.



Figure 8.



Figure 9.



Figure 10.



Figure 11.

### TYPICAL PERFORMANCE CHARACTERISTICS (continued)

Unless otherwise specified, the following conditions apply:  $V_{IN} = 12V$ ;  $C_{IN} = \text{three } \times 10\mu\text{F} + 47\text{nF X7R Ceramic}$ ;  $C_{OUT} = \text{two } \times 330\mu\text{F Specialty Polymer} + 47\text{ uF Ceramic} + 47\text{nF Ceramic}$ ;  $C_{FF} = 4.7\text{nF}$ ;  $T_{ambient} = 25^\circ\text{C}$  for waveforms. All indicated temperatures are ambient.



Figure 12.



Figure 13.



Figure 14.



Figure 15.



Figure 16.



Figure 17.

### TYPICAL PERFORMANCE CHARACTERISTICS (continued)

Unless otherwise specified, the following conditions apply:  $V_{IN} = 12V$ ;  $C_{IN} = \text{three } \times 10\mu\text{F} + 47\text{nF X7R Ceramic}$ ;  $C_{OUT} = \text{two } \times 330\mu\text{F Specialty Polymer} + 47\text{ uF Ceramic} + 47\text{nF Ceramic}$ ;  $C_{FF} = 4.7\text{nF}$ ;  $T_{ambient} = 25^\circ\text{C}$  for waveforms. All indicated temperatures are ambient.

Efficiency 1.0V output @ 25°C



Figure 18.

Dissipation 1.0V output @ 25°C



Figure 19.

Efficiency 5.0V output @ 85°C



Figure 20.

Dissipation 5.0V output @ 85°C



Figure 21.

Efficiency 3.3V output @ 85°C



Figure 22.

Dissipation 3.3V output @ 85°C



Figure 23.

### TYPICAL PERFORMANCE CHARACTERISTICS (continued)

Unless otherwise specified, the following conditions apply:  $V_{IN} = 12V$ ;  $C_{IN} = \text{three } \times 10\mu\text{F} + 47\text{nF X7R Ceramic}$ ;  $C_{OUT} = \text{two } \times 330\mu\text{F Specialty Polymer} + 47\text{ uF Ceramic} + 47\text{nF Ceramic}$ ;  $C_{FF} = 4.7\text{nF}$ ;  $T_{ambient} = 25^\circ\text{C}$  for waveforms. All indicated temperatures are ambient.



Figure 24.



Figure 25.



Figure 26.



Figure 27.



Figure 28.



Figure 29.

### TYPICAL PERFORMANCE CHARACTERISTICS (continued)

Unless otherwise specified, the following conditions apply:  $V_{IN} = 12V$ ;  $C_{IN} = \text{three } \times 10\mu\text{F} + 47\text{nF X7R Ceramic}$ ;  $C_{OUT} = \text{two } \times 330\mu\text{F Specialty Polymer} + 47\text{ uF Ceramic} + 47\text{nF Ceramic}$ ;  $C_{FF} = 4.7\text{nF}$ ;  $T_{ambient} = 25^\circ\text{C}$  for waveforms. All indicated temperatures are ambient.



Figure 30.



Figure 31.



Figure 32.



Figure 33.



Figure 34.



Figure 35.

### TYPICAL PERFORMANCE CHARACTERISTICS (continued)

Unless otherwise specified, the following conditions apply:  $V_{IN} = 12V$ ;  $C_{IN} = \text{three } \times 10\mu\text{F} + 47\text{nF X7R Ceramic}$ ;  $C_{OUT} = \text{two } \times 330\mu\text{F Specialty Polymer} + 47\text{ uF Ceramic} + 47\text{nF Ceramic}$ ;  $C_{FF} = 4.7\text{nF}$ ;  $T_{ambient} = 25^\circ\text{C}$  for waveforms. All indicated temperatures are ambient.



Figure 36.



Figure 37.



Figure 38.



Figure 39.



Figure 40.



Figure 41.

### TYPICAL PERFORMANCE CHARACTERISTICS (continued)

Unless otherwise specified, the following conditions apply:  $V_{IN} = 12V$ ;  $C_{IN} = \text{three } \times 10\mu\text{F} + 47\text{nF X7R Ceramic}$ ;  $C_{OUT} = \text{two } \times 330\mu\text{F Specialty Polymer} + 47\text{ uF Ceramic} + 47\text{nF Ceramic}$ ;  $C_{FF} = 4.7\text{nF}$ ;  $T_{ambient} = 25^\circ\text{C}$  for waveforms. All indicated temperatures are ambient.



Figure 42.



Figure 43.



Figure 44.



Figure 45.



Figure 46.



Figure 47.

### TYPICAL PERFORMANCE CHARACTERISTICS (continued)

Unless otherwise specified, the following conditions apply:  $V_{IN} = 12V$ ;  $C_{IN} = \text{three} \times 10\mu\text{F} + 47\text{nF}$  X7R Ceramic;  $C_{OUT} = \text{two} \times 330\mu\text{F}$  Specialty Polymer +  $47\text{ uF}$  Ceramic +  $47\text{nF}$  Ceramic;  $C_{FF} = 4.7\text{nF}$ ;  $T_{ambient} = 25^\circ\text{C}$  for waveforms. All indicated temperatures are ambient.



**Figure 48.**



**Figure 49.**

## BLOCK DIAGRAM



## DESIGN STEPS FOR THE LMZ13608 APPLICATION

The LMZ13608 is fully supported by WEBENCH which offers: component selection, electrical and thermal simulations. Additionally, there are both evaluation and demonstration boards that may be used as a starting point for design. The following list of steps can be used to manually design the LMZ13608 application.

All references to values refer to the [typical applications schematic](#).

- Select minimum operating  $V_{IN}$  with enable divider resistors
- Program  $V_{OUT}$  with FB resistor divider selection
- Select  $C_{OUT}$
- Select  $C_{IN}$
- Determine module power dissipation
- Layout PCB for required thermal performance

### ENABLE DIVIDER, $R_{ENT}$ , $R_{ENB}$ AND $R_{ENH}$ SELECTION

Internal to the module is a 2 mega ohm pull-up resistor connected from  $V_{IN}$  to Enable. For applications not requiring precision under voltage lock out (UVLO), the Enable input may be left open circuit and the internal resistor will always enable the module. In such case, the internal UVLO occurs typically at 4.3V ( $V_{IN}$  rising).

In applications with separate supervisory circuits Enable can be directly interfaced to a logic source. In the case of sequencing supplies, the divider is connected to a rail that becomes active earlier in the power-up cycle than the LMZ13608 output rail.

Enable provides a precise 1.274V threshold to allow direct logic drive or connection to a voltage divider from a higher enable voltage such as  $V_{IN}$ . Additionally there is 13  $\mu$ A (typ) of switched offset current allowing programmable hysteresis. See [Figure 50](#).

The function of the enable divider is to allow the designer to choose an input voltage below which the circuit will be disabled. This implements the feature of a programmable UVLO. The two resistors should be chosen based on the following ratio:

$$R_{ENT} / R_{ENB} = (V_{IN\ UVLO} / 1.274V) - 1 \quad (1)$$

The LMZ13608 typical application shows 12.7k $\Omega$  for  $R_{ENB}$  and 42.2k $\Omega$  for  $R_{ENT}$  resulting in a rising UVLO of 5.51V. Note that this divider presents 4.62V to the EN input when  $V_{IN}$  is raised to 20V. This upper voltage should always be checked, making sure that it never exceeds the Abs Max 5.5V limit for Enable. A 5.1V Zener clamp can be applied in cases where the upper voltage would exceed the EN input's range of operation. The zener clamp is not required if the target application prohibits the maximum Enable input voltage from being exceeded.

Additional enable voltage hysteresis can be added with the inclusion of  $R_{ENH}$ . It is possible to select values for  $R_{ENT}$  and  $R_{ENB}$  such that  $R_{ENH}$  is a value of zero allowing it to be omitted from the design.

Rising threshold can be calculated as follows:

$$V_{EN(rising)} = 1.274 ( 1 + (R_{ENT} \parallel 2\text{ meg}) / R_{ENB} ) \quad (2)$$

Whereas the falling threshold level can be calculated using:

$$V_{EN(falling)} = V_{EN(rising)} - 13 \mu\text{A} ( R_{ENT} \parallel 2\text{ meg} \parallel R_{ENTB} + R_{ENH} ) \quad (3)$$



Figure 50. Enable input detail

## OUTPUT VOLTAGE SELECTION

Output voltage is determined by a divider of two resistors connected between  $V_{OUT}$  and AGND. The midpoint of the divider is connected to the FB input.

The regulated output voltage determined by the external divider resistors  $R_{FBT}$  and  $R_{FBB}$  is:

$$V_{OUT} = 0.795V * (1 + R_{FBT} / R_{FBB}) \quad (4)$$

Rearranging terms; the ratio of the feedback resistors for a desired output voltage is:

$$R_{FBT} / R_{FBB} = (V_{OUT} / 0.795V) - 1 \quad (5)$$

These resistors should generally be chosen from values in the range of 1.0 kΩ to 10.0 kΩ.

For  $V_{OUT} = 0.8V$  the FB pin can be connected to the output directly and  $R_{FBB}$  can be set to 8.06kΩ to provide minimum output load.

A table of values for  $R_{FBT}$ , and  $R_{FBB}$ , is included in the [Simplified Application Schematic](#).

## SOFT-START CAPACITOR SELECTION

Programmable soft-start permits the regulator to slowly ramp to its steady state operating point after being enabled, thereby reducing current inrush from the input supply and slowing the output voltage rise-time.

Upon turn-on, after all UVLO conditions have been passed, an internal 1.6msec circuit slowly ramps the SS input to implement internal soft start. If 1.6 msec is an adequate turn-on time then the  $C_{SS}$  capacitor can be left unpopulated. Longer soft-start periods are achieved by adding an external capacitor to this input.

Soft start duration is given by the formula:

$$t_{SS} = V_{REF} * C_{SS} / I_{SS} = 0.795V * C_{SS} / 50\mu A \quad (6)$$

This equation can be rearranged as follows:

$$C_{SS} = t_{SS} * 50\mu A / 0.795V \quad (7)$$

Using a 0.22μF capacitor results in 3.5 msec typical soft-start duration; and 0.47μF results in 7.5 msec typical. 0.47 μF is a recommended initial value.

As the soft-start input exceeds 0.795V the output of the power stage will be in regulation and the 50 μA current is deactivated. Note that the following conditions will reset the soft-start capacitor by discharging the SS input to ground with an internal current sink.

- The Enable input being pulled low
- A thermal shutdown condition
- $V_{IN}$  falling below 4.3V (TYP) and triggering the  $V_{CC}$  UVLO

## TRACKING SUPPLY DIVIDER OPTION

The tracking function allows the module to be connected as a slave supply to a primary voltage rail (often the 3.3V system rail) where the slave module output voltage is lower than that of the master. Proper configuration allows the slave rail to power up coincident with the master rail such that the voltage difference between the rails during ramp-up is small (i.e. <0.15V typ). The values for the tracking resistive divider should be selected such that the effect of the internal 50uA current source is minimized. In most cases the ratio of the tracking divider resistors is the same as the ratio of the output voltage setting divider. Proper operation in tracking mode dictates the soft-start time of the slave rail be shorter than the master rail; a condition that is easy to satisfy since the  $C_{SS}$  cap is replaced by  $R_{TKB}$ . The tracking function is only supported for the power up interval of the master supply; once the SS/TRK rises past 0.795V the input is no longer enabled and the 50 uA internal current source is switched off.



Figure 51. Tracking option input detail

## $C_{OUT}$ SELECTION

None of the required  $C_{OUT}$  output capacitance is contained within the module. A minimum value ranging from 330  $\mu$ F for 6V<sub>OUT</sub> to 660  $\mu$ F for 1.2V<sub>OUT</sub> applications is required based on the values of internal compensation in the error amplifier. These minimum values can be decreased if the effective capacitor ESR is higher than 15 mOhms.

A Low ESR (15 mOhm) tantalum, organic semiconductor or specialty polymer capacitor types in parallel with a 47nF X7R ceramic capacitor for high frequency noise reduction is recommended for obtaining lowest ripple. The output capacitor  $C_{OUT}$  may consist of several capacitors in parallel placed in close proximity to the module. The output voltage ripple of the module depends on the equivalent series resistance (ESR) of the capacitor bank, and can be calculated by multiplying the ripple current of the module by the effective impedance of your chosen output capacitors (for ripple current calculation, see [Equation 18](#)). Electrolytic capacitors will have large ESR and lead to larger output ripple than ceramic or polymer types. For this reason a combination of ceramic and polymer capacitors is recommended for low output ripple performance.

The output capacitor assembly must also meet the worst case ripple current rating of  $\Delta i_L$ , as calculated in [Equation 18](#) below. Loop response verification is also valuable to confirm closed loop behavior.

For applications with dynamic load steps; the following equation provides a good first pass approximation of  $C_{OUT}$  for load transient requirements.

$$C_{OUT} \geq \frac{I_{step}}{(\Delta V_{OUT} - I_{STEP} \times ESR) \times \left(\frac{f_{sw}}{V_{OUT}}\right)} \quad (8)$$

For 12V<sub>IN</sub>, 3.3V<sub>OUT</sub>, a transient voltage of 5% of  $V_{OUT} = 0.165V$  ( $\Delta V_{OUT}$ ), a 7A load step ( $I_{STEP}$ ), an output capacitor effective ESR of 3 mOhms, and a switching frequency of 350kHz ( $f_{sw}$ ):

$$C_{OUT} \geq \frac{8A}{(0.165V - 8A \times 0.003) \times \left(\frac{350e3}{3.3V}\right)} \geq 535 \mu F \quad (9)$$

Note that the stability requirement for minimum output capacitance must always be met.

One recommended output capacitor combination is two 330 $\mu$ F, 15 mOhm ESR tantalum polymer capacitors connected in parallel with a 47 uF 6.3V X5R ceramic. This combination provides excellent performance that may exceed the requirements of certain applications. Additionally some small 47nF ceramic capacitors can be used for high frequency EMI suppression.

### C<sub>IN</sub> SELECTION

The LMZ13608 module contains two internal ceramic input capacitors. Additional input capacitance is required external to the module to handle the input ripple current of the application. The input capacitor can be several capacitors in parallel. This input capacitance should be located in very close proximity to the module. Input capacitor selection is generally directed to satisfy the input ripple current requirements rather than by capacitance value. Input ripple current rating is dictated by the equation:

$$I_{CIN-RMS} = I_{OUT} \times \sqrt{D(1-D)}$$

where

- $D \approx V_{OUT} / V_{IN}$

(10)

(As a point of reference, the worst case ripple current will occur when the module is presented with full load current and when  $V_{IN} = 2 * V_{OUT}$ ).

Recommended minimum input capacitance is 30 uF X7R (or X5R) ceramic with a voltage rating at least 25% higher than the maximum applied input voltage for the application. It is also recommended that attention be paid to the voltage and temperature derating of the capacitor selected. It should be noted that ripple current rating of ceramic capacitors may be missing from the capacitor data sheet and you may have to contact the capacitor manufacturer for this parameter.

If the system design requires a certain minimum value of peak-to-peak input ripple voltage ( $\Delta V_{IN}$ ) to be maintained then the following equation may be used.

$$C_{IN} \geq \frac{I_{OUT} \times D \times (1 - D)}{f_{SW} \times \Delta V_{IN}} \quad (11)$$

If  $\Delta V_{IN}$  is 200 mV or 1.66% of  $V_{IN}$  for a 12V input to 3.3V output application and  $f_{SW} = 350$  kHz then:

$$C_{IN} \geq \frac{8A \times \left(\frac{3.3V}{12V}\right) \times \left(1 - \frac{3.3V}{12V}\right)}{350 \text{ kHz} \times 200 \text{ mV}} \geq 22.4 \mu\text{F} \quad (12)$$

Additional bulk capacitance with higher ESR may be required to damp any resonant effects of the input capacitance and parasitic inductance of the incoming supply lines. The LMZ13608 typical applications schematic and evaluation board include a 150  $\mu$ F 50V aluminum capacitor for this function. There are many situations where this capacitor is not necessary.

## POWER DISSIPATION AND BOARD THERMAL REQUIREMENTS

When calculating module dissipation use the maximum input voltage and the average output current for the application. Many common operating conditions are provided in the characteristic curves such that less common applications can be derived through interpolation. In all designs, the junction temperature must be kept below the rated maximum of 125°C.

For the design case of  $V_{IN} = 12V$ ,  $V_{OUT} = 3.3V$ ,  $I_{OUT} = 8A$ , and  $T_{A-MAX} = 50^{\circ}C$ , the module must see a thermal resistance from case to ambient ( $\theta_{CA}$ ) of less than:

$$\theta_{CA} < \frac{T_{J-MAX} - T_{A-MAX}}{P_{IC-LOSS}} - \theta_{JC} \quad (13)$$

Given the typical thermal resistance from junction to case ( $\theta_{JC}$ ) to be 1.0 °C/W. Use the 85°C power dissipation curves in the Typical Performance Characteristics section to estimate the  $P_{IC-LOSS}$  for the application being designed. In this application it is 3.9W.

$$\theta_{CA} < \frac{125^{\circ}C - 50^{\circ}C}{3.9 \text{ W}} - 1.0 \frac{^{\circ}C}{W} < 18.23 \frac{^{\circ}C}{W} \quad (14)$$

To reach  $\theta_{CA} = 18.23$ , the PCB is required to dissipate heat effectively. With no airflow and no external heat-sink, a good estimate of the required board area covered by 2 oz. copper on both the top and bottom metal layers is:

$$\text{Board Area}_\text{cm}^2 \geq \frac{500 \cdot ^{\circ}\text{C} \times \text{cm}^2}{\theta_{CA} \text{ W}} \quad (15)$$

As a result, approximately 27.42 square cm of 2 oz copper on top and bottom layers is the minimum required area for the example PCB design. This is 5.23 x 5.23 cm (2.06 x 2.06 in) square. The PCB copper heat sink must be connected to the exposed pad. For best performance, use approximately 100, 12mil (305 µm) thermal vias spaced 59 mil (1.5 mm) apart connect the top copper to the bottom copper.

Another way to estimate the temperature rise of a design is using  $\theta_{JA}$ . An estimate of  $\theta_{JA}$  for varying heat sinking copper areas and airflows can be found in the typical applications curves. If our design required the same operating conditions as before but had 225 LFPM of airflow. We locate the required  $\theta_{JA}$  of

$$\begin{aligned} \theta_{JA} &< \frac{T_{J-MAX} - T_{A-MAX}}{P_{IC-LOSS}} \\ \theta_{JA} &< \frac{(125 - 50) ^{\circ}\text{C}}{3.9 \text{ W}} < 19.23 \frac{^{\circ}\text{C}}{\text{W}} \end{aligned} \quad (16)$$

On the Theta JA vs copper heatsinking curve, the copper area required for this application is now only 1 square inches. The airflow reduced the required heat sinking area by a factor of four.

To reduce the heat sinking copper area further, this package is compatible with D3-PAK surface mount heat sinks.

For an example of a high thermal performance PCB layout for SIMPLE SWITCHER power modules, refer to AN-2093 ([SNVA460](#)), AN-2084 ([SNVA456](#)), AN-2125 ([SNVA473](#)), AN-2020 ([SNVA419](#)) and AN-2026 ([SNVA424](#)).

## PC BOARD LAYOUT GUIDELINES

PC board layout is an important part of DC-DC converter design. Poor board layout can disrupt the performance of a DC-DC converter and surrounding circuitry by contributing to EMI, ground bounce and resistive voltage drop in the traces. These can send erroneous signals to the DC-DC converter resulting in poor regulation or instability. Good layout can be implemented by following a few simple design rules. A good layout example is shown in [Figure 56](#).



**Figure 52. High Current Loops**

1. Minimize area of switched current loops.

From an EMI reduction standpoint, it is imperative to minimize the high  $di/dt$  paths during PC board layout as shown in [Figure 52](#). The high current loops that do not overlap have high  $di/dt$  content that will cause observable high frequency noise on the output pin if the input capacitor ( $C_{IN}$ ) is placed at a distance away from the LMZ13608. Therefore place  $C_{IN}$  as close as possible to the LMZ13608 VIN and PGND exposed pad. This will minimize the high  $di/dt$  area and reduce radiated EMI. Additionally, grounding for both the input and output capacitor should consist of a localized top side plane that connects to the PGND exposed pad (EP).

2. Have a single point ground.

The ground connections for the feedback, soft-start, and enable components should be routed to the AGND pin of the device. This prevents any switched or load currents from flowing in the analog ground traces. If not properly handled, poor grounding can result in degraded load regulation or erratic output voltage ripple behavior. Additionally provide a single point ground connection from pin 4 (AGND) to EP/PGND.

3. Minimize trace length to the FB pin.

Both feedback resistors,  $R_{FBT}$  and  $R_{FBB}$  should be located close to the FB pin. Since the FB node is high impedance, maintain the copper area as small as possible. The traces from  $R_{FBT}$ ,  $R_{FBB}$  should be routed away from the body of the LMZ13608 to minimize possible noise pickup.

4. Make input and output bus connections as wide as possible.

This reduces any voltage drops on the input or output of the converter and maximizes efficiency. To optimize voltage accuracy at the load, ensure that a separate feedback voltage sense trace is made to the load. Doing so will correct for voltage drops and provide optimum output accuracy.

5. Provide adequate device heat-sinking.

Use an array of heat-sinking vias to connect the exposed pad to the ground plane on the bottom PCB layer. If the PCB has multiple copper layers, these thermal vias can also be connected to inner layer heat-spreading ground planes. For best results use a 10 x 10 via array or larger with a minimum via diameter of 12mil (305  $\mu$ m) thermal vias spaced 46.8mil (1.5 mm). Ensure enough copper area is used for heat-sinking to keep the junction temperature below 125°C.

## ADDITIONAL FEATURES

### OUTPUT OVER-VOLTAGE PROTECTION

If the voltage at FB is greater than a 0.86V internal reference, the output of the error amplifier is pulled toward ground, causing  $V_{OUT}$  to fall.

### CURRENT LIMIT

The LMZ13608 is protected by both low side (LS) and high side (HS) current limit circuitry. The LS current limit detection is carried out during the off-time by monitoring the current through the LS synchronous MOSFET. Referring to the [Functional Block Diagram](#), when the top MOSFET is turned off, the inductor current flows through the load, the PGND pin and the internal synchronous MOSFET. If this current exceeds 13A (typical) the current limit comparator disables the start of the next switching period. Switching cycles are prohibited until current drops below the limit. It should also be noted that d.c. current limit is dependent on duty cycle as illustrated in the graph in the [Typical Performance Characteristics](#). The HS current limit monitors the current of top side MOSFET. Once HS current limit is detected (16A typical), the HS MOSFET is shutoff immediately, until the next cycle. Exceeding HS current limit causes  $V_{OUT}$  to fall. Typical behavior of exceeding LS current limit is that  $f_{SW}$  drops to 1/2 of the operating frequency.

### THERMAL PROTECTION

The junction temperature of the LMZ13608 should not be allowed to exceed its maximum ratings. Thermal protection is implemented by an internal Thermal Shutdown circuit which activates at 165 °C (typ) causing the device to enter a low power standby state. In this state the main MOSFET remains off causing  $V_{OUT}$  to fall, and additionally the  $C_{SS}$  capacitor is discharged to ground. Thermal protection helps prevent catastrophic failures for accidental device overheating. When the junction temperature falls back below 150 °C (typ Hyst = 15°C) the SS pin is released,  $V_{OUT}$  rises smoothly, and normal operation resumes.

Applications requiring maximum output current especially those at high input voltage may require additional derating at elevated temperatures.

### PRE-BIASED STARTUP

The LMZ13608 will properly start up into a pre-biased output. This startup situation is common in multiple rail logic applications where current paths may exist between different power rails during the startup sequence. The following scope capture shows proper behavior in this mode. Trace one is Enable going high. Trace two is 1.8V pre-bias rising to 3.3V. Trace three is the SS voltage with a  $C_{SS} = 0.47\mu F$ . Risetime determined by  $C_{SS}$ .



**Figure 53. Pre-Biased Startup**

## DISCONTINUOUS CONDUCTION AND CONTINUOUS CONDUCTION MODES

At light load the regulator will operate in discontinuous conduction mode (DCM). With load currents above the critical conduction point, it will operate in continuous conduction mode (CCM). When operating in DCM, inductor current is maintained to an average value equaling  $I_{out}$ . In DCM the low-side switch will turn off when the inductor current falls to zero, this causes the inductor current to resonate. Although it is in DCM, the current is allowed to go slightly negative to charge the bootstrap capacitor.

In CCM, current flows through the inductor through the entire switching cycle and never falls to zero during the off-time.

Following is a comparison pair of waveforms showing both the CCM (upper) and DCM operating modes.



**Figure 54. CCM and DCM Operating Modes**  
 $V_{IN} = 12V$ ,  $V_O = 3.3V$ ,  $I_O = 3A/0.3A$

The approximate formula for determining the DCM/CCM boundary is as follows:

$$I_{DCB} = \frac{(V_{IN} - V_{OUT}) \times D}{2 \times L \times f_{SW}} \quad (17)$$

The inductor internal to the module is 2.2  $\mu$ H. This value was chosen as a good balance between low and high input voltage applications. The main parameter affected by the inductor is the amplitude of the inductor ripple current ( $\Delta i_L$ ).  $\Delta i_L$  can be calculated with:

$$\Delta i_L = \frac{(V_{IN} - V_{OUT}) \times D}{L \times f_{SW}}$$

where

- $V_{IN}$  is the maximum input voltage
- $f_{SW}$  is typically 359 kHz

(18)

If the output current  $I_{OUT}$  is determined by assuming that  $I_{OUT} = I_L$ , the higher and lower peak of  $\Delta i_L$  can be determined.

## Typical Application Schematic Diagram and BOM



Figure 55.

Table 1. Typical Application Bill of Materials

| Ref Des                  | Description                       | Case Size   | Manufacturer      | Manufacturer P/N   |
|--------------------------|-----------------------------------|-------------|-------------------|--------------------|
| U1                       | SIMPLE SWITCHER                   | PFM-11      | Texas Instruments | LMZ13608TZ         |
| C <sub>IN1,6</sub> (OPT) | 0.047 $\mu$ F, 50V, X7R           | 1206        | Yageo America     | CC1206KRX7R9BB473  |
| C <sub>IN2,3,4</sub>     | 10 $\mu$ F, 50V, X7R              | 1210        | Taiyo Yuden       | UMK325BJ106MM-T    |
| C <sub>IN5</sub> (OPT)   | CAP, AL, 150 $\mu$ F, 50V         | Radial G    | Panasonic         | EEE-FK1H151P       |
| C <sub>O1,5</sub> (OPT)  | 0.047 $\mu$ F, 50V, X7R           | 1206        | Yageo America     | CC1206KRX7R9BB473  |
| C <sub>O2</sub> (OPT)    | 47 $\mu$ F, 10V, X7R              | 1210        | Murata            | GRM32ER61A476KE20L |
| C <sub>O3,4</sub>        | 330 $\mu$ F, 6.3V, 0.015 ohm      | CAPSMT_6_UE | Kemet             | T520D337M006ATE015 |
| R <sub>FBT</sub>         | 3.32 k $\Omega$                   | 0805        | Panasonic         | ERJ-6ENF3321V      |
| R <sub>FBB</sub>         | 1.07 k $\Omega$                   | 0805        | Panasonic         | ERJ-6ENF1071V      |
| R <sub>ENT</sub>         | 42.2 k $\Omega$                   | 0805        | Panasonic         | ERJ-6ENF4222V      |
| R <sub>ENB</sub>         | 12.7 k $\Omega$                   | 0805        | Panasonic         | ERJ-6ENF1272V      |
| C <sub>SS</sub>          | 0.47 $\mu$ F, $\pm$ 10%, X7R, 16V | 0805        | AVX               | 0805YC474KAT2A     |
| D1 (OPT)                 | 5.1V, 0.5W                        | SOD-123     | Diodes Inc.       | MMSZ5231BS-7-F     |



Figure 56. Layout example

## REVISION HISTORY

| Changes from Revision E (July 2013) to Revision F    | Page              |
|------------------------------------------------------|-------------------|
| • Changed the Simplified Application Schematic. .... | <a href="#">3</a> |

**PACKAGING INFORMATION**

| Orderable part number | Status<br>(1) | Material type<br>(2) | Package   Pins | Package qty   Carrier | RoHS<br>(3) | Lead finish/<br>Ball material<br>(4) | MSL rating/<br>Peak reflow<br>(5) | Op temp (°C) | Part marking<br>(6) |
|-----------------------|---------------|----------------------|----------------|-----------------------|-------------|--------------------------------------|-----------------------------------|--------------|---------------------|
| LMZ13608TZ/NOPB       | Active        | Production           | PFM (NDY)   11 | 32   TUBE             | Yes         | SN                                   | Level-3-245C-168 HR               | -40 to 85    | LMZ13608            |
| LMZ13608TZ/NOPB.A     | Active        | Production           | PFM (NDY)   11 | 32   TUBE             | Yes         | SN                                   | Level-3-245C-168 HR               | -40 to 85    | LMZ13608            |
| LMZ13608TZE/NOPB      | Active        | Production           | PFM (NDY)   11 | 250   SMALL T&R       | Yes         | SN                                   | Level-3-245C-168 HR               | -40 to 85    | LMZ13608            |
| LMZ13608TZE/NOPB.A    | Active        | Production           | PFM (NDY)   11 | 250   SMALL T&R       | Yes         | SN                                   | Level-3-245C-168 HR               | -40 to 85    | LMZ13608            |

<sup>(1)</sup> **Status:** For more details on status, see our [product life cycle](#).

<sup>(2)</sup> **Material type:** When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> **RoHS values:** Yes, No, RoHS Exempt. See the [TI RoHS Statement](#) for additional information and value definition.

<sup>(4)</sup> **Lead finish/Ball material:** Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> **MSL rating/Peak reflow:** The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> **Part marking:** There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

**TAPE AND REEL INFORMATION**


|    |                                                           |
|----|-----------------------------------------------------------|
| A0 | Dimension designed to accommodate the component width     |
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

**QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**


\*All dimensions are nominal

| Device           | Package Type | Package Drawing | Pins | SPQ | Reel Diameter (mm) | Reel Width W1 (mm) | A0 (mm) | B0 (mm) | K0 (mm) | P1 (mm) | W (mm) | Pin1 Quadrant |
|------------------|--------------|-----------------|------|-----|--------------------|--------------------|---------|---------|---------|---------|--------|---------------|
| LMZ13608TZE/NOPB | PFM          | NDY             | 11   | 250 | 330.0              | 32.4               | 15.45   | 18.34   | 6.2     | 20.0    | 32.0   | Q2            |

**TAPE AND REEL BOX DIMENSIONS**


\*All dimensions are nominal

| Device           | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) |
|------------------|--------------|-----------------|------|-----|-------------|------------|-------------|
| LMZ13608TZE/NOPB | PFM          | NDY             | 11   | 250 | 367.0       | 367.0      | 55.0        |

**TUBE**


\*All dimensions are nominal

| Device            | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T ( $\mu$ m) | B (mm) |
|-------------------|--------------|--------------|------|-----|--------|--------|--------------|--------|
| LMZ13608TZ/NOPB   | NDY          | TO-PMOD      | 11   | 32  | 502    | 22     | 7500         | 13.1   |
| LMZ13608TZ/NOPB.A | NDY          | TO-PMOD      | 11   | 32  | 502    | 22     | 7500         | 13.1   |

## MECHANICAL DATA

NDY0011A



## 重要通知和免责声明

TI“按原样”提供技术和可靠性数据（包括数据表）、设计资源（包括参考设计）、应用或其他设计建议、网络工具、安全信息和其他资源，不保证没有瑕疵且不做出任何明示或暗示的担保，包括但不限于对适销性、与某特定用途的适用性或不侵犯任何第三方知识产权的暗示担保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任：(1) 针对您的应用选择合适的 TI 产品，(2) 设计、验证并测试您的应用，(3) 确保您的应用满足相应标准以及任何其他安全、安保法规或其他要求。

这些资源如有变更，恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的相关应用。严禁以其他方式对这些资源进行复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。对于因您对这些资源的使用而对 TI 及其代表造成的任何索赔、损害、成本、损失和债务，您将全额赔偿，TI 对此概不负责。

TI 提供的产品受 [TI 销售条款](#)、[TI 通用质量指南](#) 或 [ti.com](#) 上其他适用条款或 TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。除非德州仪器 (TI) 明确将某产品指定为定制产品或客户特定产品，否则其产品均为按确定价格收入目录的标准通用器件。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

版权所有 © 2026，德州仪器 (TI) 公司

最后更新日期：2025 年 10 月