

# LMG5200 80V、10A GaN 半桥功率级

## 1 特性

- 集成  $15\text{m}\Omega$  GaN FET 和驱动器
- 80V 连续电压, 100V 脉冲电压额定值
- 封装经过优化, 可实现简单的 PCB 布局, 无需考虑底层填料、爬电和余隙要求
- 超低共源电感可确保实现高压摆率开关, 同时在硬开关拓扑中不会造成过度振铃
- 非常适合隔离式和非隔离式应用
- 栅极驱动器支持高达 10MHz 的开关频率
- 内部自举电源电压钳位可防止 GaN FET 过驱
- 电源轨欠压锁定保护
- 优异的传播延迟 (典型值为 29.5ns) 和匹配 (典型值为 2ns)
- 低功耗

## 2 应用

- 宽  $V_{IN}$  数兆赫兹同步降压转换器
- D 类音频放大器
- 适用于电信、工业和企业计算的 48V 负载点 (POL) 转换器
- 高功率密度单相和三相电机驱动

## 3 说明

LMG5200 器件集成了 80V、10A 驱动器和 GaN 半桥功率级, 采用增强模式氮化镓 (GaN) FET 提供了一套集成成功率级解决方案。该器件包含两个 80V GaN FET, 它们由采用半桥配置的同一高频 GaN FET 驱动器提供驱动。

GaN FET 在功率转换方面的优势显著, 因为其反向恢复电荷几乎为零, 输入电容  $C_{ISS}$  也非常小。所有器件均安装在一个完全无键合线的封装平台上, 尽可能减少了封装寄生元件数。LMG5200 器件采用  $6\text{mm} \times 8\text{mm} \times 2\text{mm}$  无铅封装, 可轻松安装在 PCB 上。

该器件的输入与 TTL 逻辑兼容, 无论 VCC 电压如何, 都能够承受高达 12V 的输入电压。专有的自举电压钳位技术确保了增强模式 GaN FET 的栅极电压处于安全的工作范围内。

该器件配有用户友好型接口且更为出色, 进一步提升了分立式 GaN FET 的优势。对于具有高频、高效操作及小尺寸要求的应用而言, 该器件堪称理想的解决方案。与 TPS53632G 控制器搭配使用时, LMG5200 能够直接将 48V 电压转换为负载点电压 (0.5-1.5V)。

### 器件信息<sup>(1)</sup>

| 器件型号    | 封装      | 封装尺寸 (标称值)                           |
|---------|---------|--------------------------------------|
| LMG5200 | QFM (9) | $6.00\text{mm} \times 8.00\text{mm}$ |

(1) 如需了解所有可用封装, 请参阅产品说明书末尾的可订购产品附录。已更正中的印刷错误

### 简化框图



An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications, intellectual property matters and other important disclaimers. PRODUCTION DATA.

## 目录

|          |                                                 |          |           |                                       |           |
|----------|-------------------------------------------------|----------|-----------|---------------------------------------|-----------|
| <b>1</b> | <b>特性</b>                                       | <b>1</b> | 8.4       | Device Functional Modes.....          | 12        |
| <b>2</b> | <b>应用</b>                                       | <b>1</b> | <b>9</b>  | <b>Application and Implementation</b> | <b>12</b> |
| <b>3</b> | <b>说明</b>                                       | <b>1</b> | 9.1       | Application Information.....          | 12        |
| <b>4</b> | <b>修订历史记录</b>                                   | <b>2</b> | 9.2       | Typical Application .....             | 12        |
| <b>5</b> | <b>Pin Configuration and Functions</b>          | <b>3</b> | <b>10</b> | <b>Power Supply Recommendations</b>   | <b>15</b> |
| <b>6</b> | <b>Specifications</b>                           | <b>4</b> | <b>11</b> | <b>Layout</b> .....                   | <b>16</b> |
| 6.1      | Absolute Maximum Ratings .....                  | 4        | 11.1      | Layout Guidelines .....               | 16        |
| 6.2      | ESD Ratings.....                                | 4        | 11.2      | Layout Examples.....                  | 16        |
| 6.3      | Recommended Operating Conditions .....          | 4        | <b>12</b> | 器件和文档支持 .....                         | <b>20</b> |
| 6.4      | Thermal Information .....                       | 5        | 12.1      | 器件支持 .....                            | 20        |
| 6.5      | Electrical Characteristics.....                 | 5        | 12.2      | 文档支持 .....                            | 20        |
| 6.6      | Typical Characteristics .....                   | 7        | 12.3      | 接收文档更新通知 .....                        | 20        |
| <b>7</b> | <b>Parameter Measurement Information</b>        | <b>8</b> | 12.4      | 社区资源.....                             | 20        |
| 7.1      | Propagation Delay and Mismatch Measurement..... | 8        | 12.5      | 商标 .....                              | 20        |
| <b>8</b> | <b>Detailed Description</b>                     | <b>9</b> | 12.6      | 静电放电警告.....                           | 20        |
| 8.1      | Overview .....                                  | 9        | 12.7      | Glossary .....                        | 20        |
| 8.2      | Functional Block Diagram .....                  | 10       | <b>13</b> | 机械、封装和可订购信息 .....                     | <b>20</b> |
| 8.3      | Feature Description.....                        | 10       | 13.1      | 封装信息.....                             | 20        |

## 4 修订历史记录

| Changes from Revision C (December 2016) to Revision D | Page |
|-------------------------------------------------------|------|
| • 通用编辑全局编写和 SDS 更新.....                               | 1    |
| • Changed <i>Thermal Information</i> table .....      | 5    |

| Changes from Revision B (January 2016) to Revision C | Page |
|------------------------------------------------------|------|
| • 已更改 “GaN 技术预览”至“量产数据” .....                        | 1    |
| • 已添加 Device Functional Modes Section .....          | 12   |
| • 已添加 Typical Application Section .....              | 12   |
| • Updated Power Supply Recommendations Section ..... | 15   |
| • 已添加 链接至“开发支持”部分 .....                              | 20   |

| Changes from Revision A (March 2015) to Revision B  | Page |
|-----------------------------------------------------|------|
| • 已更改 part number typographical error in 图 14 ..... | 16   |

| Changes from Original (March 2015) to Revision A | Page |
|--------------------------------------------------|------|
| • 简化框图 .....                                     | 1    |
| • Corrected typographical error in 图 5 .....     | 8    |
| • Corrected typographical error in 图 10 .....    | 10   |
| • Corrected typographical error in 图 11 .....    | 12   |

## 5 Pin Configuration and Functions



### Pin Functions

| PIN  |     | I/O <sup>(1)</sup> | DESCRIPTION                                                                                 |
|------|-----|--------------------|---------------------------------------------------------------------------------------------|
| NAME | NO. |                    |                                                                                             |
| AGND | 7   | G                  | Analog ground. Ground of driver device.                                                     |
| HB   | 2   | P                  | High-side gate driver bootstrap rail.                                                       |
| HI   | 4   | I                  | High-side gate driver control input                                                         |
| HS   | 3   | P                  | High-side GaN FET source connection                                                         |
| LI   | 5   | I                  | Low-side driver control input                                                               |
| PGND | 9   | G                  | Power ground. Low-side GaN FET source. Electrically shorted to AGND pin.                    |
| SW   | 8   | P                  | Switching node. Electrically shorted to HS pin. Ensure low capacitance at this node on PCB. |
| VCC  | 6   | P                  | 5-V positive gate drive supply                                                              |
| VIN  | 1   | P                  | Input voltage pin. Electrically connected to high-side GaN FET drain.                       |

(1) I = Input, O = Output, G = Ground, P = Power

## 6 Specifications

### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

| PARAMETER                                                    | MIN  | MAX | UNIT |
|--------------------------------------------------------------|------|-----|------|
| VIN to PGND                                                  | 0    | 80  | V    |
| VIN to PGND (pulsed, 100-ms maximum duration) <sup>(2)</sup> |      | 100 | V    |
| HB to AGND                                                   | -0.3 | 86  | V    |
| HS to AGND                                                   | -5   | 80  | V    |
| HI to AGND                                                   | -0.3 | 12  | V    |
| LI to AGND                                                   | -0.3 | 12  | V    |
| VCC to AGND                                                  | -0.3 | 6   | V    |
| HB to HS                                                     | -0.3 | 6   | V    |
| HB to VCC                                                    | 0    | 80  | V    |
| SW to PGND                                                   | -5   | 80  | V    |
| IOUT from SW pin                                             |      | 10  | A    |
| Junction temperature, $T_J$                                  | -40  | 125 | °C   |
| Storage temperature, $T_{stg}$                               | -40  | 150 | °C   |

(1) Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating Conditions*. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) Device can withstand 1000 pulses up to 100 V of 100-ms duration and less than 1% duty cycle over its lifetime.

### 6.2 ESD Ratings

|                         |                                                                                | VALUE | UNIT |
|-------------------------|--------------------------------------------------------------------------------|-------|------|
| $V_{(ESD)}$             | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>              | ±1000 | V    |
| Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±500  | V    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

### 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                                 | MIN          | NOM | MAX             | UNIT |
|---------------------------------|--------------|-----|-----------------|------|
| VCC                             | 4.75         | 5   | 5.25            | V    |
| LI or HI Input                  | 0            |     | 12              | V    |
| VIN                             | 0            |     | 80              | V    |
| HS, SW                          | -5           |     | 80              | V    |
| HB                              | $V_{HS} + 4$ |     | $V_{HS} + 5.25$ | V    |
| HS, SW slew rate <sup>(1)</sup> |              |     | 50              | V/ns |
| Junction temperature, $T_J$     | -40          |     | 125             | °C   |

(1) This parameter is ensured by design. Not tested in production.

## 6.4 Thermal Information

| THERMAL METRIC <sup>(1) (2)</sup> |                                              | LMG5200   | UNIT |
|-----------------------------------|----------------------------------------------|-----------|------|
|                                   |                                              | MOF (QFM) |      |
|                                   |                                              | 9 PINS    |      |
| R <sub>θJA</sub>                  | Junction-to-ambient thermal resistance       | 35        | °C/W |
| R <sub>θJC(top)</sub>             | Junction-to-case (top) thermal resistance    | 18        | °C/W |
| R <sub>θJB</sub>                  | Junction-to-board thermal resistance         | 16        | °C/W |
| Ψ <sub>JT</sub>                   | Junction-to-top characterization parameter   | 1.8       | °C/W |
| Ψ <sub>JB</sub>                   | Junction-to-board characterization parameter | 16        | °C/W |

(1) For more information about traditional and new thermal metrics, see the [Semiconductor and IC Package Thermal Metrics](#) application report.

(2) For thermal estimates of this device based on PCB copper area, see the [TI PCB Thermal Calculator](#).

## 6.5 Electrical Characteristics

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

| PARAMETER                      | TEST CONDITIONS                                                                           | MIN  | TYP   | MAX   | UNIT |
|--------------------------------|-------------------------------------------------------------------------------------------|------|-------|-------|------|
| <b>SUPPLY CURRENTS</b>         |                                                                                           |      |       |       |      |
| I <sub>CC</sub>                | V <sub>CC</sub> quiescent current<br>LI = HI = 0 V, V <sub>CC</sub> = 5 V, HB-HS = 4.6 V  | 0.08 | 0.125 | 0.125 | mA   |
| I <sub>CC0</sub>               | Total V <sub>CC</sub> operating current<br>f = 500 kHz                                    | 3    | 5     | 5     | mA   |
| I <sub>HB</sub>                | HB quiescent current<br>LI = HI = 0 V, V <sub>CC</sub> = 5 V, HB-HS = 4.6 V               | 0.09 | 0.15  | 0.15  | mA   |
| I <sub>HBO</sub>               | HB operating current<br>f = 500 kHz, 50% Duty cycle, V <sub>DD</sub> = 5 V                | 1.5  | 2.5   | 2.5   | mA   |
| <b>INPUT PINS</b>              |                                                                                           |      |       |       |      |
| V <sub>IH</sub>                | High-level input voltage threshold                                                        | 1.87 | 2.06  | 2.22  | V    |
| V <sub>IL</sub>                | Low-level input voltage threshold                                                         | 1.48 | 1.66  | 1.76  | V    |
| V <sub>HYS</sub>               | Hysteresis between rising and falling threshold                                           |      | 400   |       | mV   |
| R <sub>I</sub>                 | Input pulldown resistance                                                                 | 100  | 200   | 300   | kΩ   |
| <b>UNDERVOLTAGE PROTECTION</b> |                                                                                           |      |       |       |      |
| V <sub>CCR</sub>               | V <sub>CC</sub> Rising edge threshold                                                     | 3.2  | 3.8   | 4.5   | V    |
| V <sub>CC(hyst)</sub>          | V <sub>CC</sub> UVLO threshold hysteresis                                                 |      | 200   |       | mV   |
| V <sub>HBR</sub>               | HB Rising edge threshold                                                                  | 2.5  | 3.2   | 3.9   | V    |
| V <sub>HB(hyst)</sub>          | HB UVLO threshold hysteresis                                                              |      | 200   |       | mV   |
| <b>BOOTSTRAP DIODE</b>         |                                                                                           |      |       |       |      |
| V <sub>DL</sub>                | Low-current forward voltage<br>I <sub>VDD-HB</sub> = 100 μA                               | 0.45 | 0.65  | 0.65  | V    |
| V <sub>DH</sub>                | High current forward voltage<br>I <sub>VDD-HB</sub> = 100 mA                              | 0.9  | 1.0   | 1.0   | V    |
| R <sub>D</sub>                 | Dynamic resistance<br>I <sub>VDD-HB</sub> = 100 mA                                        | 1.85 | 2.8   | 2.8   | Ω    |
|                                | HB-HS clamp<br>Regulation Voltage                                                         | 4.65 | 5     | 5.2   | V    |
| t <sub>BS</sub>                | Bootstrap diode reverse recovery time<br>I <sub>F</sub> = 100 mA, I <sub>R</sub> = 100 mA |      | 40    |       | ns   |
| Q <sub>RR</sub>                | Bootstrap diode reverse recovery charge<br>V <sub>VIN</sub> = 50 V                        |      | 2     |       | nC   |

(1) Parameters that show only a typical value are ensured by design and may not be tested in production.

## Electrical Characteristics (continued)

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

| PARAMETER          | TEST CONDITIONS                                                                | MIN                                                                                                 | TYP  | MAX | UNIT             |
|--------------------|--------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|------|-----|------------------|
| <b>POWER STAGE</b> |                                                                                |                                                                                                     |      |     |                  |
| $R_{DS(ON)H}$      | High-side GaN FET on-resistance                                                | LI = 0 V, HI = VCC = 5 V, HB-HS = 5 V, VIN-SW = 10 A, $T_J = 25^\circ\text{C}$                      | 15   | 20  | $\text{m}\Omega$ |
| $R_{DS(ON)LS}$     | Low-side GaN FET on-resistance                                                 | LI = VCC = 5 V, HI = 0 V, HB-HS = 5 V, SW-PGND = 10 A, $T_J = 25^\circ\text{C}$                     | 15   | 20  | $\text{m}\Omega$ |
| $V_{SD}$           | GaN 3rd quadrant conduction drop                                               | $I_{SD} = 500 \text{ mA}$ , $V_{IN}$ floating, $V_{VCC} = 5 \text{ V}$ , $HI = LI = 0 \text{ V}$    | 2    |     | V                |
| $I_{L-VIN-SW}$     | Leakage from VIN to SW when the high-side GaN FET and low-side GaN FET are off | $VIN = 80 \text{ V}$ , $HI = LI = 0 \text{ V}$ , $V_{VCC} = 5 \text{ V}$ , $T_J = 25^\circ\text{C}$ | 25   | 150 | $\mu\text{A}$    |
| $I_{L-SW-GND}$     | Leakage from SW to GND when the high-side GaN FET and low-side GaN FET are off | $SW = 80 \text{ V}$ , $HI = LI = 0 \text{ V}$ , $V_{VCC} = 5 \text{ V}$ , $T_J = 25^\circ\text{C}$  | 25   | 150 | $\mu\text{A}$    |
| $C_{oss}$          | Output capacitance of high-side GaN FET and low-side GaN FET                   | $V_{DS}=40 \text{ V}$ , $V_{GS}=0 \text{ V}$ ( $HI = LI = 0 \text{ V}$ )                            | 266  |     | pF               |
| $Q_G$              | Total gate charge                                                              | $V_{DS}=40 \text{ V}$ , $I_D=10 \text{ A}$ , $V_{GS}=5 \text{ V}$                                   | 3.8  |     | nC               |
| $Q_{oss}$          | Output charge                                                                  | $V_{DS}=40 \text{ V}$ , $I_D=10 \text{ A}$                                                          | 21   |     | nC               |
| $Q_{RR}$           | Source-to-drain reverse recovery charge                                        | Not including internal driver bootstrap diode                                                       | 0    |     | nC               |
| $t_{HIPLH}$        | Propagation delay: HI rising <sup>(2)</sup>                                    | $LI = 0 \text{ V}$ , $VCC = 5 \text{ V}$ , $HB-HS = 5 \text{ V}$ , $VIN = 30 \text{ V}$             | 29.5 | 50  | ns               |
| $t_{HIPHL}$        | Propagation delay: HI falling <sup>(2)</sup>                                   | $LI = 0 \text{ V}$ , $VCC = 5 \text{ V}$ , $HB-HS = 5 \text{ V}$ , $VIN = 30 \text{ V}$             | 29.5 | 50  | ns               |
| $t_{LPLH}$         | Propagation delay: LI rising <sup>(2)</sup>                                    | $HI = 0 \text{ V}$ , $VCC = 5 \text{ V}$ , $HB-HS = 5 \text{ V}$ , $VIN = 30 \text{ V}$             | 29.5 | 50  | ns               |
| $t_{LPHL}$         | Propagation delay: LI falling <sup>(2)</sup>                                   | $HI = 0 \text{ V}$ , $VCC = 5 \text{ V}$ , $HB-HS = 5 \text{ V}$ , $VIN = 30 \text{ V}$             | 29.5 | 50  | ns               |
| $t_{MON}$          | Delay matching: LI high and HI low <sup>(2)</sup>                              |                                                                                                     | 2    | 8   | ns               |
| $t_{MOFF}$         | Delay matching: LI low and HI high <sup>(2)</sup>                              |                                                                                                     | 2    | 8   | ns               |
| $t_{PW}$           | Minimum input pulse width that changes the output                              |                                                                                                     | 10   |     | ns               |

(2) See [Propagation Delay and Mismatch Measurement](#).

## 6.6 Typical Characteristics

All the curves are based on measurements made on a PCB design with dimensions of 3.2 inches (W)  $\times$  2.7 inches (L)  $\times$  0.062 inch (T) and 4 layers of 2 oz copper.

The safe operating area (SOA) curves displays the temperature boundaries within an operating system by incorporating the thermal resistance and system power loss. A buck converter is used for measuring the SOA. 图 2 outlines the temperature and airflow conditions required for a given load current. The area under the curve dictates the SOA for different airflow conditions.



图 1.  $V_{DD}$  Supply Current vs Switching Frequency



图 2. Safe Operating Area



图 3. Source-to-Drain Current vs Source-to-Drain Voltage



图 4. GaN FET On-Resistance vs Junction Temperature

## 7 Parameter Measurement Information

### 7.1 Propagation Delay and Mismatch Measurement

图 5 显示了典型的测试设置，用于测量传播失配。由于栅极驱动不可访问，此测试电路中的上拉和下拉电阻用于指示低侧 GaN FET 何时开启，高侧 GaN FET 何时关闭，反之亦然，以测量  $t_{MON}$  和  $t_{MOFF}$  参数。此电路中使用的电阻值在 1 kΩ 的范围内；使用的电流源为 2 A。

图 6 通过 图 9 显示了传播延迟测量波形。对于上升沿传播延迟测量，不使用电流源。对于下降沿传播延迟测量，将电流源设置为 2 A，并设置电压钳位限值，称为  $V_{IN(CLAMP)}$ 。当测量高侧组件的下降沿传播延迟时，高侧 FET 上的电流源接通，低侧 FET 上的电流源断开，HI 转换为低，输出电压从  $V_{IN}$  转换为  $V_{IN(CLAMP)}$ 。同样，对于低侧组件的下降沿传播延迟测量，高侧组件的电流源断开，低侧组件的电流源接通，LI 转换为低，输出从 GND 潜能到  $V_{IN(CLAMP)}$ 。从 LI 的转换到输出变化的时间是传播延迟时间。



图 5. Propagation Delay and Propagation Mismatch Measurement

## Propagation Delay and Mismatch Measurement (接下页)



图 6. High-Side Gate Driver Turnon



图 7. Low-Side Gate Driver Turnon



图 8. High-Side Gate Driver Turnoff



图 9. Low-Side Gate Driver Turnoff

## 8 Detailed Description

### 8.1 Overview

图 10 shows the LMG5200, half-bridge, GaN power stage with highly integrated high-side and low-side gate drivers, which includes built-in UVLO protection circuitry and an overvoltage clamp circuitry. The clamp circuitry limits the bootstrap refresh operation to ensure that the high-side gate driver overdrive does not exceed 5.4 V. The device integrates two, 15-mΩ GaN FETs in a half-bridge configuration. The device can be used in many isolated and non-isolated topologies allowing very simple integration. The package is designed to minimize the loop inductance while keeping the PCB design simple. The drive strengths for turnon and turnoff are optimized to ensure high voltage slew rates without causing any excessive ringing on the gate or power loop.

## 8.2 Functional Block Diagram

图 10 显示了 LMG5200 芯片的 functional block diagram，展示了集成的高侧和低侧 GaN FETs。



图 10. Functional Block Diagram

## 8.3 Feature Description

The LMG5200 device brings ease of designing high power density boards without the need for underfill while maintaining creepage and clearance requirements. The propagation delays between the high-side gate driver and low-side gate driver are matched to allow very tight control of dead time. Controlling the dead time is critical in GaN-based applications to maintain high efficiency. HI and LI can be independently controlled to minimize the third quadrant conduction of the low-side FET for hard switched buck converters. A very small propagation mismatch between the HI and LI to the drivers for both the falling and rising thresholds ensures dead times of < 10 ns. Co-packaging the GaN FET half-bridge with the driver ensures minimized common source inductance. This minimized inductance has a significant performance impact on hard-switched topologies.

The built-in bootstrap circuit with clamp prevents the high-side gate drive from exceeding the GaN FETs maximum gate-to-source voltage ( $V_{GS}$ ) without any additional external circuitry. The built-in driver has an undervoltage lockout (UVLO) on the VDD and bootstrap (HB-HS) rails. When the voltage is below the UVLO threshold voltage, the device ignores both the HI and LI signals to prevent the GaN FETs from being partially turned on. Below UVLO, if there is sufficient voltage ( $V_{VCC} > 2.5$  V), the driver actively pulls the high-side and low-side gate driver output low. The UVLO threshold hysteresis of 200 mV prevents chattering and unwanted turnon due to voltage spikes. Use an external VCC bypass capacitor with a value of 0.1  $\mu$ F or higher. TI recommends a size of 0402 to minimize trace length to the pin. Place the bypass and bootstrap capacitors as close as possible to the device to minimize parasitic inductance.

### 8.3.1 Control Inputs

The LMG5200's inputs pins are independently controlled with TTL input thresholds and can withstand voltages up to 12V regardless of the VDD voltage. This allows the inputs to be directly connected to the outputs of an analog PWM controller with up to 12V power supply, eliminating the need for a buffer stage.

In order to allow flexibility to optimize deadtime according to design needs, the LMG5200 does not implement an overlap protection functionality. If both HI and LI are asserted, both the high-side and low-side GaN FETs are turned on. Careful consideration must be applied to the control inputs in order to avoid a shoot-through condition.

## Feature Description (接下页)

### 8.3.2 Start-up and UVLO

The LMG5200 has an UVLO on both the  $V_{CC}$  and HB (bootstrap) supplies. When the  $V_{CC}$  voltage is below the threshold voltage of 3.8 V, both the HI and LI inputs are ignored, to prevent the GaN FETs from being partially turned on. Also, if there is insufficient  $V_{CC}$  voltage, the UVLO actively pulls the high- and low-side GaN FET gates low. When the HB to HS bootstrap voltage is below the UVLO threshold of 3.2 V, only the high-side GaN FET gate is pulled low. Both UVLO threshold voltages have 200 mV of hysteresis to avoid chattering.

**表 1.  $V_{CC}$  UVLO Feature Logic Operation**

| CONDITION ( $V_{HB-HS} > V_{HBR}$ for all cases below)           | HI | LI | SW   |
|------------------------------------------------------------------|----|----|------|
| $V_{CC} - V_{SS} < V_{CCR}$ during device start-up               | H  | L  | Hi-Z |
| $V_{CC} - V_{SS} < V_{CCR}$ during device start-up               | L  | H  | Hi-Z |
| $V_{CC} - V_{SS} < V_{CCR}$ during device start-up               | H  | H  | Hi-Z |
| $V_{CC} - V_{SS} < V_{CCR}$ during device start-up               | L  | L  | Hi-Z |
| $V_{CC} - V_{SS} < V_{CCR} - V_{CC(hyst)}$ after device start-up | H  | L  | Hi-Z |
| $V_{CC} - V_{SS} < V_{CCR} - V_{CC(hyst)}$ after device start-up | L  | H  | Hi-Z |
| $V_{CC} - V_{SS} < V_{CCR} - V_{CC(hyst)}$ after device start-up | H  | H  | Hi-Z |
| $V_{CC} - V_{SS} < V_{CCR} - V_{CC(hyst)}$ after device start-up | L  | L  | Hi-Z |

**表 2.  $V_{HB-HS}$  UVLO Feature Logic Operation**

| CONDITION ( $V_{CC} > V_{CCR}$ for all cases below)        | HI | LI | SW   |
|------------------------------------------------------------|----|----|------|
| $V_{HB-HS} < V_{HBR}$ during device start-up               | H  | L  | Hi-Z |
| $V_{HB-HS} < V_{HBR}$ during device start-up               | L  | H  | PGND |
| $V_{HB-HS} < V_{HBR}$ during device start-up               | H  | H  | PGND |
| $V_{HB-HS} < V_{HBR}$ during device start-up               | L  | L  | Hi-Z |
| $V_{HB-HS} < V_{HBR} - V_{HB(hyst)}$ after device start-up | H  | L  | Hi-Z |
| $V_{HB-HS} < V_{HBR} - V_{HB(hyst)}$ after device start-up | L  | H  | PGND |
| $V_{HB-HS} < V_{HBR} - V_{HB(hyst)}$ after device start-up | H  | H  | PGND |
| $V_{HB-HS} < V_{HBR} - V_{HB(hyst)}$ after device start-up | L  | L  | Hi-Z |

### 8.3.3 Bootstrap Supply Voltage Clamping

The high-side bias voltage is generated using a bootstrap technique and is internally clamped at 5 V (typical). This clamp prevents the gate voltage from exceeding the maximum gate-source voltage rating of the enhancement-mode GaN FETs.

### 8.3.4 Level Shift

The level-shift circuit is the interface from the high-side input HI to the high-side driver stage, which is referenced to the switch node (HS). The level shift allows control of the high-side GaN FET gate driver output, which is referenced to the HS pin and provides excellent delay matching with the low-side driver.

## 8.4 Device Functional Modes

The LMG5200 operates in normal mode and UVLO mode. See [Start-up and UVLO](#) for information on UVLO operation mode. In the normal mode, the output state is dependent on the states of the HI and LI pins. 表 3 lists the output states for different input pin combinations. Note that when both HI and LI are asserted, both GaN FETs in the power stage are turned on. Careful consideration must be applied to the control inputs in order to avoid this state, as it will result in a shoot-through condition, which can permanently damage the device.

表 3. Truth Table

| HI | LI | HIGH-SIDE GaN FET | LOW-SIDE GaN FET | SW   |
|----|----|-------------------|------------------|------|
| L  | L  | OFF               | OFF              | Hi-Z |
| L  | H  | OFF               | ON               | PGND |
| H  | L  | ON                | OFF              | VIN  |
| H  | H  | ON                | ON               | ---  |

## 9 Application and Implementation

注

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### 9.1 Application Information

The LMG5200 GaN power stage is a versatile building block for various types of high-frequency, switch-mode power applications. The high-performance gate driver IC integrated in the package helps minimize the parasitics and results in extremely fast switching of the GaN FETs. The device design is highly optimized for synchronous buck converters and other half-bridge configurations.

### 9.2 Typical Application

图 11 shows a synchronous buck converter application with  $V_{CC}$  connected to a 5-V supply. It is critical to optimize the power loop (loop impedance from VIN capacitor to PGND). Having a high power loop inductance causes significant ringing in the SW node and also causes the associated power loss. Refer to the [Layout Guidelines](#) section for information on how to minimize this power loop.



图 11. Typical Connection Diagram For a Synchronous Buck Converter

## Typical Application (接下页)

### 9.2.1 Design Requirements

When designing a synchronous buck converter application that incorporates the LMG5200 power stage, some design considerations must be evaluated first to make the most appropriate selection. Among these considerations are the input voltages, passive components, operating frequency, and controller selection. 表 4 shows some sample values for a typical application. See [Power Supply Recommendations](#), [Layout](#), and [Power Dissipation](#) for other key design considerations for the LMG5200.

**表 4. Design Parameters**

| PARAMETER                                  | SAMPLE VALUE     |
|--------------------------------------------|------------------|
| Half-bridge input supply voltage, $V_{IN}$ | 48 V             |
| Output voltage, $V_{OUT}$                  | 12 V             |
| Output current                             | 8 A              |
| $V_{HB-HS}$ bootstrap capacitor            | 0.1 $\mu$ F, X5R |
| Switching frequency                        | 1 MHz            |
| Dead time                                  | 8 ns             |
| Inductor                                   | 4.7 $\mu$ H      |
| Controller                                 | TPS40400         |

### 9.2.2 Detailed Design Procedure

This procedure outlines the design considerations of LMG5200 in a synchronous buck converter. For additional design help, see [相关文档](#).

#### 9.2.2.1 $V_{CC}$ Bypass Capacitor

The  $V_{CC}$  bypass capacitor provides the gate charge for the low-side and high-side transistors and to absorb the reverse recovery charge of the bootstrap diode. The required bypass capacitance can be calculated with [公式 1](#).

$$C_{VCC} = (Q_{gH} + Q_{gL} + Q_{rr}) / \Delta V \quad (1)$$

$Q_{gH}$  and  $Q_{gL}$  are the gate charge of the high-side and low-side transistors, respectively.  $Q_{rr}$  is the reverse recovery charge of the bootstrap diode.  $\Delta V$  is the maximum allowable voltage drop across the bypass capacitor. A 0.1- $\mu$ F or larger value, good-quality, ceramic capacitor is recommended. Place the bypass capacitor as close as possible to the  $V_{CC}$  and AGND pins of the device to minimize the parasitic inductance.

#### 9.2.2.2 Bootstrap Capacitor

The bootstrap capacitor provides the gate charge for the high-side gate drive, dc bias power for HB UVLO circuit, and the reverse recovery charge of the bootstrap diode. The required bypass capacitance can be calculated using [公式 2](#).

$$C_{BST} = (Q_{gH} + Q_{rr} + I_{HB} * t_{ON(max)}) / \Delta V$$

where

- $I_{HB}$  is the quiescent current of the high-side gate driver (150  $\mu$ A, maximum)
- $t_{ON(max)}$  is the maximum on-time period of the high-side gate driver
- $Q_{rr}$  is the reverse recovery charge of the bootstrap diode
- $Q_{gH}$  is the gate charge of the high-side GaN FET
- $\Delta V$  is the permissible ripple in the bootstrap capacitor (< 100 mV, typical) (2)

A 0.1- $\mu$ F, 16-V, 0402 ceramic capacitor is suitable for most applications. Place the bootstrap capacitor as close as possible to the HB and HS pins.

### 9.2.2.3 Power Dissipation

Ensure that the power loss in the driver and the GaN FETs is maintained below the maximum power dissipation limit of the package at the operating temperature. The smaller the power loss in the driver and the GaN FETs, the higher the maximum operating frequency that can be achieved in the application. The total power dissipation of the LMG5200 device is the sum of the gate driver losses, the bootstrap diode power loss and the switching and conduction losses in the FETs.

The gate driver losses are incurred by charge and discharge of the capacitive load. It can be approximated using [公式 3](#).

$$P = (2 \times Q_g) \times V_{DD} \times f_{SW}$$

where

- $Q_g$  is the gate charge
- $V_{DD}$  is the bias supply
- $f_{SW}$  is the switching frequency

(3)

There are some additional losses in the gate drivers due to the internal CMOS stages used to buffer the outputs. [图 1](#) shows the measured gate driver power dissipation versus frequency and load capacitance. Use this graph to approximate the power losses due to the gate drivers.

The bootstrap diode power loss is the sum of the forward bias power loss that occurs while charging the bootstrap capacitor and the reverse bias power loss that occurs during reverse recovery. Because each of these events happens once per cycle, the diode power loss is proportional to the operating frequency. Higher input voltages ( $V_{IN}$ ) to the half bridge also result in higher reverse recovery losses.

The power losses due to the GaN FETs can be divided into conduction losses and switching losses. Conduction losses are resistive losses and can be calculated using [公式 4](#).

$$P_{COND} = [(I_{RMS(HS)})^2 \times RDS_{(on)HS}] + [(I_{RMS(LS)})^2 \times RDS_{(on)LS}]$$

where

- $RDS_{(on)HS}$  is the high-side GaN FET on-resistance
- $RDS_{(on)LS}$  is the low-side GaN FET on-resistance
- $I_{RMS(HS)}$  is the high-side GaN FET RMS current
- $I_{RMS(LS)}$  and low-side GaN FET RMS current

(4)

The switching losses can be computed to a first order using [公式 5](#).

$$P_{SW} = V_{IN} \times I_{OUT} \times f_{SW} \times t_{TR}$$

where

- $t_{TR}$  is the switch transition time from ON to OFF and from OFF to ON

(5)

Note that the low-side FET does not suffer from this loss. The third quadrant loss in the low-side device is ignored in this first order loss calculation.

As described previously, switching frequency has a direct effect on device power dissipation. Although the gate driver of the LMG5200 device is capable of driving the GaN FETs at frequencies up to 10 MHz, careful consideration must be applied to ensure that the running conditions for the device meet the recommended operating temperature specification. Specifically, hard-switched topologies tend to generate more losses and self-heating than soft-switched applications.

The sum of the driver loss, the bootstrap diode loss, and the switching and conduction losses in the GaN FETs is the total power loss of the device. Careful board layout with an adequate amount of thermal vias close to the power pads ( $V_{IN}$  and  $PGND$ ) allows optimum power dissipation from the package. A top-side mounted heat sink with airflow can also improve the package power dissipation.

### 9.2.3 Application Curves



图 12. SW Node Behavior Showing the Dead Time



图 13. Zoom-In Showing the Dead Time of 7.7 ns and the Overshoot of the SW Node

## 10 Power Supply Recommendations

The recommended bias supply voltage range for LMG5200 is from 4.75 V to 5.25 V. The lower end of this range is governed by the internal undervoltage lockout (UVLO) protection feature of the  $V_{CC}$  supply circuit. The upper end of this range is driven by the 6 V absolute maximum voltage rating of  $V_{CC}$ . Note that the gate voltage of the low-side GaN FET is not clamped internally. Hence, it is important to keep the  $V_{CC}$  bias supply within the recommended operating range to prevent exceeding the low-side GaN transistor gate breakdown voltage.

The UVLO protection feature also involves a hysteresis function. This means that once the device is operating in normal mode, if the  $V_{CC}$  voltage drops, the device continues to operate in normal mode as far as the voltage drop does not exceed the hysteresis specification,  $V_{CC(hyst)}$ . If the voltage drop is more than hysteresis specification, the device shuts down. Therefore, while operating at or near the 4.5 V range, the voltage ripple on the auxiliary power supply output must be smaller than the hysteresis specification of LMG5200 to avoid triggering device-shutdown.

Place a local bypass capacitor between the VDD and VSS pins. This capacitor must be located as close as possible to the device. A low ESR, ceramic surface-mount capacitor is recommended. TI recommends using 2 capacitors across VDD and GND: a 100 nF ceramic surface-mount capacitor for high frequency filtering placed very close to VDD and GND pin, and another surface-mount capacitor, 220 nF to 10  $\mu$ F, for IC bias requirements.

## 11 Layout

### 11.1 Layout Guidelines

To maximize the efficiency benefits of fast switching, it is extremely important to optimize the board layout such that the power loop impedance is minimal. When using a multilayer board (more than 2 layers), power loop parasitic impedance is minimized by having the return path to the input capacitor (between VIN and PGND), small and directly underneath the first layer as shown in [图 14](#) and [图 15](#). Loop inductance is reduced due to flux cancellation as the return current is directly underneath and flowing in the opposite direction. It is also critical that the VCC capacitors and the bootstrap capacitors are as close as possible to the device and in the first layer. Carefully consider the AGND connection of LMG5200 device. It must NOT be directly connected to PGND so that PGND noise does not directly shift AGND and cause spurious switching events due to noise injected in HI and LI signals.

### 11.2 Layout Examples

Placements shown in [图 14](#) and in the cross section of [图 15](#) show the suggested placement of the device with respect to sensitive passive components, such as VIN, bootstrap capacitors (HS and HB) and VSS capacitors. Use appropriate spacing in the layout to reduce creepage and maintain clearance requirements in accordance with the application pollution level. Inner layers if present can be more closely spaced due to negligible pollution.

The layout must be designed to minimize the capacitance at the SW node. Use as small an area of copper as possible to connect the device SW pin to the inductor, or transformer, or other output load. Furthermore, ensure that the ground plane or any other copper plane has a cutout so that there is no overlap with the SW node, as this would effectively form a capacitor on the printed circuit board. Additional capacitance on this node reduces the advantages of the advanced packaging approach of the LMG5200 and may result in reduced performance. [图 16](#), [图 17](#), [图 18](#), and [图 19](#) show an example of how to design for minimal SW node capacitance on a four-layer board. In these figures, U1 is the LMG5200 device.



图 14. External Component Placement (Single Layer)

## Layout Examples (接下页)



图 15. Four-Layer Board Cross Section With Return Path Directly Underneath for Power Loop



图 16. Top Layer



图 17. Ground Plane

## Layout Examples (接下页)



图 18. Middle Layer



图 19. Bottom Layer



图 20. External Component Placement (Double Layer PCB)

**Layout Examples (接下页)**

**图 21. Two-Layer Board Cross Section With Return Path**

Two-layer boards are not recommended for use with LMG5200 device due to the larger power loop inductance. However, if design considerations allow only two board layers, place the input decoupling capacitors immediately behind the device on the back-side of the board to minimize loop inductance. [图 20](#) and [图 21](#) show a layout example for two-layer boards.

## 12 器件和文档支持

### 12.1 器件支持

#### 12.1.1 开发支持

[《LMG5200 PSpice 瞬态模型》](#)

[《LMG5200 TINA-TI 瞬态参考设计》](#)

[《LMG5200 TINA-TI 瞬态 Spice 模型》](#)

### 12.2 文档支持

#### 12.2.1 相关文档

[《LMG5200 GaN 功率级模块布局指南》](#)

[《使用 LMG5200: GaN 半桥功率模块评估模块》](#)

### 12.3 接收文档更新通知

要接收文档更新通知, 请导航至德州仪器 [TI.com.cn](http://TI.com.cn) 上的器件产品文件夹。请单击右上角的通知我 进行注册, 即可收到任意产品信息更改每周摘要。有关更改的详细信息, 请查看任意已修订文档中包含的修订历史记录。

### 12.4 社区资源

下列链接提供到 TI 社区资源的连接。链接的内容由各个分销商“按照原样”提供。这些内容并不构成 TI 技术规范, 并且不一定反映 TI 的观点; 请参阅 TI 的 [《使用条款》](#)。

**TI E2E™ 在线社区** **TI 的工程师对工程师 (E2E) 社区**。此社区的创建目的在于促进工程师之间的协作。在 [e2e.ti.com](http://e2e.ti.com) 中, 您可以咨询问题、分享知识、拓展思路并与同行工程师一道帮助解决问题。

**设计支持** **TI 参考设计支持** 可帮助您快速查找有帮助的 E2E 论坛、设计支持工具以及技术支持的联系信息。

### 12.5 商标

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

### 12.6 静电放电警告

 这些装置包含有限的内置 ESD 保护。存储或装卸时, 应将导线一起截短或将装置放置于导电泡棉中, 以防止 MOS 门极遭受静电损伤。

### 12.7 Glossary

[SLYZ022 — TI Glossary](#).

This glossary lists and explains terms, acronyms, and definitions.

## 13 机械、封装和可订购信息

以下页面包括机械、封装和可订购信息。这些信息是指定器件的最新可用数据。这些数据发生变化时, 我们可能不会另行通知或修订此文档。如欲获取此产品说明书的浏览器版本, 请参阅左侧的导航栏。

### 13.1 封装信息

LMG5200 器件封装为 MSL3 封装 (湿敏等级 3)。请参阅应用报告 [《AN-2029 操作和处理建议》](#) 获取 MSL3 封装的具体操作和处理建议。

**PACKAGING INFORMATION**

| Orderable part number | Status<br>(1) | Material type<br>(2) | Package   Pins | Package qty   Carrier | RoHS<br>(3) | Lead finish/<br>Ball material<br>(4) | MSL rating/<br>Peak reflow<br>(5) | Op temp (°C) | Part marking<br>(6) |
|-----------------------|---------------|----------------------|----------------|-----------------------|-------------|--------------------------------------|-----------------------------------|--------------|---------------------|
| LMG5200MOFR           | Active        | Production           | QFM (MOF)   9  | 2000   LARGE T&R      | Yes         | NIAU                                 | Level-3-260C-168 HR               | -40 to 125   | LMG5200<br>513B     |
| LMG5200MOFR.A         | Active        | Production           | QFM (MOF)   9  | 2000   LARGE T&R      | Yes         | NIAU                                 | Level-3-260C-168 HR               | -40 to 125   | LMG5200<br>513B     |
| LMG5200MOFT           | Active        | Production           | QFM (MOF)   9  | 250   SMALL T&R       | Yes         | NIAU                                 | Level-3-260C-168 HR               | -40 to 125   | LMG5200<br>513B     |
| LMG5200MOFT.A         | Active        | Production           | QFM (MOF)   9  | 250   SMALL T&R       | Yes         | NIAU                                 | Level-3-260C-168 HR               | -40 to 125   | LMG5200<br>513B     |

<sup>(1)</sup> **Status:** For more details on status, see our [product life cycle](#).

<sup>(2)</sup> **Material type:** When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> **RoHS values:** Yes, No, RoHS Exempt. See the [TI RoHS Statement](#) for additional information and value definition.

<sup>(4)</sup> **Lead finish/Ball material:** Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> **MSL rating/Peak reflow:** The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> **Part marking:** There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a " ~ " will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



**TAPE AND REEL INFORMATION**
**REEL DIMENSIONS**

**TAPE DIMENSIONS**


|    |                                                           |
|----|-----------------------------------------------------------|
| A0 | Dimension designed to accommodate the component width     |
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

**QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**


\*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Reel Diameter (mm) | Reel Width W1 (mm) | A0 (mm) | B0 (mm) | K0 (mm) | P1 (mm) | W (mm) | Pin1 Quadrant |
|-------------|--------------|-----------------|------|------|--------------------|--------------------|---------|---------|---------|---------|--------|---------------|
| LMG5200MOFR | QFM          | MOF             | 9    | 2000 | 330.0              | 16.4               | 6.3     | 8.3     | 2.2     | 12.0    | 16.0   | Q1            |

**TAPE AND REEL BOX DIMENSIONS**


\*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| LMG5200MOFR | QFM          | MOF             | 9    | 2000 | 350.0       | 350.0      | 43.0        |



# PACKAGE OUTLINE

## QFM - 2 mm max height

QUAD FLAT MODULE



4221487/B 06/2015

### NOTES:

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.

# EXAMPLE BOARD LAYOUT

MOF0009A

QFM - 2 mm max height

QUAD FLAT MODULE



LAND PATTERN EXAMPLE  
SCALE:12X



SOLDER MASK DEFINED  
ALL PADS

4221487/B 06/2015

NOTES: (continued)

3. For more information, see Texas Instruments literature number SLUA271 ([www.ti.com/lit/slua271](http://www.ti.com/lit/slua271)).

# EXAMPLE STENCIL DESIGN

MOF0009A

QFM - 2 mm max height

QUAD FLAT MODULE



4221487/B 06/2015

NOTES: (continued)

4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

## 重要通知和免责声明

TI“按原样”提供技术和可靠性数据（包括数据表）、设计资源（包括参考设计）、应用或其他设计建议、网络工具、安全信息和其他资源，不保证没有瑕疵且不做出任何明示或暗示的担保，包括但不限于对适销性、与某特定用途的适用性或不侵犯任何第三方知识产权的暗示担保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任：(1) 针对您的应用选择合适的 TI 产品，(2) 设计、验证并测试您的应用，(3) 确保您的应用满足相应标准以及任何其他安全、安保法规或其他要求。

这些资源如有变更，恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的相关应用。严禁以其他方式对这些资源进行复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。对于因您对这些资源的使用而对 TI 及其代表造成的任何索赔、损害、成本、损失和债务，您将全额赔偿，TI 对此概不负责。

TI 提供的产品受 [TI 销售条款](#)、[TI 通用质量指南](#) 或 [ti.com](#) 上其他适用条款或 TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。除非德州仪器 (TI) 明确将某产品指定为定制产品或客户特定产品，否则其产品均为按确定价格收入目录的标准通用器件。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

版权所有 © 2026，德州仪器 (TI) 公司

最后更新日期：2025 年 10 月