**STRUMENTS** LM5023 www.ti.com.cn ZHCSBC9D - APRIL 2013 - REVISED JANUARY 2014 # 交流-直流准谐振电流模式脉宽调制 (PWM) 控制器 #### 特性 - 临界传导模式 - 峰值电流模式控制模式 - 针对低待机功耗的跳周模式 - 针对持续过载保护的断续模式 - 逐周期过流保护可保持通用交流线路上的准确度 - 线路电流前馈 - 通过感测辅助绕组的 **OVP** 保护 - 集成 0.7A 峰值栅极驱动器 - 直接光耦合器件接口 - 电流感测信号的前缘消隐 - 最高频率钳位 130kHz - 可编程软启动 - 热关断 - 8 引脚表面贴装小外形尺寸 (MSOP) 封装 ### 应用范围 - 通用输入交流-直流笔记本电脑适配器 10W 至 65W - 高效辅助电路和辅助电源 - 电池充电器 - 消费类电子产品(**DVD**播放器、机顶盒、数字电视、游戏机、打印机等) ### 说明 LM5023 是一款准谐振脉宽调制 (PWM) 控制器,此控制器包含有实现一个高效离线电源所需的全部功能。 LM5023 使用变压器辅助绕组来实现消磁检测,从而确保了临界传导模式 (CCM) 运行。 LM5023 特有一个用于过流保护的断续模式,它具有的自动重启功能可减少过载期间功率元件上的应力。 针对节能应 用(ENERGY STAR®, CEPCP等)的跳周模式可在轻负载时减少功耗。LM5023 还使用变压器辅助绕组来实现输出过压 (OVP) 保护,如果检测到 OVP 故障,LM5023 就锁存控制器。 # 经简化电路原理图 Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. # **ABSOLUTE MAXIMUM RATINGS**(1)(2) over operating free-air temperature range (unless otherwise noted) | | | VALUE | | | |------------------|-------------------------------------------------------------------------|-------------|-------------------|------| | | | MIN | MAX | UNIT | | I <sub>QR</sub> | Negative Injection Current When the QR Pin is Being Driven Below Ground | - | 4 | mA | | VSD | Maximum Voltage | -0.3 | 45 | V | | I <sub>VSD</sub> | VSD Clamp Continuous Current | - | 500 | μΑ | | Voltage<br>Range | SS, COMP, QR | -0.3 | 7 | V | | Voltage<br>Range | CS | -0.3 | 1.25 | V | | OUT | Gate-Drive Voltage at DRV | -0.3 | Self-<br>limiting | V | | I <sub>OUT</sub> | Peak OUT Current, Source | _ | 0.3 | Α | | IOUT | Peak OUT Current Sink | _ | 0.7 | Α | | VCC | Bias Supply Voltage | -0.3 | 16 | V | | TJ | Operating Junction Temperature Range | -40 | +125 | °C | | T <sub>STG</sub> | Storage Temperature | <b>–</b> 55 | +150 | °С | | ESD | Human Body Model (HBM) JESD22-A114 | | 2 | kV | | | Charged-Device Model (CDM) JESD22-C101 | | 1 | kV | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. #### THERMAL CHARACTERISTICS | | | | UNIT | |---------------|----------------------------|-----|------| | $\theta_{JA}$ | MSOP-8 Junction to Ambient | 107 | °C/W | <sup>(1)</sup> The package thermal impedance is calculated in accordance with JESD 51-7. # RECOMMENDED OPERATING CONDITIONS | | | MIN | MAX | UNIT | |------------------|----------------------|-----|-----|------| | VCC | Bias Supply Voltage | 8 | 14 | V | | I <sub>VSD</sub> | Current Sense | 2 | 10 | μΑ | | I <sub>QR</sub> | QR Pin Current | 1 | 4 | mA | | TJ | Junction Temperature | -40 | 125 | °C | <sup>(2)</sup> The input negative-voltage and output voltage ratings may be exceeded if the input and output current ratings are observed. #### **ELECTRICAL CHARACTERISTICS** Minimum and Maximum apply over the junction temperature range of $-40^{\circ}$ C to $+125^{\circ}$ C. Minimum and maximum limits are specified through test, design, or statistical correlation. Typical values represent the most likely parametric norm at $+25^{\circ}$ C, and are provided for reference purposes only. Unless otherwise specified, the following conditions apply: VCC = 10 V, $F_{SW}$ = 100 kHz 50% Duty Cycle, No Load on OUT. | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------|--------------------------------------|------------------------------------------------------------------------------------------|------|------|------|------| | BIAS SUPP | LY INPUT | | | | | | | VCC <sub>ON</sub> | Controller enable threshold | | 12 | 12.8 | 13.5 | V | | VCC <sub>OFF</sub> | Minimum operating voltage | | 7.0 | 7.5 | 8.0 | V | | V <sub>RST</sub> | Internal logic reset (fault latch) | | 4.5 | 5.0 | 5.5 | V | | ICC <sub>ST</sub> | ICC current while in standby mode | COMP = 0.5V, CS = 0 V, no switching | | 340 | 420 | μΑ | | ICC <sub>OP</sub> | Operating supply current | COMP = 2.25 V, OUT switching | | 800 | | μA | | SHUTDOW | N CONTROL (VSD pin) | | | | | | | I <sub>VSD OFF</sub> | Off state leakage current | | | 0.1 | | μΑ | | V <sub>VSD ON1</sub> | ON state pull-down voltage at 10 uA | After VCC <sub>ON</sub> (I <sub>VSD</sub> = 10 uA) | | 0.65 | | V | | V <sub>VSD_ON2</sub> | ON state pull-down voltage at 100 uA | After VCC <sub>ON</sub> (I <sub>VSD</sub> = 100 uA) | | 0.84 | | V | | SKIP CYCL | E MODE COMPARATOR | | | | | | | V <sub>SKIP</sub> | Skip cycle mode enable threshold | CS Rising | 70 | 120 | 170 | mV | | V <sub>SK-HYS</sub> | Skip cycle mode hysteresis | | | 12 | | mV | | QR DETEC | Г | | | | | | | V <sub>OVP</sub> | Overvoltage comparator threshold | | 2.85 | 3 | 3.17 | V | | T <sub>OVP</sub> | Sample delay for OVP | | 870 | 1050 | 1270 | ns | | $V_{DEM}$ | VDEM demagnetization threshold | | | 0.35 | | V | | F <sub>MAX</sub> | Maximum frequency | | 114 | 130 | 148 | kHz | | T <sub>RST</sub> | T <sub>RESTART</sub> | | 9.4 | 12 | 15.7 | μs | | PWM COM | PARATORS | | | | | | | TP <sub>PWM</sub> | COMP to OUT delay | COMP set to 2 V CS stepped 0 to 0.4 V, time to OUT transition low, C <sub>LOAD</sub> = 0 | | 20 | | ns | | D <sub>MIN</sub> | Minimum duty cycle | COMP = 0 V | | | 0 | % | | G <sub>COMP</sub> | COMP to PWM comparator gain | | | 0.33 | | | | V <sub>COMP-O</sub> | COMP open circuit voltage | I(COMP)=20μa | 4.3 | 4.9 | 5.8 | V | | V <sub>COMP-H</sub> | COMP at maximum VCS | | | 2.25 | | V | | I <sub>COMP</sub> | COMP short circuit current | COMP = 0 V | | 132 | | μA | | R <sub>COMP</sub> | R pull-up | | 41 | 45 | 49 | kΩ | # **ELECTRICAL CHARACTERISTICS (continued)** Minimum and Maximum apply over the junction temperature range of $-40^{\circ}$ C to $+125^{\circ}$ C. Minimum and maximum limits are specified through test, design, or statistical correlation. Typical values represent the most likely parametric norm at $+25^{\circ}$ C, and are provided for reference purposes only. Unless otherwise specified, the following conditions apply: VCC = 10 V, $F_{SW}$ = 100 kHz 50% Duty Cycle, No Load on OUT. | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | LIMIT | | | | | | | Cycle-by-cycle sense voltage threshold | | 450 | 500 | 550 | mV | | Leading edge blanking time | | | 130 | | ns | | Current limit to OUT delay | CS step from 0 to 0.6 V time to onset of OUT transition low, $C_{LOAD} = 0$ | | 22 | | ns | | CS blanking sinking impedance | | | 15 | 35 | Ω | | Current mirror gain | I <sub>QR</sub> = 2 ma | | 100 | | A/A | | Current feed forward | I <sub>QR</sub> = 2 ma | | 140 | | mV | | ODE | | | | | | | Over load detection timer | I <sub>VSD</sub> = 10 uA | | 12 | | ms | | Over load detection timer | I <sub>VSD</sub> = 100 uA | | 1.2 | | ms | | ATE DRIVER | | | | | | | OUT high saturated | I <sub>OUT</sub> = 50 mA, VCC-OUT | | 0.3 | 1.1 | V | | OUT low saturated | I <sub>OUT</sub> = 100 mA | | 0.3 | 1 | V | | Peak OUT source current | OUT = VCC/2 | | 0.3 | | Α | | Peak OUT sink current | OUT = VCC/2 | | 0.7 | | Α | | Rise time | C <sub>LOAD</sub> = 1 nF | | 25 | | ns | | Fall time | C <sub>LOAD</sub> = 1 nF | | 15 | | ns | | RT | | | | | | | Soft-start | | 17 | 22 | 30 | μΑ | | | | | | | | | Thermal shutdown temp | | | 165 | | °C | | | LIMIT Cycle-by-cycle sense voltage threshold Leading edge blanking time Current limit to OUT delay CS blanking sinking impedance Current mirror gain Current feed forward ODE Over load detection timer Over load detection timer OUT high saturated OUT low saturated Peak OUT source current Peak OUT sink current Rise time Fall time RT Soft-start | LIMIT Cycle-by-cycle sense voltage threshold Leading edge blanking time Current limit to OUT delay CS step from 0 to 0.6 V time to onset of OUT transition low, C <sub>LOAD</sub> = 0 CS blanking sinking impedance Current mirror gain Current feed forward IQR = 2 ma Current feed forward IQR = 2 ma ODE Over load detection timer Over load detection timer IVSD = 10 uA Over load detection timer IUVSD = 100 uA FATE DRIVER OUT high saturated IQUT = 50 mA, VCC-OUT OUT low saturated IQUT = 100 mA Peak OUT source current OUT = VCC/2 Peak OUT sink current OUT = VCC/2 Rise time CLOAD = 1 nF Fall time RT Soft-start | LIMIT Cycle-by-cycle sense voltage threshold Leading edge blanking time Current limit to OUT delay CS step from 0 to 0.6 V time to onset of OUT transition low, C <sub>LOAD</sub> = 0 CS blanking sinking impedance Current mirror gain Current feed forward I <sub>QR</sub> = 2 ma Current feed forward I <sub>QR</sub> = 2 ma ODE Over load detection timer I <sub>VSD</sub> = 10 uA Over load detection timer I <sub>VSD</sub> = 100 uA IATE DRIVER OUT high saturated I <sub>OUT</sub> = 50 mA, VCC-OUT OUT low saturated I <sub>OUT</sub> = 100 mA Peak OUT source current OUT = VCC/2 Peak OUT sink current OUT = VCC/2 Rise time C <sub>LOAD</sub> = 1 nF Fall time C <sub>LOAD</sub> = 1 nF RT Soft-start | LIMIT Cycle-by-cycle sense voltage threshold 450 500 Leading edge blanking time 130 Current limit to OUT delay CS step from 0 to 0.6 V time to onset of OUT transition low, C <sub>LOAD</sub> = 0 22 CS blanking sinking impedance 15 Current mirror gain I <sub>QR</sub> = 2 ma 100 Current feed forward I <sub>QR</sub> = 2 ma 140 ODE Over load detection timer I <sub>VSD</sub> = 10 uA 12 Over load detection timer I <sub>VSD</sub> = 100 uA 1.2 ATE DRIVER OUT high saturated I <sub>OUT</sub> = 50 mA, VCC-OUT 0.3 OUT low saturated I <sub>OUT</sub> = 100 mA 0.3 Peak OUT source current OUT = VCC/2 0.3 Peak OUT sink current OUT = VCC/2 0.7 Rise time C <sub>LOAD</sub> = 1 nF 25 Fall time C <sub>LOAD</sub> = 1 nF 15 Soft-start 17 22 | LIMIT Cycle-by-cycle sense voltage threshold 450 500 550 Leading edge blanking time 130 130 Current limit to OUT delay CS step from 0 to 0.6 V time to onset of OUT transition low, CLOAD = 0 22 CS blanking sinking impedance 15 35 Current mirror gain I <sub>QR</sub> = 2 ma 100 Current feed forward I <sub>QR</sub> = 2 ma 140 ODE Over load detection timer I <sub>VSD</sub> = 10 uA 12 Over load detection timer I <sub>VSD</sub> = 100 uA 1.2 AFTE DRIVER OUT high saturated I <sub>OUT</sub> = 50 mA, VCC-OUT 0.3 1.1 OUT low saturated I <sub>OUT</sub> = 100 mA 0.3 1 OUT low saturated I <sub>OUT</sub> = VCC/2 0.3 1 Peak OUT sink current OUT = VCC/2 0.7 25 Fall time C <sub>LOAD</sub> = 1 nF 25 Fall time C <sub>LOAD</sub> = 1 nF 15 Soft-start | ### **PIN FUNCTIONS** | NAME | NO. | TYPE | DESCRIPTION | |------|-----|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | COMP | 4 | I | Control input for the Pulse Width Modulator and Skip cycle comparators. COMP pull-up is provided by an internal 42 K resistor which may be used to bias an opto-coupler transistor. | | cs | 5 | I | Current sense input for current mode control and over-current protection. Current limiting is accomplished using a dedicated current sense comparator. If the CS comparator input exceeds 0.5 V, the OUT pin switches low for cycle-by-cycle current limit. CS is held low for 90 ns after OUT switches high to blank the leading edge current spike. | | GND | 6 | G | Ground connection return for internal circuits. | | OUT | 7 | 0 | High current output to the external MOSFET gate input with source/sink current capability of 0.3 A and 0.7 A respectively. | | QR | 1 | I | The auxiliary FLYBACK winding of the power transformer is monitored to detect the Quasi-Resonant operation. The peak auxiliary voltage is sensed to detect an output overvoltage (OVP) fault and shuts down the controller. | | SS | 3 | 0 | An external capacitor and an internal 22 $\mu A$ current source sets the soft-start ramp. | | VSD | 2 | 0 | Connect this pin to the Gate of the external start-up circuit FET; it will disable the start-up FET after VCC is valid. | | VCC | 8 | Р | VCC provides bias to controller and gate drive sections of the LM5023. An external capacitor must be connected from this pin to ground. | # **DEVICE INFORMATION** LM5023 Pin Configuration ### **FUNCTIONAL BLOCK DIAGRAM** #### **TYPICAL CHARACTERISTICS** 7.6 Figure 1. VCC<sub>ON</sub> vs. Temperature Figure 2. VCC<sub>OFF</sub> vs. Temperature Figure 3. $V_{RST}$ vs. Temperature Figure 4. ICC<sub>ST</sub> vs. Temperature Figure 5. ICC<sub>OP</sub> vs. Temperature Figure 6. $F_{\text{MAX}}$ vs. Temperature # **TYPICAL CHARACTERISTICS (continued)** Figure 7. CS Threshold vs. Temperature #### **FUNCTIONAL DESCRIPTION** The LM5023 is a Quasi-Resonant controller which contains all of the features needed to implement a highly efficient off-line power supply. The LM5023 uses the transformer auxiliary winding for demagnetization detection to ensure Quasi-Resonant operation (Valley-Switching) to minimize switching losses. For application that need to meet the ENERGY STAR® low standby power requirements, the LM5023 features an extremely low lq current (346 $\mu$ A) and skip cycle mode which reduces power consumption at light loads. The LM5023 uses a feedback signal from the output to provide a very accurate output voltage regulation <1%. To reduce overheating and stress during a sustained overload conditions the LM5023 offers a hiccup mode for over current protection and provides a current limit restart timer to disable the outputs and forcing a delayed restart (hiccup mode). For offline start-up, an external Depletion Mode N Channel MOSFET can be used. This method is recommended for applications where a very low standby power (<50 mW) is required. For application where a low standby power is not as critical an enhancement mode, N Channel MOSFET can be used. If an OVP is detected on the auxiliary winding (QR pin), the IC permanently latches off, requiring recycling of power to restart Additional features include line-current-feed forward, pulse-by-pulse current limit, and a maximum frequency clamp of 130 kHz. #### START-UP Referring to Figure 8, when the AC rectified line voltage is applied to the bulk energy storage capacitor; the N Channel Depletion Mode MOSFET is turned on and supplies the charging current to the VCC capacitor. When the voltage on the VCC pin reaches 12.5 V typical, the PWM controller, soft-start circuit and gate driver are enabled. When the LM5023 is enabled and the OUT drive signal starts switching the Flyback MOSFET, energy is being stored and then transferred from the transformer primary to the secondary windings. A bias winding, shown in Figure 8, delivers energy to the VCC capacitor to sustain the voltage on the VCC pin. The voltage supplied from the auxiliary winding should be within the range of 10 V to 14 V (where 16 V is the absolute maximum rating). After reaching the VCC<sub>ON</sub> threshold the LM5023 VSD open Drain output, which is pulled up to VCC during start-up, goes low. This applies a negative Gate to Source voltage on the Depletion Mode MOSFET turning it off. This disables the high voltage start-up circuit. The high voltage start-up circuit can be implemented in either of two ways; the first is shown in Figure 8, which uses an N Channel Depletion Mode FET, the second is shown in Figure 9, which uses an N Channel Enhancement Mode FET. The circuit using the Depletion Mode FET will have the lowest standby power. The standby power consumption of the FET is the voltage across the start-up FET multiplied by the Drain to Source Cutoff current with Gate negatively biased, this is typically 0.1 µA. Standby Power of the Start-up FET calculation: - Vin = 230Vac - VCC = 10V - Vdc max = 230 Vac $\sqrt{2}$ = 325 Vdc - IDOFF = $0.1 \mu A,~I_{DOFF}$ is the Depletion MODE FETs leakage current - Pd = IDOFF Vdc max = $0.1uA \cdot 325Vdc = 32.5\mu W$ When VCC < VCC(on) the current consumption of the $I_C = I_{CC(st)}$ , nominally 340 $\mu$ A. Figure 8. Start-Up With a Depletion Mode FET An alternative start-up circuit employs an Enhancement Mode FET with resistors connected from the rectified dc bus to the Gate of the FET, Figure 9. After the input AC power is applied the Enhancement Mode FET supplies the charging current to the VCC capacitor $C_{VCC}$ . After reaching the VCC $_{ON}$ threshold the LM5023 VSD open Drain output, which is pulled up to VCC during start-up, goes low. This grounds the Gate of the start-up MOSFET turning it off. The start-up resistors are always in the circuit, therefore the standby power consumed will be higher than if a Depletion Mode FET were used. - Vin = 230 Vac - VCC = 10 V - Vdcmax = 230Vac $\sqrt{2}$ = 325Vdc - Rstart up = $10M\Omega$ $$P_{\text{Re sistors}} = \frac{\text{Vdc}^2}{\text{Rstart} - \text{up}} = \frac{325^2}{10\text{M}\Omega} = 10.56\text{mW}$$ Figure 9. Start-Up With an Enhancement Mode FET #### **Quasi Resonant Operation** A Quasi-Resonant controlled Flyback converter operates by storing energy in the transformers primary during the MOSFETs on-time. During the on-time ( $T_{ON}$ ) VIN is applied across the primary of the transformer. The primary current starts out at zero and ramps towards a peak value ( $I_{PEAK}$ ). When the peak primary current reaches the feedback compensation error voltage the PWM comparator resets the output drive, turning off the MOSFET. Due to the phasing of the transformer, the output diode is reversed biased during the MOSFET on-time. During the MOSFETs off time the output diode is forward biased and the stored energy in the transformer primary inductor is transferred to the output. The voltage seen on the secondary inductor is $V_{OUT}$ plus the output diodes forward voltage drop, $V_F$ . The current in the output inductor linearly decreases from $I_{PEAK} \bullet Ns/Np$ to zero, refer to Figure 11. When the current in the secondary reaches zero, the transformer is demagnetized, and there is an open circuit on the secondary, and with the primary MOSFET also turned off, there is an open on the primary. A resonant circuit is formed between the transformers primary inductance and the MOSFET output capacitance. The resonant frequency is calculated by: Freq = $$2 \cdot \pi \sqrt{\text{Lp} \cdot \text{COSS}}$$ During the resonant period the Drain voltage of the MOSFET will ring down towards ground, refer to Figure 10. When the Drain voltage is at its minimum the Flyback MOSFET is turned back on. The point where the voltage is at its minimum is calculated by: $$td = \pi \bullet \sqrt{Lp \bullet COSS}$$ Figure 10. The Flyback Drain Voltage Waveform Transformer demagnetization is detected by sensing the transformers auxiliary winding. When the transformer is demagnetized the auxiliary winding voltage follows the Drain of the MOSFET and changes from Vout•Naux/Ns to -Vin•Naux/Np. Internal to the LM5203 QR pin is a comparator with a 0.35 V reference. As the auxiliary winding voltage falls below 0.35 V, the voltage is sensed and the comparator sets the PWM Flip-Flop turning on the Flyback MOSFET. Figure 11 shows the QR Converter typical waveforms; the auxiliary winding voltage, primary, and secondary current waveforms. It is possible to adjustable the delay on the auxiliary winding with a resistor and external capacitor to ensures that the MOSFET switches when its Drain voltage is at its minimum, refer to the schematic in Figure 14 and the section on Valley Switching for details. The benefits of QR operation are reduced EMI, and turn-on switching losses. Figure 11. QR Converter Typical Waveforms # **Quasi Resonant Operating Frequency** When the primary side Flyback MOSFET turns on, the current ramps up until the peak primary current exceeds the feedback compensation error voltage. When this occurs the PWM comparator resets the output drive, turning off the MOSFET. The current ramps up with a slope of: $$\frac{Vin}{Lp} = \frac{di}{dt}$$ The t<sub>ON</sub> time of the switch is calculated by: $$ton = \frac{Lp}{Vin} \bullet lpk$$ When the primary side Flyback MOSFET is turned off, the energy stored in the primary inductance is transfer to the secondary inductance, the off time to transfer all of the energy is: $$toff = Ipk \bullet \frac{n \bullet Lp}{Vo + Vf}$$ The total switching period is: $$Tp = ton + toff + tdly$$ The resonant circuit created by the transformer primary inductance and the MOSFETs output capacitance is the tdly time, refer to Figure 11. $$tdly = \frac{\pi}{2} \bullet \sqrt{Lp \bullet COSS}$$ Pout = $$\frac{1}{2} \cdot Lp \cdot lpk^2 \cdot Freq \cdot \eta$$ Combining equations: Freq := $$\frac{1}{\left[\mathsf{Lp} \cdot 2 \cdot \mathsf{Pout} \cdot \left[\frac{\mathsf{n} \cdot (\mathsf{Vo} + \mathsf{Vf} + \mathsf{Vin}}{\eta \cdot \left[\mathsf{Vin} \cdot \left[\mathsf{n} \cdot (\mathsf{Vo} + \mathsf{Vf})\right]\right]\right]^{2}\right] + \mathsf{tdly}}$$ From inspection of the equations, it can be seen that the QR Flyback converter does not operate at a fixed frequency. The frequency varies with the output load, input line voltage, or a combination of the two. In order to keep LM5023 frequency below the EMI starting limit of 150 kHz per CISPR--22, the LM5023 has an internal timer which prevents the output drive from restarting within 7.69 µs of the previous driver output (OUT) high to low transition. This timer clamps the maximum switching frequency from exceeding 130 kHz (typical). #### **PWM Comparator** The PWM comparator compares the current sense signal with the loop error voltage from the COMP pin. The COMP pin voltage is reduced by a fixed 0.75 V offset and then attenuated by a 3:1 resistor divider. The PWM comparator input offset voltage is designed such that less than 0.75 V at the COMP pin will result in a zero duty cycle at the controller output. #### **Soft-Start** The soft-start feature allows the power converter to gradually reach the initial steady state operating point, thereby reducing start-up stresses and current surges. At power on, after the VCC reaches the VCC<sub>ON</sub> threshold an internal 22 µA current source charges an external capacitor connected to the SS pin. The capacitor voltage will ramp up slowly and will limit the COMP pin voltage and the duty cycle of the output pulses. #### **Gate Driver** The LM5023 driver (OUT) was designed to drive the gate of an N Channel MOSFET and is capable of sourcing a peak current of 0.4 A and sinking 0.7 A. #### **Skip Cycle Operation** During light load conditions, the efficiency of the switching power supply typically drops as the losses associated with switching and operating bias currents of the converter become a significant percentage of the power delivered to the load. The largest component of the power loss is the switching loss associated with the gate driver and external MOSFET gate charge. Each PWM cycle consumes a finite amount of energy as the MOSFET is turned on and then turned off. These switching losses are proportional to the frequency of operation. To improve the light load efficiency the LM5023 enters a Skip Cycle mode during light load conditions. As the output load is decreased, the COMP pin voltage is reduced by the voltage feedback loop to reduce the Flyback converters peak primary current. Referring to the Block Diagram, the PWM comparator input tracks the COMP pin voltage through a 0.75 V level shift circuit and a 3:1 resistor divider. As the COMP pin voltage falls, the input to the PWM comparator falls proportionately. When the PWM comparator input falls to 125 mV, the Skip Cycle comparator detects the light load condition and disables output pulses from the controller. The LM5023 also reduces all internal bias currents, while in skip mode, to further reduce quiescent power. The controller continues to skip switching cycles until the power supply output falls and the COMP pin voltage increases to demand more output current. The number of cycles skipped will depend on the load and the response time of the frequency voltage loop compensation network. Eventually the COMP voltage will increase when the voltage loop requires more current to sustain the regulated output voltage. When the PWM comparator input exceeds 135 mV (10 mV hysteresis), normal fixed frequency switching resumes. Typical light load operation power supply designs will produce a short burst of output pulses followed by a long skip cycle interval (no drive pulses). The result is a large reduction in the average input power. Figure 12. LM5023 Modulation Curve #### **Current Limit/Current Sense** The LM5023 provides a cycle-by-cycle over current protection feature. Current limit is triggered by an internal current sense comparator with a threshold of 500 mV. If the CS pin voltage plus the current limit feed forward signal voltage exceeds 500 mV, the MOSFET drive signal (OUT) will be terminated. An RC filter, located near the LM5023 CS pin is recommended to attenuate the noise coupled from the power FET's gate to source switching. The CS pin capacitance is discharged at the end of each PWM cycle by an internal switch. The discharge switch remains on for an additional 90 ns for Leading Edge Blanking (LEB). LEB prevents the LM5023 current sense comparator from being falsely triggered due to the noise generated by the switch currents initial spike. The LM5023 current sense comparator is very fast, and may respond to short duration noise pulses. Layout considerations are critical for the current sense filter and sense resistor. The capacitor associated with the CS filter must be placed very close to the device and connected directly to the pins of the IC (CS and GND). If a current sense transformer is used, both leads of the transformer secondary should be routed to the sense resistor, which should also be located close to the IC. If a current sense resistor located in the power FET's source is used for current sense, a low inductance resistor is required. In this case, all of the noise sensitive low current grounds should be connected in common near the IC and then a single connection should be made. #### **APPLICATION INFORMATION** #### **Line Current Limit Feed Forward** In a peak current mode controlled when the power supply is in an overload, the peak current (measured across the current sense resistor VCS) is compared to a voltage reference for overload protection. If the peak current exceeds the reference the LM5023 controller will turn off the primary side Flyback MOSFET on a cycle-by-cycle basls. However, the primary switch can't be turned off instantly, as there are several unavoidable delays. The first delay is caused by the LEB circuit which provides leading-edge blanking. The second delay is caused by the propagation delay between the detecting point of VCS and the actual turn off of the power MOSFET. The total delay time (tprop) refer to Figure 13, includes the current limit comparator, the logic, the gate driver, and the power MOSFET turning off. The propagation delay causes the peak primary current to overshoot, the overshoot increase the maximum peak current beyond the calculated value. The peak current overshoot increase as the AC line voltage increase because of the increase in the slope of the primary current: $$\frac{Vin}{Lp} = \frac{di}{tprop}$$ This increase in the peak input current overshoot causes a wide variation of overpower limit in a Flyback converter. In Figure 4, it can be seen that the overpower limit increases with the input line voltage, because of lpkmax increase: $$lpk\,max = \sqrt{\frac{Pout \bullet 2}{Lp \bullet Freq \bullet \eta}} + \frac{Vin}{Lp} \bullet tprop$$ $$Pin = \frac{1}{2} \bullet lpk_{max}{}^{2} \bullet Lp \bullet Freq$$ Pout = $$\frac{\text{Pin}}{\eta}$$ Figure 13. Line Current Feed Forward To improve the overpower limit accuracy over the full Universal Input Line; the LM5023 integrates Line Current Limit Feed Forward. Line Current Limit Feed Forward improve the overpower limit by summing a current proportional to the input rectified line into the current sense resistor R<sub>SENSE</sub>), refer to Figure 14. The current proportional to the input line biases up the current sense pin, this turns off the Flyback MOSFET earlier at high input line. This feature compensates for the propagation delays creating a overpower protection that is nearly constant over the Universal Input Line. To implement Line Current Limit Feed Forward, the first step is to calculate the QR switching frequency at low line and then at high line when the power supply is operating in current limit. #### For our example: - Lp = 400 µH - R<sub>SENSE</sub> = 0.15 Ω - Vdc<sub>min</sub> = 127 V - Vdc<sub>max</sub> = 325 V - Tprop = 160 ns - V<sub>CS</sub> = 0.5 V - naux = 10.9 - n = ns/np = .167 - tdly = 580 ns $$Freq\_LL = \frac{1}{\left(\frac{Vcs}{Rsense}\right) \bullet Lp \bullet \left[\left(\frac{1}{Vdc_{min}}\right) + \frac{1}{(Vout + Vf) \bullet n}\right] + tdly}$$ $$Freq\_LL = \frac{1}{\left(\frac{0.5V}{0.15\Omega}\right) \bullet 400\mu H \bullet \left\lceil \left(\frac{1}{127V}\right) + \frac{1}{(19V + 0.7V) \bullet 6} \right\rceil + 580ns} = 49.6kHz$$ Freq\_HL = $$\frac{1}{\left(\frac{Vcs}{Rsense}\right) \bullet Lp \bullet \left[\left(\frac{1}{Vdc_{max}}\right) + \frac{1}{(Vout + Vf) \bullet 6}\right] + tdly}$$ $$Freq\_HL = \frac{1}{\left(\frac{0.5V}{0.15\Omega}\right) \bullet 400\mu H \bullet \left[\left(\frac{1}{325V}\right) + \frac{1}{(19V + 0.7V) \bullet 6}\right] + 580ns} = 62.3kHz$$ The next step is to calculate the uncompensated output power at the minimum and maximum input line voltage while in current limit. Pout\_LL = $$\frac{1}{2} \cdot \text{Lp} \cdot \left( \frac{\text{VCS}}{\text{Rsense}} \right)^2 \cdot \text{Freq\_LL} \cdot \eta$$ Pout \_LL = $$\frac{1}{2} \cdot 400 \mu \text{H} \cdot \left(\frac{0.5}{0.15}\right)^2 \cdot 49.6 \text{kHz} \cdot 0.86 = 94.9 \text{W}$$ Pout\_HL = $$\frac{1}{2}$$ •Lp• $\left(\frac{VCS}{Rsense}\right)^2$ •Freq\_HL• $\eta$ Pout \_HL = $$\frac{1}{2}$$ •400 $\mu$ H• $\left(\frac{0.5}{0.15}\right)^2$ •62.3kHz•0.86 = 119.1W Step three is to calculate the peak current at high line so it does not deliver more power than while it is operating at low line (94.9 W). One thing that complicates the Line Current Limit Feed Forward calculation is that with Quasi Resonant operation the switching frequency changes with line and load. We have two equations and two unknowns, the peak primary current and the QR frequency. This requires use of the quadratic equation: $$ax^2 + Bx + C = 0$$ The positive root is: $$x = \frac{\left(B + \sqrt{B^2 + 4DT}\right)}{4}$$ $$Freq\_Comp = \frac{4}{\left[ \sqrt{4 \bullet tdly + \frac{2 \bullet Lp \bullet Pout\_LL \bullet (Vout + Vf + n \bullet Vdc max)^2}{\eta \bullet Vdc max^2 \bullet (Vout + Vf)^2}} \right] + \frac{\sqrt{2} \bullet Lp \bullet Vout + Vf + n \bullet Vdc max \bullet \sqrt{\frac{Pout\_LL}{\eta \bullet Lp}}}{Vdc max \bullet (Vout + Vf)} \right]^2}$$ $$Freq\_Comp = \frac{4}{\left[ \sqrt{4 \cdot 580 ns + \frac{2 \cdot 400 \mu H \cdot 94.9 \cdot (19 + 0.7 + 0.167 \cdot 325 V)^2}{0.86 \cdot 325 V^2 \cdot (19 V + 0.7 V)^2}} \right] + \frac{\sqrt{2} \cdot 400 \mu H \cdot (19 V + 0.7 V + 0.167 \cdot 325 V) \cdot \sqrt{\frac{94.9 W}{0.86 \cdot 400 \mu H}}}{325 V \cdot (19 V + 0.7 V)} \right]^2} = 76.8 kHz$$ Step four is to calculate the peak current. $$\begin{split} &\text{IL\,max\_LL} = \sqrt{\frac{2 \bullet \text{Pout\_LL}}{\eta \bullet \text{Lp} \bullet \text{Freq\_Comp}}} \\ &\text{IL\,max\_LL} = \sqrt{\frac{2 \bullet 94.9W}{0.86 \bullet 400 \mu \text{H} \bullet 76.8 \text{kHz}}} = 2.679 \text{Apk} \\ &\text{VCS\_CL} = \text{Rsense} \bullet \left[ \text{IL\,max\_CL} - \left( \frac{\text{Vdc\,max}}{\text{Lp}} \right) \bullet \text{tprop} \right] \\ &\text{VCS\_CL} = 0.15 \Omega \bullet \left[ 2.679 \text{Apk} - \left( \frac{325 \text{V}}{400 \mu \text{H}} \right) \bullet 160 \text{ns} \right] = 0.382 \text{V} \end{split}$$ For the power supply to go into pulse-by-pulse current limit the voltage across the current sense resistor must be 0.5 V, so: $$VCS_OFFSET := V_{CS} - VCS_CL$$ VCS\_OFFSET is the required voltage offset that must be injected across the current sense resistor, R<sub>SENSE</sub>. VCS OFFSET := $$V_{CS} - VCS$$ $CL = 0.5V - 0.382V = 0.118V$ After calculating the required offset voltage, use the following equations to calculate the required current feed forward: While the main Flyback switch is on, Q1, the voltage on the Auxiliary winding will be negative and proportional to the rectified line. $$-Vaux = \frac{Vdc}{Naux}$$ $$IQR = \frac{-Vaux}{R1}$$ IQR should be chosen in the range of 1 ma to 4 ma. The demagnetization circuit impedance should be calculated to limit the maximum current flowing through Pin 1 to less than 4 mA. $R_{OFFSET}$ = 6.6 k $\Omega$ + $R_{EXTERNAL}$ (the 6.6 k $\Omega$ resistance is internal to the LM5023). Where: Naux is the number of turns on the Flyback primary (Np) divided by the number of turns on the transformer Auxiliary (Naux) winding. The current mirror in the QR pin input has a gain of 100; this will offset the voltage on the current sense pin by: $$VCSoffset = \frac{IQR}{100} \bullet \left(6.6k\Omega + Rexternal\right)$$ Set IQR= 1.75 mA $$R_1 = \frac{\frac{\text{Vdc max}}{\text{naux}}}{\text{IQR}} = \frac{325\text{V}}{\frac{10.9}{1.75\text{mA}}} = 17.0\text{k}\Omega$$ $$ROFFSET = \frac{VOFFSET}{IQR} \bullet 100 = \frac{0.118V}{1.75mA} \bullet 100 = 6742\Omega$$ ROFFSET = RINTERNAL + REXTERNAL REXTERNAL = ROFFSET $$-6.6k\Omega = 6742\Omega - 6.6k\Omega = 142\Omega$$ No external resistor is required based on the applications describe above, so a 499 $\Omega$ resistor and 100 pF capacitor are installed in the CS pin input as a noise filter. Figure 14. Current Feed Forward #### **Overvoltage Protection** Output overvoltage protection is implemented with the LM5023 by monitoring the QR pin during the time when the main Flyback MOSFET is off and the energy stored in the transformer primary is being transferred to the secondary. There is a delay prior to sampling the QR pin during the MOSFETs off time, TOVP. There are two reasons for the delay, the first is to blank the voltage spike which is a result of the transformers leakage inductance. The second is to improve the accuracy of the output voltage sensing, referring to the transformer auxiliary winding voltage shown in Figure 11. It is clear there is a down slope in the voltage which represents the decreasing VF of the output rectifier and resistance voltage drop (IS x RS) as the secondary current decreases to zero, so by delaying the sampling of the QR voltage a more accurate representation of the output voltage is achieved. Connected to the QR pin is a comparator with a 3.0 V reference. The transformers auxiliary voltage is proportional to Vout by the transformers turns ratio: $$Vaux=(V_O+V_F)\cdot Naux/Ns$$ (1) To set the OVP, a voltage divider is connected to the transformers auxiliary winding, refer to Figure 13. In the section titled Line Current Limit Feed Forward, we developed equations to improve the power limit. Resistor R1 was calculated for Line Current Limit Feed Forward; to implement OVP we now need to calculate R2. $$V_{OVP} = Vaux \_OVP \bullet \frac{R2}{R1 + R2}$$ $$R2 = 3.0V \bullet \frac{R1}{Vaux \quad OVP - 3V}$$ When an OVP fault has been detected, the LM5023 OUT driver is latched-off. VCC will discharge to VCCMIN and the VSD pin will be asserted high, allowing the Depletion Mode FET to turn-on and charge up the VCC capacitor to VCC $_{\rm ON}$ . The VSD pin will be toggled on-off-on to maintain VCC to the controller. The only way to clear the fault is to removed the input power and allow the controllers VCC voltage to drop below $V_{\rm RST}$ , 5.0 V. #### **Valley Switching** For QR operation the Flyback MOSFET is turned on with the minimum Drain voltage. The delay on the auxiliary winding can be adjusted with an external resistor and capacitor to improve valley switching. The delay-time, tdly, must equal half of the natural oscillation period: $$tdly = \frac{\pi}{2} \bullet \sqrt{Lp \bullet COSS}$$ By substituting We can calculate the RC time constant to achieve the minimum Drain voltage when the LM5023 turns on the Flyback MOSFET. $$Cd := \frac{\left[ \left( \frac{\pi}{2} \right) \cdot \sqrt{Lp_{used} \cdot Coss} \right]}{RFF}$$ The LM5023 QR pin's capacitance is approximately 20 pF, so CdUSED = Cd -20 pF $$RFF := \frac{\left(R1 \cdot R2\right)}{\left(R1 + R2\right)}$$ R1 and R2 were previously calculated to set the Line Current Limit Feed Forward and Overvoltage protection. #### **Hiccup Mode** Hiccup Mode is a method to prevent the power supply from over-heating during and extended overload condition. In an overload fault, the current limit comparator turns off the driver output on pulse-by-pulse basis. This starts the Over Load Detection Timer, after the Over Load Detection Timer (OLDT) times out, the current limit comparator is rechecked, if the power supply is still in an overload condition, the OUT drive is Latched-off and VCC is allowed to drop to $VCC_{OFF}$ (7.5 V). When VCC reaches VCC<sub>OFF</sub>, the VSD open drain output is disabled allowing the Depletion Mode start-up FET to turn-on, charging up the VCC capacitor to VCC<sub>ON</sub> (12.5 V). When VCC reaches VCC<sub>ON</sub>, the VSD output goes low turning-off the Depletion Mode FET. The VCC capacitor is discharged from VCC<sub>ON</sub> to VCC<sub>OFF</sub> at a rate proportional to the VCC capacitor and the ICC<sub>ST</sub> current (346 $\mu$ A typical). The charging and discharging of the VCC capacitor is repeated four times (refer to Figure 15) so the total Hiccup time is: $$t$$ HICCUP = $t$ CHARGE • $4 + t$ DISCHARGE • $4$ After allowing VCC to charge and discharge four times, the LM5023 goes through an auto restart sequence, enabling the LM5023 soft-start and driver output. It is important to set the Over Load Detection Timer long enough so that under low input line and full load conditions that the power supply will have enough time to start-up. The Over Load Detection Timer can be set with the resister in series with the VSD pin ®<sub>VSD</sub>), refer to Figure 8. $$I_{VSD} = \frac{VCC}{R_{VSD}} = \frac{10V}{1M\Omega} = 10\mu A$$ OVER\_Load\_Detection\_Timer = $$\frac{2 \bullet 60 \text{nA}}{I_{VSD}} = \frac{2 \bullet 60 \text{nA}}{10 \text{uA}} = 12 \text{m sec}$$ Normally it is recommended that $R_{VSD}>1$ M $\Omega$ , if a lower value is used then the standby power will be higher. Assumina: If the Depletion Mode FET charges the VCC capacitor with 2 mA, VCC Capacitor is 10 uF. $$t_{CHARGE} = \frac{\left(VCC_{ON} - VCC_{OFF}\right)}{I_{CHARGE}} \bullet C_{VCC} = \frac{12.5V - 7.5V}{2mA} \bullet 10vF = 25ms$$ $$t_{\text{DISCHARGE}} = \frac{\left(\text{VCC}_{\text{ON}} - \text{VCC}_{\text{OFF}}\right)}{\text{ICCst}} \bullet \text{CVCC} = \frac{12.5\text{V} - 7.5\text{V}}{346\mu\text{A}} \bullet \text{10}\mu\text{F} = 145\text{ms}$$ thiccup = $25ms \cdot 4 + 145ms \cdot 4 = 680ms$ Figure 15. Hiccup Mode Timing # **EVALUATION BOARD SCHEMATIC** # **REVISION HISTORY** | CI | changes from Revision C (August, 2013) to Revision D | Page | |----|------------------------------------------------------------------|------| | • | Added LM5023 Pin Configuration | 5 | | • | Changed FUNCTIONAL BLOCK DIAGRAM. | 6 | | • | Added VCC < VCC(on) the current consumption. | 9 | | • | Changed IQR equation from R <sub>OFFSET</sub> to R1. | 19 | | • | Changed Current Feed Forward resistor value from 1 kΩ to 6.6 kΩ. | 21 | # PACKAGE OPTION ADDENDUM 10-Dec-2020 #### PACKAGING INFORMATION www.ti.com | Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------| | LM5023MM-2/NOPB | ACTIVE | VSSOP | DGK | 8 | 1000 | RoHS & Green | SN | Level-1-260C-UNLIM | -40 to 125 | SK9B | Samples | | LM5023MMX-2/NOPB | ACTIVE | VSSOP | DGK | 8 | 3500 | RoHS & Green | SN | Level-1-260C-UNLIM | -40 to 125 | SK9B | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. 10-Dec-2020 www.ti.com 21-Oct-2021 # TAPE AND REEL INFORMATION | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | B0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | LM5023MM-2/NOPB | VSSOP | DGK | 8 | 1000 | 178.0 | 12.4 | 5.3 | 3.4 | 1.4 | 8.0 | 12.0 | Q1 | | LM5023MMX-2/NOPB | VSSOP | DGK | 8 | 3500 | 330.0 | 12.4 | 5.3 | 3.4 | 1.4 | 8.0 | 12.0 | Q1 | www.ti.com 21-Oct-2021 #### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |------------------|--------------|-----------------|------|------|-------------|------------|-------------| | LM5023MM-2/NOPB | VSSOP | DGK | 8 | 1000 | 208.0 | 191.0 | 35.0 | | LM5023MMX-2/NOPB | VSSOP | DGK | 8 | 3500 | 367.0 | 367.0 | 35.0 | # DGK (S-PDSO-G8) # PLASTIC SMALL-OUTLINE PACKAGE NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 per end. - Body width does not include interlead flash. Interlead flash shall not exceed 0.50 per side. - E. Falls within JEDEC MO-187 variation AA, except interlead flash. # DGK (S-PDSO-G8) # PLASTIC SMALL OUTLINE PACKAGE #### NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. # 重要声明和免责声明 TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。 这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。 这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。 TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 TI 反对并拒绝您可能提出的任何其他或不同的条款。 邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2021,德州仪器 (TI) 公司