









LM5012-Q1

OCTOBER 2022

# LM5012-Q1 具有超低 IQ 的汽车类 100V 输入、2.5A 非同步直流/直流降压转换器

# 1 特性

- 符合面向汽车应用的 AEC-Q100 标准
  - 器件温度等级 1: -40°C 至 +125°C 的环境温
- 提供功能安全
  - 可帮助进行功能安全系统设计的文档
- 专为可靠耐用的应用而设计
  - 6V 至 100V 的宽输入电压范围
  - 具有 40°C 至 +150°C 的结温范围
  - 固定 3.5 ms 内部软启动计时器
  - 峰值电流限制保护
  - 输入 UVLO 和热关断保护
- 针对超低 EMI 要求进行了优化
  - 符合 CISPR 25 5 类标准
- 适用于可扩展的汽车电源
  - 与 LM5163-Q1 和 LM5164-Q1 ( 100V、0.5A 或 1A)以及LM5013-Q1(100V、3.5A)引脚对引 脚兼容
  - 最短导通时间和关闭时间低至 50 ns
  - 10 µA 空载睡眠电流
  - 3.1 µA 关断静态电流
- 通过集成技术减小解决方案尺寸,降低成本
  - COT 模式控制架构
  - 集成 100V、0.25 Ω 功率 MOSFET
  - 1.2V 内部电压基准
  - 无环路补偿组件
  - 内部 VCC 偏置稳压器和自举二极管
- 使用 WEBENCH® Power Designer 并借助 LM5013-Q1 创建定制稳压器设计

# 2 应用

- 混合动力、电动和动力总成系统
- 逆变器和电机控制
- 48V 至 12V 直流/直流转换器



典型应用,V<sub>IN(nom)</sub> = 48V、V<sub>OUT</sub> = 12V、I<sub>OUT(max)</sub> =  $2.5A \cdot F_{SW(nom)} = 300kHz$ 

# 3 说明

LM5012-Q1 非同步降压转换器用于在宽输入电压范围 内进行调节,从而更大限度地减少对外部浪涌抑制元件 的需求。50ns 的最短可控导通时间有助于实现较大的 降压转换比,支持从 48V 标称输入到低电压轨的直接 降压转换,从而降低系统的复杂性并减少解决方案成 本。LM5012-Q1 能够在输入电压突降至 6V 时根据需 要以接近 100% 的占空比继续工作,因而是高性能 48V 电池汽车应用和 MHEV/EV 系统的理想选择。

LM5012-Q1 具有集成式高侧功率 MOSFET,可提供高 达 2.5A 的输出电流。恒定导通时间 (COT) 控制架构可 提供几乎恒定的开关频率,具有出色的负载和线路瞬态 响应。LM5012-Q1 的其他特性包括超低  $I_O$  运行 (可实 现较高的轻负载效率)、创新的峰值过流保护、集成式 VCC 偏置电源和自举二极管、精密使能和输入 UVLO 以及具有自动恢复功能的热关断保护。开漏 PGOOD 指示器可提供进行定序、故障报告和输出电压监视功

LM5012-Q1 2.5A 符合汽车 AEC-Q100 1 级标准,采 用 8 引脚 SO PowerPAD™ 集成电路封装。该器件的 1.27mm 引脚间距可以为高电压应用提供足够的间距。

#### 封装信息

| NAME:     |                       |                 |  |  |  |
|-----------|-----------------------|-----------------|--|--|--|
| 器件型号      | 封装 <sup>(1)</sup>     | 封装尺寸(标称值)       |  |  |  |
| LM5012-Q1 | DDA(SO<br>PowerPAD,8) | 4.89mm × 3.90mm |  |  |  |

如需了解所有可用封装,请参阅数据表末尾的可订购产品附



典型应用效率,V<sub>OUT</sub> = 12V



# **Table of Contents**

| 1 特性                                 | 1  | 8.4 Device Functional Modes             | 16               |
|--------------------------------------|----|-----------------------------------------|------------------|
| 2 应用                                 |    | 9 Application and Implementation        | 17               |
|                                      |    | 9.1 Application Information             | 17               |
| 4 Revision History                   |    | 9.2 Typical Application                 | 17               |
| 5 Device Comparison Table            |    | 9.3 Power Supply Recommendations        | 23               |
| 6 Pin Configuration and Functions    |    | 9.4 Layout                              | 23               |
| 7 Specifications                     |    | 10 Device and Documentation Support     | <mark>2</mark> 9 |
| 7.1 Absolute Maximum Ratings         |    | 10.1 Device Support                     |                  |
| 7.2 ESD Ratings                      |    | 10.2 Documentation Support              |                  |
| 7.3 Recommended Operating Conditions |    | 10.3 接收文档更新通知                           | 30               |
| 7.4 Thermal Information              |    | 10.4 支持资源                               | 30               |
| 7.5 Electrical Characteristics       |    | 10.5 Trademarks                         | 30               |
| 7.6 Typical Characteristics          | 8  | 10.6 Electrostatic Discharge Caution    | 30               |
| 8 Detailed Description               |    | 10.7 术语表                                | 30               |
| 8.1 Overview                         |    | 11 Mechanical, Packaging, and Orderable |                  |
| 8.2 Functional Block Diagram         | 11 | Information                             | 30               |
| 8.3 Feature Description              |    |                                         |                  |
| 0.0 r catalo Boochpion               |    |                                         |                  |

**4 Revision History** 注:以前版本的页码可能与当前版本的页码不同

| DATE         | REVISION | NOTES           |
|--------------|----------|-----------------|
| October 2022 | *        | Initial Release |



# **5 Device Comparison Table**

| Device    | Description                                                 | Orderable Part Number | Package                                    | V <sub>IN</sub> | I <sub>OUT</sub> |
|-----------|-------------------------------------------------------------|-----------------------|--------------------------------------------|-----------------|------------------|
| LM5163-Q1 | Automotive 100-V input, 0.5-A synchronous buck converter    | LM5163QDDARQ1         | SO PowerPAD (8) integrated circuit package | 100 V           | 0.5 A            |
| LM5164-Q1 | Automotive 100-V input, 1-A synchronous buck converter      | LM5164QDDARQ1         | SO PowerPAD (8) integrated circuit package | 100 V           | 1 A              |
| LM5012-Q1 | Automotive 100-V, 2.5-A non-<br>synchronous buck converter  | LM5012QDDARQ1         | SO PowerPAD (8) integrated circuit package | 100 V           | 2.5 A            |
| LM5012    | 100-V input, 2.5-A non-<br>synchronous buck converter       | LM5012DDAR            | SO PowerPAD (8) integrated circuit package | 100 V           | 2.5 A            |
| LM5013-Q1 | Automotive, 100-V, 3.5-A non-<br>synchronous buck converter | LM5013QDDARQ1         | SO PowerPAD (8) integrated circuit package | 100 V           | 3.5 A            |
| LM5013    | 100-V, 3.5-A non-synchronous buck converter                 | LM5013DDAR            | SO PowerPAD (8) integrated circuit package | 100 V           | 3.5 A            |



# **6 Pin Configuration and Functions**



图 6-1. 8-Pin SO PowerPAD<sup>™</sup> Integrated Circuit Package DDA Package (Top View)

表 6-1. Pin Functions

| Pin Name NO. |         | Type <sup>(1)</sup> | Decarintion                                                                                                                                                                                                                                                                                                                                                                                            |  |  |
|--------------|---------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
|              |         | Type                | Description                                                                                                                                                                                                                                                                                                                                                                                            |  |  |
| GND          | 1       | G                   | Ground connection for internal circuits                                                                                                                                                                                                                                                                                                                                                                |  |  |
| VIN          | 2       | Р                   | Regulator supply input pin to high-side power MOSFET and internal bias regulator. Connect directly to the input supply of the buck converter with short, low impedance paths.                                                                                                                                                                                                                          |  |  |
| EN/UVLO      | 3       | ı                   | Precision enable and undervoltage lockout (UVLO) programming pin. If the EN/UVLO voltage is below 1.1 V, the converter is in shutdown mode with all functions disabled. If the UVLO voltage is greater than 1.1 V and below 1.5 V, the converter is in standby mode with the internal VCC regulator operational and no switching. If the EN/UVLO voltage is above 1.5 V, the start-up sequence begins. |  |  |
| RON          | 4       | I                   | On-time programming pin. A resistor between this pin and GND sets the buck switch on time.                                                                                                                                                                                                                                                                                                             |  |  |
| FB           | 5       | I                   | Feedback input of voltage regulation comparator                                                                                                                                                                                                                                                                                                                                                        |  |  |
| PGOOD        | 6       | 0                   | Power-good indicator. This pin is an open-drain output pin. Connect to a source voltage through an external pullup resistor between 10 k $\Omega$ to 100 k $\Omega$ .                                                                                                                                                                                                                                  |  |  |
| BST          | BST 7 P |                     | Bootstrap gate-drive supply. Required to connect a high-quality 2.2-nF, 50-V X7R ceramic capacitod between BST and SW to bias the internal high-side gate driver.                                                                                                                                                                                                                                      |  |  |
|              |         | Р                   | Switching node that is internally connected to the source of the high-side NMOS buck switch. Connect to the switching node of the power inductor and Schottky diode.                                                                                                                                                                                                                                   |  |  |
| EP           | _       | _                   | Exposed pad of the package. No internal electrical connection. Connect the EP to the GND pin and connect to a large copper plane to reduce thermal resistance.                                                                                                                                                                                                                                         |  |  |

(1) G = Ground, I = Input, O = Output, P = Power

# 7 Specifications

# 7.1 Absolute Maximum Ratings

Over operating junction temperature range (unless otherwise noted) (1)

|                       |                                | MIN   | MAX   | UNIT |
|-----------------------|--------------------------------|-------|-------|------|
| Pin voltage           | VIN to GND                     | - 0.3 | 100   | V    |
| Pin voltage           | SW to GND                      | - 1.5 | 100   | V    |
| Pin voltage           | SW to GND, <20-ns transient    | - 3   |       | V    |
| Pin voltage           | BST to GND                     | - 3   | 105.5 | V    |
| Pin voltage           | BST to SW                      | - 0.3 | 5.5   | V    |
| Pin voltage           | EN/UVLO to GND                 | - 0.3 | 100   | V    |
| Pin voltage           | FB, RON to GND                 | - 0.3 | 5.5   | V    |
| Pin voltage           | PGOOD to GND                   | - 0.3 | 14    | V    |
| Boostrap<br>capacitor | External BST to SW capacitor   | 1.5   | 2.5   | nF   |
| TJ                    | Operating junction temperature | - 40  | 150   | °C   |
| T <sub>stg</sub>      | Storage temperature            | - 65  | 150   | °C   |

<sup>(1)</sup> Operation outside the *Absolute Maximum Ratings* may cause permanent damage to the device. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operation Condition. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.

### 7.2 ESD Ratings

|                    |                         |                                                                                           |                                   | VALUE | UNIT |
|--------------------|-------------------------|-------------------------------------------------------------------------------------------|-----------------------------------|-------|------|
| V <sub>(ESD)</sub> | Electrostatic discharge | Human body model (HBM), per AEC-Q100-002 <sup>(1)</sup><br>HBM ESD Classification Level 2 |                                   | ±2000 | V    |
|                    |                         | Charge device model (CDM), per AEC-Q100-011,<br>CDM ESD Classification Level C4B          | All pins<br>except<br>corner pins | ±500  | V    |
|                    |                         |                                                                                           | Corner pins                       | ±750  | V    |

(1) AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification



# 7.3 Recommended Operating Conditions

Over the operating junction temperature range (unless otherwise noted).

|                  |                                |                | MIN   | NOM | MAX   | UNIT |
|------------------|--------------------------------|----------------|-------|-----|-------|------|
| V <sub>IN</sub>  | Input voltage voltage range    |                | 6     |     | 100   | V    |
|                  | Pin voltage                    | SW to GND      | - 0.3 |     | 100   | V    |
|                  | Pin voltage                    | BST to GND     | - 0.3 |     | 105.5 | V    |
|                  | Pin voltage                    | BST to SW      | - 0.3 |     | 5.5   | V    |
|                  | Pin voltage                    | FB, RON to GND | - 0.3 |     | 5.5   | V    |
|                  | Pin voltage                    | EN/UVLO to GND | - 0.3 |     | 100   | V    |
|                  | PGOOD to GND                   |                | - 0.3 |     | 14    | V    |
| I <sub>OUT</sub> | Output current range           |                |       | 2   | 2.5   | Α    |
|                  | F <sub>SW</sub>                |                |       |     | 1000  | kHz  |
| t <sub>ON</sub>  | Programmable on-time           |                | 50    |     | 1000  | ns   |
| C <sub>BST</sub> | External BST to SW capacitance |                | 1.5   | 2.2 | 2.5   | nF   |
| T <sub>J</sub>   | Operating junction temperature |                | -40   |     | 150   | °C   |

#### 7.4 Thermal Information

|                                      | THERMAL METRIC <sup>(1)</sup>                          | DDA (SOIC)<br>8 PINS | UNIT |
|--------------------------------------|--------------------------------------------------------|----------------------|------|
| R e JA                               | Junction-to-ambient thermal resistance (LM5013-Q1 EVM) | 29.0                 | °C/W |
| R <sub> θ JA</sub>                   | Junction-to-ambient thermal resistance                 | 34.8                 | °C/W |
| R <sub>θ</sub> JC(top)               | Junction-to-case (top) thermal resistance              | 22.8                 | °C/W |
| R <sub> <math>\theta</math> JB</sub> | Junction-to-board thermal resistance                   | 9.5                  | °C/W |
| R <sub>θ JC(bot)</sub>               | Junction-to-case (bottom) thermal resistance           | 1.3                  | °C/W |
| $\Psi_{JB}$                          | Junction-to-board characterization parameter           | 9.4                  | °C/W |
| $\Psi_{JT}$                          | Junction-to-top characterization parameter             | 0.3                  | °C/W |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

#### 7.5 Electrical Characteristics

 $T_J = -40^{\circ}\text{C}$  to +150°C,  $V_{IN} = 24 \text{ V}$ . Typical values are at  $T_J = 25^{\circ}\text{C}$  and  $V_{EN/UVLO} = 2 \text{ V}$  (unless otherwise noted).

|                         | PARAMETER             | TEST CONDITIONS                                                               | MIN   | TYP  | MAX   | UNIT |  |  |
|-------------------------|-----------------------|-------------------------------------------------------------------------------|-------|------|-------|------|--|--|
| SUPPLY CURRE            | NT                    |                                                                               |       |      | '     |      |  |  |
| I <sub>Q-SHUTDOWN</sub> | VIN shutdown current  | V <sub>EN/UVLO</sub> = 0V                                                     |       | 3.1  | 9.9   | μA   |  |  |
| I <sub>Q-SLEEP</sub>    | VIN sleep current     | $V_{EN}$ = 2.5 V, $V_{FB}$ = 1.5 V, $V_{BST}$ - $V_{SW}$ = 5 V, non-switching |       | 10   | 20    | μA   |  |  |
| I <sub>Q-STANDBY</sub>  | VIN standby current   | V <sub>EN</sub> = 1.2 V                                                       |       | 25   | 40    | μA   |  |  |
| I <sub>Q-ACTIVE</sub>   | VIN Active current    | V <sub>EN</sub> = 2.5 V                                                       |       | 450  |       | μA   |  |  |
| EN/UVLO                 |                       |                                                                               | •     |      |       |      |  |  |
| V <sub>SD-RISING</sub>  | Shutdown threshold    |                                                                               |       |      | 1.1   | V    |  |  |
| V <sub>SD-FALLING</sub> | Shutdown threshold    |                                                                               | 0.45  |      |       | V    |  |  |
| V <sub>EN-RISING</sub>  | EN threshold rising   |                                                                               | 1.43  | 1.5  | 1.6   | V    |  |  |
| V <sub>EN-FALLING</sub> | EN threshold falling  |                                                                               | 1.35  | 1.4  | 1.47  | V    |  |  |
| FEEDBACK VOL            | TAGE                  |                                                                               | •     |      |       |      |  |  |
| V <sub>REF</sub>        | FB regulation voltage |                                                                               | 1.181 | 1.2  | 1.218 | V    |  |  |
| TIMING                  | TIMING                |                                                                               |       |      |       |      |  |  |
| t <sub>ON1</sub>        | On-time1              | $V_{VIN}$ = 12 V, $R_{RON}$ = 75 k $\Omega$                                   |       | 2550 |       | ns   |  |  |
| t <sub>ON2</sub>        | On-time2              | $V_{VIN}$ = 12 V, $R_{RON}$ = 25 k $\Omega$                                   |       | 830  |       | ns   |  |  |

Product Folder Links: LM5012-Q1

Submit Document Feedback

# 7.5 Electrical Characteristics (continued)

 $T_J$  =  $-40^{\circ}$ C to +150°C,  $V_{IN}$  = 24 V. Typical values are at  $T_J$  = 25°C and  $V_{EN/UVLO}$  = 2 V (unless otherwise noted).

|                      | PARAMETER                                  | TEST CONDITIONS                              | MIN  | TYP  | MAX  | UNIT |
|----------------------|--------------------------------------------|----------------------------------------------|------|------|------|------|
| t <sub>ON3</sub>     | On-time3                                   | $V_{VIN}$ = 48 V, $R_{RON}$ = 75 k $\Omega$  |      | 625  |      | ns   |
| t <sub>ON4</sub>     | On-time4                                   | $V_{VIN}$ = 48 V, $R_{RON}$ = 25 k $\Omega$  |      | 245  |      | ns   |
| t <sub>ON5</sub>     | On-time5                                   | $V_{VIN}$ = 100 V, $R_{RON}$ = 75 k $\Omega$ |      | 330  |      | ns   |
| t <sub>ON6</sub>     | On-time6                                   | $V_{VIN}$ = 100 V, $R_{RON}$ = 25 k $\Omega$ |      | 128  |      | ns   |
| PGOOD                |                                            |                                              | '    |      |      |      |
| V <sub>PG-UTH</sub>  | FB upper threshold for PGOOD low to high   | V <sub>FB</sub> rising                       | 1.1  | 1.14 | 1.2  | V    |
| V <sub>PG-LTH</sub>  | FB lower threshold for PGOOD high to low   | V <sub>FB</sub> falling                      | 1.05 | 1.08 | 1.12 | V    |
| V <sub>PG-HYS</sub>  | PGOOD upper and lower threshold hysteresis | V <sub>FB</sub> falling                      |      | 60   |      | mV   |
| R <sub>PG</sub>      | PGOOD pulldown resistance                  | V <sub>FB</sub> = 1 V                        |      | 8    |      | Ω    |
| BOOTSTRAP            |                                            |                                              |      |      |      |      |
| V <sub>BST-UV</sub>  | Gate drive UVLO                            | V <sub>BST</sub> falling                     |      | 2.4  | 3.4  | V    |
| POWER SWITC          | :H                                         |                                              |      |      |      |      |
| R <sub>DSON-HS</sub> | High-side MOSFET R <sub>DSON</sub>         | I <sub>SW</sub> = - 100 mA                   |      | 0.25 |      | Ω    |
| SOFT START           |                                            |                                              |      |      |      |      |
| t <sub>SS</sub>      | Internal soft-start                        |                                              | 1.75 | 3.5  | 4.75 | ms   |
| CURRENT LIMI         | Т                                          |                                              |      | -    |      |      |
| I <sub>PEAK</sub>    | Peak current limit threshold               |                                              | 2.8  | 3.2  | 3.6  | Α    |
| THERMAL SHU          | ITDOWN                                     |                                              |      | -    |      |      |
| T <sub>J-SD</sub>    | Thermal shutdown threshold (1)             | Temperature rising                           |      | 175  |      | °C   |
| T <sub>J-HYS</sub>   | Thermal shutdown hysteresis (1)            |                                              |      | 10   |      | °C   |

<sup>(1)</sup> Specified by design. Not product tested.



# 7.6 Typical Characteristics





# 7.6 Typical Characteristics (continued)





# **8 Detailed Description**

### 8.1 Overview

The LM5012-Q1 is an easy-to-use, ultra-low  $I_Q$  constant on-time (COT) non-synchronous step-down buck regulator. With an integrated high-side power MOSFET, the LM5012-Q1 is a low-cost, highly efficient buck converter that operates from a wide input voltage of 6 V to 100 V, delivering up to 2.5-A DC load current. The LM5012-Q1 is available in an 8-pin SO PowerPAD integrated circuit package with 1.27-mm pin pitch for adequate spacing in high-voltage applications. This constant on-time (COT) converter is ideal for low-noise, high-current, and fast load transient requirements, operating with a adaptive on-time switching pulse. Over the input voltage range, input voltage feedforward is used to achieve a quasi-fixed switching frequency. A controllable on time as low as 50 ns permits high step-down ratios and a minimum forced off time of 50 ns provides extremely high duty cycles, allowing  $V_{\rm IN}$  to drop close to  $V_{\rm OUT}$  before frequency foldback occurs. At light loads, the device transitions into an ultra-low  $I_{\rm Q}$  mode to maintain high efficiency and prevents draining battery cells connected to the input when the system is in standby. The LM5012-Q1 implements a peak current limit detection circuit to ensure robust protection during output short circuit conditions. Control loop compensation is not required for this regulator, reducing design time and external component count.

The LM5012-Q1 incorporates additional features for comprehensive system requirements:

- · Power-rail sequencing and fault reporting
- Internally-fixed soft start
- · Open-drain power good
- · Monotonic start-up into prebiased loads
- Precision enable for programmable line undervoltage lockout (UVLO)
- · Smart cycle-by-cycle current limit for optimal inductor sizing
- Thermal shutdown with automatic recovery

These features enable a flexible and easy-to-use platform for a wide range of applications. The LM5012-Q1 supports a wide range of end-equipment systems requiring a regulated output from a high input supply where the transient voltage deviates from the DC level. The following are examples of such end equipment systems:

- · 48-V automotive systems
- · High cell-count battery-pack systems
- · Hybrid, electric, and powertrain systems
- · Inverter and motor control

The pin arrangement is designed for a simple layout requiring only a few external components.



#### 8.2 Functional Block Diagram



#### 8.3 Feature Description

#### **8.3.1 Control Architecture**

The LM5012 step-down switching converter employs a constant on-time (COT) control scheme. The COT control scheme sets a fixed on time,  $t_{\text{ON}}$ , of the high-side FET using a timing resistor ( $R_{\text{ON}}$ ).  $t_{\text{ON}}$  is adjusted as  $V_{\text{IN}}$  changes and is inversely proportional to the input voltage to maintain a fixed frequency when in continuous conduction mode (CCM). After  $t_{\text{ON}}$  expires, the high-side FET remains off until the feedback pin is equal or below the 1.2-V reference voltage. To maintain stability, the feedback comparator requires a minimal ripple voltage that is in-phase with the inductor current during the off time. Furthermore, this change in feedback voltage during the off time must be large enough to dominate any noise present at the feedback node. The minimum recommended feedback ripple voltage is 20 mV. See  $\frac{1}{8}$  8-1 for different types of ripple injection schemes that ensure stability over the full input voltage range.

During a rapid start-up or a positive load step, the regulator operates with minimum off times until regulation is achieved. This feature enables extremely fast load transient response with minimum output voltage undershoot. When regulating the output in steady-state operation, the off time automatically adjusts itself to produce the SW-pin duty cycle required for output voltage regulation to maintain a fixed switching frequency. In CCM, the switching frequency,  $F_{SW}$ , is programmed by the  $R_{RON}$  resistor. Use  $\hbar$  1 to calculate the switching frequency.



$$F_{SW}\left(kHz\right) = \frac{V_{OUT}(V) \cdot 2500}{R_{RON}(k\Omega)}$$

(1)

表 8-1. Ripple Generation Methods

| Type 1                                                                                                                                                                          | Type 2                                                                                                                                                                                                                           | Type 3                                                                                                                                                                                                                                                                                                        |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Lowest Cost                                                                                                                                                                     | Reduced Ripple                                                                                                                                                                                                                   | Minimum Ripple                                                                                                                                                                                                                                                                                                |
| $\begin{split} R_{ESR} &\geq \frac{20mV \cdot V_{OUT}}{V_{FB1} \cdot \Delta I_{L(nom)}} \\ R_{ESR} &\geq \frac{V_{OUT}}{2 \cdot V_{IN} \cdot F_{SW} \cdot C_{OUT}} \end{split}$ | $\begin{split} R_{ESR} &\geq \frac{20mV}{\Delta l_{L(nom)}} \\ R_{ESR} &\geq \frac{V_{OUT}}{2 \cdot V_{IN} \cdot F_{SW} \cdot C_{OUT}} \\ C_{FF} &\geq \frac{1}{2\pi \cdot F_{SW} \cdot (R_{FB1} \mid\mid R_{FB2})} \end{split}$ | $\begin{split} C_A &\geq \frac{10}{F_{SW} \cdot (R_{FB1} \mid\mid R_{FB2})} \\ R_A C_A &\leq \\ &\underbrace{\left(V_{IN\text{-}nom} - V_{OUT}\right) \cdot t_{ON  \left( \textcircled{\tiny{OV}}_{N\text{-}nom} \right)}}_{20  mV} \\ C_B &\geq \frac{t_{TR\text{-}settlling}}{3 \cdot R_{FB1}} \end{split}$ |

 $\bar{k}$  8-1 presents three different methods for generating appropriate voltage ripple at the feedback node. Type-1 ripple generation method uses a single resistor,  $R_{ESR}$ , in series with the output capacitor. The generated voltage ripple has two components: capacitive ripple caused by the inductor ripple current charging and discharging the output capacitor and resistive ripple caused by the inductor ripple current flowing into the output capacitor and through series resistance,  $R_{ESR}$ . The capacitive ripple component is out-of-phase with the inductor current and does not decrease monotonically during the off time. The resistive ripple component is in-phase with the inductor current and decreases monotonically during the off time. The resistive ripple must exceed the capacitive ripple at  $V_{OUT}$  for stable operation. If this condition is not satisfied, unstable switching behavior is observed in COT converters with multiple on-time bursts in close succession followed by a long off time. The lowest cost bill of materials (BOM) define the value of the series resistance  $R_{ESR}$  to ensure sufficient in-phase ripple at the feedback node.

Type-2 ripple generation uses a  $C_{FF}$  capacitor in addition to the series resistor. As the output voltage ripple is directly AC-coupled by  $C_{FF}$  to the feedback node, the  $R_{ESR}$  and ultimately the output voltage ripple, are reduced by a factor of  $V_{OUT}$  /  $V_{FB1}$ .

Type-3 ripple generation uses an RC network consisting of  $R_A$  and  $C_A$ , and the switch node voltage to generate a triangular ramp that is in-phase with the inductor current. This triangular wave is the AC-coupled into the feedback node with capacitor  $C_B$ . Because this circuit does not use output voltage ripple, it is suited for applications where low output voltage ripple is critical. The Selecting an Ideal Ripple Generation Network for Your COT Buck Converter application report provides additional details on this topic.

#### 备注

For all methods specified, 12 mV is the minimum FB ripple voltage. 20 mV is calculated as a conservative figure. For wide- $V_{\rm IN}$  ranges, calculating for 20 mV can be insufficient to achieve 12-mV FB ripple at minimum input voltage. Careful evaluation should be done to ensure the minimum ripple requirement is fulfilled, or the design can be faced with large output ripple, irregular switching at the application minimum output voltage.

#### 8.3.2 Internal VCC Regulator and Bootstrap Capacitor

The LM5012-Q1 contains an internal linear regulator that is powered from VIN with a nominal output of 5 V, eliminating the need for an external capacitor to stabilize the linear regulator. The internal VCC regulator supplies current to internal circuit blocks including the non-synchronous FET driver and logic circuits. The input pin (VIN) can be connected directly to line voltages up to 100 V. As the power MOSFET has a low total gate charge, use a low bootstrap capacitor value to reduce the stress on the internal regulator. It is required to select a high-quality ceramic bootstrap capacitor with an effective value of 2.2-nF, 50-V X7R as specified in the *Absolute Maximum Ratings*. VCC does not have current limit protection, so selecting a higher value capacitance stresses the internal VCC regulator and can damage the device. A lower capacitance than required is not sufficient to drive the internal gate of the power MOSFET. An internal diode connects from the VCC regulator to the BST pin to replenish the charge in the high-side gate drive bootstrap capacitor when the SW voltage is low.

#### 8.3.3 Regulation Comparator

The feedback voltage at FB is compared to an internal 1.2-V reference. The LM5012-Q1 voltage regulation loop regulates the output voltage by maintaining the FB voltage equal to the internal reference voltage,  $V_{REF}$ . A resistor divider programs the ratio from output voltage,  $V_{OUT}$ , to FB.

For a target V<sub>OUT</sub> setpoint, use 方程式 2 to calculate R<sub>FB2</sub> based on the selected R<sub>FB1</sub>.

$$R_{FB2} = \frac{1.2V}{V_{OUT} - 1.2V} \cdot R_{FB1}$$
 (2)

TI recommends selecting  $R_{FB1}$  in the range of 100 k $\Omega$  to 1 M $\Omega$  for most applications. A larger  $R_{FB1}$  consumes less DC current, which is mandatory if light-load efficiency is critical.  $R_{FB1}$  larger than 1 M $\Omega$  is not recommended as the feedback path becomes more susceptible to noise. Make sure to route the feedback trace away from the noisy area of the PCB and minimize the feedback node size. Route the feedback trace away from the noisy areas of the PCB and minimize the feedback node size. FB resistors, type 3 ripple injection resistors, or both must be kept close to the device pin.

#### 8.3.4 Internal Soft Start

The LM5012-Q1 employs an internal soft-start control ramp that allows the output voltage to gradually reach a steady-state operating point, thereby reducing start-up stresses and current surges. The soft-start feature produces a controlled, monotonic output voltage start-up. The soft-start time is internally set to 3.5 ms.

#### 8.3.5 On-Time Generator

The on time of the LM5012-Q1 high-side FET is determined by the  $R_{RON}$  resistor and is inversely proportional to the input voltage,  $V_{IN}$ . The inverse relationship with  $V_{IN}$  results in a nearly constant frequency as  $V_{IN}$  is varied. Use 方程式 3 to calculate the on time.

$$t_{ON}(\mu s) = \frac{R_{RON}(k\Omega)}{V_{IN}(V) \cdot 2.5}$$
(3)

Use 方程式 4 to determine the R<sub>RON</sub> resistor to set a specific switching frequency in CCM.

$$R_{RON}(k\Omega) = \frac{V_{OUT}(V) \cdot 2500}{F_{SW}(kHz)}$$
(4)

Select  $R_{RON}$  for a minimum on time (at maximum  $V_{IN}$ ) greater than 50 ns for proper operation. In addition to this minimum on time, the maximum frequency for this device is limited to 1 MHz.

#### 8.3.6 Current Limit

The LM5012-Q1 manages overcurrent conditions with cycle-by-cycle current limiting of the peak inductor current. The current sensed in the high-side MOSFET is compared every switching cycle to the current limit threshold (3.2 A). There is a 100-ns leading-edge blanking time following the high-side MOSFET turn-on transition to eliminate false tripping off the current limit comparator. To protect the converter from potential current runaway conditions, the LM5012-Q1 includes a  $t_{\rm OFF}$  timer that is proportional to  $V_{\rm IN}$  and  $V_{\rm OUT}$  that is enabled if a 3.2-A peak current limit is detected. As shown in  $\boxed{8}$  8-1, if the peak current in the high-side MOSFET exceeds 3.2 A (typical), the present cycle is immediately terminated regardless of the programmed on time ( $t_{\rm ON}$ ), the high-side MOSFET is turned off and the  $t_{\rm OFF}$  timer is activated. This action allows the peak inductor current to fall from 3.2-A peak to an acceptable value to ensure no excessive current in the power stage. This method folds back the switching frequency to prevent overheating and limits the average output current to less than 3.2 A to ensure proper short-circuit and heavy-load protection of the LM5012-Q1. This innovative current limit

scheme enables ultra-low duty-cycle operation, permitting large step-down voltage conversions while ensuring robust protection of the converter.



图 8-1. Current Limit Timing Diagram

#### 8.3.7 N-Channel Buck Switch and Driver

The LM5012-Q1 integrates an N-channel buck switch and an associated floating high-side gate driver. The gate-driver circuit works in conjunction with an external bootstrap capacitor and an internal high-voltage bootstrap diode. A high-quality 2.2-nF, 50-V X7R ceramic capacitor connected between the BST and SW pins provides the voltage to the high-side driver during the buck switch on time. During the off time, the SW pin is pulled down to approximately 0 V, and the bootstrap capacitor charges from the internal VCC through the internal bootstrap diode. The minimum off timer, set to 50 ns (typical), ensures a minimum time each cycle to recharge the bootstrap capacitor. When the on time is less than 300 ns, the minimum off timer is forced to 250 ns to ensure that the BST capacitor is charged in a single cycle. This is vital during wake-up from sleep mode when the BST capacitor is most likely discharged.

#### 8.3.8 Schottky Diode Selection

A Schottky diode is required for all LM5012-Q1 applications to re-circulate the energy in the output inductor when the high-side MOSFET is off. The reverse breakdown rating of the diode must be greater than the maximum  $V_{IN}$  plus a 25% safety margin, as specified in  $\ ^{\ddagger}$  9. The current rating of the diode must exceed the maximum DC output current and support the peak current limit (IPEAK current limit) for the best reliability. In this case, the diode carries the maximum load current.

#### 8.3.9 Enable/Undervoltage Lockout (EN/UVLO)

$$V_{IN(on)} = 1.5 \, V \cdot \left( 1 + \frac{R_{UV1}}{R_{UV2}} \right)$$
 (5)

$$V_{IN(off)} = 1.4 \, V \cdot \left(1 + \frac{R_{UV1}}{R_{UV2}}\right) \tag{6}$$



TI recommends selecting  $R_{UV1}$  in the range of no more than 1  $M\Omega$  for most applications. A larger  $R_{UV1}$  consumes less DC current, which is mandatory if light-load efficiency is critical. If input UVLO is not required, the power-supply designer can either drive EN/UVLO as an enable input driven by a logic signal or connect it directly to VIN. If EN/UVLO is directly connected to VIN, the regulator begins switching as soon as the internal bias rails are active.

# 8.3.10 Power Good (PGOOD)

The LM5012-Q1 provides a PGOOD flag pin to indicate when the output voltage is within the regulation level. Use the PGOOD signal for start-up sequencing of downstream converters or for fault protection and output monitoring. PGOOD is an open-drain output that requires a pullup resistor to a DC supply not greater than 14 V. The typical range of pullup resistance is 10 k $\Omega$  to 100 k $\Omega$ . If necessary, use a resistor divider to decrease the voltage from a higher voltage pullup rail. When the FB voltage exceeds 95% of the internal reference, V<sub>REF</sub>, the internal PGOOD switch turns off and PGOOD can be pulled high by the external pullup. If the FB voltage falls below 90% of V<sub>REF</sub>, an internal 8- $\Omega$  PGOOD switch turns on and PGOOD is pulled low to indicate that the output voltage is out of regulation. The rising edge of PGOOD has a built-in deglitch delay of 5  $\mu$ s.

#### 8.3.11 Thermal Protection

The LM5012-Q1 includes an internal junction temperature monitor to protect the device in the event of a higher than normal junction temperature. If the junction temperature exceeds 175°C (typical), thermal shutdown occurs to prevent further power dissipation and temperature rise. The LM5012-Q1 initiates a restart sequence when the junction temperature falls to 165°C, based on a typical thermal shutdown hysteresis of 10°C. This is a non-latching protection, so the device cycles into and out of thermal shutdown if the fault persists.



#### 8.4 Device Functional Modes

#### 8.4.1 Shutdown Mode

EN/UVLO provides ON and OFF control for the LM5012-Q1. When  $V_{\text{EN/UVLO}}$  is below approximately 1.1 V, the device is in shutdown mode. Both the internal linear regulator and the switching regulator are off. The quiescent current in shutdown mode drops to 3  $\mu$ A at  $V_{\text{IN}}$  = 24 V. The LM5012-Q1 also employs internal bias rail undervoltage protection. If the internal bias supply voltage is below the UV threshold, the regulator remains off.

#### 8.4.2 Standby Mode

The LM5012-Q1 enters standby mode during light or no-load on the output. The LM5012-Q1 enters standby mode to prevent draining the input power supply. All internal controller circuits are turned off to reduce the current consumption. The guiescent current in standby mode is  $25 \mu A$  (typical).

#### 8.4.3 Active Mode

The LM5012-Q1 is in active mode when  $V_{\text{EN/UVLO}}$  is above the precision enable threshold and the internal bias rail is above its UV threshold. In COT active mode, the LM5012-Q1 is in one of three modes depending on the load current:

- CCM with fixed switching frequency when load current is above half of the peak-to-peak inductor current ripple
- The LM5012-Q1 enters discontinuous conduction mode when the load current is less than half of the peak-topeak inductor current ripple in CCM operation.
- Current limit CCM with peak current limit protection when an overcurrent condition is applied at the output

#### 8.4.4 Sleep Mode

During discontinuous conduction mode, the load current is lower than half of the peak-to-peak inductor current ripple and the switching frequency decreases when the load is further decreased in pulse skipping mode. A switching pulse is set when  $V_{FB}$  drops below 1.2 V.

As the frequency of operation decreases and  $V_{FB}$  remains above 1.2 V ( $V_{REF}$ ) with the output capacitor sourcing the load current for greater than 15  $\mu$ s, the converter enters an ultra-low  $I_Q$  sleep mode to prevent draining the input power supply. The input quiescent current ( $I_Q$ ) required by the LM5012-Q1 decreases to 10  $\mu$ A in sleep mode, improving the light-load efficiency of the regulator. In this mode, all internal controller circuits are turned off to ensure very low current consumption by the device. Such low  $I_Q$  renders the LM5012-Q1 as the best option to extend operating lifetime for off-battery applications. The FB comparator and internal bias rail are active to detect when the FB voltage drops below the internal reference,  $V_{REF}$ , and the converter transitions out of sleep mode into active mode. There is a 9- $\mu$ s wake- $\mu$ p delay from sleep to active states.

Product Folder Links: LM5012-Q1



# 9 Application and Implementation

#### 备注

以下应用部分中的信息不属于 TI 器件规格的范围, TI 不担保其准确性和完整性。TI 的客户应负责确定器件是否适用于其应用。客户应验证并测试其设计,以确保系统功能。

## 9.1 Application Information

The LM5012-Q1 requires only a few external components to step down from a wide range of supply voltages to a fixed output voltage. Several features are integrated to meet system design requirements, including the following:

- · Precision enable
- Input voltage UVLO
- Internal soft start
- · Programmable switching frequency
- · A PGOOD indicator

To expedite the process of designing with LM5012-Q1, a LM5012-Q1 design calculator is available on the product folder under the *Design tools & simulation* section. This calculator is complemented by an evaluation module for order, PSPICE models, as well as TI's WEBENCH® Power Designer.

#### 9.2 Typical Application

图 9-1 shows the schematic for 48-V to 12-V conversion.



图 9-1. Typical Application,  $V_{IN(nom)}$  = 48 V,  $V_{OUT}$  = 12 V,  $I_{OUT(max)}$  = 2.5 A,  $F_{SW(nom)}$  = 300 kHz

#### 备注

This and subsequent design examples are provided herein to showcase the LM5012-Q1 converter in several different applications. Depending on the source impedance of the input supply bus, an electrolytic capacitor can be required at the input to ensure stability, particularly at low input voltage and high output current operating conditions. See the *Power Supply Recommendations* for more details.

# 9.2.1 Design Requirements

The target full-load efficiency is 92% based on a nominal input voltage of 48 V and an output voltage of 12 V. The required input voltage range is 15 V to 100 V. The switching frequency is set by resistor  $R_{ON}$  at 300 kHz. The output voltage soft-start time is 3.5 ms. Refer to *Detailed Design Procedure* for more details on component selection.

#### 9.2.2 Detailed Design Procedure

#### 9.2.2.1 Custom Design With WEBENCH® Tools

Click here to create a custom design using the LM5012-Q1 device with the WEBENCH® Power Designer.

- 1. Start by entering the input voltage (V<sub>IN</sub>), output voltage (V<sub>OUT</sub>), and output current (I<sub>OUT</sub>) requirements.
- 2. Optimize the design for key parameters such as efficiency, footprint, and cost using the optimizer dial.

The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability.

In most cases, these actions are available:

- Run electrical simulations to see important waveforms and circuit performance
- Run thermal simulations to understand board thermal performance
- Export customized schematic and layout into popular CAD formats
- · Print PDF reports for the design, and share the design with colleagues

Get more information about WEBENCH tools at www.ti.com/WEBENCH.

#### 9.2.2.2 Switching Frequency (R<sub>RON</sub>)

The switching frequency of the LM5012-Q1 is set by the on-time programming resistor placed at  $R_{RON}$ . As shown by 方程式 7, a standard 100-k  $\Omega$ , 1% resistor sets the switching frequency at 300 kHz.

$$R_{RON}(k\Omega) = \frac{V_{OUT}(V) \cdot 2500}{F_{SW}(kHz)}$$
(7)

Note that at very low duty cycles, the 50-ns minimum controllable on time of the high-side MOSFET,  $t_{ON(min)}$ , limits the maximum switching frequency. In CCM,  $t_{ON(min)}$  limits the voltage conversion step-down ratio for a given switching frequency. Use 方程式~8 to calculate the minimum controllable duty cycle.

$$D_{MIN} = t_{ON(min)} \cdot F_{SW}$$
(8)

Ultimately, the choice of switching frequency for a given output voltage affects the available input voltage range, solution size, and efficiency. Use 方程式 9 to calculate the maximum supply voltage for a given  $t_{ON(min)}$  before switching frequency reduction occurs.

$$V_{IN(max)} = \frac{V_{OUT}}{t_{ON(min)} \cdot F_{SW}}$$
(9)

#### 9.2.2.3 Buck Inductor (L<sub>O</sub>)

Use 方程式 10 and 方程式 11 to calculate the inductor ripple current (assuming CCM operation) and peak inductor current, respectively.

$$\Delta I_{L} = \frac{V_{OUT}}{F_{SW} \cdot L_{O}} \cdot \left(1 - \frac{V_{OUT}}{V_{IN}}\right) \tag{10}$$

$$I_{L(peak)} = I_{OUT(max)} + \frac{\Delta I_L}{2}$$
(11)



$$L_{O} = \frac{V_{OUT}}{F_{SW} \cdot \Delta I_{L}} \cdot \left(1 - \frac{V_{OUT}}{V_{IN(nom)}}\right)$$
(12)

For applications in which the device must support input transients exceeding 72 V, TI advises to select the inductor to be at least 22  $\mu$  H. This action ensures that excessive current rise does not occur in the power stage due to the large inductor current slew that can occur during an output short-circuit condition.

Choosing a 33-  $\mu$  H inductor in this design results in 909-mA peak-to-peak ripple current at a nominal input voltage of 48 V, equivalent to 36% of the 2.5-A rated load current. For designs that must operate up to the maximum input voltage at the full-rated load current of 2.5 A, the inductance must increase to ensure current limit (I<sub>PEAK</sub> current limit) is not hit.

Check the inductor data sheet to make sure the saturation current of the inductor is well above the current limit setting of the LM5012-Q1. TI recommends that the saturation current be greater than 4.5 A. Ferrite-core inductors have relatively lower core losses and are preferred at high switching frequencies, but exhibit a hard saturation characteristic — the inductance collapses abruptly when the saturation current is exceeded. This results in an abrupt increase in inductor ripple current, higher output voltage ripple, and reduced efficiency, in turn compromising reliability. Note that inductor saturation current levels generally decrease as the core temperature increases.

#### 9.2.2.4 Output Capacitor (C<sub>OUT</sub>)

Select a ceramic output capacitor to limit the capacitive voltage ripple at the converter output. This is the sinusoidal ripple voltage that is generated from the triangular inductor current ripple flowing into and out of the capacitor. Select an output capacitance using 方程式 13 to limit the voltage ripple component to 0.5% of the output voltage.

$$C_{OUT} \ge \frac{\Delta I_{L}}{8 \cdot F_{SW} \cdot V_{OUT(ripple)}}$$
(13)

Substituting  $\Delta I_{L(nom)}$  of 909-mA gives  $C_{OUT}$  greater than 7  $\mu$  F. Considering the voltage coefficients of ceramic capacitors, a 22- $\mu$ F, 25-V rated capacitor with X7R dielectric is selected.

#### 9.2.2.5 Input Capacitor (C<sub>IN</sub>)

An input capacitor is necessary to limit the input ripple voltage while providing AC current to the buck power stage at every switching cycle. To minimize the parasitic inductance in the switching loop, position the input capacitors as close as possible to the VIN and GND pins of the LM5012-Q1. The input capacitors conduct a square-wave current of peak-to-peak amplitude equal to the output current. It follows that the resultant capacitive component of AC ripple voltage is a triangular waveform.

Along with the ESR-related ripple component, use 方程式 14 to calculate the peak-to-peak ripple voltage amplitude.

$$V_{\text{IN(ripple)}} = \frac{I_{\text{OUT}} \cdot D \cdot (1 - D)}{F_{\text{SW}} \cdot C_{\text{IN}}} + I_{\text{OUT}} \cdot R_{\text{ESR}}$$
(14)

Use 方程式 15 to calculate the input capacitance required for a load current, based on an input voltage ripple specification ( $\triangle$ VIN).

$$C_{IN} \ge \frac{I_{OUT} \cdot D \cdot (1 - D)}{F_{SW} \cdot \left(V_{IN(ripple)} - I_{OUT} \cdot R_{ESR}\right)}$$
(15)



The recommended high-frequency input capacitance is 4.4  $\mu$ F or higher. Ensure the input capacitor is a high-quality X7S or X7R ceramic capacitor with sufficient voltage rating for  $C_{IN}$ . Based on the voltage coefficient of ceramic capacitors, choose a voltage rating preferably twice the maximum input voltage. Additionally, some bulk capacitance can required for large input loop inductance or long wire harnesses used in the system. This capacitor provides parallel damping to the resonance associated with parasitic inductance of the supply lines and high-Q ceramics. See the *Power Supply Recommendations* for more detail.

#### 9.2.2.6 Type 3 Ripple Network

A Type 3 ripple generation network uses an RC filter consisting of  $R_A$  and  $C_A$  across SW and  $V_{OUT}$  to generate a triangular ramp that is in-phase with the inductor current. This triangular ramp is then AC-coupled into the feedback node using capacitor  $C_B$  as shown in  $\S$  9-1. Type 3 ripple injection is suited for applications where low output voltage ripple is crucial.

Use 方程式 16 and 方程式 17 to calculate  $R_A$  and  $C_A$  to provide the required ripple amplitude at the FB pin.

$$C_{A} \ge \frac{10}{F_{SW} \cdot \left(R_{FB1} \| R_{FB2}\right)} \tag{16}$$

For the feedback resistors  $R_{FBT}$  = 453 k $\Omega$  and  $R_{FBB}$  = 49.9 k $\Omega$  values shown in 图 9-1, 方程式 16 dictates a minimum  $C_A$  of 742 pF. In this design, a 3300-pF capacitance is chosen. This is done to keep  $R_A$  within practical limits between 100 k $\Omega$  and 1 M $\Omega$  when using 方程式 17.

$$R_{a} \times C_{a} \le \frac{\left(V_{IN(nom)} - V_{OUT}\right) \times t_{ON(nom)}}{20mV}$$
(17)

Based on  $C_A$  set at 3.3 nF,  $R_A$  is calculated to be 453 k $\Omega$  to provide a 20-mV ripple voltage at FB. The general recommendation for a Type 3 network is to calculate  $R_A$  and  $C_A$  to get 20 mV of ripple at typical operating conditions. A smaller  $R_A$  can be required to operate below nominal 48-V input.

12 mV of FB ripple or more must be ensured at the minimum input voltage of the design to ensure stability.

$$C_{B} \ge \frac{t_{TR\text{-settling}}}{3 \cdot R_{FB1}}$$
 (18)

where

t<sub>TR-settling</sub> is the desired load transient response settling time.

 $C_B$  calculates to 56 pF based on a 75- $\mu$ s settling time. This value avoids excessive coupling capacitor discharge by the feedback resistors during sleep intervals when operating at light loads. To avoid capacitance fall-off with DC bias, use a C0G or NP0 dielectric capacitor for  $C_B$ .

Submit Document Feedback

Copyright © 2022 Texas Instruments Incorporated



#### 9.2.3 Application Curves









# 9.3 Power Supply Recommendations

The LM5012-Q1 buck converter is designed to operate from a wide input voltage range between 6 V and 100 V. In addition, the input supply must be capable of delivering the required input current to the fully loaded regulator. Use 方程式 19 to estimate the average input current.

$$I_{IN} = \frac{V_{OUT} \cdot I_{OUT}}{V_{IN} \cdot \eta}$$
(19)

#### where

n is the efficiency.

If the converter is connected to an input supply through long wires or PCB traces with a large impedance, take special care to achieve stable performance. The parasitic inductance and resistance of the input cables can have an adverse effect on converter operation. The parasitic inductance in combination with the low-ESR ceramic input capacitors form an underdamped resonant circuit. This circuit can cause overvoltage transients at VIN each time the input supply is cycled ON and OFF. The parasitic resistance causes the input voltage to dip during a load transient. If the converter is operating close to the minimum input voltage, this dip can cause false UVLO fault triggering and a system reset, in addition to potential stability issues. The circuit can be damped with a "parallel damping network." For example, a 22-  $\mu$  F damping capacitor in series with a 1.4- $\Omega$  resistor connected to the VIN node creates a parallel damped network, providing sufficient damping for a 8.2-  $\mu$  H input filter inductor and 4.4-  $\mu$  F ceramic input capacitance. Damping is not only needed for an input EMC filter, but also when the application usees a power harness which can present a large input loop inductance. For example, two cables (one for VIN and one for GND), each one meter (approximately three feet) long with approximately 1-mm diameter (18 AWG), placed 1 cm (approximately 0.4 inch) apart, forms a rectangular loop resulting in about 1.2  $\mu$ H of inductance. The *Input Filter Design for Switching Power Supplies Application Report* provides more detail on this topic.

An EMI input filter is often used in front of the regulator that, unless carefully designed, can lead to instability as well as some of the effects mentioned above. The Simple Success with Conducted EMI for DC-DC Converters Application Report provides helpful suggestions when designing an input filter for any switching regulator.

#### 9.4 Layout

#### 9.4.1 Layout Guidelines

PCB layout is a critical portion of good power supply design. There are several paths that conduct high slew-rate currents or voltages that can interact with stray inductance or parasitic capacitance to generate noise and EMI or degrade the power supply performance.

- To help eliminate these problems, bypass the VIN pin to GND with a low-ESR ceramic bypass capacitor with a high-quality dielectric. Place C<sub>IN</sub> as close as possible to the LM5012-Q1 VIN and GND pins. Grounding for both the input and output capacitors must consist of localized top-side planes that connect to the GND pin and GND PAD.
- Minimize the loop area formed by the input capacitor connections to the VIN and GND pins.
- Locate the inductor and Schottky diode close to the SW pin. Minimize the area of the SW trace or plane to prevent excessive capacitive coupling.
- Place the Schottky diode anode terminal in close proximity to the input capacitor ground/return.
- Tie the GND pin directly to the power pad under the device and to a heat-sinking PCB ground plane.
- Use a ground plane in one of the middle layers as a noise shielding and heat dissipation path.
- Place a single-point ground connection to the plane. Route the ground connections for the feedback, soft start, and enable components to the ground plane. This prevents any switched or load currents from flowing in analog ground traces. If not properly handled, poor grounding results in degraded load regulation or erratic output voltage ripple behavior.
- Make V<sub>IN</sub>, V<sub>OUT</sub>, and ground bus connections as wide as possible. This reduces any voltage drops on the input or output paths of the converter and maximizes efficiency.

Copyright © 2022 Texas Instruments Incorporated

- Minimize trace length to the FB pin. Place both feedback resistors, R<sub>FB1</sub> and R<sub>FB2</sub>, close to the FB pin. Place CFF (if needed) directly in parallel with RFB1. If output setpoint accuracy at the load is important, connect the V<sub>OUT</sub> sense at the load. Route the V<sub>OUT</sub> sense path away from noisy nodes and preferably through a layer on the other side of a grounded shielding layer.
- The RON pin is sensitive to noise. Thus, locate the R<sub>RON</sub> resistor as close as possible to the device and route with minimal lengths of trace. The parasitic capacitance from RON to GND must not exceed 20 pF.
- Provide adequate heat sinking for the LM5012-Q1 to keep the junction temperature below 150°C. For operation at full rated load, the top-side ground plane is an important heat-dissipating area. Use an array of heat-sinking vias to connect the exposed pad to the PCB ground plane. If the PCB has multiple copper layers, these thermal vias must also be connected to inner layer heat-spreading ground planes.
- Reference † 9.4.2.

### 9.4.1.1 Compact PCB Layout for EMI Reduction

Radiated EMI generated by high di/dt components relates to pulsing currents in switching converters. The larger area covered by the path of a pulsing current, the more electromagnetic emission is generated. The key to minimizing radiated EMI is to identify the pulsing current path and minimize the area of that path.

🗵 9-13 denotes the critical switching loop of the buck converter power stage in terms of EMI. The topological architecture of a buck converter means that a particularly high di/dt current path exists in the loop comprising the input capacitor, the integrated MOSFET of the LM5012-Q1, and Schottky diode. It becomes mandatory to reduce the parasitic inductance of this loop by minimizing the effective loop area.



图 9-13. DC/DC Buck Converter With Power Stage Circuit Switching Loop

The input capacitor provides the primary path for the high di/dt components of the current of the high-side MOSFET. Placing a ceramic capacitor as close as possible to the VIN and GND pins is the key to EMI reduction. In addition, the cathode of the Schottky diode must be placed closely to the SW pin of the device, while its anode is kept closely to the GND pin.

Keep the trace connecting SW to the inductor as short as possible and just wide enough to carry the load current without excessive heating. Use short, thick traces or copper pours (shapes) for current conduction path to minimize parasitic resistance. Place the output capacitor close to the V<sub>OUT</sub> side of the inductor, and connect the return terminal of the capacitor to the GND pin and exposed PAD of the LM5012-Q1.

#### 9.4.1.2 Feedback Resistors

Reduce noise sensitivity of the output voltage feedback path by placing the resistor divider close to the FB pin, rather than close to the load. This reduces the trace length of FB signal and noise coupling. The FB pin is the

Product Folder Links: LM5012-Q1



input to the feedback comparator, and as such, is a high impedance node sensitive to noise. The output node is a low impedance node, so the trace from  $V_{OUT}$  to the resistor divider can be long if a short path is not available.

Route the voltage sense trace from the load to the feedback resistor divider, keeping away from the SW node, the inductor, and  $V_{IN}$  to avoid contaminating the feedback signal with switch noise, while also minimizing the trace length. This is most important when high feedback resistances greater than 100 k $\Omega$  are used to set the output voltage. Also, route the voltage sense trace on a different layer from the inductor, SW node, and  $V_{IN}$  so there is a ground plane that separates the feedback trace from the inductor and SW node copper polygon. This provides further shielding for the voltage feedback path from switching noise sources.



#### 9.4.2 Layout Example

§ 9-14 shows an example layout for the PCB top layer of a 2-layer board with essential components placed on the top side.



图 9-14. LM5012-Q1 Layout Example

#### 9.4.2.1 Thermal Considerations

As with any power conversion device, the LM5012-Q1 dissipates internal power while operating. The effect of this power dissipation is to raise the internal temperature of the converter above ambient. The internal die temperature (T<sub>.I</sub>) is a function of the following:

- · Ambient temperature
- Power loss
- Effective thermal resistance, R  $_{\theta}$  JA, of the application
- PCB layout

The maximum internal die temperature for the LM5012-Q1 must be limited to  $150^{\circ}$ C. This establishes a limit on the maximum device power dissipation and, therefore, the load current. 方程式 20 shows the relationships between the important parameters. It is easy to see that larger ambient temperatures  $(T_A)$  and larger values of  $R_{\theta,JA}$  reduce the maximum available output current. The converter efficiency can be estimated by using the curves provided in this data sheet. Note that these curves include the power loss in the inductor. If the desired operating conditions cannot be found in one of the curves, then interpolation can be used to estimate the efficiency. Alternatively, the EVM can be adjusted to match the desired application requirements and the efficiency can be measured directly. The correct value of  $R_{\theta,JA}$  is more difficult to estimate. As stated in the Semiconductor and IC Package Thermal Metrics Application Report, the value of  $R_{\theta,JA}$  given in the Thermal



Information is not valid for design purposes and must not be used to estimate the thermal performance of the application. The values reported in that table were measured under a specific set of conditions that are rarely obtained in an actual application. The data given for R  $_{\theta}$  JC(bott) and  $\Psi$  JT can be useful when determining thermal performance. The value of R  $_{\theta}$  JA(EVM) is applicable to the LM5168PEVM and is given for reference only. See the Semiconductor and IC Package Thermal Metrics Application Report for more information and the resources given at the end of this section.

$$I_{OUT}|_{MAX} = \frac{\left(T_{J} - T_{A}\right)}{R_{\theta JA}} \cdot \frac{\eta}{\left(1 - \eta\right)} \cdot \frac{1}{V_{OUT}}$$
(20)

#### where

η is the efficiency.

The effective R  $_{\theta, IA}$  is a critical parameter and depends on many factors such as the following:

- · Power dissipation
- · Air temperature and flow
- · PCB area
- · Copper heat-sink area
- · Number of thermal vias under the package
- · Adjacent component placement

The LM5012-Q1 features a die attach paddle, or "thermal pad" (EP), to provide a place to solder down to the PCB heat-sinking copper. This provides a good heat conduction path from the regulator junction to the heat sink and must be properly soldered to the PCB heat sink copper. Typical examples of can be found in  $\[ \]$  9-15. The copper area given in the graph is for each layer. The top and bottom layers are 2-oz copper each, while the inner layers are 1 oz. Remember that the data given in the graph is for illustration purposes only, and the actual performance in any given application depends on all of the previously mentioned factors.



图 9-15. Typical R<sub>⊕JA</sub> vs Copper Area

To continue with the design example, assume that the user has an ambient temperature of 70°C and wishes to estimate the required area to keep the device junction temperature below 125°C, at full load. From the curves in Conversion Efficiency (Linear Scale). Typical R<sub>☉ JA</sub> vs Copper Area, an efficiency of about 92% was found at an input voltage of 48 V with an output of 12 V with a 1.75-A load. The efficiency is somewhat less at high junction temperature, so an efficiency of approximately 90% is assumed. This gives a total loss of about 2.3 W. Subtracting out the conduction loss alone for the inductor and catch diode, the user arrives at a devise



dissipation of 1.54 W. With this information, the user can calculate the required  $R_{\Theta JA}$  of about 30°C/W. Based on  $\S 9-15$ , the required copper area is about 40 cm<sup>2</sup>, for a two-layer PCB.

The engineer's best judgment is to be used if using a lossy inductor, diode, or both in the application, as their large loss can contribute to localized heating of the component, as well, the nearby regulator. As an example, biasing the Schottky diode (D<sub>SW</sub> with 1.3-A continuous current (average current for 1.75-A load current) results in approximately 10°C rise in the case temperature of the regulator. This should be "buffered" for in the ambient temperature used in the previous calculation. For more details on the these calculations, please see the *PCB Thermal Design Tips for Automotive DC/DC Converters Application Note*.

The following resource can be used as a guide to optimal thermal PCB design and estimating  $R_{\Theta JA}$  for a given application environment:

- LM5013 Thermal Optimization and Example PCB design
- · Semiconductor and IC Package Thermal Metrics Application Report
- AN-2020 Thermal Design By Insight, Not Hindsight Application Report
- A Guide to Board Layout for Best Thermal Resistance for Exposed Pad Packages Application Report
- Using New Thermal Metrics Application Report
- PCB Thermal Design Tips for Automotive DC/DC Converters Application Report



# 10 Device and Documentation Support

### 10.1 Device Support

### 10.1.1 第三方产品免责声明

TI 发布的与第三方产品或服务有关的信息,不能构成与此类产品或服务或保修的适用性有关的认可,不能构成此类产品或服务单独或与任何 TI 产品或服务一起的表示或认可。

#### 10.1.2 Development Support

- LM5012 Quickstart Calculator
- LM5012-Q1 Simulation Models
- TI Reference Design Library
- Technical Articles:
  - Use a Low-quiescent-current Switcher for High-voltage Conversion
  - Powering Smart Sensor Transmitters in Industrial Applications
  - Industrial Strength Design Part 1
  - Trends in Building Automation: Predictive Maintenance
  - Trends in Building Automation: Connected Sensors for User Comfort

#### 10.1.2.1 Custom Design With WEBENCH® Tools

Click here to create a custom design using the LM5012-Q1 device with the WEBENCH® Power Designer.

- 1. Start by entering the input voltage  $(V_{IN})$ , output voltage  $(V_{OUT})$ , and output current  $(I_{OUT})$  requirements.
- 2. Optimize the design for key parameters such as efficiency, footprint, and cost using the optimizer dial.
- 3. Compare the generated design with other possible solutions from Texas Instruments.

The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability.

In most cases, these actions are available:

- Run electrical simulations to see important waveforms and circuit performance
- Run thermal simulations to understand board thermal performance
- Export customized schematic and layout into popular CAD formats
- Print PDF reports for the design, and share the design with colleagues

Get more information about WEBENCH tools at www.ti.com/WEBENCH.

# 10.2 Documentation Support

### 10.2.1 Related Documentation

For related documentation see the following:

- Texas Instruments, LM5012/3/4/3/4-Q1EVM-041 EVM User's Guide
- Texas Instruments, Selecting an Ideal Ripple Generation Network for Your COT Buck Converter Application Report
- Texas Instruments, Valuing Wide V<sub>IN</sub>, Low-EMI Synchronous Buck Circuits for Cost-Effective, Demanding Applications White Paper
- Texas Instruments, An Overview of Conducted EMI Specifications for Power Supplies White Paper
- Texas Instruments, An Overview of Radiated EMI Specifications for Power Supplies White Paper
- Texas Instruments, 24-V AC Power Stage with Wide V<sub>IN</sub> Converter and Battery Gauge for Smart Thermostat Design Guide
- Texas Instruments, Accurate Gauging and 50- μ A Standby Current, 13S, 48-V Li-ion Battery Pack Reference Design Guide
- Texas Instruments, AN-2162: Simple Success with Conducted EMI from DC/DC Converters Application Report
- Texas Instruments, Powering Drones with a Wide V<sub>IN</sub> DC/DC Converter Application Report
- Texas Instruments, Using New Thermal Metrics Application Report



Texas Instruments, Semiconductor and IC Package Thermal Metrics Application Report

#### 10.3 接收文档更新通知

要接收文档更新通知,请导航至 ti.com 上的器件产品文件夹。点击*订阅更新* 进行注册,即可每周接收产品信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。

#### 10.4 支持资源

TI E2E<sup>™</sup> 支持论坛是工程师的重要参考资料,可直接从专家获得快速、经过验证的解答和设计帮助。搜索现有解答或提出自己的问题可获得所需的快速设计帮助。

链接的内容由各个贡献者"按原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI 的《使用条款》。

#### 10.5 Trademarks

PowerPAD™ and TI E2E™ are trademarks of Texas Instruments.

WEBENCH® is a registered trademark of Texas Instruments.

所有商标均为其各自所有者的财产。

# 10.6 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### 10.7 术语表

TI术语表本术语表列出并解释了术语、首字母缩略词和定义。

# 11 Mechanical, Packaging, and Orderable Information

The following pages include mechanical packaging and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Product Folder Links: LM5012-Q1

www.ti.com 9-Nov-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins           | Package qty   Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|--------|---------------|--------------------------|-----------------------|------|-------------------------------|----------------------------|--------------|------------------|
|                       |        |               |                          |                       |      | (4)                           | (5)                        |              |                  |
| LM5012QDDARQ1         | Active | Production    | SO PowerPAD<br>(DDA)   8 | 2500   LARGE T&R      | Yes  | NIPDAU   NIPDAUAG             | Level-2-260C-1 YEAR        | -40 to 150   | LM5012           |
| LM5012QDDARQ1.A       | Active | Production    | SO PowerPAD<br>(DDA)   8 | 2500   LARGE T&R      | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 150   | LM5012           |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF LM5012-Q1:

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

# **PACKAGE OPTION ADDENDUM**

www.ti.com 9-Nov-2025

NOTE: Qualified Version Definitions:

• Catalog - TI's standard catalog product

# DDA (R-PDSO-G8)

# PowerPAD ™ PLASTIC SMALL-OUTLINE



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5-1994.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion not to exceed 0,15.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <a href="https://www.ti.com">http://www.ti.com</a>.
- E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
- F. This package complies to JEDEC MS-012 variation BA

PowerPAD is a trademark of Texas Instruments.



# DDA (R-PDSO-G8)

# PowerPAD™ PLASTIC SMALL OUTLINE

#### THERMAL INFORMATION

This PowerPAD package incorporates an exposed thermal pad that is designed to be attached to a printed circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



Exposed Thermal Pad Dimensions

4206322-6/L 05/12

NOTE: A. All linear dimensions are in millimeters



# DDA (R-PDSO-G8)

# PowerPAD™ PLASTIC SMALL OUTLINE



#### NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002, SLMA004, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="https://www.ti.com">http://www.ti.com</a>. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.
- F. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.

PowerPAD is a trademark of Texas Instruments.





PLASTIC SMALL OUTLINE



#### NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MS-012.



PLASTIC SMALL OUTLINE



#### NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
- 8. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature numbers SLMA002 (www.ti.com/lit/slma002) and SLMA004 (www.ti.com/lit/slma004).
- 9. Size of metal pad may vary due to creepage requirement.
- 10. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



PLASTIC SMALL OUTLINE



#### NOTES: (continued)

- 11. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 12. Board assembly site may have different recommendations for stencil design.



# 重要通知和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、与某特定用途的适用性或不侵犯任何第三方知识产权的暗示担保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他安全、安保法规或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的相关应用。严禁以其他方式对这些资源进行复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。对于因您对这些资源的使用而对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,您将全额赔偿,TI 对此概不负责。

TI 提供的产品受 TI 销售条款)、TI 通用质量指南 或 ti.com 上其他适用条款或 TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 除非德州仪器 (TI) 明确将某产品指定为定制产品或客户特定产品,否则其产品均为按确定价格收入目录的标准通用器件。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

版权所有 © 2025, 德州仪器 (TI) 公司

最后更新日期: 2025 年 10 月