



[Sample &](http://www.ti.com.cn/product/cn/INA188?dcmp=dsproject&hqs=sandbuy&#samplebuy)  $\frac{1}{2}$  Buy







**[INA188](http://www.ti.com.cn/product/cn/ina188?qgpn=ina188)** ZHCSE92 –SEPTEMBER 2015

# **INA188**

精密零漂移、轨到轨输出、高压仪表放大器

## <span id="page-0-1"></span>**1** 特性 **3** 说明

- -
	-
	- 高共模抑制比 (CMRR):104dB,增益 ≥ 10 低噪声密度 (12nV/√Hz)。
- -
	-
- -
	-
- 通过单个外部电阻设置增益:
	-
	- 增益误差:0.007%,G = 1
	- 增益漂移:5ppm/°C(最大值),G = 1
- 输入电压:(V–) <sup>+</sup> 0.1V <sup>至</sup> (V+) 1.5V 电平转换或者用于偏移校准。
- 
- 轨到轨输出
- 
- 工作温度范围:-55°C 至 +150°C
- 小外形尺寸集成电路 (SOIC)-8 和双边扁平无引线<br>IOFN)-8 封装

- 
- 心电图 (ECG) 放大器
- 压力传感器
- 医疗仪表
- 便携式仪表
- 衡器
- 热电偶放大器
- 电阻式温度检测器 (RTD) 传感器放大器
- 数据采集

出色的直流性能: INA188 是一款精密的仪表放大器, 其采用德州仪器 – 低输入偏移电压: 55μV (最大值) (TI) 专有的自动归零技术, 可实现低偏移电压、近零偏 – 低输入偏移漂移: 0.2μV/°C (最大值) 移和增益漂移、出色的线性度以及向下扩展至直流的超

(最小值) INA188 经优化可提供超过 104dB 的出色共模抑制比 • 低输入噪声: (G <sup>≥</sup> 10)。 出色的共模和电源抑制性能可为高分辨率 – 1kHz 时为 12nV/√Hz 的精密测量应用提供支持。 这种通用型三运放设计可 – 0.25 <sup>μ</sup>VPP(0.1Hz <sup>至</sup> 10Hz) 提供轨到轨输出、由 4V 单电源或高达 ±18V 的双电源 见电减池回: カンス カンス カンス おおし しゅうしゅう しゅうしょう しゅうしょう しゅうしょう しょうしょう おおところ しゅうしょう こうしゅう こうしゅう – 单电源:4V <sup>至</sup> 36V 些规范值使得该器件成为通用信号测量和传感器调节应 用(如温度或桥式应用)的理想选择。

– 增益公式:<sup>G</sup> <sup>=</sup> <sup>1</sup> <sup>+</sup> (50k<sup>Ω</sup> / <sup>R</sup> 可通过单个外部电阻在 <sup>1</sup> <sup>到</sup> <sup>1000</sup> 范围内设置增益。 <sup>G</sup>) INA188 设计为采用符合行业标准的增益公式: G = 1 + (50kΩ / RG)。 基准引脚可用于单电源运行过程中的

• 已过滤射频干扰 (RFI) 的输入 INA188 的额定运行温度范围为 -40°C 至 +125°C。

| 低静态电流: 1.4mA                                          |               | 器件信息             |                       |
|-------------------------------------------------------|---------------|------------------|-----------------------|
| 工作温度范围: -55°C 至 +150°C                                | 订货编号          | 封装               | 封装尺寸                  |
|                                                       | INA188        | SOIC (8)         | 4.90mm x 3.91mm       |
| 小外形尺寸集成电路 (SOIC)-8 和双边扁平无引线<br>$/$ DENI)- $\Omega$ 封進 | <b>INA188</b> | WSON $(8)^{(2)}$ | $4.00$ mm x $4.00$ mm |

<span id="page-0-2"></span><span id="page-0-0"></span>(1) 要了解所有可用封装,请见数据表末尾的可订购产品附录。 **2** 应用范围 (2) DRJ 封装 (WSON-8) 是一款预览器件。





www.ti.com.cn

Texas<br>Instruments

## 目录





## <span id="page-1-0"></span>4 修订历史记录





## <span id="page-2-0"></span>**5 Pin Configuration and Functions**



#### **Pin Functions**



## <span id="page-3-0"></span>**6 Specifications**

### <span id="page-3-1"></span>**6.1 Absolute Maximum Ratings**

over operating free-air temperature range (unless otherwise noted) $<sup>(1)</sup>$ </sup>



(1) Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating Conditions*. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) Input pins are diode-clamped to the power-supply rails. Input signals that can swing more than 0.3 V beyond the supply rails must be current limited to 10 mA or less.

(3) Short-circuit to ground.

### <span id="page-3-2"></span>**6.2 ESD Ratings**



(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

#### <span id="page-3-3"></span>**6.3 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)



#### <span id="page-3-4"></span>**6.4 Thermal Information**



(1) For more information about traditional and new thermal metrics, see the *IC Package Thermal Metrics* application report, [SPRA953](http://www.ti.com/cn/lit/pdf/spra953).



## <span id="page-4-0"></span>6.5 **Electrical Characteristics:**  $V_s = \pm 4$  V to  $\pm 18$  V ( $V_s = 8$  V to 36 V)



(1) Total  $V_{OS}$ , referred-to-input =  $(V_{OSI}) + (V_{OSO} / G)$ .

(2) RTI = Referred-to-input.<br>(3) 300-hour life test at  $150^\circ$ (3) 300-hour life test at 150°C demonstrated a randomly distributed variation of approximately 1 μV.

 $(4)$  Does not include effects of external resistor R<sub>G</sub>.

# Electrical Characteristics:  $V_s = \pm 4$  V to  $\pm 18$  V ( $V_s = 8$  V to 36 V) (continued)

At  $T_A = 25^{\circ}$ C,  $R_L = 10$  k $\Omega$ ,  $V_{REF} = V_S / 2$ , and  $G = 1$ , unless otherwise noted.



(5) See *Typical Characteristics* curves, *Output Voltage Swing vs Output Current* [\(Figure](#page-11-0) 19 to [Figure](#page-11-1) 22).



## <span id="page-6-0"></span>**6.6 Electrical Characteristics:**  $V_s = \pm 2$  V to  $\lt \pm 4$  V ( $V_s = 4$  V to  $\lt 8$  V)

At T<sub>A</sub> = 25°C, R<sub>L</sub> = 10 kΩ, V<sub>REF</sub> = V<sub>S</sub> / 2, and G = 1, unless otherwise noted. Specifications not shown are identical to the *Electrical Characteristics* table for  $V_S = \pm 2 \text{ V}$  to  $\pm 18 \text{ V}$  ( $V_S = 8 \text{ V}$  to 36 V).



(1) Total  $V_{OS}$ , referred-to-input =  $(V_{OSI}) + (V_{OSO} / G)$ .

 $(2)$  RTI = Referred-to-input.<br>(3) 300-hour life test at 150° (3) 300-hour life test at 150°C demonstrated randomly distributed variation of approximately 1 μV.

 $(4)$  Does not include effects of external resistor R<sub>G</sub>.

## Electrical Characteristics:  $V_s = \pm 2$  V to <  $\pm 4$  V (V<sub>s</sub> = 4 V to < 8 V) (continued)

At T<sub>A</sub> = 25°C, R<sub>L</sub> = 10 kΩ, V<sub>REF</sub> = V<sub>S</sub> / 2, and G = 1, unless otherwise noted. Specifications not shown are identical to the *Electrical Characteristics* table for  $V_S = \pm 2$  V to  $\pm 18$  V ( $V_S = 8$  V to 36 V).



(5) See *Typical Characteristics* curves, *Output Voltage Swing vs Output Current* [\(Figure](#page-11-0) 19 to [Figure](#page-11-1) 22).



#### **6.7 Typical Characteristics**

At  $T_A = 25^{\circ}$ C,  $V_S = \pm 15$  V, R<sub>L</sub> = 10 kΩ, V<sub>REF</sub> = midsupply, and G = 1, unless otherwise noted.

<span id="page-8-0"></span>

**[INA188](http://www.ti.com.cn/product/cn/ina188?qgpn=ina188)** ZHCSE92 –SEPTEMBER 2015 **[www.ti.com.cn](http://www.ti.com.cn)**

**STRUMENTS** 

**EXAS** 

### **Typical Characteristics (continued)**

<span id="page-9-1"></span><span id="page-9-0"></span>



### **Typical Characteristics (continued)**

<span id="page-10-0"></span>

**[INA188](http://www.ti.com.cn/product/cn/ina188?qgpn=ina188)** ZHCSE92 –SEPTEMBER 2015 **[www.ti.com.cn](http://www.ti.com.cn)**

**NSTRUMENTS** 

**EXAS** 

### **Typical Characteristics (continued)**

<span id="page-11-1"></span><span id="page-11-0"></span>



#### **Typical Characteristics (continued)**



**[INA188](http://www.ti.com.cn/product/cn/ina188?qgpn=ina188)** ZHCSE92 –SEPTEMBER 2015 **[www.ti.com.cn](http://www.ti.com.cn)**

**STRUMENTS** 

**EXAS** 

### **Typical Characteristics (continued)**





### **Typical Characteristics (continued)**

<span id="page-14-0"></span>

**[INA188](http://www.ti.com.cn/product/cn/ina188?qgpn=ina188)**

**NSTRUMENTS** 

**EXAS** 

ZHCSE92 –SEPTEMBER 2015 **[www.ti.com.cn](http://www.ti.com.cn)**

### **Typical Characteristics (continued)**

<span id="page-15-0"></span>![](_page_15_Figure_6.jpeg)

![](_page_16_Picture_0.jpeg)

### <span id="page-16-0"></span>**7 Detailed Description**

#### <span id="page-16-1"></span>**7.1 Overview**

The INA188 is a monolithic instrumentation amplifier (INA) based on the 36-V, precision zero-drift [OPA188](http://www.ti.com/product/OPA188) (operational amplifier) core. The INA188 also integrates laser-trimmed resistors to ensure excellent commonmode rejection and low gain error. The combination of the zero-drift amplifier core and the precision resistors allows this device to achieve outstanding dc precision and makes the INA188 ideal for many high-voltage industrial applications.

### **7.2 Functional Block Diagram**

<span id="page-16-2"></span>![](_page_16_Figure_7.jpeg)

![](_page_16_Figure_8.jpeg)

#### <span id="page-17-0"></span>**7.3 Feature Description**

#### **7.3.1 Inside the INA188**

The *[Functional](#page-16-2) Block Diagram* section provides a detailed diagram for the INA188, including the ESD protection and radio frequency interference (RFI) filtering. Instrumentation amplifiers are commonly represented in a simplified form, as shown in [Figure](#page-17-1) 47.

![](_page_17_Figure_6.jpeg)

**Figure 47. INA Simplified Form**

<span id="page-17-1"></span>A brief description of the internal operation is as follows:

The differential input voltage applied across  $R_G$  causes a signal current to flow through the  $R_G$  resistor and both  $R_F$  resistors. The output difference amplifier (A<sub>3</sub>) removes the common-mode component of the input signal and refers the output signal to the REF pin.

The equations shown in the *[Functional](#page-16-2) Block Diagram* section describe the output voltages of A<sub>1</sub> and A<sub>2</sub>. Understanding the internal node voltages is useful to avoid saturating the device and to ensure proper device operation.

#### **7.3.2 Setting the Gain**

<span id="page-17-2"></span>The gain of the INA188 is set by a single external resistor,  $R_G$ , connected between pins 1 and 8. The value of  $R_G$ is selected according to [Equation](#page-17-2) 1:

$$
G = 1 + \frac{50 \text{ k}\Omega}{R_G} \tag{1}
$$

[Table](#page-17-3) 1 lists several commonly-used gains and resistor values. The 50-kΩ term in [Equation](#page-17-2) 1 comes from the sum of the two internal 25-kΩ feedback resistors. These on-chip resistors are laser-trimmed to accurate absolute values. The accuracy and temperature coefficients of these resistors are included in the gain accuracy and drift specifications of the INA188.

<span id="page-17-3"></span>![](_page_17_Picture_771.jpeg)

![](_page_17_Picture_772.jpeg)

(1) NC denotes no connection. When using the SPICE model, the simulation does not converge unless a resistor is connected to the  $R_G$ pins; use a very large resistor value.

![](_page_18_Picture_0.jpeg)

#### *7.3.2.1 Gain Drift*

The stability and temperature drift of the external gain setting resistor,  $R_G$ , also affects gain. The contribution of R<sub>G</sub> to gain accuracy and drift can be determined from [Equation](#page-17-2) 1.

The best gain drift of 5 ppm/°C can be achieved when the INA188 uses G = 1 without  $R<sub>G</sub>$  connected. In this case, gain drift is limited only by the slight mismatch of the temperature coefficient of the integrated 20-kΩ resistors in the differential amplifier (A<sub>3</sub>). At gains greater than 1, gain drift increases as a result of the individual drift of the 25-kΩ resistors in the feedback of A<sub>1</sub> and A<sub>2</sub>, relative to the drift of the external gain resistor R<sub>G</sub>. The low temperature coefficient of the internal feedback resistors significantly improves the overall temperature stability of applications using gains greater than 1 V/V over competing alternate solutions.

Low resistor values required for high gain can make wiring resistance important. Sockets add to the wiring resistance and contribute additional gain error (such as a possible unstable gain error) at gains of approximately 100 or greater. To ensure stability, avoid parasitic capacitance of more than a few picofarads at  $R<sub>G</sub>$  connections. Careful matching of any parasitics on both R<sup>G</sup> pins maintains optimal CMRR over frequency; see *Typical Characteristics* curve, [Figure](#page-10-0) 17.

#### **7.3.3 Zero Drift Topology**

#### *7.3.3.1 Internal Offset Correction*

[Figure](#page-18-0) 48 shows a simple representation of the proprietary zero-drift architecture for one of the three amplifiers that comprise the INA188. These high-precision input amplifiers enable very low dc error and drift as a result of a modern chopper technology with an embedded synchronous filter that removes nearly all chopping noise. The chopping frequency is approximately 750 kHz. This amplifier is zero-corrected every 3 μs using a proprietary technique. This design has no aliasing.

![](_page_18_Figure_10.jpeg)

**Figure 48. Zero-Drift Amplifier Functional Block Diagram**

#### <span id="page-18-0"></span>*7.3.3.2 Noise Performance*

This zero-drift architecture reduces flicker (1/f) noise to a minimum, and therefore enables the precise measurement of small dc-signals with high resolution, accuracy, and repeatability. The auto-calibration technique used by the INA188 results in reduced low-frequency noise, typically only 12 nV/√Hz (at G = 100). The spectral noise density is detailed in [Figure](#page-23-0) 53. Low-frequency noise of the INA188 is approximately 0.25  $\mu V_{\text{PP}}$  measured from 0.1 Hz to 10 Hz (at  $G = 100$ ).

![](_page_19_Picture_1.jpeg)

#### *7.3.3.3 Input Bias Current Clock Feedthrough*

Zero-drift amplifiers, such as the INA188, use switching on their inputs to correct for the intrinsic offset and drift of the amplifier. Charge injection from the integrated switches on the inputs can introduce very short transients in the input bias current of the amplifier. The extremely short duration of these pulses prevents them from being amplified; however, the pulses can be coupled to the output of the amplifier through the feedback network. The most effective method to prevent transients in the input bias current from producing additional noise at the amplifier output is to use a low-pass filter (such as an RC network).

#### **7.3.4 EMI Rejection**

The INA188 uses integrated electromagnetic interference (EMI) filtering to reduce the effects of EMI from sources (such as wireless communications) and densely-populated boards with a mix of analog signal-chain and digital components. The INA188 is specifically designed to minimize susceptibility to EMI by incorporating an internal low-pass filter. Depending on the end-system requirements, additional EMI filters may be required near the signal inputs of the system, as well as incorporating known good practices such as using short traces, lowpass filters, and damping resistors combined with parallel and shielded signal routing. Texas Instruments developed a method to accurately measure the immunity of an amplifier over a broad frequency spectrum, extending from 10 MHz to 6 GHz. This method uses an EMI rejection ratio (EMIRR) to quantify the INA188 ability to reject EMI. [Figure](#page-19-0) 49 and [Figure](#page-19-0) 50 show the INA188 EMIRR graph for both differential and common-mode EMI rejection across this frequency range. [Table](#page-19-1) 2 shows the EMIRR values for the INA188 at frequencies commonly encountered in real-world applications. Applications listed in [Table](#page-19-1) 2 can be centered on or operated near the particular frequency shown.

<span id="page-19-0"></span>![](_page_19_Figure_7.jpeg)

<span id="page-19-1"></span>![](_page_19_Picture_1071.jpeg)

#### **Table 2. INA188 EMIRR for Frequencies of Interest**

![](_page_20_Picture_0.jpeg)

#### **7.3.5 Input Protection and Electrical Overstress**

Designers often ask questions about the capability of an amplifier to withstand electrical overstress. These questions tend to focus on the device inputs, but can involve the supply voltage pins or even the output pin. Each of these different pin functions have electrical stress limits determined by the voltage breakdown characteristics of the particular semiconductor fabrication process and specific circuits connected to the pin. Additionally, internal ESD protection is built into these circuits to protect them from accidental ESD events both before and during product assembly.

Having a good understanding of this basic ESD circuitry and its relevance to an electrical overstress event is helpful. The *[Functional](#page-16-2) Block Diagram* section illustrates the ESD circuits contained in the INA188. The ESD protection circuitry involves several current-steering diodes connected from the input and output pins and routed back to the internal power-supply lines. This protection circuitry is intended to remain inactive during normal circuit operation.

The input pins of the INA188 are protected with internal diodes connected to the power-supply rails. These diodes clamp the applied signal to prevent the input circuitry from being damaged. If the input signal voltage can exceed the power supplies by more than 0.3 V, limit the input signal current to less than 10 mA to protect the internal clamp diodes. This current limiting can generally be done with a series input resistor. Some signal sources are inherently current-limited and do not require limiting resistors.

#### **7.3.6 Input Common-Mode Range**

The linear input voltage range of the INA188 input circuitry extends from 100 mV inside the negative supply voltage to 1.5 V below the positive supply, and maintains 84-dB (minimum) common-mode rejection throughout this range. The common-mode range for most common operating conditions is best calculated using the [INA](http://www.ti.com/tool/ina-cmv-calc) [common-mode](http://www.ti.com/tool/ina-cmv-calc) range calculating tool. The INA188 can operate over a wide range of power supplies and  $V_{RFF}$ configurations, thus providing a comprehensive guide to common-mode range limits for all possible conditions is impractical.

The most commonly overlooked overload condition occurs when a circuit exceeds the output swing of  $\mathsf{A}_1$  and  $\mathsf{A}_2$ , which are internal circuit nodes that cannot be measured. Calculating the expected voltages at the output of  $A_1$ and A<sup>2</sup> (see the *[Functional](#page-16-2) Block Diagram* section) provides a check for the most common overload conditions. The designs of  $A_1$  and  $A_2$  are identical and the outputs can swing to within approximately 250 mV of the powersupply rails. For example, when the  $A_2$  output is saturated,  $A_1$  can continue to be in linear operation, responding to changes in the noninverting input voltage. This difference can give the appearance of linear operation but the output voltage is invalid.

#### <span id="page-20-0"></span>**7.4 Device Functional Modes**

#### **7.4.1 Single-Supply Operation**

The INA188 can be used on single power supplies of 4 V to 36 V. Use the output REF pin to level shift the internal output voltage into a linear operating condition. Ideally, connecting the REF oin to a potential that is midsupply avoids saturating the output of the input amplifiers ( $A_1$  and  $A_2$ ). Actual output voltage swing is limited to 250 mV above ground when the load is referred to ground. The typical characteristic curves, *Output Voltage Swing vs Output Current* ([Figure](#page-11-0) 19 to [Figure](#page-11-1) 22) illustrates how the output voltage swing varies with output current. See the *Driving the [Reference](#page-23-1) Pin* section for information on how to adequately drive the reference pin.

With single-supply operation,  $V_{IN+}$  and  $V_{IN-}$  must both be 0.1 V above ground for linear operation. For instance, the inverting input cannot be connected to ground to measure a voltage connected to the noninverting input.

![](_page_21_Picture_1.jpeg)

#### **7.4.2 Offset Trimming**

Most applications require no external offset adjustment; however, if necessary, adjustments can be made by applying a voltage to the REF pin. [Figure](#page-21-0) 51 shows an optional circuit for trimming the output offset voltage. The voltage applied to the REF pin is summed at the output. The op amp buffer provides low impedance at the REF pin to preserve good common-mode rejection.

![](_page_21_Figure_6.jpeg)

<span id="page-21-0"></span>**Figure 51. Optional Trimming of the Output Offset Voltage**

![](_page_22_Picture_0.jpeg)

#### **7.4.3 Input Bias Current Return Path**

The input impedance of the INA188 is extremely high—approximately 20 GΩ. However, a path must be provided for the input bias current of both inputs. This input bias current is typically 750 pA. High input impedance means that this input bias current changes very little with varying input voltage.

Input circuitry must provide a path for this input bias current for proper operation. [Figure](#page-22-0) 52 shows various provisions for an input bias current path. Without a bias current path, the inputs float to a potential that exceeds the common-mode range of the INA188, and the input amplifiers saturate. If the differential source resistance is low, the bias current return path can be connected to one input (as shown in the thermocouple example in [Figure](#page-22-0) 52). With a higher source impedance, using two equal resistors provides a balanced input with possible advantages of a lower input offset voltage as a result of bias current and better high-frequency common-mode rejection.

![](_page_22_Figure_7.jpeg)

<span id="page-22-0"></span>**Figure 52. Providing an Input Common-Mode Current Path**

#### <span id="page-23-1"></span>**7.4.4 Driving the Reference Pin**

The output voltage of the INA188 is developed with respect to the voltage on the reference pin. Often, the reference pin (pin 5) is connected to the low-impedance system ground in dual-supply operation. In single-supply operation, offsetting the output signal to a precise mid-supply level (for example, 2.5 V in a 5-V supply environment) can be useful. To accomplish this, a voltage source can be tied to the REF pin to level-shift the output so that the INA188 can drive a single-supply analog-to-digital converter (ADC).

For best performance, keep the source impedance to the REF pin below 5 Ω. As illustrated in the *[Functional](#page-16-2) Block [Diagram](#page-16-2)* section, the reference pin is internally connected to a 20-kΩ resistor. Additional impedance at the REF pin adds to this 20-kΩ resistor. The imbalance in the resistor ratios results in degraded common-mode rejection ratio (CMRR).

[Figure](#page-23-0) 53 shows two different methods of driving the reference pin with low impedance. The [OPA330](http://focus.ti.com/docs/prod/folders/print/opa330.html) is a lowpower, chopper-stabilized amplifier, and therefore offers excellent stability over temperature. The OPA330 is available in a space-saving SC70 and an even smaller chip-scale package. The [REF3225](http://focus.ti.com/docs/prod/folders/print/ref3225.html) is a precision reference in a small SOT23-6 package.

![](_page_23_Figure_8.jpeg)

![](_page_23_Figure_9.jpeg)

<span id="page-23-0"></span>

a) Level shifting using the OPA330 as a low-impedance buffer. b) Level shifting using the low-impedance output of the REF3225.

**Figure 53. Options for Low-Impedance Level Shifting**

![](_page_24_Picture_0.jpeg)

#### **7.4.5 Error Sources Example**

Most modern signal-conditioning systems calibrate errors at room temperature. However, calibration of errors that result from a change in temperature is normally difficult and costly. Therefore, minimizing these errors is important and can be done by choosing high-precision components (such as the INA188 that has improved specifications in critical areas that impact the precision of the overall system). [Figure](#page-24-0) 54 shows an example application.

![](_page_24_Figure_6.jpeg)

**Figure 54. Example Application with G = 10 V/V and a 1-V Differential Voltage**

<span id="page-24-0"></span>Resistor-adjustable INAs such as the INA188 show the lowest gain error in  $G = 1$  because of the inherently wellmatched drift of the internal resistors of the differential amplifier. At gains greater than 1 (for instance,  $G = 10$  V/V or G = 100 V/V) the gain error becomes a significant error source because of the contribution of the resistor drift of the 25-kΩ feedback resistors in conjunction with the external gain resistor. Except for very high-gain applications, gain drift is by far the largest error contributor compared to other drift errors, such as offset drift. The INA188 offers the lowest gain error over temperature in the marketplace for both  $G > 1$  and  $G = 1$  (no external gain resistor). [Table](#page-25-0) 3 summarizes the major error sources in common INA applications and compares the two cases of G = 1 (no external resistor) and G = 10 (5.49-k $\Omega$  external resistor). As explained in [Table](#page-25-0) 3, although the static errors (absolute accuracy errors) in  $G = 1$  are almost twice as great as compared to  $G = 10$ , there are much fewer drift errors because of the much lower gain error drift. In most applications, these static errors can readily be removed during calibration in production. All calculations refer the error to the input for easy comparison and system evaluation.

![](_page_25_Picture_1.jpeg)

<span id="page-25-0"></span>![](_page_25_Picture_556.jpeg)

#### **Table 3. Error Calculation**

![](_page_26_Picture_0.jpeg)

#### <span id="page-26-0"></span>**8 Application and Implementation**

#### **NOTE**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### <span id="page-26-1"></span>**8.1 Application Information**

The INA188 measures a small differential voltage with a high common-mode voltage developed between the noninverting and inverting input. The low offset drift in conjunction with no 1/f noise makes the INA188 suitable for a wide range of applications. The ability to set the reference pin to adjust the functionality of the output signal offers additional flexibility that is practical for multiple configurations.

#### <span id="page-26-2"></span>**8.2 Typical Application**

[Figure](#page-26-3) 55 shows the basic connections required for operating the INA188. Applications with noisy or highimpedance power supplies may require decoupling capacitors close to the device pins. The output is referred to the output reference (REF) pin that is normally grounded. The reference pin must be a low-impedance connection to assure good common-mode rejection.

![](_page_26_Figure_10.jpeg)

**Figure 55. PLC Input (±10 V, 4 mA to 20 mA)**

#### <span id="page-26-3"></span>**8.2.1 Design Requirements**

For this application, the design requirements are:

- 4-mA to 20-mA input with less than 20-Ω burden
- $±20$ -mA input with less than 20- $Ω$  burden
- ±10-V input with impedance of approximately 100 kΩ
- Maximum 4-mA to 20-mA or  $\pm$ 20mA burden voltage equal to  $\pm$ 0.4 V
- Output range within 0 V to 5 V

![](_page_27_Picture_1.jpeg)

### **Typical Application (continued)**

#### **8.2.2 Detailed Design Procedure**

The following steps must be applied for proper device functionality:

- For a 4-mA to 20-mA input, the maximum burden of 0.4 V must have a burden resistor equal to 0.4 / 0.02 = 20 Ω.
- To center the output within the 0-V to 5-V range,  $V_{REF}$  must equal 2.5 V.
- To keep the ±20-mA input linear within 0 V to 5 V, the gain resistor  $(R_G)$  must be 12.4 kΩ.
- To keep the ±10-V input within the 0-V to 5-V range, attenuation must be greater than 0.05.
- A 100-kΩ resistor in series with a 4.87-kΩ resistor provides 0.0466 attenuation of ±10 V, well within the ±2.5-V linear limits.

#### **8.2.3 Application Curve**

![](_page_27_Figure_12.jpeg)

**Figure 56. Plot of PLC Input Transfer Function**

![](_page_28_Picture_0.jpeg)

### <span id="page-28-0"></span>**9 Power Supply Recommendations**

The minimum power-supply voltage for the INA188 is  $\pm 2$  V and the maximum power-supply voltage is  $\pm 18$  V. This minimum and maximum range covers a wide range of power supplies. However, for optimum performance,  $±15$  V is recommended. A 0.1-µF bypass capacitor is recommended to be added at the input to compensate for the layout and power-supply source impedance.

### <span id="page-28-1"></span>**10 Layout**

#### <span id="page-28-2"></span>**10.1 Layout Guidelines**

Attention to good layout practices is always recommended. For best operational performance of the device, use good printed circuit board (PCB) layout practices, including:

- Care must be taken to ensure that both input paths are well-matched for source impedance and capacitance to avoid converting common-mode signals into differential signals. In addition, parasitic capacitance at the gain-setting pins can also affect CMRR over frequency. For example, in applications that implement gain switching using switches or PhotoMOS® relays to change the value of R<sub>G</sub>, select the component so that the switch capacitance is as small as possible.
- Noise can propagate into analog circuitry through the power pins of the circuit as a whole and of the device itself. Bypass capacitors are used to reduce the coupled noise by providing low-impedance power sources local to the analog circuitry.
	- Connect low-ESR, 0.1-μF ceramic bypass capacitors between each supply pin and ground, placed as close to the device as possible. A single bypass capacitor from V+ to ground is applicable for singlesupply applications.
- Separate grounding for analog and digital portions of the circuitry is one of the simplest and most effective methods of noise suppression. One or more layers on multilayer PCBs are usually devoted to ground planes. A ground plane helps distribute heat and reduces EMI noise pickup. Make sure to physically separate digital and analog grounds, paying attention to the flow of the ground current. For more detailed information, see [SLOA089](http://www.ti.com/cn/lit/pdf/SLOA089), *Circuit Board Layout Techniques*.
- In order to reduce parasitic coupling, run the input traces as far away from the supply or output traces as possible. If these traces cannot be kept separate, crossing the sensitive trace perpendicular is much better than in parallel with the noisy trace.
- Place the external components as close to the device as possible. As illustrated in [Figure](#page-29-1) 57, keeping  $R_G$ close to the pins minimizes parasitic capacitance.
- Keep the traces as short as possible.

**FXAS INSTRUMENTS** 

## <span id="page-29-0"></span>**10.2 Layout Example**

![](_page_29_Figure_4.jpeg)

<span id="page-29-1"></span>![](_page_29_Figure_5.jpeg)

![](_page_30_Picture_0.jpeg)

### <span id="page-30-0"></span>**11** 器件和文档支持

### <span id="page-30-1"></span>**11.1** 器件支持

#### **11.1.1** 开发支持

#### 表 **4.** 表 **1.**设计套件与评估模块

![](_page_30_Picture_520.jpeg)

#### 表 **5.** 表 **2.**开发工具

![](_page_30_Picture_521.jpeg)

#### <span id="page-30-2"></span>**11.2** 文档支持

#### **11.2.1** 相关文档

《OPA188 数据表》, [SBOS642](http://www.ti.com/cn/lit/pdf/SBOS642) 《OPA330 数据表》, [SBOS432](http://www.ti.com/cn/lit/pdf/SBOS432)

《REF3225 数据表》, [SBVS058](http://www.ti.com/cn/lit/pdf/SBVS058)

《电路板布局布线技巧》, [SLOA089](http://www.ti.com/cn/lit/pdf/SLOA089)

#### <span id="page-30-3"></span>**11.3** 社区资源

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's [Terms](http://www.ti.com/corp/docs/legal/termsofuse.shtml) of [Use.](http://www.ti.com/corp/docs/legal/termsofuse.shtml)

**TI E2E™ Online [Community](http://e2e.ti.com)** *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design [Support](http://support.ti.com/)** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### <span id="page-30-4"></span>**11.4** 商标

E2E is a trademark of Texas Instruments. Bluetooth is a registered trademark of Bluetooth SIG, Inc. PhotoMOS is a registered trademark of Panasonic Electric Works Europe AG. All other trademarks are the property of their respective owners.

#### <span id="page-30-5"></span>**11.5** 静电放电警告

![](_page_30_Picture_22.jpeg)

这些装置包含有限的内置 ESD 保护。 存储或装卸时, 应将导线一起截短或将装置放置于导电泡棉中, 以防止 MOS 门极遭受静电损 伤。

#### <span id="page-30-6"></span>**11.6 Glossary**

[SLYZ022](http://www.ti.com/cn/lit/pdf/SLYZ022) — *TI Glossary*.

This glossary lists and explains terms, acronyms, and definitions.

![](_page_31_Picture_1.jpeg)

## <span id="page-31-0"></span>**12** 机械、封装和可订购信息

以下页中包括机械、封装和可订购信息。 这些信息是针对指定器件可提供的最新数据。 这些数据会在无通知且不 对本文档进行修订的情况下发生改变。 欲获得该数据表的浏览器版本,请查阅左侧的导航栏。

#### 重要声明

德州仪器(TI) 及其下属子公司有权根据 JESD46 最新标准, 对所提供的产品和服务进行更正、修改、增强、改进或其它更改, 并有权根据 JESD48 最新标准中止提供任何产品和服务。客户在下订单前应获取最新的相关信息, 并验证这些信息是否完整且是最新的。所有产品的销售 都遵循在订单确认时所提供的TI 销售条款与条件。

TI 保证其所销售的组件的性能符合产品销售时 TI 半导体产品销售条件与条款的适用规范。仅在 TI 保证的范围内,且 TI 认为 有必要时才会使 用测试或其它质量控制技术。除非适用法律做出了硬性规定,否则没有必要对每种组件的所有参数进行测试。

TI 对应用帮助或客户产品设计不承担任何义务。客户应对其使用 TI 组件的产品和应用自行负责。为尽量减小与客户产品和应 用相关的风险, 客户应提供充分的设计与操作安全措施。

TI 不对任何 TI 专利权、版权、屏蔽作品权或其它与使用了 TI 组件或服务的组合设备、机器或流程相关的 TI 知识产权中授予 的直接或隐含权 限作出任何保证或解释。TI 所发布的与第三方产品或服务有关的信息,不能构成从 TI 获得使用这些产品或服 务的许可、授权、或认可。使用 此类信息可能需要获得第三方的专利权或其它知识产权方面的许可,或是 TI 的专利权或其它 知识产权方面的许可。

对于 TI 的产品手册或数据表中 TI 信息的重要部分, 仅在没有对内容进行任何篡改且带有相关授权、条件、限制和声明的情况 下才允许进行 复制。TI 对此类篡改过的文件不承担任何责任或义务。复制第三方的信息可能需要服从额外的限制条件。

在转售 TI 组件或服务时,如果对该组件或服务参数的陈述与 TI 标明的参数相比存在差异或虚假成分,则会失去相关 TI 组件 或服务的所有明 示或暗示授权,且这是不正当的、欺诈性商业行为。TI 对任何此类虚假陈述均不承担任何责任或义务。

客户认可并同意,尽管任何应用相关信息或支持仍可能由 TI 提供,但他们将独力负责满足与其产品及在其应用中使用 TI 产品 相关的所有法 律、法规和安全相关要求。客户声明并同意,他们具备制定与实施安全措施所需的全部专业技术和知识,可预见 故障的危险后果、监测故障 及其后果、降低有可能造成人身伤害的故障的发生机率并采取适当的补救措施。客户将全额赔偿因 在此类安全关键应用中使用任何 TI 组件而 对 TI 及其代理造成的任何损失。

在某些场合中, 为了推进安全相关应用有可能对 TI 组件进行特别的促销。TI 的目标是利用此类组件帮助客户设计和创立其特 有的可满足适用 的功能安全性标准和要求的终端产品解决方案。尽管如此,此类组件仍然服从这些条款。

TI 组件未获得用于 FDA Class III (或类似的生命攸关医疗设备) 的授权许可, 除非各方授权官员已经达成了专门管控此类使 用的特别协议。

只有那些 TI 特别注明属于军用等级或"增强型塑料"的 TI 组件才是设计或专门用于军事/航空应用或环境的。购买者认可并同 意, 对并非指定面 向军事或航空航天用途的 TI 组件进行军事或航空航天方面的应用,其风险由客户单独承担,并且由客户独 力负责满足与此类使用相关的所有 法律和法规要求。

TI 已明确指定符合 ISO/TS16949 要求的产品,这些产品主要用于汽车。在任何情况下,因使用非指定产品而无法达到 ISO/TS16949 要 求,TI不承担任何责任。

![](_page_32_Picture_425.jpeg)

邮寄地址: 上海市浦东新区世纪大道1568 号,中建大厦32 楼邮政编码: 200122 Copyright © 2015, 德州仪器半导体技术(上海)有限公司

![](_page_33_Picture_0.jpeg)

## **PACKAGING INFORMATION**

![](_page_33_Picture_245.jpeg)

**(1)** The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

**(3)** MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**(4)** There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

**(5)** Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

**(6)** Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

![](_page_34_Picture_0.jpeg)

## **PACKAGE OPTION ADDENDUM**

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## **MECHANICAL DATA**

![](_page_35_Figure_1.jpeg)

 $C.$ SON (Small Outline No-Lead) package configuration.

 $\overline{\bigtriangleup}$  The package thermal pad must be soldered to the board for thermal and mechanical performance. See the Product Data Sheet for details regarding the exposed thermal pad dimensions.

E. Package complies to JEDEC MO-229 variation WGGB.

![](_page_35_Picture_5.jpeg)

![](_page_36_Figure_1.jpeg)

#### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.

![](_page_36_Figure_6.jpeg)

#### NOTE: All linear dimensions are in millimeters

![](_page_36_Picture_8.jpeg)

![](_page_37_Figure_1.jpeg)

NOTES: All linear dimensions are in millimeters. А.

- This drawing is subject to change without notice. **B.**
- Publication IPC-7351 is recommended for alternate designs. C.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat-Pack Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <http://www.ti.com>.
- E. Laser cutting apertures with electropolish and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- F. Customers should contact their board fabrication site for solder mask tolerances and vias tenting recommendations for vias placed in the thermal pad.

![](_page_37_Picture_8.jpeg)

![](_page_38_Picture_1.jpeg)

# **PACKAGE OUTLINE**

## **D0008A SOIC - 1.75 mm max height**

SMALL OUTLINE INTEGRATED CIRCUIT

![](_page_38_Figure_5.jpeg)

NOTES:

1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.

- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.

![](_page_38_Picture_12.jpeg)

# **EXAMPLE BOARD LAYOUT**

## **D0008A SOIC - 1.75 mm max height**

SMALL OUTLINE INTEGRATED CIRCUIT

![](_page_39_Figure_4.jpeg)

NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.

![](_page_39_Picture_8.jpeg)

# **EXAMPLE STENCIL DESIGN**

## **D0008A SOIC - 1.75 mm max height**

SMALL OUTLINE INTEGRATED CIRCUIT

![](_page_40_Figure_4.jpeg)

NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.

![](_page_40_Picture_8.jpeg)

#### 重要声明和免责声明

TI 均以"原样"提供技术性及可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资 源,不保证其中不含任何瑕疵,且不做任何明示或暗示的担保,包括但不限于对适销性、适合某特定用途或不侵犯任何第三方知识产权的暗示 担保。

所述资源可供专业开发人员应用TI 产品进行设计使用。您将对以下行为独自承担全部责任:(1) 针对您的应用选择合适的TI 产品;(2) 设计、 验证并测试您的应用;(3) 确保您的应用满足相应标准以及任何其他安全、安保或其他要求。所述资源如有变更,恕不另行通知。TI 对您使用 所述资源的授权仅限于开发资源所涉及TI 产品的相关应用。除此之外不得复制或展示所述资源,也不提供其它TI或任何第三方的知识产权授权 许可。如因使用所述资源而产生任何索赔、赔偿、成本、损失及债务等,TI对此概不负责,并且您须赔偿由此对TI 及其代表造成的损害。

TI 所提供产品均受TI 的销售条款 [\(http://www.ti.com.cn/zh-cn/legal/termsofsale.html](http://www.ti.com.cn/zh-cn/legal/termsofsale.html)) 以及[ti.com.cn](http://www.ti.com.cn)上或随附TI产品提供的其他可适用条款的约 束。TI提供所述资源并不扩展或以其他方式更改TI 针对TI 产品所发布的可适用的担保范围或担保免责声明。

> 邮寄地址: 上海市浦东新区世纪大道 1568 号中建大厦 32 楼, 邮政编码: 200122 Copyright © 2020 德州仪器半导体技术(上海)有限公司