







**DS320PR410** 

ZHCSTI6 - OCTOBER 2023

# DS320PR410 支持 PCle™ 5.0、CXL 2.0 的四通道线性转接驱动器

### 1 特性

- 四通道线性转接驱动器,支持速率高达 32Gbps 的 PCIe<sup>™</sup> 5.0、CXL 2.0 和 UPI 2.0
- 支持大多数交流耦合接口,包括 DP、SAS、 SATA, XFI
- CTLE 在 16GHz 下可升至 22dB
- 100 ps 的超低延迟
- PRBS 数据的 45 fs 低附加随机抖动
- 16GHz 时 -10dB 的极低回波损耗
- 3.3V 单电源
- 内部稳压器具有抗电源噪声能力
- 160mW/通道的低有功功率
- 无需散热器
- 引脚搭接、SMBus 或 EEPROM 编程
- 针对 PCIe 用例的自动接收器检测
- 与协议无关的线性转接驱动器可无缝支持 PCIe 链
- 通过一个或多个 DS320PR410 支持 x4、x8、 x16、x24 总线宽度
- 温度范围为 -40°C 至 85°C
- 4mm×6mm, 40 引脚 WQFN 封装

#### 2 应用

- 机架式服务器、微服务器和塔式服务器
- 高性能计算
- 硬件加速器
- 网络连接存储
- 存储区域网络 (SAN) 和主机总线适配器 (HBA) 卡
- 网络接口卡 (NIC)
- 台式计算机或主板
- 有源电缆

### 3 说明

DS320PR410 是一款四通道低功耗高性能线性中继器 或转接驱动器,支持速率高达 32Gbps 的 PCle 5.0、 CXL 2.0、UPI 2.0 和其他接口。

DS320PR410 接收器部署了连续时间线性均衡器 (CTLE),用以提供可编程高频增强功能。均衡器可以 打开由于 PCB 布线等互连介质引起的码间串扰 (ISI) 而完全关闭的输入眼图。CTLE 接收器后跟一个线性输 出驱动器。DS320PR410 的线性数据路径保留发送预 设信号特性。线性转接驱动器成为无源通道的一部分, 该通道作为一个整体进行链路训练,可获得更优发送和 接收均衡设置。对这种链路训练协议进行透明管理可实 现更优的电气链路和尽可能低的延迟。该器件具有低通 道间串扰、低附加抖动和极低的回波损耗,因此在链路 中几乎可用作无源元件,而又具有实用的均衡功能。

#### 封装信息

| 器件型号       | 封装 <sup>(1)</sup>    | 封装尺寸 <sup>(2)</sup> |
|------------|----------------------|---------------------|
| DS320PR410 | RNQ ( WQFN ,<br>40 ) | 6mm × 4mm           |

- 如需了解所有可用封装,请参阅数据表末尾的可订购产品附 (1)
- 封装尺寸(长x宽)为标称值,并包括引脚(如适用)。





# **Table of Contents**

| <b>1 特性</b> 1                                     | 7.2 Functional Block Diagram            | 12               |
|---------------------------------------------------|-----------------------------------------|------------------|
| 2 应用1                                             | 7.3 Feature Description                 |                  |
| 3 说明1                                             | 7.4 Device Functional Modes             |                  |
| 4 Revision History2                               | 7.5 Programming                         | 14               |
| 5 Pin Configuration and Functions3                | 8 Application and Implementation        | 20               |
| 6 Specifications6                                 | 8.1 Application Information             | 20               |
| 6.1 Absolute Maximum Ratings6                     | 8.2 Typical Applications                | 20               |
| 6.2 ESD Ratings                                   | 8.3 Power Supply Recommendations        | <mark>2</mark> 4 |
| 6.3 Recommended Operating Conditions6             | 8.4 Layout                              | 24               |
| 6.4 Thermal Information7                          | 9 Device and Documentation Support      | 26               |
| 6.5 DC Electrical Characteristics7                | 9.1 接收文档更新通知                            | 26               |
| 6.6 High Speed Electrical Characteristics8        | 9.2 支持资源                                | <mark>26</mark>  |
| 6.7 SMBUS/I <sup>2</sup> C Timing Charateristics9 | 9.3 Trademarks                          | 26               |
| 6.8 Typical Characteristics10                     | 9.4 静电放电警告                              | 26               |
| 6.9 Typical Jitter Characteristics11              | 9.5 术语表                                 | 26               |
| 7 Detailed Description12                          | 10 Mechanical, Packaging, and Orderable |                  |
| 7.1 Overview                                      | Information                             | 26               |

# **4 Revision History**

| DATE REVISION |   | NOTES           |  |  |
|---------------|---|-----------------|--|--|
| October 2023  | * | Initial Release |  |  |



# **5 Pin Configuration and Functions**



图 5-1. RNQ Package, 40-Pin WQFN (Top View)

表 5-1. Pin Functions

|       | 2 C II I III C C C C C C C C C C C C C C |                        |                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |
|-------|------------------------------------------|------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| PIN   |                                          | TYPE <sup>(1)</sup>    | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |
| NAME  | NO.                                      | 111 =                  | DECOM HON                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |
| DONEn | 7                                        | O, 3.3 V open<br>drain | In SMBus/l²C Primary mode: Indicates the completion of a valid EEPROM register load operation. External pullup resistor such as $4.7~\mathrm{k}\Omega$ required for operation. High: External EEPROM load failed or incomplete Low: External EEPROM load successful and complete In SMBus/l²C Secondary/Pin mode: This output is High-Z. The pin can be left floating. |  |  |  |  |

提交文档反馈



# 表 5-1. Pin Functions (续)

| PIN          |                                        |                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |
|--------------|----------------------------------------|-----------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| NAME         | NO.                                    | TYPE <sup>(1)</sup>                                 | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |
| MODE         | 25                                     | I, 5-level                                          | Sets device control configuration modes. 5-level IO pin as provided in 表 7-4. The pin can be exercised at device power up or in normal operation mode.  L0: Pin mode – strap pins solely sets device control configuration settings.  L1: SMBus/l²C Primary mode – device control configuration is read from external EEPROM. When the DS320PR410 has finished reading from the EEPROM successfully, it will drive the DONEn pin LOW. SMBus/l²C secondary operation is available in this mode before, during or after EEPROM reading. Note: during EEPROM reading if the external SMBus/l²C primary wants to access DS320PR410 registers it must support arbitration.  L2: SMBus/l²C Secondary mode – an external controller with SMBus/l²C primary sets device control configuration settings.  L3 and L4 (Float): RESERVED – TI internal test modes. |  |  |  |
| EQ0 / ADDR0  | 23                                     | I, 5-level                                          | In Pin mode:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |
| EQ1 / ADDR1  | 24                                     | I, 5-level                                          | Sets receiver linear equalization (CTLE) boost for channels 0-3 as provided in 表 7-1. These pins are sampled at device power-up only. In <b>SMBus/I<sup>2</sup>C mode:</b> Sets SMBus / I <sup>2</sup> C secondary address as provided in 表 7-5. These pins are sampled at device power-up only. In this mode, equalization boost is configured by setting SMBus / I <sup>2</sup> C register bits.                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |
| GAIN / SDA   | 27                                     | I, 5-level / I/O,<br>3.3 V<br>LVCMOS,<br>open drain | In <b>Pin mode:</b> Flat gain (DC and AC) from the input to the output of the device for channels 0-3. The pin is sampled at device power-up only. In <b>SMBus/l<sup>2</sup>C mode:</b> 3.3 V SMBus/l <sup>2</sup> C data. External 1 k $\Omega$ to 5 k $\Omega$ pullup resistor is required as per SMBus / l <sup>2</sup> C interface standard. In this mode, Flat gain is configured by setting SMBus / l <sup>2</sup> C register bits.                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |
| GND          | 1, 8, 11, 18,<br>21, 28, 31, 38,<br>EP | Р                                                   | Ground reference for the device. EP: the Exposed Pad at the bottom of the QFN package. It is used as the GND return for the device. The EP should be connected to one or more ground planes through the low resistance path. A via array provides a low impedance path to GND. The EP also improves thermal dissipation.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |
| PD           | 6                                      | I, 3.3 V<br>LVCMOS                                  | 2-level logic controlling the operating state of the redriver. Active in all device control modes. The pin has internal 1-M $\Omega$ weak pull-down resistor. The pin triggers PCle Rx detect state machine when toggled. High: power down for channels 0-3 Low: power up, normal operation for channels 0-3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |
| READ_EN_N    | 22                                     | I, 3.3 V<br>LVCMOS                                  | In SMBus/I²C Primary mode: After device power up, when the pin is low, the pin initiates the SMBus / I²C Primary mode EEPROM read function. When EEPROM read is complete (indicated by assertion of DONEn low), this pin can be held low for normal device operation. During the EEPROM load process the device's signal path is disabled. In SMBus/I²C Secondary and Pin modes: In these modes the pin is not used. The pin can be left floating. The pin has internal $1-M\Omega$ weak pull-down resistor.                                                                                                                                                                                                                                                                                                                                           |  |  |  |
| RSVD         | 2                                      | _                                                   | Reserved use for TI. The pin must be left floating (NC).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |
| RX_DET / SCL | 26                                     | I, 5-level / I/O,<br>3.3 V<br>LVCMOS,<br>open drain | In <b>Pin mode:</b> Sets receiver detect state machine options as provided in $\frac{1}{8}$ 7-3. The pin is sampled at device power-up only. In <b>SMBus/l<sup>2</sup>C mode:</b> 3.3V SMBus/l <sup>2</sup> C clock. External 1 kΩ to 5 kΩ pullup resistor is required as per SMBus / l <sup>2</sup> C interface standard. In this mode, receiver detect state machine is configured by setting SMBus / l <sup>2</sup> C register bits.                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |
| RX0N         | 30                                     | I                                                   | Inverting differential inputs to the equalizer. Integrated 50 $\Omega$ termination resistor from the pin to internal CM bias voltage. Channel 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |
| RX0P         | 29                                     | I                                                   | Non-inverting differential inputs to the equalizer. Integrated 50 $\Omega$ termination resistor from the pin to internal CM bias voltage. Channel 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |
| RX1N         | 33                                     | I                                                   | Inverting differential inputs to the equalizer. Integrated 50 $\Omega$ termination resistor from the pin to internal CM bias voltage. Channel 1.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |

English Data Sheet: SNLS739



# 表 5-1. Pin Functions (续)

| PIN NAME NO. |                | TYPE <sup>(1)</sup> | DESCRIPTION                                                                                                                                                                                         |  |  |
|--------------|----------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
|              |                | ITPE\''             | DESCRIPTION                                                                                                                                                                                         |  |  |
| RX1P         | 32             | I                   | Non-inverting differential inputs to the equalizer. Integrated 50 $\Omega$ termination resistor from the pin to internal CM bias voltage. Channel 1.                                                |  |  |
| RX2N         | 37             | I                   | Inverting differential inputs to the equalizer. Integrated 50 $\Omega$ termination resistor from the pin to internal CM bias voltage. Channel 2.                                                    |  |  |
| RX2P         | 36             | I                   | Non-inverting differential inputs to the equalizer. Integrated 50 $\Omega$ termination resistor from the pin to internal CM bias voltage. Channel 2.                                                |  |  |
| RX3N         | 40             | I                   | Inverting differential inputs to the equalizer. Integrated 50 $\Omega$ termination resistor from the pin to internal CM bias voltage. Channel 3.                                                    |  |  |
| RX3P         | 39             | I                   | Non-inverting differential inputs to the equalizer. Integrated 50 $\Omega$ termination resistor from the pin to internal CM bias voltage. Channel 3.                                                |  |  |
| TX0N         | 19             | 0                   | Inverting pin for 100 $\Omega$ differential driver output. Channel 0.                                                                                                                               |  |  |
| TX0P         | 20             | 0                   | Non-inverting pin for 100 $\Omega$ differential driver output. Channel 0.                                                                                                                           |  |  |
| TX1N         | 16             | 0                   | Inverting pin for 100 $\Omega$ differential driver output. Channel 1.                                                                                                                               |  |  |
| TX1P         | 17             | 0                   | Non-inverting pin for 100 $\Omega$ differential driver output. Channel 1.                                                                                                                           |  |  |
| TX2N         | 12             | 0                   | Inverting pin for 100 Ω differential driver output. Channel 2.                                                                                                                                      |  |  |
| TX2P         | 13             | 0                   | Non-inverting pin for 100 $\Omega$ differential driver output. Channel 2.                                                                                                                           |  |  |
| TX3N         | 9              | 0                   | Inverting pin for 100 $\Omega$ differential driver output. Channel 3.                                                                                                                               |  |  |
| TX3P         | 10             | 0                   | Non-inverting pin for 100 $\Omega$ differential driver output. Channel 3.                                                                                                                           |  |  |
| VCC          | 14, 15, 34, 35 | Р                   | Power supply pins. VCC = 3.3 V ±10%. The VCC pins on this device should be connected through a low-resistance path to the board VCC plane. Install a decoupling capacitor to GND near each VCC pin. |  |  |

<sup>(1)</sup> I = input, O = output, P = power

Copyright © 2023 Texas Instruments Incorporated



### **6 Specifications**

### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)(1)

|                             |                                         | MIN  | MAX  | UNIT |
|-----------------------------|-----------------------------------------|------|------|------|
| VCC <sub>ABSMAX</sub>       | Supply voltage (VCC)                    | -0.5 | 4.0  | V    |
| VIO <sub>CMOS,ABSMAX</sub>  | 3.3 V LVCMOS and open drain I/O voltage | -0.5 | 4.0  | V    |
| VIO <sub>5LVL,ABSMAX</sub>  | 5-level input I/O voltage               | -0.5 | 2.75 | V    |
| VIO <sub>HS-RX,ABSMAX</sub> | High-speed I/O voltage (RXnP, RXnN)     | -0.5 | 3.2  | V    |
| VIO <sub>HS-TX,ABSMAX</sub> | High-speed I/O voltage (TXnP, TXnN)     | -0.5 | 2.75 | V    |
| $T_{J,ABSMAX}$              | Junction temperature                    |      | 150  | °C   |
| T <sub>stg</sub>            | Storage temperature range               | -65  | 150  | °C   |

<sup>(1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute maximum ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If briefly operating outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not sustain damage, but it may not be fully functional. Operating the device in this manner may affect device reliability, functionality, performance, and shorten the device lifetime.

### 6.2 ESD Ratings

|                    |                         |                                                                       | VALUE | UNIT |
|--------------------|-------------------------|-----------------------------------------------------------------------|-------|------|
| V                  | Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>     | ±2000 | V    |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per ANSI/ESDA/JEDEC JS-002 <sup>(2)</sup> | ±500  |      |

JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. Pins listed as ±2 kV
may actually have higher performance.

#### 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                       |                                                                                       |                                                 | MIN   | NOM | MAX  | UNIT |
|-----------------------|---------------------------------------------------------------------------------------|-------------------------------------------------|-------|-----|------|------|
| VCC                   | Supply voltage, VCC to GND                                                            | DC plus AC power should not exceed these limits | 3.0   | 3.3 | 3.6  | V    |
|                       |                                                                                       | DC to <50 Hz, sinusoidal <sup>1</sup>           |       |     | 250  | mVpp |
|                       |                                                                                       | 50 Hz to 500 kHz, sinusoidal <sup>1</sup>       |       |     | 100  | mVpp |
| N <sub>VCC</sub>      | Supply noise tolerance                                                                | 500 kHz to 2.5 MHz, sinusoidal <sup>1</sup>     |       |     | 33   | mVpp |
|                       |                                                                                       | Supply noise, >2.5 MHz, sinusoidal <sup>1</sup> |       |     | 10   | mVpp |
| T <sub>RampVCC</sub>  | VCC supply ramp time                                                                  | From 0 V to 3.0 V                               | 0.150 |     | 100  | ms   |
| T <sub>A</sub>        | Operating ambient temperature                                                         |                                                 | -40   |     | 85   | °C   |
| TJ                    | Operating junction temperature                                                        | All device modes                                |       |     | 125  | °C   |
| PW <sub>LVCMOS</sub>  | Minimum pulse width required for the device to detect a valid signal on LVCMOS inputs | PD and READ_EN_N                                | 200   |     |      | μs   |
| VCC <sub>SMBUS</sub>  | SMBus/I <sup>2</sup> C SDA and SCL open drain termination voltage                     | Supply voltage for open drain pull-up resistor  |       |     | 3.6  | V    |
| F <sub>SMBus</sub>    | SMBus/I <sup>2</sup> C clock (SCL) frequency in SMBus secondary mode                  |                                                 | 10    |     | 400  | kHz  |
| VID <sub>LAUNCH</sub> | Source differential launch amplitude                                                  |                                                 | 800   |     | 1200 | mVpp |
| DR                    | Data rate                                                                             |                                                 | 1     |     | 32   | Gbps |

提交文档反馈

Copyright © 2023 Texas Instruments Incorporated

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



### **6.4 Thermal Information**

|                         | THERMAL METRIC(1)                            | DS320PR4<br>10                                       | UNIT |
|-------------------------|----------------------------------------------|------------------------------------------------------|------|
|                         | I TERMAL METRIC                              | 10<br>RNQ, 40<br>Pins<br>30.7<br>20.8<br>11.4<br>0.3 | UNII |
| R <sub>0JA-High K</sub> | Junction-to-ambient thermal resistance       | 30.7                                                 | °C/W |
| R <sub>0JC(top)</sub>   | Junction-to-case (top) thermal resistance    | 20.8                                                 | °C/W |
| R <sub>0JB</sub>        | Junction-to-board thermal resistance         | 11.4                                                 | °C/W |
| $\Psi_{JT}$             | Junction-to-top characterization parameter   | 0.3                                                  | °C/W |
| ΨЈВ                     | Junction-to-board characterization parameter | 11.4                                                 | °C/W |
| R <sub>0JC(bot)</sub>   | Junction-to-case (bottom) thermal resistance | 3.8                                                  | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report.

### 6.5 DC Electrical Characteristics

over operating free-air temperature and voltage range (unless otherwise noted)

|                                     | PARAMETER                                                                | TEST CONDITIONS                                                         | MIN  | TYP  | MAX  | UNIT |
|-------------------------------------|--------------------------------------------------------------------------|-------------------------------------------------------------------------|------|------|------|------|
| Power                               |                                                                          |                                                                         |      |      |      |      |
| D                                   | Davida a setti sa manuan                                                 | 4 channels active, EQ = 0-2                                             |      | 0.57 | 0.71 | W    |
| P <sub>ACT</sub>                    | Device active power                                                      | 4 channels active, EQ = 5-19                                            |      | 0.69 | 0.87 | W    |
| P <sub>RXDET</sub>                  | Device power consumption while waiting for far end receiver terminations | All channels enabled but no far end receiver detected                   |      | 89   |      | mW   |
| P <sub>STBY</sub>                   | Device power consumption in standby power mode                           | All channels disabled (PD = H)                                          |      | 17   | 25   | mW   |
| Control IO                          |                                                                          |                                                                         |      |      |      |      |
| V <sub>IH</sub>                     | High level input voltage                                                 | SDA, SCL, PD, READ_EN_N pins                                            | 2.1  |      |      | V    |
| V <sub>IL</sub>                     | Low level input voltage                                                  | SDA, SCL, PD, READ_EN_N pins                                            |      |      | 1.08 | V    |
| V <sub>OH</sub>                     | High level output voltage                                                | $R_{pull-up}$ = 4.7 k $\Omega$ (SDA, SCL, DONEn pins)                   | 2.1  |      |      | V    |
| V <sub>OL</sub>                     | Low level output voltage                                                 | I <sub>OL</sub> = -4 mA (SDA, SCL, DONEn pins)                          |      |      | 0.4  | V    |
| I <sub>IH</sub>                     | Input high leakage current                                               | V <sub>Input</sub> = VCC, (SCL, SDA, PD, READ_EN_N pins)                |      |      | 10   | μΑ   |
| I <sub>IL</sub>                     | Input low leakage current                                                | V <sub>Input</sub> = 0 V, (SCL, SDA, PD,<br>READ_EN_N pins)             | -10  |      |      | μΑ   |
| I <sub>IH,FS</sub>                  | Input high leakage current for fail safe input pins                      | V <sub>Input</sub> = 3.6 V, VCC = 0 V, (SCL, SDA, , PD, READ_EN_N pins) |      |      | 200  | μA   |
| C <sub>IN-CTRL</sub>                | Input capacitance                                                        | SDA, SCL, PD, READ_EN_N pins                                            |      | 1.6  |      | pF   |
| 5 Level IOs (I                      | MODE, GAIN, EQ0, EQ1, RX_DET pins)                                       |                                                                         |      |      |      |      |
| I <sub>IH_5L</sub>                  | Input high leakage current, 5-level IOs                                  | VIN = 2.5 V                                                             |      |      | 10   | μA   |
| I <sub>IL_5L</sub>                  | Input low leakage current for all 5-level IOs except MODE.               | VIN = GND                                                               | -10  |      |      | μΑ   |
| I <sub>IL_5L,MODE</sub>             | Input low leakage current for MODE pin                                   | VIN = GND                                                               | -200 |      |      | μA   |
| Receiver                            |                                                                          |                                                                         |      |      | '    |      |
| V <sub>RX-DC-CM</sub>               | RX DC common vode voltage                                                | Device is in active or standby state                                    |      | 1.4  |      | V    |
| Z <sub>RX-DC</sub>                  | Rx DC single-ended impedance                                             |                                                                         |      | 50   |      | Ω    |
| Z <sub>RX-HIGH-IMP-</sub><br>DC-POS | DC input CM input impedance during Reset or power-down                   | Inputs are at V <sub>RX-DC-CM</sub> voltage                             | 15   | -    |      | kΩ   |
| Transmitter                         |                                                                          |                                                                         |      |      |      |      |

Copyright © 2023 Texas Instruments Incorporated

提交文档反馈

7



# 6.5 DC Electrical Characteristics (续)

over operating free-air temperature and voltage range (unless otherwise noted)

| PARAMETER               |                              | TEST CONDITIONS                                           | MIN | TYP | MAX | UNIT |
|-------------------------|------------------------------|-----------------------------------------------------------|-----|-----|-----|------|
| Z <sub>TX-DIFF-DC</sub> | DC differential Tx impedance | Impedance of Tx during active signaling, VID,diff = 1 Vpp |     | 100 |     | Ω    |
| V <sub>TX-DC-CM</sub>   | Tx DC common mode voltage    |                                                           |     | 1.0 |     | V    |
| I <sub>TX-SHORT</sub>   | Tx short circuit current     | Total current the Tx can supply when shorted to GND       |     | 70  |     | mA   |

# **6.6 High Speed Electrical Characteristics**

over operating free-air temperature and voltage range (unless otherwise noted)

|                                                 | PARAMETER                                                              | TEST CONDITIONS                                                                                                                                                                             | MIN TYP | MAX | UNIT |
|-------------------------------------------------|------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|-----|------|
| Receiver                                        |                                                                        |                                                                                                                                                                                             |         |     |      |
|                                                 |                                                                        | 50 MHz to 1.25 GHz                                                                                                                                                                          | -24     |     | dB   |
|                                                 |                                                                        | 1.25 GHz to 2.5 GHz                                                                                                                                                                         | -19     | 1   | dB   |
| RL <sub>RX-DIFF</sub>                           | Input differential return loss                                         | 2.5 GHz to 4.0 GHz                                                                                                                                                                          | -18     |     | dB   |
|                                                 |                                                                        | 4.0 GHz to 8.0 GHz                                                                                                                                                                          | -15     |     | dB   |
|                                                 |                                                                        | 8.0 GHz to 16 GHz                                                                                                                                                                           | -9      |     | dB   |
|                                                 |                                                                        | 50 MHz to 2.5 GHz                                                                                                                                                                           | -17     |     | dB   |
| RL <sub>RX-CM</sub>                             | Input common-mode return loss                                          | 2.5 GHz to 8.0 GHz                                                                                                                                                                          | -13     |     | dB   |
|                                                 |                                                                        | 8.0 GHz to 16 GHz                                                                                                                                                                           | -8      |     | dB   |
| XT <sub>RX</sub>                                | Receiver-side pair-to-pair isolation;<br>Port A or Port B              | Minimum over 10 MHz to 16 GHz range                                                                                                                                                         | -50     |     | dB   |
| Transmitter                                     | 1                                                                      |                                                                                                                                                                                             |         |     |      |
| V <sub>TX-AC-CM-PP</sub>                        | Tx AC peak-to-peak common mode voltage                                 | Measured with lowest EQ, GAIN =<br>L4; PRBS-7, 32 Gbps, over at least<br>10 <sup>6</sup> bits using a bandpass-Pass Filter<br>from 30 Khz - 500 Mhz                                         |         | 50  | mVpp |
| V <sub>TX-CM-DC-</sub><br>ACTIVE-IDLE-<br>DELTA | Absolute delta of DC common mode voltage during L0 and electrical idle | V <sub>TX-CM-DC</sub> =  V <sub>OUTn+</sub> + V <sub>OUTn-</sub>  /2,<br>measured by taking the absolute<br>difference of V <sub>TX-CM-DC</sub> during PCle<br>state L0 and Electrical Idle | 0       | 120 | mV   |
| V <sub>TX-RCV-</sub><br>DETECT                  | Amount of voltage change allowed during receiver detection             | Measured while Tx is sensing whether a low-impedance receiver is present. No load is connected to the driver output                                                                         | 0       | 600 | mV   |
|                                                 |                                                                        | 50 MHz to 1.25 GHz                                                                                                                                                                          | -24     |     | dB   |
|                                                 |                                                                        | 1.25 GHz to 2.5 GHz                                                                                                                                                                         | -21     |     | dB   |
| RL <sub>TX-DIFF</sub>                           | Output differential return loss                                        | 2.5 GHz to 4.0 GHz                                                                                                                                                                          | -19     | 1   | dB   |
|                                                 |                                                                        | 4.0 GHz to 8.0 GHz                                                                                                                                                                          | -16     |     | dB   |
|                                                 |                                                                        | 8.0 Ghz to 16 Ghz                                                                                                                                                                           | -14     |     | dB   |
|                                                 |                                                                        | 50 MHz to 2.5 GHz                                                                                                                                                                           | -15     | ;   | dB   |
| RL <sub>TX-CM</sub>                             | Output common-mode return loss                                         | 2.5 GHz to 8.0 GHz                                                                                                                                                                          | -12     |     | dB   |
|                                                 |                                                                        | 8.0 GHz to 16 GHz                                                                                                                                                                           | -11     |     | dB   |
| XT <sub>TX</sub>                                | Transmit-side pair-to-pair isolation                                   | Minimum over 10 MHz to 16 GHz range                                                                                                                                                         | -50     |     | dB   |
| Device Datap                                    | path                                                                   |                                                                                                                                                                                             |         |     |      |
| T <sub>PLHD/PHLD</sub>                          | Input-to-output latency (propagation delay) through a data channel     | For either low-to-high or high-to-low transition.                                                                                                                                           | 100     | 130 | ps   |
| L <sub>TX-SKEW</sub>                            | Lane-to-lane output skew                                               | Between any two lanes within a single transmitter.                                                                                                                                          |         | 20  | ps   |

English Data Sheet: SNLS739



# 6.6 High Speed Electrical Characteristics (续)

over operating free-air temperature and voltage range (unless otherwise noted)

| PARAMETER                    |                                                                 | TEST CONDITIONS                                                                                 | MIN      | TYP  | MAX  | UNIT |
|------------------------------|-----------------------------------------------------------------|-------------------------------------------------------------------------------------------------|----------|------|------|------|
| T <sub>RJ-DATA</sub>         | Additive random jitter with data                                | Jitter through redriver minus the calibration trace. 32 Gbps PRBS15. 800 mVpp-diff input swing. |          | 45   |      | fs   |
| T <sub>RJ-INTRINSIC</sub>    | Intrinsic additive random jitter with clock                     | Jitter through redriver minus the calibration trace. 16 Ghz CK. 800 mVpp-diff input swing.      |          | 35   |      |      |
| JITTER <sub>TOTAL</sub> -    | Additive total jitter with data                                 | Jitter through redriver minus the calibration trace. 32 Gbps PRBS15. 800 mVpp-diff input swing. |          | 1.2  |      | ps   |
| JITTER <sub>TOTAL</sub>      | Intrinsic additive total jitter with clock                      | Jitter through redriver minus the calibration trace. 16 Ghz CK. 800 mVpp-diff input swing.      | 0.3      |      | ps   |      |
|                              | Broadband DC and AC flat gain - input to output, measured at DC | Minimum EQ, GAIN = L0                                                                           |          | -5.6 |      | dB   |
|                              |                                                                 | Minimum EQ, GAIN = L1                                                                           |          | -3.8 |      | dB   |
| FLAT-GAIN                    |                                                                 | Minimum EQ, GAIN = L2                                                                           |          | -1.2 |      | dB   |
|                              |                                                                 | Minimum EQ, GAIN = L3                                                                           |          | 2.6  |      | dB   |
|                              |                                                                 | Minimum EQ, GAIN = L4 (Float)                                                                   |          | 0.6  |      | dB   |
| EQ-MAX <sub>16G</sub>        | EQ boost at max setting (EQ INDEX = 19)                         | AC gain at 16 GHz relative to gain at 100 MHz.                                                  |          | 23   |      | dB   |
| FLAT-<br>GAIN <sub>VAR</sub> | Flat gain variation across PVT measured at DC                   | GAIN = L4, minimum EQ setting. Max-Min.                                                         | -2.5 1.5 |      | 1.5  | dB   |
| EQ-GAIN <sub>VAR</sub>       | EQ boost variation across PVT                                   | At 16 Ghz. GAIN = L4, maximum EQ setting. Max-Min.                                              | -3.0 4.0 |      | dB   |      |
| LINEARITY-<br>DC             | Output DC linearity                                             | at GAIN = L4                                                                                    | 1800     |      | mVpp |      |
| LINEARITY-                   | Output AC linearity                                             | at 16 Gbps, with GAIN = L4                                                                      |          | 1100 |      | mVpp |
| AC                           | Output AC Illeanty                                              | at 32 Gbps, with GAIN = L4                                                                      |          | 850  |      | mVpp |

# 6.7 SMBUS/I<sup>2</sup>C Timing Charateristics

over operating free-air temperature range (unless otherwise noted)

|                     | PARAMETER                                                                                         | TEST CONDITIONS                                | MIN | TYP MAX | UNIT |
|---------------------|---------------------------------------------------------------------------------------------------|------------------------------------------------|-----|---------|------|
| Secondary Mode      |                                                                                                   |                                                |     |         |      |
| t <sub>SP</sub>     | Pulse width of spikes which must be suppressed by the input filter                                |                                                |     | 50      | ns   |
| t <sub>HD-STA</sub> | Hold time (repeated) START condition.<br>After this period, the first clock pulse is<br>generated |                                                | 0.6 |         | μs   |
| t <sub>LOW</sub>    | LOW period of the SCL clock                                                                       |                                                | 1.3 |         | μs   |
| T <sub>HIGH</sub>   | HIGH period of the SCL clock                                                                      |                                                | 0.6 |         | μs   |
| t <sub>SU-STA</sub> | Set-up time for a repeated START condition                                                        |                                                | 0.6 |         | μs   |
| t <sub>HD-DAT</sub> | Data hold time                                                                                    |                                                | 0   |         | μs   |
| T <sub>SU-DAT</sub> | Data setup time                                                                                   |                                                | 0.1 |         | μs   |
| t <sub>r</sub>      | Rise time of both SDA and SCL signals                                                             | Pull-up resistor = 4.7 k $\Omega$ , Cb = 10 pF |     | 120     | ns   |
| t <sub>f</sub>      | Fall time of both SDA and SCL signals                                                             | Pull-up resistor = 4.7 kΩ, Cb = 10 pF          |     | 2       | ns   |
| t <sub>su-sto</sub> | Set-up time for STOP condition                                                                    |                                                | 0.6 |         | μs   |
| t <sub>BUF</sub>    | Bus free time between a STOP and START condition                                                  |                                                | 1.3 |         | μs   |

提交文档反馈



# 6.7 SMBUS/I<sup>2</sup>C Timing Charateristics (续)

over operating free-air temperature range (unless otherwise noted)

| PARAMETER             |                                                                                                   | PARAMETER TEST CONDITIONS                                                     |             | TYP  | MAX | UNIT |
|-----------------------|---------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|-------------|------|-----|------|
| t <sub>VD-DAT</sub>   | Data valid time                                                                                   |                                                                               |             |      | 0.9 | μs   |
| t <sub>VD-ACK</sub>   | Data valid acknowledge time                                                                       |                                                                               |             |      | 0.9 | μs   |
| C <sub>b</sub>        | Capacitive load for each bus line                                                                 |                                                                               |             |      | 400 | pF   |
| Primary Mo            | de                                                                                                |                                                                               |             |      |     |      |
| f <sub>SCL-M</sub>    | SCL clock frequency                                                                               |                                                                               |             | 303  |     | kHz  |
| t <sub>LOW-M</sub>    | SCL low period                                                                                    |                                                                               |             | 1.90 |     | μs   |
| T <sub>HIGH-M</sub>   | SCL high period                                                                                   |                                                                               |             | 1.40 |     | μs   |
| t <sub>SU-STA-M</sub> | Set-up time for a repeated START condition                                                        |                                                                               |             | 2    |     | μs   |
| t <sub>HD-STA-M</sub> | Hold time (repeated) START condition.<br>After this period, the first clock pulse is<br>generated |                                                                               |             | 1.5  |     | μs   |
| T <sub>SU-DAT-M</sub> | Data setup time                                                                                   |                                                                               |             | 1.4  |     | μs   |
| t <sub>HD-DAT-M</sub> | Data hold time                                                                                    |                                                                               |             | 0.5  |     | μs   |
| t <sub>R-M</sub>      | Rise time of both SDA and SCL signals                                                             | Pull-up resistor = 4.7 kΩ, Cb = 10 pF                                         | = 10 pF 120 |      |     | ns   |
| T <sub>F-M</sub>      | Fall time of both SDA and SCL signals                                                             | Pull-up resistor = 4.7 kΩ, Cb = 10 pF                                         |             | 2    |     | ns   |
| t <sub>SU-STO-M</sub> | Stop condition setup time                                                                         |                                                                               |             | 1.5  |     | μs   |
| EEPROM T              | iming                                                                                             |                                                                               |             |      | '   |      |
| T <sub>EEPROM</sub>   | EEPROM configuration load time                                                                    | Time to assert DONEn after READ_EN_N has been asserted.                       |             | 7.5  |     | ms   |
| T <sub>POR</sub>      | Time to first SMBus access                                                                        | Power supply stable after initial ramp. Includes initial power-on reset time. |             | 50   |     | ms   |

### **6.8 Typical Characteristics**

图 6-1 shows typical EQ gain curves versus frequency for different EQ settings. 图 6-2 shows typical differential return loss for Rx and Tx pins.







#### **6.9 Typical Jitter Characteristics**

图 6-3 and 图 6-4 show eye diagrams through calibration traces (no redriver) and through DS320PR410 and (equivalent) traces respectively for 16 Gbps, and 图 6-5 and 图 6-6 for 32 Gbps.



图 6-3. Through Baseline Calibration Trace (no redriver) Setup at 16 Gbps



图 6-4. Through DS320PR410 and (equivalent) traces at 16 Gbps with EQ = 0 (3 dB)



图 6-5. Through Baseline Calibration Trace (no redriver) Setup at 32 Gbps



图 6-6. Through DS320PR410 and (equivalent) traces at 32 Gbps with EQ = 0 (4 dB)

### 7 Detailed Description

#### 7.1 Overview

The DS320PR410 is a four-channel multi-rate linear repeater with integrated signal conditioning. The device's signal channels operate independently from one another. Each channel includes a continuous-time linear equalizer (CTLE) and a linear output driver, which together compensate for a lossy transmission channel between the source transmitter and the final receiver. The linearity of the data path is specifically designed to preserve any transmit equalization while keeping receiver equalization effective.

The DS320PR410 can be configured three different ways:

**Pin mode** – device control configuration is done solely by strap pins. Pin mode is expected to be good enough for many system implementation needs.

**SMBus/I<sup>2</sup>C Primary mode** – device control configuration is read from external EEPROM. When the DS320PR410 has finished reading from the EEPROM successfully, it will drive the DONEn pin LOW. SMBus/I<sup>2</sup>C secondary operation is available in this mode before, during, or after EEPROM reading. Note: during EEPROM reading, if the external SMBus/I<sup>2</sup>C primary wants to access DS320PR410 registers, then it must support arbitration. The mode is preferred when software implementation is not desired.

**SMBus/I<sup>2</sup>C Secondary mode** – provides most flexibility. Requires a SMBus/I<sup>2</sup>C primary device to configure DS320PR410 though writing to its secondary address.

#### 7.2 Functional Block Diagram



### 7.3 Feature Description

#### 7.3.1 Linear Equalization

The DS320PR410 receivers feature a continuous-time linear equalizer (CTLE) that applies high-frequency boost and low-frequency attenuation to help equalize the frequency-dependent insertion loss effects of the passive channel. The receivers implement two stage linear equalizer for wide range of equalization capability. The equalizer stages also provide flexibility to make subtle modifications of mid-frequency boost for best EQ gain

English Data Sheet: SNLS739



profile match with wide range of channel media characteristics. The EQ profile control feature is only available in SMBus/I<sup>2</sup>C mode. In Pin mode, the settings are optimized for FR4 traces.

表 7-1 provides available equalization boost through EQ control pins or SMBus/I<sup>2</sup>C registers. In Pin Control mode EQ1 and EQ0 pins set equalization boost for channels 0-3. In I<sup>2</sup>C mode individual channels can be independently programmed for EQ boost.

表 7-1. Equalization Control Settings

|          | EQUALIZATION SETTING |      |               |                             |                |                  | TYPICAL EQ | BOOST (dB) |
|----------|----------------------|------|---------------|-----------------------------|----------------|------------------|------------|------------|
|          | Pin n                | node |               | SMBus/I <sup>2</sup> C Mode |                |                  |            |            |
| EQ INDEX | EQ1                  | EQ0  | eq_stage1_3:0 | eq_stage2_2:0               | eq_profile_3:0 | eq_stage1_bypass | at 8 GHz   | at 16 GHz  |
| 0        | L0                   | L0   | 0             | 0                           | 0              | 1                | 3.0        | 4.5        |
| 1        | L0                   | L1   | 1             | 0                           | 0              | 1                | 4.0        | 6.5        |
| 2        | L0                   | L2   | 3             | 0                           | 0              | 1                | 5.5        | 8.5        |
| 5        | L1                   | L0   | 0             | 0                           | 1              | 0                | 6.5        | 11.0       |
| 6        | L1                   | L1   | 1             | 0                           | 1              | 0                | 7.0        | 12.0       |
| 7        | L1                   | L2   | 2             | 0                           | 1              | 0                | 8.0        | 12.5       |
| 8        | L1                   | L3   | 3             | 0                           | 3              | 0                | 8.5        | 13.0       |
| 9        | L1                   | L4   | 4             | 0                           | 3              | 0                | 9.0        | 14.0       |
| 10       | L2                   | L0   | 5             | 1                           | 7              | 0                | 10.0       | 15.0       |
| 11       | L2                   | L1   | 6             | 1                           | 7              | 0                | 10.5       | 15.5       |
| 12       | L2                   | L2   | 8             | 1                           | 7              | 0                | 11.5       | 16.5       |
| 13       | L2                   | L3   | 10            | 1                           | 7              | 0                | 12.5       | 17.5       |
| 14       | L2                   | L4   | 10            | 2                           | 15             | 0                | 13.0       | 18.0       |
| 15       | L3                   | L0   | 11            | 3                           | 15             | 0                | 13.5       | 19.0       |
| 16       | L3                   | L1   | 12            | 4                           | 15             | 0                | 14.0       | 20.0       |
| 17       | L3                   | L2   | 13            | 5                           | 15             | 0                | 15.0       | 21.0       |
| 18       | L3                   | L3   | 14            | 6                           | 15             | 0                | 15.5       | 22.0       |
| 19       | L3                   | L4   | 15            | 7                           | 15             | 0                | 16.0       | 22.5       |

### 7.3.2 Flat-Gain

The GAIN pin can be used to set the overall data-path flat gain (DC and AC) of the DS320PR410 when the device is in Pin mode. The pin GAIN sets the Flat-Gain for channels 0-3. In  $I^2C$  mode each channel can be independently set.  $\frac{1}{2}$  7-2 provides flat gain control configuration settings. In the default recommendation for most systems will be GAIN = L4 (float) that provides flat gain of 0 dB.

The flat-gain and equalization of the DS320PR410 must be set such that the output signal swing at DC and high frequency does not exceed the DC and AC linearity ranges of the devices, respectively.

表 7-2. Flat Gain Configuration Settings

| Pin mode GAIN | I <sup>2</sup> C Modeflat_gain_2:0 | Flat Gain                       |
|---------------|------------------------------------|---------------------------------|
| L0            | 0                                  | -5.6 dB                         |
| L1            | 1                                  | -3.8 dB                         |
| L2            | 3                                  | -1.2 dB                         |
| L4 (float)    | 5                                  | 0.6 dB (default recommendation) |

Product Folder Links: DS320PR410

Copyright © 2023 Texas Instruments Incorporated

提交文档反馈

13



表 7-2. Flat Gain Configuration Settings (续)

| Pin mode GAIN | I <sup>2</sup> C Modeflat_gain_2:0 | Flat Gain |
|---------------|------------------------------------|-----------|
| L3            | 7                                  | +2.6 dB   |

#### 7.3.3 Receiver Detect State Machine

The DS320PR410 deploys an Rx detect state machine that governs the Rx detection cycle as defined in the PCI express specifications. At power up or after a manual PD toggle the redriver determines whether or not a valid PCI express termination is present at the far end receiver. The RX\_DET pin of DS320PR410 provides additional flexibility for system designers to appropriately set the device in desired mode as provided in 表 7-3. If multiple DS320PR410 devices are used for a same PCI express link, then the PD pins from different devices can be shorted and driven together. For most applications the RX\_DET pin can be left floating for default settings. In SMBus/I²C mode each channel can be configured independently.

表 7-3. Receiver Detect State Machine Settings

|    |            |                                                | or otato maomio obtango                                                                                                                                   |
|----|------------|------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|
| PD | RX_DET     | Rx Impedance                                   | COMMENTS                                                                                                                                                  |
| L  | L0         | Always 50 Ω                                    | PCI Express Rx detection state machine is disabled. Recommended for non PCIe interface use case where the DS320PR410 is used as buffer with equalization. |
| L  | L1         | Pre Detect: Hi-Z<br>Post Detect: 50 $\Omega$ . | Outputs polls until 3 consecutive valid detections                                                                                                        |
| L  | L2         | Pre Detect: Hi-Z<br>Post Detect: 50 $\Omega$ . | Outputs polls until 2 consecutive valid detections                                                                                                        |
| L  | L3         | NA                                             | Reserved                                                                                                                                                  |
| L  | L4 (Float) | Pre Detect: Hi-Z<br>Post Detect: 50 Ω.         | Tx polls every ≅150 µs until valid termination is detected. Rx impedance held at Hi-Z until detection. Reset by asserting PD high for 200 µs then low.    |
| Н  | Х          | Hi-Z                                           | Reset Channels 0-3 signal path and set their Rx impedance to Hi-Z                                                                                         |

In PCIe applications, the PD pin can be connected to PCIe sideband signals PERST# with inverted polarity or one or more appropriate PRSNTx# signals to achieve the desired RX detect functionality.

#### 7.4 Device Functional Modes

#### 7.4.1 Active PCIe Mode

In pin mode, the RX\_DET = L1/L2/L4 sets the device in normal operation with PCIe state machine enabled. See RX Detect Control Registers in i<sup>2</sup>c mode. In the active PCIe mode, the PD pin is driven low in a system (for example, by PCIE connector *PRSNTx#* or fundamental reset *PERST#* signal). In active PCIe mode, the DS320PR410 redrives and equalizes PCIe Rx or Tx signals to provide better signal integrity.

### 7.4.2 Active Buffer Mode

In pin mode, the RX\_DET = L0 sets the device in normal operation with PCIe state machine disabled. For more information, see RX Detect Control Registers in I<sup>2</sup>c mode. The active buffer mode is recommended for non-PCIe use cases, where the device is working as a buffer to provide linear equalization to improve signal integrity.

#### 7.4.3 Standby Mode

The pin setting PD = H puts the device in standby mode. In this mode, the device is in standby mode conserving power.

#### 7.5 Programming

#### **7.5.1 Pin mode**

The DS320PR410 can be fully configured through pin-strap pins. In this mode, the device uses 2-level and 5-level pins for device control and signal integrity optimum settings.

提交文档反馈

Copyright © 2023 Texas Instruments Incorporated

English Data Sheet: SNLS739



#### 7.5.1.1 Five-Level Control Inputs

The DS320PR410 has five (EQ0, EQ1, GAIN, MODE, and RX\_DET) 5-level input pins that are used to control the configuration of the device. These 5-level inputs use a resistor divider to help set the 5 valid levels and provide a wider range of control settings. External resistors must be of 10% tolerance or better. The EQ0, EQ1, GAIN, and RX\_DET pins are sampled at power-up only. The MODE pin can be exercised at device power up or in normal operation mode.

表 7-4. 5-level Control Pin Settings

| LEVEL | SETTING        |
|-------|----------------|
| LO    | 1 kΩ to GND    |
| L1    | 8.25 kΩ to GND |
| L2    | 24.9 kΩ to GND |
| L3    | 75 kΩ to GND   |
| L4    | F (Float)      |

### 7.5.2 SMBUS/I<sup>2</sup>C Register Control Interface

If MODE = L2 (SMBus/I²C Secondary control mode), then the DS320PR410 is configured through a standard I²C or SMBus interface that may operate up to 400 kHz. The secondary address of the DS320PR410 is determined by the pin strap settings on the ADDR1 and ADDR0 pins. The sixteen possible secondary addresses for channels 0-3 are provided in  $\frac{1}{8}$  7-5. In SMBus/I²C modes the SCL and SDA pins must be pulled up to a 3.3 V supply with a pull-up resistor. The value of the resistor depends on total bus capacitance. 4.7 kΩ is a good first approximation for a bus capacitance of 10 pF.

表 7-5. SMBUS/I2C Secondary Address Settings

| ADDR1 | ADDR0 | 7-bit Secondary Address Channels 0-3 |
|-------|-------|--------------------------------------|
| LO    | LO    | 0x18                                 |
| LO    | L1    | 0x1A                                 |
| LO    | L2    | 0x1C                                 |
| LO    | L3    | 0x1E                                 |
| LO    | L4    | Reserved                             |
| L1    | LO    | 0x20                                 |
| L1    | L1    | 0x22                                 |
| L1    | L2    | 0x24                                 |
| L1    | L3    | 0x26                                 |
| L1    | L4    | Reserved                             |
| L2    | LO    | 0x28                                 |
| L2    | L1    | 0x2A                                 |
| L2    | L2    | 0x2C                                 |
| L2    | L3    | 0x2E                                 |
| L2    | L4    | Reserved                             |
| L3    | LO    | 0x30                                 |
| L3    | L1    | 0x32                                 |
| L3    | L2    | 0x34                                 |
| L3    | L3    | 0x36                                 |
| L3    | L4    | Reserved                             |

The DS320PR410 has two types of registers:

• Shared Registers: these registers can be accessed at any time and are used for device-level configuration, status read back, control, or to read back the device ID information.



• Channel Registers: these registers are used to control and configure specific features for each individual channel. All channels have the same register set and can be configured independent of each other or configured as a group through broadcast writes to Channels 0-3.

| Channel Registers Base Address | Channel 0-3 Access                     |
|--------------------------------|----------------------------------------|
| 0x00                           | Channel 0 registers                    |
| 0x20                           | Channel 1 registers                    |
| 0x40                           | Channel 2 registers                    |
| 0x60                           | Channel 3 registers                    |
| 0x80                           | Broadcast write channel 0-3 registers, |
|                                | read channel 0 registers               |
| 0xA0                           | Broadcast write channel 0-1 registers, |
|                                | read channel 0 registers               |
| 0xC0                           | Broadcast write channel 2-3 registers, |
|                                | read channel 2 registers               |
| 0xE0                           | Channel 0-3 share registers            |

#### 7.5.2.1 Shared Registers

### 表 7-6. General Registers (Offset = 0xE2)

| Bit | Field        | Туре   | Reset | Description                                                                                   |
|-----|--------------|--------|-------|-----------------------------------------------------------------------------------------------|
| 7   | RESERVED     | R      | 0x0   | Reserved                                                                                      |
| 6   | rst_i2c_regs | R/W/SC | 0x0   | Device reset control: Reset all I <sup>2</sup> C registers to default values (self-clearing). |
| 5-1 | RESERVED     | R      | 0x0   | Reserved                                                                                      |
| 0   | frc_eeprm_rd | R/W/SC | 0x0   | Override MODE and READ_EN_N status to force manual EEPROM configuration load.                 |

### 表 7-7. DEVICE\_ID0 Register (Offset = 0xF0)

| Bit | Field Type Reset Description |   |              |                       |  |  |
|-----|------------------------------|---|--------------|-----------------------|--|--|
| 7-4 | RESERVED                     | R | 0x0 Reserved |                       |  |  |
| 3   | device_id0_3                 | R | 0x0          | Device ID0 [3:1]: 001 |  |  |
| 2   | device_id0_2                 | R | 0x1          | see MSB               |  |  |
| 1   | device_id0_1                 | R | 0x1          | see MSB               |  |  |
| 0   | RESERVED                     | R | Х            | Reserved              |  |  |

### 表 7-8. DEVICE\_ID1 Register (Offset = 0xF1)

| Bit | Field        | Туре | Reset | Description                     |
|-----|--------------|------|-------|---------------------------------|
| 7   | device_id[7] | R    | 0x0   | Device ID 0010 1001: DS320PR410 |
| 6   | device_id[6] | R    | 0x0   | see MSB                         |
| 5   | device_id[5] | R    | 0x1   | see MSB                         |
| 4   | device_id[4] | R    | 0x0   | see MSB                         |
| 3   | device_id[3] | R    | 0x1   | see MSB                         |
| 2   | device_id[2] | R    | 0x0   | see MSB                         |
| 1   | device_id[1] | R    | 0x0   | see MSB                         |
| 0   | device_id[0] | R    | 0x0   | see MSB                         |

English Data Sheet: SNLS739



#### 7.5.2.2 Channel Registers

### 表 7-9. RX Detect Status Register (Channel Register Base + Offset = 0x00)

| Bit | Field         | Туре | Reset | Description                                                                            |
|-----|---------------|------|-------|----------------------------------------------------------------------------------------|
| 7   | rx_det_comp_p | R    | 0x0   | Rx Detect positive data pin status: 0: Not detected 1: Detected – the value is latched |
| 6   | rx_det_comp_n | R    | 0x0   | Rx Detect negative data pin status: 0: Not detected 1: Detected – the value is latched |
| 5-0 | RESERVED      | R    | 0x0   | Reserved                                                                               |

### 表 7-10. EQ Gain Control Register (Channel Register Base + Offset = 0x01)

| Bit | Field            | Туре | Reset | Description               |
|-----|------------------|------|-------|---------------------------|
| 7   | eq_stage1_bypass | R/W  | 0x0   | Enable EQ stage 1 bypass: |
|     |                  |      |       | 0: Bypass disabled        |
|     |                  |      |       | 1: Bypass enabled         |
| 6   | eq_stage1_3      | R/W  | 0x0   | EQ Boost stage 1 control  |
| 5   | eq_stage1_2      | R/W  | 0x0   | See 表 7-1 for details     |
| 4   | eq_stage1_1      | R/W  | 0x0   |                           |
| 3   | eq_stage1_0      | R/W  | 0x0   |                           |
| 2   | eq_stage2_2      | R/W  | 0x0   | EQ Boost stage 2 control  |
| 1   | eq_stage2_1      | R/W  | 0x0   | See 表 7-1 for details     |
| 0   | eq_stage2_0      | R/W  | 0x0   |                           |

### 表 7-11. EQ Gain / Flat Gain Control Register (Channel Register Base + Offset = 0x03)

| Bit | Field        | Type | Reset | Description                    |
|-----|--------------|------|-------|--------------------------------|
| 7   | RESERVED     | R    | 0x0   | Reserved                       |
| 6   | eq_profile_3 | R/W  | 0x0   | EQ mid-frequency boost profile |
| 5   | eq_profile_2 | R/W  | 0x0   | See 表 7-1 for details          |
| 4   | eq_profile_1 | R/W  | 0x0   |                                |
| 3   | eq_profile_0 | R/W  | 0x0   |                                |
| 2   | flat_gain_2  | R/W  | 0x1   | Flat gain select:              |
| 1   | flat_gain_1  | R/W  | 0x0   | See 表 7-2 for details          |
| 0   | flat_gain_0  | R/W  | 0x1   |                                |

### 表 7-12. RX Detect Control Register (Channel Register Base + Offset = 0x04)

| Bit | Field           | Туре | Reset | Description                                                                                                                                                        |
|-----|-----------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-3 | RESERVED        | R    | 0x0   | Reserved                                                                                                                                                           |
| 2   | mr_rx_det_man   | R/W  | 0x0   | Manual override of rx_detect_p/n decision:  0: rx detect state machine is enabled  1: rx detect state machine is overridden – always valid RX termination detected |
| 1   | en_rx_det_count | R/W  | 0x0   | Enable additional RX detect polling 0: Additional RX detect polling disabled 1: Additional RX detect polling enabled                                               |

Copyright © 2023 Texas Instruments Incorporated

提交文档反馈

17



### 表 7-12. RX Detect Control Register (Channel Register Base + Offset = 0x04) (续)

| Bit | Field            | Туре    | Reset | Description                                                      |
|-----|------------------|---------|-------|------------------------------------------------------------------|
| 0   | sel_rx_det_count | R/W 0x0 |       | Select number of valid RX detect polls – gated by                |
|     |                  |         |       | en_rx_det_count = 1                                              |
|     |                  |         |       | 0: Device transmitters poll until 2 consecutive valid detections |
|     |                  |         |       | 1: Device transmitters poll until 3 consecutive valid detections |

### 表 7-13. PD Override Register (Channel Register Base + Offset = 0x05)

| Bit | Field              | Туре | Reset     | Description                                                                                                                                      |
|-----|--------------------|------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | device_en_override | R/W  | 0x0       | Enable power down overrides through SMBus/I <sup>2</sup> C  0: Manual override disabled  1: Manual override enabled                              |
| 6-0 | device_en          | R/W  | 0x1111111 | Manual power down of redriver various blocks – gated by device_en_override = 1 11111111: All blocks are enabled 0000000: All blocks are disabled |

#### 表 7-14. Bias Register (Channel Register Base + Offset = 0x06)

|         |              | <u> </u> | , , , , , , , , , , , , , , , , , , , , |                                                   |  |
|---------|--------------|----------|-----------------------------------------|---------------------------------------------------|--|
| Bit     | Field        | Туре     | Reset                                   | Description                                       |  |
| 5-3     | Bias current | R/W      |                                         | Control bias current Set 001 for best performance |  |
| 7,6,2-0 | Reserved     | R/W      | 0x00000                                 | Reserved                                          |  |

#### 7.5.3 SMBus/I<sup>2</sup>C Primary Mode Configuration (EEPROM Self Load)

The DS320PR410 can also be configured by reading from EEPROM. To enter into this mode, the MODE pin must be set to L1. The EEPROM load operation only happens once after the device's initial power-up. If the DS320PR410 is configured for SMBus Primary mode, then it will remain in the SMBus IDLE state until the READ\_EN\_N pin is asserted to LOW. After the READ\_EN\_N pin is driven LOW, the DS320PR410 becomes an SMBus primary and attempts to self-configure by reading the device settings stored in an external EEPROM (SMBus 8-bit address 0xA0). When the DS320PR410 has finished reading from the EEPROM successfully, it will drive the DONEn pin LOW. SMBus/I<sup>2</sup>C secondary operation is available in this mode before, during, or after EEPROM reading. Note: during EEPROM reading, if the external SMBus/I<sup>2</sup>C primary wants to access DS320PR410 registers, then it must support arbitration.

When designing a system for using the external EEPROM, the user must follow these specific guidelines:

- EEPROM size of 2 Kb (256 × 8-bit) is recommended.
- Set MODE = L1, configure for SMBus Primary mode.
- The external EEPROM device address byte must be 0xA0 and capable of 400 kHz operation at 3.3 V supply
- In SMBus/I<sup>2</sup>C modes the SCL and SDA pins must be pulled up to a 3.3 V supply with a pull-up resistor.
  The value of the resistor depends on total bus capacitance. 4.7 kΩ is a good first approximation for a bus capacitance of 10 pF.

₹ 7-1 shows a use case with four DS320PR410 are cascaded to read from single EEPROM, but the user can cascade any number of DS320PR410 devices in a similar way. Tie the READ\_EN\_N pin of the first device low to automatically initiate EEPROM read at power up. Alternatively, the READ\_EN\_N pin of the first device can also be controlled by a micro-controller to initiate the EEPROM read manually. Leave the DONEn pin of the final device floating, or connect the pin to a micro-controller input to monitor the completion of the final EEPROM read.



图 7-1. Daisy Chain Four DS320PR410 Devices to Read from Single EEPROM



### 8 Application and Implementation

#### 备注

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

#### 8.1 Application Information

The DS320PR410 is a high-speed linear redriver which extends the reach of differential channels impaired by loss from transmission media like PCBs and cables. It can be deployed in a variety of different systems. The following sections outline typical applications and their associated design considerations.

### 8.2 Typical Applications

The DS320PR410 is a PCI Express linear redriver that can also be configured as interface agnostic redriver by disabling its Rx detect feature. The device can be used in wide range of interfaces including:

- PCI Express 1.0, 2.0, 3.0, 4.0, and 5.0
- Ultra Path Interconnect (UPI) 1.0 and 2.0
- DisplayPort 2.0

The DS320PR410 is a protocol agnostic 4-channel linear redriver with PCIe receiver-detect capability. Its protocol agnostic nature allows it to be used in PCIe x4, x8, and x16 applications. 

8 8-1 shows how a number of DS320PR410 devices can be used to obtain signal conditioning for PCIe buses of varying widths.



图 8-1. PCI Express x4, x8 and x16 Use Cases Using DS320PR410

#### 8.2.1 PCIe Reach Extension - x16 Lane Configuration

The DS320PR410 can be used in server or motherboard applications to boost transmit and receive signals to increase the reach of the host or root complex processor to PCI Express slots or connectors. The following sections outline detailed procedures and design requirements for a typical PCIe x16 lane configuration; however, the design recommendations can be used in any lane configuration.

#### 8.2.1.1 Design Requirements

As with any high-speed design, there are many factors which influence the overall performance. The following list indicates critical areas for consideration during design.

- Use 85 Ω impedance traces when interfacing with PCIe CEM connectors. Length matching on the P and N traces should be done on the single-end segments of the differential pair.
- · Use a uniform trace width and trace spacing for differential pairs.
- Place AC-coupling capacitors near the receiver end of each channel segment to minimize reflections.
- For PCIe Gen 3.0, 4.0, and 5.0, AC-coupling capacitors of 220 nF are recommended. Set the maximum body size to 0402 and add a cutout void on the GND plane below the landing pad of the capacitor to reduce parasitic capacitance to GND.
- · Back-drill connector vias and signal vias to minimize stub length.
- Use reference plane vias for a low inductance path for the return current.

### 8.2.1.2 Detailed Design Procedure

In PCIe Gen 3.0, 4.0, and 5.0 applications, the specification requires Rx-Tx (of root-complex and endpoint) link training to establish and optimize signal conditioning settings at 8 Gbps, 16 Gbps, and 32 Gbps, respectively. In link training, the Rx partner requests a series of FIR – preshoot and de-emphasis coefficients (10 Presets) from the Tx partner. The Rx partner includes 7-levels of CTLE followed by a single tap DFE. The link training would pre-condition the signal, with an equalized link between the root-complex and endpoint resulting an optimized link. Note that there is no link training in PCIe Gen 1.0 (2.5 Gbps) or PCIe Gen 2.0 (5.0 Gbps) applications.

For operation in Gen 3.0, 4.0, and 5.0 links, the DS320PR410 is designed with linear data-path to pass the Tx Preset signaling (by root complex and end point) onto the Rx (of root complex and end point) for the PCIe Gen 3.0, 4.0, or 5.0 link to train and optimize the equalization settings. The linear redriver DS320PR410 helps extend the PCB trace reach distance by boosting the attenuated signals with its equalization, which allows the user to recover the signal by the downstream Rx more easily. The device must be placed in between the Tx and Rx (of root complex and end point) in such a way that both Rx and Tx signal swing stays within the linearity range of the device. Adjustments to the DS320PR410 EQ setting should be performed based on the channel loss to optimize the eye opening in the Rx partner. The available EQ gain settings are provided in 表 7-1. For most PCIe systems, the default flat gain setting 0 dB (GAIN = floating) would be sufficient. However, a flat gain attenuation can be utilized to apply extra equalization when needed to keep the data-path linear.

The DS320PR410 can be optimized for a given system utilizing its three configuration modes – Pin mode, SMBus/I<sup>2</sup>C Primary mode, and SMBus/I<sup>2</sup>C Secondary mode. In SMBus/I<sup>2</sup>C modes the SCL and SDA pins must be pulled up to a 3.3 V supply with a pull-up resistor. The value of the resistor depends on total bus capacitance. 4.7 k $\Omega$  is a good first approximation for a bus capacitance of 10 pF.

In PCIe applications PD pin can be connected to PCIe sideband signals PERST# with inverted polarity or one or more appropriate PRSNTx# signals to achieve desired RX detect functionality.



8-2 shows a simplified schematic for x16 lane configuration in Pin mode.





图 8-2. Simplified Schematic for PCle x16 Lane Configuration in Pin mode



#### 8.2.1.3 Application Curves

The DS320PR410 is a linear redriver that can be used to extend channel reach of a PCIe link. Normally, PCIe-compliant Tx and Rx are equipped with signal-conditioning functions and can handle channel losses of up to 36 dB at 16 GHz. With the DS320PR410, the total channel loss between a PCIe root complex and an end point can be extended up to 58 dB at 16 GHz.

To demonstrate the reach extension capability of the DS320PR410, two comparative setups are constructed. In first setup as shown in 图 8-3 there is no redriver in the PCle 5.0 link. 图 8-4 shows eye diagram at the end of the link using SigTest. In second setup as shown in 图 8-5, the DS320PR410 is inserted in the middle to extend link reach. 图 8-6 shows SigTest eye diagram.



图 8-3. PCle 5.0 Link Baseline Setup Without Redriver the Link Elements



图 8-4. PCle 5.0 link Baseline Setup Without Redriver Eye Diagram Using SigTest



图 8-5. PCIe 5.0 Link Setup with the DS320PR410 the Link Elements



图 8-6. PCle 5.0 Link Setup with the DS320PR410
Eye Diagram Using SigTest

表 8-1 provides the PCle 5.0 links without and with the DS320PR410 that shows that redriver is capable of ≅22 dB reach extension at PCle 5.0 speed. Note: actual reach extension depends on various signal integrity factors. It is recommended to run signal integrity simulations with all the components in the link to get more accurate guidance.

表 8-1. PCle 5.0 Reach Extension Using the DS320PR410

| Setup                 | Pre Channel Loss | Post Channel Loss | Total Loss | Eye at BER 1E-12 | SigTest Pass? |
|-----------------------|------------------|-------------------|------------|------------------|---------------|
| Baseline – no DUT     | _                | _                 | ≅36 dB     | 13 ps, 28 mV     | Pass          |
| With DUT (DS320PR410) | ≅29 dB           | ≅29 dB            | ≅58 dB     | 13 ps, 35 mV     | Pass          |

Product Folder Links: DS320PR410

Copyright © 2023 Texas Instruments Incorporated

提交文档反馈

23

### 8.3 Power Supply Recommendations

Follow these general guidelines when designing the power supply:

- 1. Design the power supply so that it provides the DC voltage, AC noise, and start-up ramp time outlined in the *Recommended Operating Conditions* section.
- 2. The DS320PR410 does not require any special power supply filtering, such as ferrite beads, provided that the recommended operating conditions are met. Only standard supply decoupling is required. Typical supply decoupling consists of a 0.1 μF capacitor per VCC pin, one 1.0 μF bulk capacitor per device, and one 10 μF bulk capacitor per power bus that delivers power to one or more DS320PR410 devices. The local decoupling (0.1 μF) capacitors must be connected as close to the VCC pins as possible and with minimal path to the DS320PR410 ground pad.

#### 8.4 Layout

### 8.4.1 Layout Guidelines

The following guidelines should be followed when designing the layout:

- 1. Place the decoupling capacitors as close to the VCC pins as possible. Placing the decoupling capacitors directly underneath the device is recommended if the board design permits.
- 2. High-speed differential signals TXnP/TXnN and RXnP/RXnN should be tightly coupled, skew matched, and impedance controlled.
- 3. Avoid vias on the high-speed differential signals when possible. When vias must be used, take care to minimize the via stub, either by transitioning through most or all layers or by back drilling.
- 4. GND relief can be used (but is not required) beneath the high-speed differential signal pads to improve signal integrity by counteracting the pad capacitance.
- 5. Place GND vias directly beneath the device connecting the GND plane attached to the device to the GND planes on other layers. This has the added benefit of improving thermal conductivity from the device to the board.

### 8.4.2 Layout Example



图 8-7. Layout Example: TI PCIe 5.0 Riser Card Using DS320PR410 With CEM Connectors - Top Layer





图 8-8. Layout Example: TI PCle 5.0 Riser Card Using DS320PR410 With CEM Connectors - Bottom Layer



### 9 Device and Documentation Support

### 9.1 接收文档更新通知

要接收文档更新通知,请导航至 ti.com 上的器件产品文件夹。点击*订阅更新* 进行注册,即可每周接收产品信息更 改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。

#### 9.2 支持资源

TI E2E™ 中文支持论坛是工程师的重要参考资料,可直接从专家处获得快速、经过验证的解答和设计帮助。搜索 现有解答或提出自己的问题,获得所需的快速设计帮助。

链接的内容由各个贡献者"按原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI 的使用条款。

#### 9.3 Trademarks

PCle<sup>™</sup> is a trademark of PCl-SIG.

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

所有商标均为其各自所有者的财产。

#### 9.4 静电放电警告



静电放电 (ESD) 会损坏这个集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理 和安装程序,可能会损坏集成电路。

ESD 的损坏小至导致微小的性能降级,大至整个器件故障。精密的集成电路可能更容易受到损坏,这是因为非常细微的参 数更改都可能会导致器件与其发布的规格不相符。

#### 9.5 术语表

TI 术语表

本术语表列出并解释了术语、首字母缩略词和定义。

### 10 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

提交文档反馈

Copyright © 2023 Texas Instruments Incorporated

English Data Sheet: SNLS739

26

www.ti.com 9-Nov-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins  | Package qty   Carrier | RoHS | Lead finish/  | MSL rating/        | Op temp (°C) | Part marking |
|-----------------------|--------|---------------|-----------------|-----------------------|------|---------------|--------------------|--------------|--------------|
|                       | (1)    | (2)           |                 |                       | (3)  | Ball material | Peak reflow        |              | (6)          |
|                       |        |               |                 |                       |      | (4)           | (5)                |              |              |
| DS320PR410RNQR        | Active | Production    | WQFN (RNQ)   40 | 3000   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | 5PR4         |
| DS320PR410RNQR.B      | Active | Production    | WQFN (RNQ)   40 | 3000   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | 5PR4         |
| DS320PR410RNQT        | Active | Production    | WQFN (RNQ)   40 | 250   SMALL T&R       | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | 5PR4         |
| DS320PR410RNQT.B      | Active | Production    | WQFN (RNQ)   40 | 250   SMALL T&R       | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | 5PR4         |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.



PLASTIC QUAD FLATPACK - NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

5. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



# 重要通知和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、与某特定用途的适用性或不侵犯任何第三方知识产权的暗示担保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他安全、安保法规或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的相关应用。严禁以其他方式对这些资源进行复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。对于因您对这些资源的使用而对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,您将全额赔偿,TI 对此概不负责。

TI 提供的产品受 TI 销售条款)、TI 通用质量指南 或 ti.com 上其他适用条款或 TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 除非德州仪器 (TI) 明确将某产品指定为定制产品或客户特定产品,否则其产品均为按确定价格收入目录的标准通用器件。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

版权所有 © 2025, 德州仪器 (TI) 公司

最后更新日期: 2025 年 10 月