

## DS280DF810 28Gbps 多速率 8 通道重定时器

### 1 特性

- 具有集成信号调节功能的八通道多速率重定时器
- 所有通道均可独立锁定在 20.2Gbps 至 28.4Gbps 的范围内（包括 10.1376Gbps、10.3125Gbps、12.5Gbps 等子速率）
- 超低延迟： $< 500\text{ps}$ （28.4Gbps 数据速率下）
- 单电源，无需低抖动基准时钟，集成了交流耦合电容以降低电路板布线复杂程度并节省 BOM 成本
- 集成  $2 \times 2$  交叉点
- 自适应性连续时间线性均衡器 (CTLE)
- 自适应判决反馈均衡器 (DFE)
- 带有 3 抽头 FIR 滤波器的低抖动发送器
- 组合式均衡，在 12.9GHz 频率下支持 35dB 以上的通道损耗；在 14GHz 下支持 30dB 以上的通道损耗
- 可调节发送幅值：205mVppd 至 1225mVppd（典型值）
- 片上眼图张开度监视器 (EOM)，PRBS 模式校验器/发生器
- 小型 8.00mm x 13.00mm BGA 封装，可轻松实现直通布线
- 独特引脚可实现在封装下方布置高速信号布线
- 支持兼容引脚的中继器
- 工作温度范围：-40°C 至 85°C

### 2 应用

#### 背板和中板长度延长

- 针对前端口光学模块的抖动消除
- IEEE802.3bj 100GbE、Infiniband EDR 和 OIF-CEI-25G-LR/MR/SR/VSR 电气接口
- SFP28、QSFP28、CFP2/CFP4、CDFP



简化版原理图

### 3 说明

DS280DF810 是一款具有集成信号调节功能的八通道多速率重定时器。该器件用于扩展有损且存在串扰的远距离高速串行链路的延伸长度并提升稳定性，同时实现不高于  $10^{-15}$  的比特误码率 (BER)。

DS280DF810 各通道的串行数据速率均可独立锁定在 20.2Gbps 至 28.4Gbps 的连续范围内或者支持的任意子速率（速率的一半和四分之一），包括 10.1376Gbps、10.3125Gbps 和 12.5Gbps 等关键数据速率，因此 DS280DF810 支持独立通道前向纠错 (FEC) 直通。

印刷电路板 (PCB) 上集成了物理交流耦合电容 (TX 与 RX)，无需使用外部电容。DS280DF810 采用单电源供电，对外部元件的需求极少。这些特性可降低 PCB 布线的复杂程度并节省 BOM 成本。

DS280DF810 的先进均衡特性包括一个低抖动 3 抽头发送有限脉冲响应 (FIR) 滤波器、一个自适应连续时间线性均衡器 (CTLE) 以及一个自适应判决反馈均衡器 (DFE)。支持针对具有多个连接器且存在串扰的有损耗互连和背板进行扩展。集成的 CDR 功能可重置抖动预算并重定时高速串行数据，是前端口光学模块应用的理想选择。DS280DF810 对每个通道对采用  $2 \times 2$  交叉点，可为主机同时提供通道交叉和扇出选项。

DS280DF810 可通过 SMBus 或外部 EEPROM 进行配置。单个 EEPROM 最多可由 16 个器件共享。非破坏性片上眼图监视器以及 PRBS 发生器和校验器为系统内诊断提供支持。

#### 封装信息

| 器件型号       | 封装 <sup>(1)</sup>   | 封装尺寸 <sup>(2)</sup> |
|------------|---------------------|---------------------|
| DS280DF810 | ABV ( FCBGA , 135 ) | 13mm x 8mm          |
|            | ABW ( FCBGA , 135 ) | 13mm x 8mm          |

(1) 有关更多信息，请参阅 [节 10](#)。

(2) 封装尺寸 (长 x 宽) 为标称值，并包括引脚 (如适用)。



本资源的原文使用英文撰写。为方便起见，TI 提供了译文；由于翻译过程中可能使用了自动化工具，TI 不保证译文的准确性。为确认准确性，请务必访问 [ti.com](http://ti.com) 参考最新的英文版本 (控制文档)。

## Table of Contents

|                                                                          |    |                                                                |    |
|--------------------------------------------------------------------------|----|----------------------------------------------------------------|----|
| <b>1 特性</b>                                                              | 1  | 6.1 Overview                                                   | 15 |
| <b>2 应用</b>                                                              | 1  | 6.2 Functional Block Diagram                                   | 16 |
| <b>3 说明</b>                                                              | 1  | 6.3 Feature Description                                        | 17 |
| <b>4 Pin Configuration and Functions</b>                                 | 2  | 6.4 Device Functional Modes                                    | 29 |
| <b>5 Specifications</b>                                                  | 6  | 6.5 Programming                                                | 30 |
| 5.1 Absolute Maximum Ratings                                             | 6  | 6.6 Register Maps                                              | 31 |
| 5.2 ESD Ratings                                                          | 6  | <b>7 Application and Implementation</b>                        | 32 |
| 5.3 Recommended Operating Conditions                                     | 6  | 7.1 Application Information                                    | 32 |
| 5.4 Thermal Information                                                  | 7  | 7.2 Typical Application                                        | 32 |
| 5.5 Electrical Characteristics                                           | 8  | 7.3 Power Supply Recommendations                               | 39 |
| 5.6 Timing Requirements, Retimer Jitter<br>Specifications                | 11 | 7.4 Layout                                                     | 40 |
| 5.7 Timing Requirements, Retimer Specifications                          | 12 | <b>8 Device and Documentation Support</b>                      | 42 |
| 5.8 Timing Requirements, Recommended<br>Calibration Clock Specifications | 13 | 8.1 Documentation Support                                      | 42 |
| 5.9 Recommended SMBus Switching<br>Characteristics (Target Mode)         | 13 | 8.2 接收文档更新通知                                                   | 42 |
| 5.10 Recommended SMBus Switching<br>Characteristics (Controller Mode)    | 13 | 8.3 支持资源                                                       | 42 |
| 5.11 Typical Characteristics                                             | 14 | 8.4 Trademarks                                                 | 42 |
| <b>6 Detailed Description</b>                                            | 15 | 8.5 静电放电警告                                                     | 42 |
|                                                                          |    | 8.6 术语表                                                        | 42 |
|                                                                          |    | <b>9 Revision History</b>                                      | 42 |
|                                                                          |    | <b>10 Mechanical, Packaging, and Orderable<br/>Information</b> | 44 |

## 4 Pin Configuration and Functions



图 4-1. 135-Pin fcBGA, 0.8mm BGA Pin Pitch (Top View)

**表 4-1. Pin Functions**

| PIN                                 |     | TYPE                 | INTERNAL<br>PULL-UP/<br>PULL-DOWN | DESCRIPTION                                                                                                                                                                                                            |
|-------------------------------------|-----|----------------------|-----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME                                | NO. |                      |                                   |                                                                                                                                                                                                                        |
| <b>HIGH SPEED DIFFERENTIAL I/Os</b> |     |                      |                                   |                                                                                                                                                                                                                        |
| RX0P                                | C15 | Input                | None                              | Inverting and non-inverting differential inputs to the equalizer. An on-chip $100\Omega$ termination resistor connects RXP to RXN. These inputs are AC coupled on-chip with physical 220nF capacitors.                 |
| RX0N                                | B15 | Input                | None                              |                                                                                                                                                                                                                        |
| RX1P                                | B13 | Input                | None                              | Inverting and non-inverting differential inputs to the equalizer. An on-chip $100\Omega$ termination resistor connects RXP to RXN. These inputs are AC coupled on-chip with physical 220nF capacitors.                 |
| RX1N                                | A13 | Input                | None                              |                                                                                                                                                                                                                        |
| RX2P                                | B11 | Input                | None                              | Inverting and non-inverting differential inputs to the equalizer. An on-chip $100\Omega$ termination resistor connects RXP to RXN. These inputs are AC coupled on-chip with physical 220nF capacitors.                 |
| RX2N                                | A11 | Input                | None                              |                                                                                                                                                                                                                        |
| RX3P                                | B9  | Input                | None                              | Inverting and non-inverting differential inputs to the equalizer. An on-chip $100\Omega$ termination resistor connects RXP to RXN. These inputs are AC coupled on-chip with physical 220nF capacitors.                 |
| RX3N                                | A9  | Input                | None                              |                                                                                                                                                                                                                        |
| RX4P                                | B7  | Input                | None                              | Inverting and non-inverting differential inputs to the equalizer. An on-chip $100\Omega$ termination resistor connects RXP to RXN. These inputs are AC coupled on-chip with physical 220nF capacitors.                 |
| RX4N                                | A7  | Input                | None                              |                                                                                                                                                                                                                        |
| RX5P                                | B5  | Input                | None                              | Inverting and non-inverting differential inputs to the equalizer. An on-chip $100\Omega$ termination resistor connects RXP to RXN. These inputs are AC coupled on-chip with physical 220nF capacitors.                 |
| RX5N                                | A5  | Input                | None                              |                                                                                                                                                                                                                        |
| RX6P                                | B3  | Input                | None                              | Inverting and non-inverting differential inputs to the equalizer. An on-chip $100\Omega$ termination resistor connects RXP to RXN. These inputs are AC coupled on-chip with physical 220nF capacitors.                 |
| RX6N                                | A3  | Input                | None                              |                                                                                                                                                                                                                        |
| RX7P                                | C1  | Input                | None                              | Inverting and non-inverting differential inputs to the equalizer. An on-chip $100\Omega$ termination resistor connects RXP to RXN. These inputs are AC coupled on-chip with physical 220nF capacitors.                 |
| RX7N                                | B1  | Input                | None                              |                                                                                                                                                                                                                        |
| TX0P                                | G15 | Output               | None                              | Inverting and non-inverting $50\Omega$ driver outputs. These outputs are AC coupled on-chip with physical 220nF capacitors.                                                                                            |
| TX0N                                | H15 | Output               | None                              |                                                                                                                                                                                                                        |
| TX1P                                | H13 | Output               | None                              | Inverting and non-inverting $50\Omega$ driver outputs. These outputs are AC coupled on-chip with physical 220nF capacitors.                                                                                            |
| TX1N                                | J13 | Output               | None                              |                                                                                                                                                                                                                        |
| TX2P                                | H11 | Output               | None                              | Inverting and non-inverting $50\Omega$ driver outputs. These outputs are AC coupled on-chip with physical 220nF capacitors.                                                                                            |
| TX2N                                | J11 | Output               | None                              |                                                                                                                                                                                                                        |
| TX3P                                | H9  | Output               | None                              | Inverting and non-inverting $50\Omega$ driver outputs. These outputs are AC coupled on-chip with physical 220nF capacitors.                                                                                            |
| TX3N                                | J9  | Output               | None                              |                                                                                                                                                                                                                        |
| TX4P                                | H7  | Output               | None                              | Inverting and non-inverting $50\Omega$ driver outputs. These outputs are AC coupled on-chip with physical 220nF capacitors.                                                                                            |
| TX4N                                | J7  | Output               | None                              |                                                                                                                                                                                                                        |
| TX5P                                | H5  | Output               | None                              | Inverting and non-inverting $50\Omega$ driver outputs. These outputs are AC coupled on-chip with physical 220nF capacitors.                                                                                            |
| TX5N                                | J5  | Output               | None                              |                                                                                                                                                                                                                        |
| TX6P                                | H3  | Output               | None                              | Inverting and non-inverting $50\Omega$ driver outputs. These outputs are AC coupled on-chip with physical 220nF capacitors.                                                                                            |
| TX6N                                | J3  | Output               | None                              |                                                                                                                                                                                                                        |
| TX7P                                | G1  | Output               | None                              | Inverting and non-inverting $50\Omega$ driver outputs. These outputs are AC coupled on-chip with physical 220nF capacitors.                                                                                            |
| TX7N                                | H1  | Output               | None                              |                                                                                                                                                                                                                        |
| <b>CALIBRATION CLOCK PINS</b>       |     |                      |                                   |                                                                                                                                                                                                                        |
| CAL_CLK_IN                          | E1  | Input, 2.5V<br>CMOS  | Weak pull-down                    | 25MHz ( $\pm 100$ PPM) 2.5V single-ended clock from external oscillator. No stringent phase noise or jitter requirements on this clock. Used to calibrate VCO frequency range. This clock is not used to recover data. |
| CAL_CLK_OUT                         | E15 | Output, 2.5V<br>CMOS | None                              | 2.5V buffered replica of calibration clock input (pin E1) for connecting multiple devices in a daisy-chained fashion.                                                                                                  |

表 4-1. Pin Functions (续)

| PIN                                       |     | TYPE                                | INTERNAL<br>PULL-UP/<br>PULL-DOWN | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|-------------------------------------------|-----|-------------------------------------|-----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME                                      | NO. |                                     |                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| <b>SYSTEM MANAGEMENT BUS (SMBUS) PINS</b> |     |                                     |                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| ADDR0                                     | D13 | Input, 4-level                      | None                              | 4-level strap pins used to set the SMBus address of the device. The pin state is read on power-up. The multi-level nature of these pins allows for 16 unique device addresses. The four strap options include:<br>0: 1kΩ to GND<br>R: 10kΩ to GND<br>F: Float<br>1: 1kΩ to VDD<br>Refer to <a href="#">节 6.4.4</a> for more information.                                                                                                                                                                                                                     |
| ADDR1                                     | E13 | Input, 4-level                      | None                              | Four-level 2.5V input used to select between SMBus controller mode (float) and SMBus target mode (high). The four defined levels are:<br>0: 1kΩ to GND - RESERVED, TI test mode .<br>R: 10kΩ to GND - RESERVED, TI test mode<br>F: Float - SMBus Controller Mode<br>1: 1kΩ to VDD - SMBus Target Mode                                                                                                                                                                                                                                                        |
| EN_SMB                                    | E3  | Input, 4-level                      | None                              | SMBus data input and open drain output. External 2kΩ to 5kΩ pull-up resistor is required as per SMBus interface standard. This pin is 3.3V LVC MOS tolerant.                                                                                                                                                                                                                                                                                                                                                                                                 |
| SDA                                       | E12 | I/O, 3.3V<br>LVC MOS, Open<br>Drain | None                              | SMBus clock input and open drain clock output. External 2kΩ to 5kΩ pull-up resistor is required as per SMBus interface standard. This pin is 3.3V LVC MOS tolerant.                                                                                                                                                                                                                                                                                                                                                                                          |
| SDC                                       | F12 | I/O, 3.3V<br>LVC MOS, Open<br>Drain | None                              | SMBus data input and open drain output. External 2kΩ to 5kΩ pull-up resistor is required as per SMBus interface standard. This pin is 3.3V LVC MOS tolerant.                                                                                                                                                                                                                                                                                                                                                                                                 |
| <b>SMBUS MASTER MODE PINS</b>             |     |                                     |                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| READ_EN_N                                 | F13 | Input, 3.3V<br>LVC MOS              | Weak pull-up                      | SMBus Controller Mode (EN_SMB=Float): When asserted low, initiates the SMBus controller mode EEPROM read function. Once EEPROM read is complete (indicated by assertion of ALL_DONE_N low), this pin can be held low for normal device operation. This pin is 3.3V tolerant.<br>SMBus Target Mode (EN_SMB=1): When asserted low, this causes the device to be held in reset (I <sup>2</sup> C state machine reset and register reset). This pin should be pulled high or left floating for normal operation in SMBus Target Mode. This pin is 3.3V tolerant. |
| ALL_DONE_N                                | D3  | Output,<br>LVC MOS                  | None                              | Indicates the completion of a valid EEPROM register load operation when in SMBus Controller Mode (EN_SMB=Float):<br>High = External EEPROM load failed or incomplete<br>Low = External EEPROM load successful and complete<br>When in SMBus target mode (EN_SMB=1), this output reflects the status of READ_EN_N input.                                                                                                                                                                                                                                      |
| <b>MISCELLANEOUS PINS</b>                 |     |                                     |                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| INT_N                                     | F3  | Output,<br>LVC MOS,<br>Open-Drain   | None                              | Open-drain 3.3V tolerant active-low interrupt output. It pulls low when an interrupt occurs. The events which trigger an interrupt are programmable through SMBus registers. This pin can be connected in a wired-OR fashion with other device's interrupt pin. A single pull-up resistor in the 2kΩ to 5kΩ range is adequate for the entire INT_N net.                                                                                                                                                                                                      |
| TEST0                                     | E2  | Input, LVC MOS                      | Weak pull-up                      | Reserved TI test pins. During normal (non-test-mode) operation, these pins are configured as inputs and therefore they are not affected by the presence of a signal. These pins may be left floating, tied to GND, or connected to a 2.5V (max) output.                                                                                                                                                                                                                                                                                                      |
| TEST1                                     | E14 | Input, LVC MOS                      | Weak pull-up                      | Reserved TI test pin. During normal (non-test-mode) operation, this pin is configured as an input and therefore is not affected by the presence of a signal. This pin should be tied to GND or left floating.                                                                                                                                                                                                                                                                                                                                                |
| TEST4                                     | F4  | Input, LVC MOS                      | Weak pull-up                      | Reserved TI test pin. During normal (non-test-mode) operation, this pin is configured as an input and therefore is not affected by the presence of a signal. This pin should be tied to GND or left floating.                                                                                                                                                                                                                                                                                                                                                |
| TEST5                                     | E4  | Input, LVC MOS                      | Weak pull-up                      | Reserved TI test pin. During normal (non-test-mode) operation, this pin is configured as an input and therefore is not affected by the presence of a signal. This pin may be left floating, tied to GND, or connected to a 2.5V (max) output.                                                                                                                                                                                                                                                                                                                |
| TEST6                                     | D4  | Input, LVC MOS                      | Weak pull-up                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| TEST7                                     | D12 | Input, LVC MOS                      | Weak pull-up                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |

**表 4-1. Pin Functions (续)**

| PIN          |                                                                                                                                                                                                                                                                                                                                                                                                             | TYPE  | INTERNAL<br>PULL-UP/<br>PULL-DOWN | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                      |
|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME         | NO.                                                                                                                                                                                                                                                                                                                                                                                                         |       |                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| <b>POWER</b> |                                                                                                                                                                                                                                                                                                                                                                                                             |       |                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| VDD          | D6, D8, D10,<br>E5, E6, E7, E8,<br>E9, E10, F6,<br>F8, F10                                                                                                                                                                                                                                                                                                                                                  | Power | None                              | Power supply, VDD = 2.5V $\pm$ 5%. TI recommends connecting at least six de-coupling capacitors between the Retimer's VDD plane and GND as close to the Retimer as possible. For example, four 0.1 $\mu$ F capacitors and two 1 $\mu$ F capacitors directly beneath the device or as close to the VDD pins as possible.<br>The VDD pins on this device should be connected through a low-resistance path to the board VDD plane. |
| GND          | A1, A2, A4, A6,<br>A8, A10, A12,<br>A14, A15, B2,<br>B4, B6, B8,<br>B10, B12, B14,<br>C2, C3, C4, C5,<br>C6, C7, C8, C9,<br>C10, C11, C12,<br>C13, C14, D1,<br>D2, D5, D7, D9,<br>D11, D14, D15,<br>E11, F1, F2, F5,<br>F7, F9, F11,<br>F14, F15, G2,<br>G3, G4, G5,<br>G6, G7, G8,<br>G9, G10, G11,<br>G12, G13, G14,<br>H2, H4, H6, H8,<br>H10, H12, H14,<br>J1, J2, J4, J6,<br>J8, J10, J12,<br>J14, J15 | Power | None                              | Ground reference. The GND pins on this device should be connected through a low-resistance path to the board GND plane.                                                                                                                                                                                                                                                                                                          |

## 5 Specifications

### 5.1 Absolute Maximum Ratings

Over operating free-air temperature range (unless otherwise noted). <sup>(1)</sup>

|                                  |                                                                           | MIN  | MAX  | UNIT |
|----------------------------------|---------------------------------------------------------------------------|------|------|------|
| VDD <sub>ABSMAX</sub>            | Supply voltage (VDD)                                                      | -0.5 | 2.75 | V    |
| VIO <sub>2.5V,ABSMAX</sub>       | 2.5V I/O voltage (LVCMOS, CMOS and Analog)                                | -0.5 | 2.75 | V    |
| VIO <sub>3.3V,ABSMAX</sub>       | Open Drain Voltage (SDA, SDC, INT_N) and LVCMOS Input Voltage (READ_EN_N) | -0.5 | 4.0  | V    |
| VIN <sub>ABSMAX</sub>            | Signal input voltage (RXnP, RXnN)                                         | -0.5 | 2.75 | V    |
| VOUT <sub>ABSMAX</sub>           | Signal output voltage (TXnP, TXnN)                                        | -0.5 | 2.75 | V    |
| T <sub>J</sub> <sub>ABSMAX</sub> | Junction temperature                                                      |      | 150  | °C   |
| T <sub>stg</sub>                 | Storage temperature                                                       | -40  | 150  | °C   |

(1) Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating Conditions*. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### 5.2 ESD Ratings

|                    |                                                                                | VALUE  | UNIT |
|--------------------|--------------------------------------------------------------------------------|--------|------|
| V <sub>(ESD)</sub> | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>              | ±2,000 | V    |
|                    | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1,000 | V    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. Manufacturing with less than 500-V HBM is possible with the necessary precautions. Pins listed as ±2,000V may actually have higher performance.  
 (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. Manufacturing with less than 250-V CDM is possible with the necessary precautions. Pins listed as ±1,000V may actually have higher performance.

### 5.3 Recommended Operating Conditions

Over operating free-air temperature range (unless otherwise noted).

|                           |                                                                              | MIN   | MAX               | UNIT |
|---------------------------|------------------------------------------------------------------------------|-------|-------------------|------|
| VDD                       | Supply voltage, VDD to GND. DC plus AC power should not exceed these limits. | 2.375 | 2.625             | V    |
| NVDD                      | Supply noise, DC to < 50Hz, sinusoidal <sup>(2)</sup>                        |       | 250               | mVpp |
| NVDD                      | Supply noise, 50Hz to 10MHz, sinusoidal <sup>(2)</sup>                       |       | 20                | mVpp |
| NVDD                      | Supply noise, >10MHz, sinusoidal <sup>(2)</sup>                              |       | 10                | mVpp |
| T <sub>rampVDD</sub>      | VDD supply ramp time, from 0V to 2.375V                                      | 150   |                   | μs   |
| T <sub>J</sub>            | Operating junction temperature                                               | -40   | 110               | °C   |
| T <sub>A</sub>            | Operating ambient temperature                                                | -40   | 85 <sup>(1)</sup> | °C   |
| VIO <sub>2.5V</sub>       | 2.5V I/O voltage (LVCMOS, CMOS and Analog)                                   | 2.375 | 2.625             | V    |
| VIO <sub>3.3V,INT_N</sub> | Open Drain LVCMOS I/O voltage (INT_N)                                        |       | 3.6               | V    |
| VIO <sub>3.3V</sub>       | Open Drain LVCMOS I/O voltage (SDA, SDC)                                     | 2.375 | 3.6               | V    |

(1) Steps must be taken so that the operating junction temperature range and ambient temperature stay-in-lock range (TEMP<sub>LOCK+</sub>, TEMP<sub>LOCK-</sub>) are met. Refer to [节 5.6](#) for more details concerning TEMP<sub>LOCK+</sub> and TEMP<sub>LOCK-</sub>.  
 (2) Steps must be taken to ensure the combined AC plus DC supply noise meets the specified VDD supply voltage limits.

## 5.4 Thermal Information

| THERMAL METRIC <sup>(1)</sup>                                            | CONDITIONS/ASSUMPTIONS <sup>(2)</sup> | DS280DF810   | UNIT |
|--------------------------------------------------------------------------|---------------------------------------|--------------|------|
|                                                                          |                                       | FC/CSP (ABV) |      |
|                                                                          |                                       | 135 PINS     |      |
| $R_{\theta JA}$<br>Junction-to-ambient thermal resistance                | 4-Layer JEDEC Board                   | 26.4         | °C/W |
|                                                                          | 10-Layer 8-in x 6-in Board            | 9.3          |      |
|                                                                          | 20-Layer 8-in x 6-in Board            | 8.5          |      |
|                                                                          | 30-Layer 8-in x 6-in Board            | 8.2          |      |
| $R_{\theta JC(\text{top})}$<br>Junction-to-case (top) thermal resistance | 4-Layer JEDEC Board                   | 1.6          | °C/W |
| $R_{\theta JB}$<br>Junction-to-board thermal resistance                  | 4-Layer JEDEC Board                   | 9.3          | °C/W |
| $\Psi_{JT}$<br>Junction-to-top characterization parameter                | 4-Layer JEDEC Board                   | 0.1          | °C/W |
|                                                                          | 10-Layer 8-in x 6-in Board            | 0.1          |      |
|                                                                          | 20-Layer 8-in x 6-in Board            | 0.1          |      |
|                                                                          | 30-Layer 8-in x 6-in Board            | 0.1          |      |
| $\Psi_{JB}$<br>Junction-to-board characterization parameter              | 4-Layer JEDEC Board                   | 9.3          | °C/W |
|                                                                          | 10-Layer 8-in x 6-in Board            | 5.0          |      |
|                                                                          | 20-Layer 8-in x 6-in Board            | 4.9          |      |
|                                                                          | 30-Layer 8-in x 6-in Board            | 4.6          |      |

(1) For more information about traditional and new thermal metrics, see the *Semiconductor and IC Package Thermal Metrics* application report, [SPRA953](#).

(2) No heat sink or airflow was assumed for these estimations. Depending on the application, a heat sink, faster airflow, or reduced ambient temperature (<85 C) may be required in order to meet the maximum junction temperature specification per the [#5.3](#).

## 5.5 Electrical Characteristics

Over operating free-air temperature range (unless otherwise noted).

| PARAMETER    |                                | TEST CONDITIONS                                                                                                                                                                                          | MIN  | TYP               | MAX  | UNIT |
|--------------|--------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------------------|------|------|
| Rbaud        | Input data rate                | Full-rate                                                                                                                                                                                                | 20.2 |                   | 28.4 | Gbps |
|              |                                | Half-rate                                                                                                                                                                                                | 10.1 |                   | 14.2 | Gbps |
|              |                                | Quarter-rate                                                                                                                                                                                             | 5.05 |                   | 7.1  | Gbps |
| $t_{EEPROM}$ | EEPROM configuration load time | Single device reading its configuration from an EEPROM. Common channel configuration. This time scales with the number of devices reading from the same EEPROM.                                          |      | 15 <sup>(2)</sup> |      | ms   |
| $t_{EEPROM}$ | EEPROM configuration load time | Single device reading its configuration from an EEPROM. Unique channel configuration. This time scales with the number of devices reading from the same EEPROM.                                          |      | 40 <sup>(2)</sup> |      | ms   |
| $t_{POR}$    | Power-on reset assertion time  | Internal power-on reset (PoR) stretch between stable power supply and de-assertion of internal PoR. The SMBus address is latched on the completion of the PoR stretch, and SMBus accesses are permitted. |      | 50                |      | ms   |

### POWER SUPPLY

|                     |                                      |                                                                                                                                                    |     |      |    |
|---------------------|--------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|----|
| $W_{channel}$       | Power consumption per active channel | With CTLE, full DFE, Tx FIR, Driver, and Cross-point enabled. Idle power consumption is not included.                                              | 241 | 305  | mW |
|                     |                                      | With CTLE, full DFE, Tx FIR, and Driver enabled; Cross-point disabled. Idle power consumption is not included.                                     | 233 |      | mW |
|                     |                                      | With CTLE, partial DFE (taps 1-2 only), Tx FIR, and Driver enabled; Cross-point and DFE taps 3-5 disabled. Idle power consumption is not included. | 220 |      | mW |
|                     |                                      | With CTLE, Tx FIR, Driver, and Cross-point enabled; DFE disabled. Idle power consumption is not included.                                          | 211 | 290  | mW |
|                     |                                      | Assuming CDR acquiring lock with CTLE, full DFE, Tx FIR, Driver, and Cross-point enabled. Idle power consumption is not included.                  | 365 | 430  | mW |
|                     |                                      | Assuming CDR acquiring lock with CTLE, Tx FIR, Driver, and Cross-point enabled; DFE disabled. Idle power consumption is not included.              | 318 | 393  | mW |
|                     |                                      | PRBS checker power consumption only <sup>(1)</sup>                                                                                                 | 220 | 302  | mW |
|                     |                                      | PRBS generator power consumption only <sup>(1)</sup>                                                                                               | 230 | 315  | mW |
| $W_{static\_total}$ | Total idle power consumption         | Idle or static mode, power supplied, no high-speed data present at inputs, all channels automatically powered down.                                | 658 | 1050 | mW |

## 5.5 Electrical Characteristics (续)

Over operating free-air temperature range (unless otherwise noted).

| PARAMETER           |                                                     | TEST CONDITIONS                                                                                                     | MIN | TYP  | MAX  | UNIT |
|---------------------|-----------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|-----|------|------|------|
| $I_{total}$         | Active mode total device supply current consumption | With CTLE, full DFE, Tx FIR, Driver, and Cross-point enabled.                                                       |     | 1036 | 1330 | mA   |
|                     |                                                     | With CTLE, full DFE, Tx FIR, and Driver enabled; Cross-point disabled.                                              |     | 1010 |      | mA   |
|                     |                                                     | With CTLE, partial DFE (taps 1-2 only), Tx FIR, and Driver enabled; Cross-point and DFE taps 3-5 disabled.          |     | 970  |      | mA   |
|                     |                                                     | With CTLE, Tx FIR, Driver, and Cross-point enabled. DFE disabled.                                                   |     | 940  | 1278 | mA   |
| $I_{static\_total}$ | Idle mode total device supply current consumption   | Idle or static mode. Power supplied, no high-speed data present at inputs, all channels automatically powered down. |     | 263  | 400  | mA   |

### LVC MOS DC SPECIFICATIONS

|          |                              |                                                          |              |            |         |
|----------|------------------------------|----------------------------------------------------------|--------------|------------|---------|
| $V_{IH}$ | Input high level voltage     | 2.5V LVC MOS pins<br>3.3V LVC MOS pin (READ_EN_N)        | 1.75<br>1.75 | VDD<br>3.6 | V       |
| $V_{IL}$ | Input low level voltage      | 2.5V LVC MOS pins<br>3.3V LVC MOS pin (READ_EN_N)        | GND<br>GND   | 0.7<br>0.8 | V       |
| $V_{TH}$ | High level (1) input voltage | 4-level pins ADDR0, ADDR1, and EN_SMB                    |              | 0.95 * VDD | V       |
|          | Float level input voltage    | 4-level pins ADDR0, ADDR1, and EN_SMB                    |              | 0.67 * VDD | V       |
|          | 10 K to GND input voltage    | 4-level pins ADDR0, ADDR1, and EN_SMB                    |              | 0.33 * VDD | V       |
|          | Low level (0) input voltage  | 4-level pins ADDR0, ADDR1, and EN_SMB                    |              | 0.1        | V       |
| $V_{OH}$ | High level output voltage    | $IOH = 4$ mA                                             | 2            |            | V       |
| $V_{OL}$ | Low level output voltage     | $IOL = -4$ mA                                            |              | 0.4        | V       |
| $I_{IH}$ | Input high leakage current   | $V_{input} = VDD$ , Open drain pins                      |              | 70         | $\mu A$ |
| $I_{IH}$ | Input high leakage current   | $V_{input} = VDD$ and CAL_CLK_IN pin                     |              | 65         | $\mu A$ |
| $I_{IH}$ | Input high leakage current   | $V_{input} = VDD$ , ADDR[1:0] and EN_SMB pins            |              | 120        | $\mu A$ |
| $I_{IH}$ | Input high leakage current   | $V_{input} = VDD$ , READ_EN_N                            |              | 75         | $\mu A$ |
| $I_{IL}$ | Input low leakage current    | $V_{input} = 0V$ , Open drain pins                       | -15          |            | $\mu A$ |
| $I_{IL}$ | Input low leakage current    | $V_{input} = 0V$ , CAL_CLK_IN pins                       | -45          |            | $\mu A$ |
| $I_{IL}$ | Input low leakage current    | $V_{input} = 0V$ , ADDR[1:0], READ_EN_N, and EN_SMB pins | -230         |            | $\mu A$ |

### RECEIVER INPUTS (RXnP, RXnN)

|              |                                                      |                             |      |            |
|--------------|------------------------------------------------------|-----------------------------|------|------------|
| $V_{IDMax}$  | Maximum input differential voltage                   | For normal operation        | 1225 | $mV_{ppd}$ |
| $RL_{SDD11}$ | Differential input return loss, SDD11                | Between 50MHz and 3.69GHz   | <-16 | dB         |
| $RL_{SDD11}$ | Differential input return loss, SDD11                | Between 3.69GHz and 12.9GHz | <-12 | dB         |
| $RL_{SCD11}$ | Differential to common-mode input return loss, SDC11 | Between 50MHz and 12.9GHz   | <-23 | dB         |
| $RL_{SCD11}$ | Differential to common-mode input return loss, SCD11 | Between 50MHz and 12.9GHz   | <-24 | dB         |
| $RL_{SCC11}$ | Common-mode input return loss, SCC11                 | Between 150MHz and 10GHz    | <-10 | dB         |

## 5.5 Electrical Characteristics (续)

Over operating free-air temperature range (unless otherwise noted).

| PARAMETER           |                                                  | TEST CONDITIONS                                                                                                                                          | MIN  | TYP | MAX   | UNIT |
|---------------------|--------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----|-------|------|
| RL <sub>SCC11</sub> | Common-mode input return loss, SCC11             | Between 10GHz and 12.9GHz                                                                                                                                | <-10 |     | dB    |      |
| V <sub>SDAT</sub>   | AC signal detect assert (ON) threshold level     | Minimum input peak-to-peak amplitude level at device pins required to assert signal detect. 25.78125Gbps with PRBS7 pattern and 20dB loss channel        | 196  |     | mVppd |      |
| V <sub>SDDT</sub>   | AC signal detect de-assert (OFF) threshold level | Maximum input peak-to-peak amplitude level at device pins which causes signal detect to de-assert. 25.78125Gbps with PRBS7 pattern and 20dB loss channel | 147  |     | mVppd |      |

### TRANSMITTER OUTPUTS (TXnP, TXnN)

|                                 |                                                       |                                                                                                                                                                                                                                         |      |         |  |
|---------------------------------|-------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|--|
| VOD                             | Output differential voltage amplitude                 | Measured with c(0)=7 setting (Reg_0x3D[6:0]=0x07, Reg_0x3E[6:0]=0x40, REG_0x3F[6:0]=0x40). Differential measurement using an 8T pattern (eight 1 s followed by eight 0 s) at 25.78125Gbps with TXPn and TXNn terminated by 50Ω to GND.  | 525  | mVppd   |  |
| VOD                             | Output differential voltage amplitude                 | Measured with c(0)=31 setting (Reg_0x3D[6:0]=0x1F, Reg_0x3E[6:0]=0x40, REG_0x3F[6:0]=0x40). Differential measurement using an 8T pattern (eight 1 s followed by eight 0 s) at 25.78125Gbps with TXPn and TXNn terminated by 50Ω to GND. | 1225 | mVppd   |  |
| VOD <sub>idle</sub>             | Differential output amplitude with TX disabled        |                                                                                                                                                                                                                                         | < 11 | mVppd   |  |
| VOD <sub>res</sub>              | Output VOD resolution                                 | Difference in VOD between two adjacent c(0) settings. Applies to VOD in the 525mVppd to 1225mVppd range [c(0)>4].                                                                                                                       | < 50 | mVppd   |  |
| V <sub>cm-TX-AC</sub>           | Common-mode AC output noise                           | With respect to signal ground. Measured with PRBS9 data pattern. Measured with a 33GHz (-3dB) low-pass filter.                                                                                                                          | 6.5  | mV, RMS |  |
| t <sub>r</sub> , t <sub>f</sub> | Output transition time                                | 20%-to-80% rise time and 80%-to-20% fall time on a clock-like {11111 00000} data pattern at 25.78125Gbps. Measured for ~800mVppd output amplitude and no equalization: Reg_0x3D=+13, Reg_0x3E=0, REG_0x3F=0                             | 17   | ps      |  |
| RL <sub>SDD22</sub>             | Differential output return loss, SDD22                | Between 50MHz and 5GHz                                                                                                                                                                                                                  | <-12 | dB      |  |
| RL <sub>SDD22</sub>             | Differential output return loss, SDD22                | Between 5GHz and 12.9GHz                                                                                                                                                                                                                | <-9  | dB      |  |
| RL <sub>SCD22</sub>             | Common-mode to differential output return loss, SCD22 | Between 50MHz and 12.9GHz                                                                                                                                                                                                               | <-22 | dB      |  |
| RL <sub>SDC22</sub>             | Differential-to-common-mode output return loss, SDC22 | Between 50MHz and 12.9GHz                                                                                                                                                                                                               | <-22 | dB      |  |
| RL <sub>SCC22</sub>             | Common-mode output return loss, SCC22                 | Between 50MHz and 10GHz                                                                                                                                                                                                                 | <-9  | dB      |  |

## 5.5 Electrical Characteristics (续)

Over operating free-air temperature range (unless otherwise noted).

| PARAMETER                                            |                                       | TEST CONDITIONS                                                          | MIN  | TYP | MAX | UNIT |
|------------------------------------------------------|---------------------------------------|--------------------------------------------------------------------------|------|-----|-----|------|
| RL <sub>SCC22</sub>                                  | Common-mode output return loss, SCC22 | Between 10GHz and 12.9GHz                                                | <-9  |     | dB  |      |
| <b>SMBus ELECTRICAL CHARACTERISTICS (SLAVE MODE)</b> |                                       |                                                                          |      |     |     |      |
| V <sub>IH</sub>                                      | Input high level voltage              | SDA and SDC                                                              | 1.75 | 3.6 |     | V    |
| V <sub>IL</sub>                                      | Input low level voltage               | SDA and SDC                                                              | GND  | 0.8 |     | V    |
| C <sub>IN</sub>                                      | Input pin capacitance                 |                                                                          | 15   |     |     | pF   |
| V <sub>OL</sub>                                      | Low level output voltage              | SDA or SDC, IOL = 1.25 mA                                                |      | 0.4 |     | V    |
| I <sub>IN</sub>                                      | Input current                         | SDA or SDC, V <sub>INPUT</sub> = V <sub>IN</sub> , V <sub>DD</sub> , GND | -15  | 15  |     | μ A  |
| T <sub>R</sub>                                       | SDA rise time, read operation         | Pull-up resistor = 1kΩ, C <sub>b</sub> = 50pF                            | 150  |     |     | ns   |
| T <sub>F</sub>                                       | SDA fall time, read operation         | Pull-up resistor = 1kΩ, C <sub>b</sub> = 50pF                            | 4.5  |     |     | ns   |

(1) For optimal performance, it is recommended to not enable more than two PRBS blocks (checker or generator) per channel quad.  
 (2) From low assertion of READ\_EN\_N to low assertion of ALL\_DONE\_N. Does not include Power-On Reset time.

## 5.6 Timing Requirements, Retimer Jitter Specifications

Over operating free-air temperature range (unless otherwise noted).

| PARAMETER         |                                    | TEST CONDITIONS                                                                                                           | MIN  | TYP | MAX          | UNIT |
|-------------------|------------------------------------|---------------------------------------------------------------------------------------------------------------------------|------|-----|--------------|------|
| J <sub>TJ</sub>   | Output Total jitter (TJ)           | Measured at 28.4Gbps to a probability level of 1E-15 with PRBS9 data pattern an evaluation board traces de-embedded.      | 0.24 |     | Ulpp @ 1E-12 |      |
| J <sub>RJ</sub>   | Output Random Jitter (RJ)          | Measured at 28.4Gbps to a probability level of 1E-15 with PRBS9 data pattern an evaluation board traces de-embedded       | 8    |     | mUI RMS      |      |
| J <sub>DCD</sub>  | Output Duty Cycle Distortion (DCD) | Measured at 28.4Gbps to a probability level of 1E-15 with PRBS9 data pattern an evaluation board traces de-embedded       | 15   |     | mUlpp        |      |
| J <sub>TJ</sub>   | Output Total jitter (TJ)           | Measured at 25.78125Gbps to a probability level of 1E-12 with PRBS11 data pattern an evaluation board traces de-embedded. | 0.17 |     | Ulpp @ 1E-12 |      |
| J <sub>RJ</sub>   | Output Random Jitter (RJ)          | Measured at 25.78125Gbps to a probability level of 1E-12 with PRBS11 data pattern an evaluation board traces de-embedded  | 6    |     | mUI RMS      |      |
| J <sub>DCD</sub>  | Output Duty Cycle Distortion (DCD) | Measured at 25.78125Gbps to a probability level of 1E-12 with PRBS11 data pattern an evaluation board traces de-embedded  | 4    |     | mUlpp        |      |
| J <sub>PEAK</sub> | Jitter peaking                     | Measured at 10.3125Gbps with PRBS7 data pattern. Peaking frequency in the range of 1 to 6MHz.                             | 0.8  |     | dB           |      |
| J <sub>PEAK</sub> | Jitter peaking                     | Measured at 25.78125Gbps with PRBS7 data pattern. Peaking frequency in the range of 1 to 17MHz.                           | 0.4  |     | dB           |      |
| J <sub>PEAK</sub> | Jitter peaking                     | Measured at 28.4Gbps with PRBS7 data pattern. Peaking frequency in the range of 1 to 17MHz.                               | 0.4  |     | dB           |      |

## 5.6 Timing Requirements, Retimer Jitter Specifications (续)

Over operating free-air temperature range (unless otherwise noted).

| PARAMETER      |                                                                                                                                       | TEST CONDITIONS                                                                                                                                                                                                            | MIN | TYP  | MAX | UNIT |
|----------------|---------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|-----|------|
| BWPLL          | PLL bandwidth                                                                                                                         | Data rate of 10.3125Gbps with PRBS7 pattern                                                                                                                                                                                |     | 5    |     | MHz  |
| BWPLL          | PLL bandwidth                                                                                                                         | Data rate of 25.78125Gbps with PRBS7 pattern                                                                                                                                                                               |     | 5.5  |     | MHz  |
| BWPLL          | PLL bandwidth                                                                                                                         | Data rate of 28.4Gbps with PRBS7 pattern                                                                                                                                                                                   |     | 5    |     | MHz  |
| $J_{TOL}$      | Input jitter tolerance                                                                                                                | Measured at 28.4Gbps with SJ frequency > 10MHz, 29dB input channel loss, PRBS31 data pattern, 800mVppd launch amplitude, and 0.078 Ulpp total uncorrelated output jitter in addition to the applied SJ. BER < 1E-12.       |     | 0.32 |     | Ulpp |
| $J_{TOL}$      | Input jitter tolerance                                                                                                                | Measured at 25.78125Gbps with SJ frequency = 190 KHz, 30dB input channel loss, PRBS31 data pattern, 800mVppd launch amplitude, and 0.078 Ulpp total uncorrelated output jitter in addition to the applied SJ. BER < 1E-12. |     | 9    |     | Ulpp |
| $J_{TOL}$      | Input jitter tolerance                                                                                                                | Measured at 25.78125Gbps with SJ frequency = 940 KHz, 30dB input channel loss, PRBS31 data pattern, 800mVppd launch amplitude, and 0.078 Ulpp total uncorrelated output jitter in addition to the applied SJ. BER < 1E-12. |     | 1    |     | Ulpp |
| $J_{TOL}$      | Input jitter tolerance                                                                                                                | Measured at 25.78125Gbps with SJ frequency > 10MHz, 32dB input channel loss, PRBS31 data pattern, 800mVppd launch amplitude, and 0.078 Ulpp total uncorrelated output jitter in addition to the applied SJ. BER < 1E-12.   |     | 0.38 |     | Ulpp |
| $TEMP_{LOCK-}$ | CDR stay-in-lock ambient temperature range, negative ramp. Maximum temperature change below initial CDR lock acquisition temperature. | 85 °C starting ambient temperature, ramp rate -3 °C/minute, 1.7 liters/sec airflow, 12 layer PCB.                                                                                                                          |     | 115  |     | °C   |
| $TEMP_{LOCK+}$ | CDR stay-in-lock ambient temperature range, positive ramp. Maximum temperature change above initial CDR lock acquisition temperature. | -40 °C starting ambient temperature, ramp rate +3 °C/minute, 1.7 liters/sec airflow, 12 layer PCB.                                                                                                                         |     | 125  |     | °C   |

## 5.7 Timing Requirements, Retimer Specifications

Over operating free-air temperature range (unless otherwise noted).

| PARAMETER |                                                               | TEST CONDITIONS                                          | MIN | TYP           | MAX | UNIT |
|-----------|---------------------------------------------------------------|----------------------------------------------------------|-----|---------------|-----|------|
| $t_D$     | Input-to-output latency (propagation delay) through a channel | No cross-point; CDR enabled and locked.                  |     | 3.5UI + 125ps |     | ps   |
| $t_D$     | Input-to-output latency (propagation delay) through a channel | Cross-point enabled; CDR enabled and locked.             |     | 3.5UI + 145ps |     | ps   |
| $t_D$     | Input-to-output latency (propagation delay) through a channel | No cross-point; CDR in raw mode. 25.78125Gbps data rate. |     | < 145         |     | ps   |

## 5.7 Timing Requirements, Retimer Specifications (续)

Over operating free-air temperature range (unless otherwise noted).

| PARAMETER  |                                    | TEST CONDITIONS                                                                                    | MIN   | TYP | MAX | UNIT |
|------------|------------------------------------|----------------------------------------------------------------------------------------------------|-------|-----|-----|------|
| $t_{SK}$   | Channel-to-channel inter-pair skew | Latency difference between channels at full-rate. 25.78125Gbps data rate                           | < 30  |     | ps  |      |
| $t_{LOCK}$ | CDR lock acquisition time          | Measured at 25.78125Gbps, Adapt Mode = 1 (Reg_0x31[6:5]=0x1), EOM timer = 0x5 (Reg_0x2A[7:4]=0x5). | < 100 |     | ms  |      |
| $t_{LOCK}$ | CDR lock acquisition time          | Measured at 10.3125Gbps, Adapt Mode = 1 (Reg_0x31[6:5]=0x1), EOM timer = 0x5 (Reg_0x2A[7:4]=0x5).  | < 100 |     | ms  |      |

## 5.8 Timing Requirements, Recommended Calibration Clock Specifications

Over operating free-air temperature range (unless otherwise noted).

| PARAMETER   |                                                                        | TEST CONDITIONS                                                                                                                                                              | MIN | TYP  | MAX | UNIT |
|-------------|------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|-----|------|
| $CLK_f$     | Calibration clock frequency                                            |                                                                                                                                                                              |     | 25   | MHz |      |
| $CLK_{PPM}$ | Calibration clock PPM tolerance                                        |                                                                                                                                                                              |     | -100 | 100 | PPM  |
| $CLK_{IDC}$ | Recommended/tolerable input duty cycle                                 |                                                                                                                                                                              |     | 40%  | 50% | 60%  |
| $CLK_{ODC}$ | Intrinsic calibration clock duty cycle distortion                      | Intrinsic duty cycle distortion of chip calibration clock output at the CAL_CLK_OUT pin, assuming 50% duty cycle on CAL_CLK_IN pin.                                          | 45% | 55%  |     |      |
| $CLK_{num}$ | Number of devices which can be cascaded from CAL_CLK_OUT to CAL_CLK_IN | Assumes worst-case 60% and 40% input duty cycle on the first device. CAL_CLK_OUT from first device connects to CAL_CLK_IN of second device, and so on until the last device. | 20  |      | N/A |      |

## 5.9 Recommended SMBus Switching Characteristics (Target Mode)

Over operating free-air temperature range (unless otherwise noted).

| PARAMETER    |                     | TEST CONDITIONS | MIN | TYP  | MAX | UNIT |
|--------------|---------------------|-----------------|-----|------|-----|------|
| $f_{SDC}$    | SDC clock frequency |                 |     | 10   | 100 | 400  |
| $t_{HD-DAT}$ | Data hold time      |                 |     | 0.75 | ns  |      |
| $t_{SU-DAT}$ | Data setup time     |                 |     | 100  | ns  |      |

## 5.10 Recommended SMBus Switching Characteristics (Controller Mode)

Over operating free-air temperature range (unless otherwise noted).

| PARAMETER    |                            | TEST CONDITIONS | MIN | TYP  | MAX  | UNIT |
|--------------|----------------------------|-----------------|-----|------|------|------|
| $f_{SDC}$    | SDC clock frequency        |                 |     | 260  | 303  | 346  |
| $T_{LOW}$    | SDC low period             |                 |     | 1.66 | 1.90 | 2.21 |
| $T_{HIGH}$   | SDC high period            |                 |     | 1.22 | 1.40 | 1.63 |
| $T_{HD-STA}$ | Hold time start operation  |                 |     | 0.6  | μs   |      |
| $T_{SU-STA}$ | Setup time start operation |                 |     | 0.6  | μs   |      |
| $T_{HD-DAT}$ | Data hold time             |                 |     | 0.6  | μs   |      |
| $T_{SD-DAT}$ | Data setup time            |                 |     | 0.1  | μs   |      |
| $T_{SU-STO}$ | Stop condition setup time  |                 |     | 0.6  | μs   |      |

Over operating free-air temperature range (unless otherwise noted).

| PARAMETER |                                  | TEST CONDITIONS                | MIN | TYP | MAX | UNIT    |
|-----------|----------------------------------|--------------------------------|-----|-----|-----|---------|
| $T_{BUF}$ | Bus free time between Stop-Start |                                |     | 1.3 |     | $\mu s$ |
| $T_R$     | SDC rise time                    | Pull-up resistor = 1k $\Omega$ |     | 300 |     | ns      |
| $T_F$     | SDC fall time                    | Pull-up resistor = 1k $\Omega$ |     | 300 |     | ns      |

## 5.11 Typical Characteristics



图 5-1. Typical VOD versus Supply Voltage



图 5-2. Typical VOD versus Temperature



图 5-3. Typical VOD versus FIR Main-Cursor



图 5-4. Typical Output Jitter versus Temperature at 25.78125Gbps

## 6 Detailed Description

### 6.1 Overview

The DS280DF810 is an eight-channel multi-rate retimer with integrated signal conditioning. Each of the eight channels operates independently. Each channel includes a continuous-time linear equalizer (CTLE) and a Decision Feedback Equalizer (DFE), which together compensate for the presence of a dispersive transmission channel between the source transmitter and the DS280DF810 receiver. The CTLE and DFE are self-adaptive.

Each channel includes an independent voltage-controlled oscillator (VCO) and phase-locked loop (PLL) which produce a clean clock that is frequency-locked to the clock embedded in the input data stream. The high-frequency jitter on the incoming data is attenuated by the PLL, producing a clean clock with substantially-reduced jitter. This clean clock is used to re-time the incoming data, removing high-frequency jitter from the data stream and reproducing the data on the output with significantly-reduced jitter.

Each channel of the DS280DF810 features an output driver with adjustable differential output voltage and output equalization in the form of a three-tap finite impulse response (FIR) filter. The output FIR compensates for dispersion in the transmission channel at the output of the DS280DF810.

All transmit and receive channels on the DS280DF810 are AC-coupled with physical AC-coupling capacitors (220nF +/- 20%) on the package substrate. This allows for common mode voltage compatibility with all link partners and eliminates the need for AC coupling capacitors on the system PCB, thereby saving cost and greatly reducing PCB routing complexity.

Between each group of two adjacent channels (for example, between channels 0 – 1, 2 – 3, 4 – 5, and 6 – 7) is a full 2x2 cross-point switch. This allows multiplexing and de-multiplexing and fanout applications for fail-over redundancy, as well as cross-over applications to aid PCB routing.

Each channel also includes diagnostic features such as a Pseudo Random Bit Sequence (PRBS) pattern generator and checker, as well as a non-destructive eye opening monitor (EOM). The EOM can be used to plot the post-equalized eye at the input to the decision slicer or simply to read the horizontal eye opening (HEO) and vertical eye opening (VEO).

The DS280DF810 is configurable through a single SMBus port. The DS280DF810 can also act as an SMBus controller to configure itself from an EEPROM. Up to sixteen DS280DF810 devices can share a single SMBus.

The sections which follow describe the functionality of various circuits and features within the DS280DF810. For more information about how to program or operate these features, consult the DS280DF810 Programming Guide.

## 6.2 Functional Block Diagram



## 6.3 Feature Description

### 6.3.1 Device Data Path Operation

The DS280DF810 data path consists of several key blocks as shown in the functional block diagram. These key circuits are:

- 节 6.3.1.1
- 节 6.3.1.2
- 节 6.3.1.3
- 节 6.3.1.4
- 节 6.3.1.5
- 节 6.3.1.6
- 节 6.3.1.7
- 节 6.3.1.8
- 节 6.3.1.9
- 节 6.3.1.9

#### 6.3.1.1 AC-Coupled Receiver and Transmitter

The differential receiver for each DS280DF810 channel contains on-package AC coupling capacitors. The differential transmitter for each DS280DF810 channel also implement on-package AC coupling capacitors. The AC coupling capacitors have a value of 220nF +/- 20%.

#### 6.3.1.2 Signal Detect

The DS280DF810 receiver contains a signal detect circuit. The signal detect circuit monitors the energy level on the receiver inputs and powers on or off the rest of the high-speed data path if a signal is detected or not. By default, each channel allows the signal detect circuit to automatically power on or off the rest of the high speed data path depending on the presence of an input signal. The signal detect block can be manually controlled in the SMBus channel registers. This can be useful if it is desired to manually force channels to be disabled. For information on how to manually operate the signal detect circuit refer to the DS280DF810 Programming Guide.

#### 6.3.1.3 Continuous Time Linear Equalizer (CTLE)

The CTLE in the DS280DF810 is a fully-adaptive equalizer. The CTLE adapts according to a Figure of Merit (FOM) calculation during the lock acquisition process. The FOM calculation is based upon the horizontal eye opening (HEO) and vertical eye opening (VEO). Once the CDR locks and the CTLE adapts, the CTLE boost level is frozen until a manual re-adapt command is issued or until the CDR re-enters the lock acquisition state. The CTLE can be re-adapted by resetting the CDR.

The CTLE consists of 4 stages, with each stage having 2-bit boost control. This allows for 256 different boost combinations. The CTLE adaption algorithm allows the CTLE to adapt through 16 of these boost combinations. These 16 boost combinations comprise the EQ Table in the channel registers. See channel registers 0x40 through 0x4F. This EQ Table can be reprogrammed to support up to 16 of the 256 boost settings.

The boost levels can be set between 8dB and 25dB (at 14GHz).

#### 6.3.1.4 Variable Gain Amplifier (VGA)

The DS280DF810 receiver implements a VGA. The VGA assists in the recovery of extremely small signals, working in conjunction with the CTLE to equalize and scale amplitude. The VGA has 1-bit control via Register 0x8E[0], and the VGA is enabled by default. In addition to the VGA, the CTLE implements its own gain control via register 0x13[5] to adjust the DC amplitude similar to the VGA. For more information on how to configure the VGA refer to the DS280DF810 Programming Guide.

### 6.3.1.5 2x2 Cross-Point Switch

Between each group of two adjacent channels (for example, between channels 0 – 1, 2 – 3, 4 – 5, and 6 – 7) is a full 2x2 cross-point switch. The cross-point can be configured through SMBus registers to operate as follows:

- Straight-thru mode
- Multiplex two inputs to one output
- Fanout one input to two outputs
- Cross two inputs to two outputs

图 6-1 shows the four 2x2 cross-points available in the DS280DF810, and 图 6-2 shows how each cross-point can be configured for straight-thru, multiplex, de-multiplex, or cross-over applications. Refer to the DS280DF810 Programming Guide for details on how to program the cross-point through SMBus registers.



图 6-1. Block diagram showing all four 2x2 cross-points in the DS280DF810



**图 6-2. Signal distribution options available in each 2x2 cross-point (channel A can be 0, 2, 4, or 6; channel B can be 1, 3, 5, or 7)**

#### 6.3.1.6 Decision Feedback Equalizer (DFE)

A 5-tap DFE can be enabled within the data path of each channel to assist with reducing the effects of cross talk, reflections, or post cursor inter-symbol interference (ISI). The DFE must be manually enabled, regardless of the selected adapt mode. Once the DFE has been enabled it can be configured to adapt only during lock acquisition or to adapt continuously. The DFE can also be manually configured to specified tap polarities and tap weights. However, when the DFE is configured manually the DFE auto-adaption should be disabled. For many applications with lower insertion loss (for example, < 30dB) lower crosstalk, or lower reflections, part or all of the DFE can be disabled to reduce power consumption. The DFE can either be fully enabled (taps 1-5), partially enabled (taps 1-2 only), or fully disabled (no taps).

The DFE taps are all feedback taps with 1 UI spacing. Each tap has a specified boost weight range and polarity bit.

**表 6-1. DFE Tap Weights**

| DFE PARAMETER        | DECIMAL (REGISTER VALUE)                                                                                                                                                                                                                                                               | VALUE (mV) (TYP) |
|----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|
| Tap 1 Weight Range   | 0 - 31                                                                                                                                                                                                                                                                                 | 0 - 217          |
| Tap 2-5 Weight Range | 0 - 15                                                                                                                                                                                                                                                                                 | 0 - 105          |
| Tap Weight Step Size | NA                                                                                                                                                                                                                                                                                     | 7                |
| Polarity             | 0: (+) positive; feedback value creates a low-pass filter response, thus providing attenuation to correct for negative-sign post-cursor ISI<br>1: (-) negative; Feedback value creates a high-pass filter response, thus providing boost to correct for positive-sign post-cursor ISI. |                  |

#### 6.3.1.7 Clock and Data Recovery (CDR)

The CDR consists of a Phase Locked Loop (PLL), PPM counter, and Input and Output Data Multiplexers (mux) allowing for retimed data, un-retimed data, PRBS generator and output muted modes.

By default, the equalized data is fed into the CDR for clock and data recovery. The recovered data is then output to the FIR filter and differential driver together with the recovered clock which has been cleaned of any high-frequency jitter outside the bandwidth of the CDR clock recovery loop. The bandwidth of the CDR defaults to 5.5MHz (typical) in full-rate (divide-by-1) mode and 5.3MHz (typical) in sub-rate mode. The CDR bandwidth is adjustable. Refer to the DS280DF810 Programming Guide for more information on adjusting the CDR bandwidth. Users can configure the CDR data to route the recovered clock and data to the PRBS checker. Users

also have the option of configuring the output of the CDR to send raw non-retimed data, or data from the pattern generator.

The CDR requires the following in order to be properly configured:

- 25MHz calibration clock to run the PPM counter (CAL\_CLK\_IN).
- Expected data rates must be programmed into the CDR either through the rate table or entered manually with the corrected divider settings. Refer to the Programming Guide for more information on configuring the CDR for different data rates.

### 6.3.1.8 Calibration Clock

The calibration clock is not part of the CDR's PLL and thus is not used for clock and data recovery. The calibration clock is connected only to the PPM counter for each CDR. The PPM counter constrains the allowable lock ranges of the CDR according to the programmed values in the rate table or the manually entered data rates. The host should provide an input calibration clock signal of 25MHz frequency. Because this clock is not used for clock and data recovery, there are no stringent jitter requirements placed on this 25MHz calibration clock.

### 6.3.1.9 Differential Driver with FIR Filter

The DS280DF810 output driver has a three-tap finite impulse response (FIR) filter which allows for pre- and post-cursor equalization to compensate for a wide variety of output channel media. The filter consists of a weighted sum of three consecutive retimed bits as shown in the following diagram.  $C[0]$  can take on values in the range  $[-31, +31]$ .  $C[-1]$  and  $C[+1]$  can take on values in the range  $[-15, 15]$ .



图 6-3. FIR filter functional model

When utilizing the FIR filter, it is important to abide by the following general rules:

- $|C[-1]| + |C[0]| + |C[+1]| \leq 31$ ; the FIR tap coefficients absolute sum must be less or equal to 31).
- $\text{sgn}(C[-1]) = \text{sgn}(C[+1]) \neq \text{sgn}(C[0])$ , for high-pass filter effect; the sign for the pre-cursor or post-cursor tap must be different from main-cursor tap to realize boost effect.
- $\text{sgn}(C[-1]) = \text{sgn}(C[+1]) = \text{sgn}(C[0])$ , for low-pass filter effect; the sign for the pre-cursor or post-cursor tap must be equal to the main-cursor tap to realize attenuation effect.

The FIR filter is used to pre-distort the transmitted waveform in order to compensate for frequency-dependant loss in the output channel. The most common way of pre-distorting the signal is to accentuate the transitions and de-emphasize the non-transitions. The bit before a transition is accentuated via the pre-cursor tap, and the bit after the transition is accentuated via the post-cursor tap. The figures below give a conceptual illustration of how the FIR filter affects the output waveform. The following characteristics can be derived from the example waveforms.

- $V_{OD_{pk-pk}} = V_7 - V_8$
- $V_{OD_{low-frequency}} = V_2 - V_5$
- $R_{pre_{dB}} = 20 * \log_{10} (V_3/V_2)$
- $R_{pst_{dB}} = 20 * \log_{10} (V_1/V_2)$



图 6-4. Conceptual FIR Waveform With Post-Cursor Only



图 6-5. Conceptual FIR Waveform With Pre-Cursor Only



图 6-6. Conceptual FIR Waveform With Both Pre-Cursor and Post-Cursor

#### 6.3.1.9.1 Setting the Output $V_{OD}$ , Pre-Cursor, and Post-Cursor Equalization

The output differential voltage ( $V_{OD}$ ) of the driver is controlled by manipulating the FIR tap settings. The main cursor tap is the primary knob for amplitude adjustment. The pre and post cursor FIR tap settings can then be adjusted to provide equalization. To maintain a constant peak-to-peak VOD, the user should adjust the main cursor tap value relative to the pre tap or post tap changes so as to maintain a constant absolute sum of the FIR tap values. The table below shows various settings for  $V_{OD}$  settings ranging from 205 mVpp to 1225 mVpp (typical). Note that the output peak-to-peak amplitude is a function of the sum of the absolute values of the taps, whereas the low-frequency amplitude is purely a function of the main-cursor value.

表 6-2. Typical VOD and FIR Values

| FIR SETTINGS                 |                               |                               | PEAK-TO PEAK<br>VOD(V) | RPRE(dB) | RPST(dB) |
|------------------------------|-------------------------------|-------------------------------|------------------------|----------|----------|
| PRE-CURSOR:<br>REG_0x3E[6:0] | MAIN-CURSOR:<br>REG_0x3D[6:0] | POST-CURSOR:<br>REG_0x3F[6:0] |                        |          |          |
| 0                            | 0                             | 0                             | 0.205                  | NA       | NA       |
| 0                            | +1                            | 0                             | 0.260                  | NA       | NA       |
| 0                            | +2                            | 0                             | 0.305                  | NA       | NA       |
| 0                            | +3                            | 0                             | 0.355                  | NA       | NA       |
| 0                            | +4                            | 0                             | 0.395                  | NA       | NA       |
| 0                            | +5                            | 0                             | 0.440                  | NA       | NA       |
| 0                            | +6                            | 0                             | 0.490                  | NA       | NA       |
| 0                            | +7                            | 0                             | 0.525                  | NA       | NA       |
| 0                            | +8                            | 0                             | 0.565                  | NA       | NA       |
| 0                            | +9                            | 0                             | 0.610                  | NA       | NA       |
| 0                            | +10                           | 0                             | 0.650                  | NA       | NA       |
| 0                            | +11                           | 0                             | 0.685                  | NA       | NA       |
| 0                            | +12                           | 0                             | 0.720                  | NA       | NA       |
| 0                            | +13                           | 0                             | 0.760                  | NA       | NA       |
| 0                            | +14                           | 0                             | 0.790                  | NA       | NA       |
| 0                            | +15                           | 0                             | 0.825                  | NA       | NA       |
| 0                            | +16                           | 0                             | 0.860                  | NA       | NA       |
| 0                            | +17                           | 0                             | 0.890                  | NA       | NA       |
| 0                            | +18                           | 0                             | 0.925                  | NA       | NA       |
| 0                            | +19                           | 0                             | 0.960                  | NA       | NA       |

**表 6-2. Typical VOD and FIR Values (续)**

| FIR SETTINGS                 |                               |                               | PEAK-TO PEAK<br>VOD(V) | RPRE(dB) | RPST(dB) |
|------------------------------|-------------------------------|-------------------------------|------------------------|----------|----------|
| PRE-CURSOR:<br>REG_0x3E[6:0] | MAIN-CURSOR:<br>REG_0x3D[6:0] | POST-CURSOR:<br>REG_0x3F[6:0] |                        |          |          |
| 0                            | +20                           | 0                             | 0.985                  | NA       | NA       |
| 0                            | +21                           | 0                             | 1.010                  | NA       | NA       |
| 0                            | +22                           | 0                             | 1.040                  | NA       | NA       |
| 0                            | +23                           | 0                             | 1.075                  | NA       | NA       |
| 0                            | +24                           | 0                             | 1.095                  | NA       | NA       |
| 0                            | +25                           | 0                             | 1.125                  | NA       | NA       |
| 0                            | +26                           | 0                             | 1.150                  | NA       | NA       |
| 0                            | +27                           | 0                             | 1.165                  | NA       | NA       |
| 0                            | +28                           | 0                             | 1.190                  | NA       | NA       |
| 0                            | +29                           | 0                             | 1.205                  | NA       | NA       |
| 0                            | +30                           | 0                             | 1.220                  | NA       | NA       |
| 0                            | +31                           | 0                             | 1.225                  | NA       | NA       |
| 0                            | +18                           | -1                            | 0.960                  | NA       | 2.1      |
| 0                            | +17                           | -2                            | 0.960                  | NA       | 2.5      |
| 0                            | +16                           | -3                            | 0.960                  | NA       | 3.1      |
| 0                            | +15                           | -4                            | 0.960                  | NA       | 3.8      |
| 0                            | +14                           | -5                            | 0.960                  | NA       | 4.7      |
| 0                            | +13                           | -6                            | 0.960                  | NA       | 5.8      |
| 0                            | +12                           | -7                            | 0.960                  | NA       | 7.2      |
| 0                            | +11                           | -8                            | 0.960                  | NA       | 9.0      |
| 0                            | +10                           | -9                            | 0.960                  | NA       | 11.6     |
| -1                           | 18                            | 0                             | 0.960                  | 1.0      | NA       |
| -2                           | 17                            | 0                             | 0.960                  | 1.6      | NA       |
| -3                           | 16                            | 0                             | 0.960                  | 2.4      | NA       |
| -4                           | 15                            | 0                             | 0.960                  | 3.3      | NA       |
| 0                            | 26                            | -1                            | 1.165                  | NA       | 1.1      |
| 0                            | 25                            | -2                            | 1.165                  | NA       | 1.3      |
| 0                            | 24                            | -3                            | 1.165                  | NA       | 1.8      |
| 0                            | 23                            | -4                            | 1.165                  | NA       | 2.2      |
| 0                            | 22                            | -5                            | 1.165                  | NA       | 2.7      |
| 0                            | 21                            | -6                            | 1.165                  | NA       | 3.3      |
| 0                            | 20                            | -7                            | 1.165                  | NA       | 3.9      |
| 0                            | 19                            | -8                            | 1.165                  | NA       | 4.7      |
| 0                            | 18                            | -9                            | 1.165                  | NA       | 5.7      |
| 0                            | 17                            | -10                           | 1.165                  | NA       | 6.9      |
| 0                            | 16                            | -11                           | 1.165                  | NA       | 8.4      |
| 0                            | 15                            | -12                           | 1.165                  | NA       | 10.1     |
| -1                           | 26                            | 0                             | 1.165                  | 0.7      | NA       |
| -2                           | 25                            | 0                             | 1.165                  | 1.2      | NA       |
| -3                           | 24                            | 0                             | 1.165                  | 1.5      | NA       |
| -4                           | 23                            | 0                             | 1.165                  | 2.0      | NA       |
| -5                           | 22                            | 0                             | 1.165                  | 2.6      | NA       |
| -6                           | 21                            | 0                             | 1.165                  | 3.2      | NA       |

表 6-2. Typical VOD and FIR Values (续)

| FIR SETTINGS                 |                               |                               | PEAK-TO PEAK<br>VOD(V) | RPRE(dB) | RPST(dB) |
|------------------------------|-------------------------------|-------------------------------|------------------------|----------|----------|
| PRE-CURSOR:<br>REG_0x3E[6:0] | MAIN-CURSOR:<br>REG_0x3D[6:0] | POST-CURSOR:<br>REG_0x3F[6:0] |                        |          |          |
| -7                           | 20                            | 0                             | 1.165                  | 4.0      | NA       |

The recommended pre-cursor and post-cursor settings for a given channel will depend on the channel characteristics (mainly insertion loss) as well as the equalization capabilities of the downstream receiver. The DS280DF810 receiver, with its highly-capable CTLE and DFE, does not require a significant amount of pre-cursor or post-cursor. The figures below give general recommendations for pre- and post-cursor for different channel loss conditions. The insertion loss (IL) in these plots refers to the total loss between the link partner transmitter and the DS280DF810 receiver.

图 6-7. Guideline for Link partner FIR Settings When  $IL \leq 15 \text{ dB}$



图 6-8. Guideline for Link partner FIR Settings When  $IL \leq 25 \text{ dB}$



图 6-9. Guideline for Link partner FIR Settings When  $IL \leq 35 \text{ dB}$

### 6.3.1.9.2 Output Driver Polarity Inversion

In some applications, it may be necessary to invert the polarity of the data transmitted from the retimer. To invert the polarity of the data, read back the FIR polarity settings for the pre-cursor, main-cursor, and post-cursor taps and then invert all of these polarities. Refer to the DS280DF810 Programming Guide for more details.

## 6.3.2 Debug Features

The DS280DF810 has multiple features to aid diagnostics, board manufacturing, and system debug. These key features are:

- [节 6.3.2.1](#)
- [节 6.3.2.2](#)
- [节 6.3.2.3](#)
- [节 6.3.2.4](#)

### 6.3.2.1 Pattern Generator

Each channel in the DS280DF810 can be configured to generate a 16-bit user-defined data pattern or a pseudo random bit sequence (PRBS). The user defined pattern can also be set to automatically invert every other 16-bit symbol for DC balancing purposes. The DS280DF810 pattern generator supports the following PRBS sequences:

- PRBS -  $2^7 - 1$
- PRBS -  $2^9 - 1$
- PRBS -  $2^{11} - 1$
- PRBS -  $2^{15} - 1$
- PRBS -  $2^{23} - 1$
- PRBS -  $2^{31} - 1$
- PRBS -  $2^{58} - 1$
- PRBS -  $2^{63} - 1$

### 6.3.2.2 Pattern Checker

The pattern checker can be manually set to look for specific PRBS sequences and polarities or it can be set to automatically detect the incoming pattern and polarity. The PRBS checker supports the same set of PRBS patterns as the PRBS generator.

The pattern checker consists of an 11-bit error counter. The pattern checker uses 32-bit words, but every bit in the word is checked for error, so the error count represents the count of single bit errors.

In order to read out the bit and error counters, the pattern checker must first be frozen. Continuous operation with simultaneous read out of the bit and error counters is not supported in this implementation. Once the bit and error counter is read, they can be not frozen to continue counting.

### 6.3.2.3 Eye Opening Monitor

The DS280DF810's Eye Opening Monitor (EOM) measures the internal data eye at the input of the decision slicer and can be used for 2 functions:

1. Horizontal Eye Opening (HEO) and Vertical Eye Opening (VEO) measurement
2. Full Eye Diagram Capture

The HEO measurement is made at the 0V crossing and is read in channel register 0x27. The VEO measurement is made at the 0.5 UI mark and is read in channel register 0x28. The HEO and VEO registers can be read from channel registers 0x27 and 0x28 at any time while the CDR is locked. The following equations are used to convert the contents of channel registers 0x27 and 0x28 into their appropriate units:

- HEO [UI] = Reg\_0x27 ÷ 32
- VEO [mV] = Reg\_0x28 x 3.125

A full eye diagram capture can be performed when the CDR is locked. The eye diagram is constructed within a  $64 \times 64$  array, where each cell in the matrix consists of an 16-bit word representing the total number of hits recorded at that particular phase and voltage offset. Users can manually adjust the vertical scaling of the EOM or allow the state machine to control the scaling which is the default option. The horizontal scaling controlled by the state machine and is always directly proportional to the data rate.

When a full eye diagram plot is captured, the retimer will shift out four 16-bit words of junk data that should be discarded followed by 4096 16-bit words that make up the  $64 \times 64$  eye plot. The first actual word of the eye plot from the retimer is for (X, Y) position (0,0), which is the earliest position in time and the most negative position in voltage. Each time the eye plot data is read out the voltage position is incremented. Once the voltage position has incremented to position 63 (the most positive voltage), the next read will cause the voltage position to reset to 0 (the most negative voltage) and the phase position to increment. This process will continue until the entire  $64 \times 64$  matrix is read out. [图 6-10](#) below shows the EOM read out sequence overlaid on top of a simple eye opening plot. In this plot any hits are shown in green. This type of plot is helpful for quickly visualizing the HEO and VEO. Users can apply different algorithms to the output data to plot density or color gradients to the output data.



**图 6-10. EOM Full Eye Capture Readout**

To manually control the EOM vertical range, remove scaling control from the state machine then select the desired range:

Channel Reg 0x2C[6] → 0 (see [表 6-3](#)).

**表 6-3. Eye Opening Monitor Vertical Range Settings**

| CH REG 0x11[7:6] VALUE | EOM VERTICAL RANGE [mV] |
|------------------------|-------------------------|
| 2' b00                 | ±100                    |
| 2'b01                  | ±200                    |
| 2'b10                  | ±300                    |

表 6-3. Eye Opening Monitor Vertical Range Settings (续)

| CH REG 0x11[7:6] VALUE | EOM VERTICAL RANGE [mV] |
|------------------------|-------------------------|
| 2'b11                  | ±400                    |

The EOM operates as an under-sampled circuit. This allows the EOM to be useful in identifying over equalization, ringing and other gross signal conditioning issues. However, the EOM cannot be correlated to a bit error rate.

The EOM can be accessed in two ways to read out the entire eye plot:

- Multi-byte reads can be used such that data is repeatedly latched out from channel register 0x25.
- With single byte reads, the MSB are located in register 0x25 and the LSB are located in register 0x26. In this mode, the device must be addressed each time a new byte is read.

To perform a full eye capture with the EOM, follow these steps below within the desired channel register set:

表 6-4. Eye Opening Monitor Full Eye Capture Instructions

| STEP | REGISTER [bits]         | OPERATION | VALUE | DESCRIPTION                                                                                    |
|------|-------------------------|-----------|-------|------------------------------------------------------------------------------------------------|
| 1    | 0x67[5]                 | Write     | 0     | Disable lock EOM lock monitoring                                                               |
| 2    | 0x2C[6]                 | Write     | 0     | Set the desired EOM vertical range                                                             |
|      | 0x11[7:6]               | Write     | 2'b-- |                                                                                                |
| 3    | 0x11[5]                 | Write     | 0     | Power on the EOM                                                                               |
| 4    | 0x24[7]                 | Write     | 1     | Enable fast EOM                                                                                |
| 5    | 0x24[0]<br>0x25<br>0x26 | Read      | 1     | Begin read out of the 64 x 64 array, discard first 4 words<br>Ch reg 0x24[0] is self-clearing. |
|      |                         |           |       | 0x25 is the MSB of the 16-bit word                                                             |
|      |                         |           |       | 0x26 is the LSB of the 16-bit word                                                             |
| 6    | 0x25<br>0x26            | Read      |       | Continue reading information until the 64 x 64 array is complete.                              |
|      |                         |           |       |                                                                                                |
| 7    | 0x67[5]                 | Write     | 1     | Return the EOM to its original state. Undo steps 1-4                                           |
|      | 0x2C[6]                 | Write     | 1     |                                                                                                |
|      | 0x11[5]                 | Write     | 1     |                                                                                                |
|      | 0x24[7]                 | Write     | 0     |                                                                                                |

### 6.3.2.4 Interrupt Signals

The DS280DF810 can be configured to report different events as interrupt signals. These interrupt signals do not impact the operation of the device, but merely report that the selected event has occurred. The interrupt bits in the register sets are all sticky bits. This means that when an event triggers an interrupt the status bit for that interrupt is set to logic HIGH. This interrupt status bit will remain at logic HIGH until the bit has been read. Once the bit has been read it will be automatically cleared, which allows for new interrupts to be detected. The DS280DF810 will report the occurrence of an interrupt through the INT\_N pin. The INT\_N pin is an open drain output that will pull the line low when an interrupt signal is triggered.

Note that all available interrupts are disabled by default. Users must activate the various interrupts before they can be used.

The interrupts available in the DS280DF810 are:

- CDR loss of lock
- CDR locked
- Signal detect loss
- Signal detected
- PRBS pattern checker bit error detected
- HEO/VEO threshold violation

When an interrupt occurs, share register 0x08 reports which channel generated the interrupt request. Users can then select the channels that generated the interrupt request and service the interrupt by reading the appropriate interrupt status bits in the corresponding channel registers. For more information on reading interrupt status, refer to the DS280DF810 Programming Guide.

## 6.4 Device Functional Modes

### 6.4.1 Supported Data Rates

The DS280DF810 supports a wide range of input data rates, including divide-by-2 and divide-by-4 sub-rates. The supported data rates are listed in [表 6-5](#). Refer to the DS280DF810 Programming Guide for information on configuring the DS280DF810 for different data rates.

**表 6-5. Supported Data Rates**

| DATA RATE RANGE |            | DIVIDER | CDR MODE | COMMENT                                         |
|-----------------|------------|---------|----------|-------------------------------------------------|
| MIN             | MAX        |         |          |                                                 |
| ≥ 20.2Gbps      | ≤ 28.4Gbps | 1       | Enabled  |                                                 |
| ≥ 10.1Gbps      | ≤ 14.2Gbps | 2       | Enabled  |                                                 |
| > 7.1Gbps       | < 10.1Gbps | N/A     | Disabled | Output jitter will be higher with CDR disabled. |
| ≥ 5.05Gbps      | ≤ 7.1Gbps  | 4       | Enabled  |                                                 |
| ≥ 1.25Gbps      | < 5.05Gbps | N/A     | Disabled | Output jitter will be higher with CDR disabled. |

### 6.4.2 SMBus Controller Mode

SMBus controller mode allows the DS280DF810 to program itself by reading directly from an external EEPROM. When using the SMBus controller mode, the DS280DF810 will read directly from specific location in the external EEPROM. When designing a system for using the external EEPROM, the user needs to follow these specific guidelines:

- Maximum EEPROM size is 2048 Bytes
- Minimum EEPROM size for a single DS280DF810 with individual channel configuration is 595 Bytes (3 base header bytes + 12 address map bytes + 8 x 72 channel register bytes + 2x2 share register bytes; bytes are defined to be 8-bits)
- Set ENSMB = Float, for SMBus controller mode
- The external EEPROM device address byte must be 0xA0
- The external EEPROM device must support 400 kHz operation at 2.5V or 3.3V supply
- Set the SMBus address of the DS280DF810 by configuring the ADDR0 and ADDR1 pins

When loading multiple DS280DF810 devices from the same EEPROM, use these guidelines to configure the devices:

- Configure the SMBus addresses for each DS280DF810 to be sequential. The first device in the sequence must have an address of 0x30
- Daisy chain READ\_EN\_N and ALL\_DONE\_N from one device to the next device in the sequence so that they do not compete for the EEPROM at the same time.
- If all of the DS280DF810 devices share the same EEPROM channel and share register settings, configure the common channel bit in the base header to 1. With common channel configuration enabled, each DS280DF810 device will configure all 8 channels with the same settings.

When loading a single DS280DF810 from an EEPROM, use these guidelines to configure the device:

### 6.4.3

- Set the common channel bit to 0 to allow for individual channel configuration, or set the common channel bit to 1 to load the same configuration settings to all channels.

- When configuring individual channels, a 1024 Byte or 2048 Byte EEPROM must be used.
- If there are more than three DS280DF810 devices on a PCB that require individual channel configuration, then each device must have its own EEPROM.

#### 6.4.4 Device SMBus Address

The DS280DF810's SMBus target address is strapped at power up using the ADDR[1:0] pins. The pin state is read on power up, after the internal power-on reset signal is de-asserted. The ADDR[1:0] pins are four-level LVCMOS IOs, which provides for 16 unique SMBus addresses. The four levels are achieved by pin strap options as follows:

- 0: 1kΩ to GND
- R: 10kΩ to GND
- F: Float
- 1: 1kΩ to VDD

**表 6-6. SMBus Address Map**

| 8-BIT WRITE ADDRESS [HEX] | REQUIRED ADDRESS PIN STRAP VALUE |       |
|---------------------------|----------------------------------|-------|
|                           | ADDR1                            | ADDR0 |
| 0x30                      | 0                                | 0     |
| 0x32                      | 0                                | R     |
| 0x34                      | 0                                | F     |
| 0x36                      | 0                                | 1     |
| 0x38                      | R                                | 0     |
| 0x3A                      | R                                | R     |
| 0x3C                      | R                                | F     |
| 0x3E                      | R                                | 1     |
| 0x40                      | F                                | 0     |
| 0x42                      | F                                | R     |
| 0x44                      | F                                | F     |
| 0x46                      | F                                | 1     |
| 0x48                      | 1                                | 0     |
| 0x4A                      | 1                                | R     |
| 0x4C                      | 1                                | F     |
| 0x4E                      | 1                                | 1     |

## 6.5 Programming

### 6.5.1 Bit Fields in the Register Set

Many of the registers in the DS280DF810 are divided into bit fields. This allows a single register to serve multiple purposes which may be unrelated. Often, configuring the DS280DF810 requires writing a bit field that makes up only part of a register value while leaving the remainder of the register value unchanged. The procedure for accomplishing this task is to read in the current value of the register to be written, modify only the desired bits in this value, and write the modified value back to the register. Of course, if the entire register is to be changed, rather than just a bit field within the register, it is not necessary to read in the current value of the register first. In all register configuration procedures described in the following sections, this procedure should be kept in mind. In some cases, the entire register is to be modified. When only a part of the register is to be changed, however, the procedure described above should be used.

Each bit or field within a register has one of the following access properties:

- R:** Read-only
- RW:** Read or Write
- RWSC:** Read or Write, self-clearing

### 6.5.2 Writing to and Reading from the Global/Shared/Channel Registers

The DS280DF810 has 3 types of registers:

- 1) Global Registers - These registers can be accessed at any time and are used to select individual channel registers, the shared registers or to read back the TI ID and version information.
- 2) Shared Registers - These registers are used for device-level configuration, status read back or control.
- 3) Channel Registers - These registers are used to control and configure specific features for each individual channel. All channels have the same channel register set and can be configured independent of each other.

The global registers can be accessed at any time, regardless of whether the shared or channel register set is selected. The DS280DF810 global registers are located on addresses 0xEF-0xFF. The function of the global registers falls into the following categories:

- Channel selection and share enabling - Registers 0xFC and 0xFF
- Device and version information - Registers 0xEF-0xF3
- Reserved or unused registers - all other addresses

Register 0xFF[5:4] selects the share registers of either Quad 0 (channels 0-3) or Quad 1 (channels 4-7).

Register 0xFC is used to select the channel registers to be written to. To select a channel, write a 1 to its corresponding bit in register 0xFC. Note that more than one channel may be written to by setting multiple bits in register 0xFC. However, when performing an SMBus read transaction only one channel can be selected at a time. If multiple channels are selected when attempting to perform an SMBus read, the device will return 0xFF.

Register 0xFF bit 1 can be used to perform broadcast register writes to all channels. A single channel read-modify broadcast write type commands can be accomplished by setting register 0xFF to 0x03 and selecting a single channel in register 0xFC. This type of configuration allows for the reading of a single channel's register information and then writing to all channels with the modified value. Register 0xFF bit 0 is used to select the shared register page or the channel register page for the channels selected in register 0xFC.

TI repeaters and retimers have a vendor ID register (0xFE) which will always read back 0x03. In addition, there are three device ID registers (0xF0, 0xF1, and 0xF3). These are useful to verify that there is a good SMBus connection between the SMBus controller and the DS280DF810.

### 6.6 Register Maps

Refer to the DS280DF810 Programming Guide (SNLU182) for the complete register map and example programming sequences.

The DS280DF810 has a vendor ID register (0xFE), which will always read back 0x03. In addition, there are four device ID registers (0xEF, 0xF0, 0xF1, and 0xF3). Reading these five registers and confirming the expected value is a good way to verify SMBus communications between the SMBus Controller and the DS280DF810. In addition, writing a value to channel select Reg\_0xFC and confirming the correct value is read back is a good way to verify SMBus write communications with the DS280DF810.

## 7 Application and Implementation

### 备注

以下应用部分中的信息不属于 TI 元件规格，TI 不担保其准确性和完整性。TI 的客户负责确定元件是否适合其用途，以及验证和测试其设计实现以确认系统功能。

### 7.1 Application Information

The DS280DF810 is a high-speed retimer which extends the reach of differential channels and cleans jitter and other signal impairments in the process. It can be deployed in a variety of different systems from backplanes to front ports to active cable assemblies. The following sections outline typical applications and their associated design considerations.

### 7.2 Typical Application

The DS280DF810 is typically used in the following application scenarios:

1. Backplane and Mid-Plane Reach Extension Application
2. Front-Port Jitter Cleaning Application



图 7-1. Typical uses for the DS280DF810 in a system

### 7.2.1 Backplane and Mid-Plane Reach Extension Application

The DS280DF810 has strong equalization capabilities that allow it to recover data over channels up to 35dB insertion loss (at 12.9GHz). As a result, the optimum placement for the DS280DF810 in a backplane and mid-plane application is with the higher-loss channel segment at the input and the lower-loss channel segment at the output. This reduces the equalization burden on the downstream ASIC/FPGA, as the DS280DF810 is equalizing a majority of the overall channel. This type of asymmetric placement is not a requirement, but when an asymmetric placement is required due to the presence of a passive backplane or mid-plane, then this becomes the recommended placement.



图 7-2. Backplane and Mid-Plane Application Block Diagram



(1) SMBus signals need to be pulled up elsewhere in the system.

**图 7-3. Backplane and Mid-Plane Application Schematic**

### 7.2.1.1 Design Requirements

For this design example, the following guidelines outlined in [表 7-1](#) apply.

**表 7-1. Backplane and Mid-Plane Application Design Guidelines**

| DESIGN PARAMETER                 | REQUIREMENT                                                                                                                                                           |
|----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| AC coupling capacitors           | Not required. AC coupling capacitors are included in the device package.                                                                                              |
| Input channel insertion loss     | $\leq 35\text{dB}$ at 25.78125Gbps Nyquist frequency<br>$\leq 30\text{dB}$ at 28Gbps Nyquist frequency                                                                |
| Output channel insertion loss    | Depends on downstream ASIC and FPGA capabilities. The DS280DF810 has a low-jitter output driver with 3-tap FIR filter for equalizing a portion of the output channel. |
| Link partner TX launch amplitude | 800mVppd to 1200mVppd                                                                                                                                                 |
| Link partner TX FIR filter       | Depends on channel loss                                                                                                                                               |

### 7.2.1.2 Detailed Design Procedure

The design procedure for backplane and mid-plane applications is as follows:

1. Determine the total number of channels on the board which require a DS280DF810 for signal conditioning. This will dictate the total number of DS280DF810 devices required for the board. It is generally recommended that channels with similar total insertion loss on the board be grouped together in the same DS280DF810 device. This will simplify the device settings, as similar loss channels generally utilize similar settings.
2. Determine the maximum current draw required for all DS280DF810 retimers. This may impact the selection of the regulator for the 2.5V supply rail. To calculate the maximum current draw, multiply the maximum transient power supply current by the total number of DS280DF810 devices.
3. Determine the maximum operational power consumption for the purpose of thermal analysis. There are two ways to approach this calculation:
  - a. Maximum mission-mode operational power consumption is when all channels are locked and retransmitting the data which is received. PRBS pattern checkers and generators are not used in this mode since normal traffic cannot be checked with a PRBS checker. For this calculation, multiply the worst-case power consumption in mission mode by the total number of DS280DF810 devices.
  - b. Maximum debug-mode operational power consumption is when all channels are locked and retransmitting the data which is received. At the same time, some channels' PRBS checkers or generators may be enabled. For this calculation, multiply the worst-case power consumption in debug mode by the total number of DS280DF810 devices.
4. Determine the SMBus address scheme needed to uniquely address each DS280DF810 device on the board. Each DS280DF810 can be strapped with one of 16 unique SMBus addresses. If there are more DS280DF810 devices on the board than the number of unique SMBus addresses which can be assigned, then use an I<sup>2</sup>C expander like the **TCA/PCA family of I<sup>2</sup>C/SMBus switches and multiplexers** to split up the SMBus into multiple busses.
5. Determine if the device will be configured from EEPROM (SMBus Controller Mode) or from the system I<sup>2</sup>C bus (SMBus Target Mode).
  - a. If SMBus Controller Mode will be used, provisions should be made for an EEPROM on the board with 8-bit SMBus address 0xA0.
  - b. If SMBus Target Mode will be used for all device configurations, an EEPROM is not needed.
6. Make provisions in the schematic and layout for standard decoupling capacitors between the device VDD supply and GND. Refer to the pin function description in [书 4](#) for more details.

7. Make provisions in the schematic and layout for a 25MHz ( $\pm 100$  ppm) single-ended CMOS clock. Each DS280DF810 retimer buffers the clock on the CAL\_CLK\_IN pin and presents the buffered clock on the CAL\_CLK\_OUT pin. This allows multiple (up to 20) retimers' calibration clocks to be daisy chained to avoid the need for multiple oscillators on the board. If the oscillator used on the board has a 2.5V CMOS output, then no AC coupling capacitor or resistor ladder is required at the input to CAL\_CLK\_IN. No AC coupling or resistor ladder is needed between one retimer's CAL\_CLK\_OUT output and the next retimer's CAL\_CLK\_IN input. The final retimer's CAL\_CLK\_OUT output can be left floating.
8. Connect the INT\_N open-drain output to an FPGA or CPU if interrupt monitoring is desired. Note that multiple retimers' INT\_N outputs can be connected together since this is an open-drain output. The common INT\_N net should be pulled high.
9. If the application requires initial CDR lock acquisition at the ambient temperature extremes defined in [节 5.6](#), then care should be taken so that the operating junction temperature is met as well as the CDR stay-in-lock ambient temperature range defined in [节 5.6](#). For example, if initial CDR lock acquisition occurs at an ambient temperature of 85 °C, then maintaining CDR lock would require the ambient temperature surrounding the DS280DF810 to be kept above (85 °C - TEMP<sub>LOCK</sub>).

### 7.2.2 Front-Port Jitter Cleaning Application

The DS280DF810 has strong equalization capabilities that allow it to equalize insertion loss, reduce jitter, and extend the reach of front-port interfaces. A single DS280DF810 can be used to support all eight *egress* channels for a stacked QSFP cage. Another DS280DF810 can be used to support all eight *ingress* channels for the same stacked QSFP cage. Alternatively, a single DS280DF810 can be used to support all egress and ingress channels for a single QSFP port.

For applications which require IEEE802.3 100GBASE-CR4 or 25GBASE-CR auto-negotiation and link training, a linear repeater device such as the DS280BR820 (or similar) is recommended.

图 7-4 illustrates this configuration, and [节 5.6](#) shows an example simplified schematic for a typical front-port application.



图 7-4. Front-Port Application Block Diagram



(1) SMBus signals need to be pulled up elsewhere in the system.

图 7-5. Front-Port Application Schematic

### 7.2.2.1 Design Requirements

For this design example, the following guidelines outlined in [表 7-2](#) apply.

**表 7-2. Front-Port Application Design Guidelines**

| DESIGN PARAMETER              | REQUIREMENT                                                                                                                                                                                                                                                                                                                                         |
|-------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| AC coupling capacitors        | Not required. AC coupling capacitors are included in the device package.                                                                                                                                                                                                                                                                            |
| Input channel insertion loss  | $\leq 35\text{dB}$ at 25.78125Gbps Nyquist frequency.<br>$\leq 30\text{dB}$ at 28Gbps Nyquist frequency.                                                                                                                                                                                                                                            |
| Output channel insertion loss | <i>Egress (ASIC-to-module) direction:</i> Follow CAUI-4 / CEI-25G-VSR host channel requirements (approximately 7dB at 12.9GHz).<br><i>Ingress (module-to-ASIC) direction:</i> Depends on downstream ASIC and FPGA capabilities. The DS280DF810 has a low-jitter output driver with 3-tap FIR filter for equalizing a portion of the output channel. |
| Host ASIC TX launch amplitude | 800mVppd to 1200mVppd                                                                                                                                                                                                                                                                                                                               |
| Hos ASIC TX FIR filter        | Depends on channel loss. Refer to <a href="#">节 6.3.1.9.1</a> .                                                                                                                                                                                                                                                                                     |

### 7.2.2.2 Detailed Design Procedure

The design procedure for front-port applications is as follows:

1. Determine the total number of channels on the board which require a DS280DF810 for signal conditioning. This will dictate the total number of DS280DF810 devices required for the board. It is generally recommended that channels with similar total insertion loss on the board be grouped together in the same DS280DF810 device. This will simplify the device settings, as similar loss channels generally utilize similar settings.
2. Determine the maximum current draw required for all DS280DF810 retimers. This may impact the selection of the regulator for the 2.5V supply rail. To calculate the maximum current draw, multiply the maximum transient power supply current by the total number of DS280DF810 devices.
3. Determine the maximum operational power consumption for the purpose of thermal analysis. There are two ways to approach this calculation:
  - a. Maximum mission-mode operational power consumption is when all channels are locked and retransmitting the data which is received. PRBS pattern checkers and generators are not used in this mode since normal traffic cannot be checked with a PRBS checker. For this calculation, multiply the worst-case power consumption in mission mode by the total number of DS280DF810 devices.
  - b. Maximum debug-mode operational power consumption is when all channels are locked and retransmitting the data which is received. At the same time, some channels' PRBS checkers or generators may be enabled. For this calculation, multiply the worst-case power consumption in debug mode by the total number of DS280DF810 devices.
4. Determine the SMBus address scheme needed to uniquely address each DS280DF810 device on the board. Each DS280DF810 can be strapped with one of 16 unique SMBus addresses. If there are more DS280DF810 devices on the board than the number of unique SMBus addresses which can be assigned, then use an I<sup>2</sup>C expander like the **TCA/PCA family of I<sup>2</sup>C/SMBus switches and multiplexers** to split up the SMBus into multiple busses.
5. Determine if the device will be configured from EEPROM (SMBus Controller Mode) or from the system I<sup>2</sup>C bus (SMBus Target Mode).
  - a. If SMBus Controller Mode will be used, provisions should be made for an EEPROM on the board with 8-bit SMBus address 0xA0.
  - b. If SMBus Target Mode will be used for all device configurations, an EEPROM is not needed.
6. Make provisions in the schematic and layout for standard decoupling capacitors between the device VDD supply and GND. Refer to the pin function description in [节 4](#) for more details.

7. Make provisions in the schematic and layout for a 25MHz ( $\pm 100$  ppm) single-ended CMOS clock. Each DS280DF810 retimer buffers the clock on the CAL\_CLK\_IN pin and presents the buffered clock on the CAL\_CLK\_OUT pin. This allows multiple (up to 20) retimers' calibration clocks to be daisy chained to avoid the need for multiple oscillators on the board. If the oscillator used on the board has a 2.5V CMOS output, then no AC coupling capacitor or resistor ladder is required at the input to CAL\_CLK\_IN. No AC coupling or resistor ladder is needed between one retimer's CAL\_CLK\_OUT output and the next retimer's CAL\_CLK\_IN input. The final retimer's CAL\_CLK\_OUT output can be left floating.
8. Connect the INT\_N open-drain output to an FPGA or CPU if interrupt monitoring is desired. Note that multiple retimers' INT\_N outputs can be connected together since this is an open-drain output. The common INT\_N net should be pulled high.
9. If the application requires initial CDR lock acquisition at the ambient temperature extremes defined in [节 5.6](#), care should be taken so that the operating junction temperature is met as well as the CDR stay-in-lock ambient temperature range defined in [节 5.6](#). For example, if initial CDR lock acquisition occurs at an ambient temperature of 85 °C, then maintaining CDR lock would require the ambient temperature surrounding the DS280DF810 to be kept above (85 °C - TEMP<sub>LOCK</sub>).

### 7.2.3 Application Curves



图 7-6. DS280DF810 Operating at 25.78125Gbps

图 7-7. DS280DF810 FIR Transmit Equalization while Operating at 25.78125Gbps

图 7-6 shows a typical output eye diagram for the DS280DF810 operating at 25.78125Gbps with PRBS9 pattern using FIR main-cursor of +18, pre-cursor of -1 and post-cursor of +2. All other device settings are left at default.

图 7-7 shows an example of DS280DF810 FIR transmit equalization while operating at 25.78125Gbps. In this example, the Tx FIR filter main-cursor is set to +15, post-cursor to -3 and pre-cursor to -3. An 8T pattern is used to evaluate the FIR filter, which consists of 0xFF00. All other device settings are left at default.

### 7.3 Power Supply Recommendations

Follow these general guidelines when designing the power supply:

1. The power supply should be designed to provide the recommended operating conditions outlined in [节 5](#) in terms of DC voltage, AC noise, and start-up ramp time.
2. The maximum current draw for the DS280DF810 is provided in [节 5](#). This figure can be used to calculate the maximum current the supply must provide. Typical mission-mode current draw can be inferred from the typical power consumption in [节 5](#).
3. The DS280DF810 does not require any special power supply filtering (that is, ferrite bead) provided the recommended operating conditions are met. Only standard supply decoupling is required. Refer to [节 4](#) for details concerning the recommended supply decoupling.

## 7.4 Layout

### 7.4.1 Layout Guidelines

The following guidelines should be followed when designing the layout:

1. Decoupling capacitors should be placed as close to the VDD pins as possible. Placing them directly underneath the device is one option if the board design permits.
2. High-speed differential signals TXnP/TXnN and RXnP/RXnN should be tightly coupled, skew matched, and impedance controlled.
3. Vias should be avoided when possible on the high-speed differential signals. When vias must be used, care should be taken to minimize the via stub, either by transitioning through most or all layers, or by back drilling.
4. GND relief can be used beneath the high-speed differential signal pads to improve signal integrity by counteracting the pad capacitance.
5. GND vias should be placed directly beneath the device connecting the GND plane attached to the device to the GND planes on other layers. This has the added benefit of improving thermal conductivity from the device to the board.
6. BGA landing pads for a 0.8mm pitch flip-chip BGA are typically 0.4mm in diameter (exposed). The actual size of the copper pad will depend on whether solder-mask-defined (SMD) or non-solder-mask-defined solder land pads are used. For more information, refer to TI's Surface Mount Technology (SMT) References at <http://focus.ti.com/quality/docs> under the "Quality and Lead (Pb)-Free Data" menu.
7. If vias are used for the high-speed signals, ground via should be implemented adjacent to the signal via to provide return path and isolation. For differential pair, the typical via configuration is "ground-signal-signal-ground."

### 7.4.2 Layout Example

The following example layout demonstrates how all signals can be escaped from the BGA array using stripline routing on a generic 28-layer stackup. This example layout assumes the following:

- Trace width: 0.127mm (5 mil)
- Trace edge-to-edge spacing: 0.152mm (6 mil)
- VIA finished hole size (diameter): 0.203mm (8 mil)
- VIA drilled hole size: 0.254mm (10 mil)
- VIA-to-VIA spacing: 1.0mm (39 mil), to enhance PCB manufacturability
- No VIA-in-pad used

Note that many other escape routing options exist using different trace width and spacing combinations. The optimum trace width and spacing will depend on the PCB material, PCB routing density, and other factors.



图 7-8. Top Layer



图 7-9. Internal Signal Layer 1



图 7-10. Internal Signal Layer 2



图 7-11. Bottom Layer

## 8 Device and Documentation Support

### 8.1 Documentation Support

#### 8.1.1 Related Documentation

For related documentation see the following:

- Texas Instruments, [25G/28G Retimer Programmer's Guide](#)
- Texas Instruments, [DS280DF810EVM User's Guide](#)
- Texas Instruments, [Understanding EEPROM Programming for 25G and 28G Repeaters and Retimers Application Report](#)
- Texas Instruments, [Implementation of TI 25G/28G Retimers for CPRI-7 Applications Application Report](#)
- Texas Instruments, [DS2X0DF810 Adaption Parameters Optimization Proceed Application Report](#)
- Texas Instruments, [DS2X0DFX10 25Gbps/28Gbps Retimer Functional Guide Application Report](#)
- Texas Instruments, [25G/28G Retimer CDR Lock Optimization for Outlier Data Rate PPM Check Scenario Application Report](#)
- Texas Instruments, [Implementation of TI 25G/28G Retimers for OTU4 Applications Application Report](#)
- Texas Instruments, [Selection Guide for TI 25G and 28G Retimers and Repeaters Application Report](#)

Click [here](#) to request access the Programmers Guide in the DS280DF810 MySecure folder.

#### 8.2 接收文档更新通知

要接收文档更新通知，请导航至 [ti.com](#) 上的器件产品文件夹。点击[通知](#)进行注册，即可每周接收产品信息更改摘要。有关更改的详细信息，请查看任何已修订文档中包含的修订历史记录。

#### 8.3 支持资源

[TI E2E™ 中文支持论坛](#)是工程师的重要参考资料，可直接从专家处获得快速、经过验证的解答和设计帮助。搜索现有解答或提出自己的问题，获得所需的快速设计帮助。

链接的内容由各个贡献者“按原样”提供。这些内容并不构成 TI 技术规范，并且不一定反映 TI 的观点；请参阅 TI 的[使用条款](#)。

#### 8.4 Trademarks

TI E2E™ is a trademark of Texas Instruments.

所有商标均为其各自所有者的财产。

#### 8.5 静电放电警告

 静电放电 (ESD) 会损坏这个集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理和安装程序，可能会损坏集成电路。

ESD 的损坏小至导致微小的性能降级，大至整个器件故障。精密的集成电路可能更容易受到损坏，这是因为非常细微的参数更改都可能会导致器件与其发布的规格不相符。

#### 8.6 术语表

[TI 术语表](#) 本术语表列出并解释了术语、首字母缩略词和定义。

## 9 Revision History

注：以前版本的页码可能与当前版本的页码不同

| Changes from Revision A (October 2019) to Revision B (February 2024) | Page |
|----------------------------------------------------------------------|------|
| • 更改了简化版原理图以包含 TX 交流耦合电容器.....                                       | 1    |
| • 在整个数据表中添加了丰富的术语.....                                               | 1    |

---

- Removed Table 7 ..... 31

---

| <b>Changes from Revision * (February 2019) to Revision A (October 2019)</b> | <b>Page</b> |
|-----------------------------------------------------------------------------|-------------|
| • 首次公开发布.....                                                               | 1           |

---

## 10 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

**PACKAGING INFORMATION**

| Orderable part number | Status<br>(1) | Material type<br>(2) | Package   Pins    | Package qty   Carrier | RoHS<br>(3) | Lead finish/<br>Ball material<br>(4) | MSL rating/<br>Peak reflow<br>(5) | Op temp (°C) | Part marking<br>(6) |
|-----------------------|---------------|----------------------|-------------------|-----------------------|-------------|--------------------------------------|-----------------------------------|--------------|---------------------|
| DS280DF810ABVR        | Active        | Production           | FCCSP (ABV)   135 | 1000   LARGE T&R      | Yes         | SNAGCU                               | Level-3-260C-168 HR               | -40 to 85    | DS280DF8            |
| DS280DF810ABVR.A      | Active        | Production           | FCCSP (ABV)   135 | 1000   LARGE T&R      | Yes         | SNAGCU                               | Level-3-260C-168 HR               | -40 to 85    | DS280DF8            |
| DS280DF810ABVT        | Active        | Production           | FCCSP (ABV)   135 | 250   SMALL T&R       | Yes         | SNAGCU                               | Level-3-260C-168 HR               | -40 to 85    | DS280DF8            |
| DS280DF810ABVT.A      | Active        | Production           | FCCSP (ABV)   135 | 250   SMALL T&R       | Yes         | SNAGCU                               | Level-3-260C-168 HR               | -40 to 85    | DS280DF8            |
| DS280DF810ABWR        | Active        | Production           | FCCSP (ABW)   135 | 1000   LARGE T&R      | Yes         | SNAGCU                               | Level-3-260C-168 HR               | -40 to 85    | DS280DF8W           |
| DS280DF810ABWR.A      | Active        | Production           | FCCSP (ABW)   135 | 1000   LARGE T&R      | Yes         | SNAGCU                               | Level-3-260C-168 HR               | -40 to 85    | DS280DF8W           |
| DS280DF810ABWT        | Active        | Production           | FCCSP (ABW)   135 | 250   SMALL T&R       | Yes         | SNAGCU                               | Level-3-260C-168 HR               | -40 to 85    | DS280DF8W           |
| DS280DF810ABWT.A      | Active        | Production           | FCCSP (ABW)   135 | 250   SMALL T&R       | Yes         | SNAGCU                               | Level-3-260C-168 HR               | -40 to 85    | DS280DF8W           |

<sup>(1)</sup> **Status:** For more details on status, see our [product life cycle](#).

<sup>(2)</sup> **Material type:** When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> **RoHS values:** Yes, No, RoHS Exempt. See the [TI RoHS Statement](#) for additional information and value definition.

<sup>(4)</sup> **Lead finish/Ball material:** Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> **MSL rating/Peak reflow:** The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> **Part marking:** There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

---

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

**TAPE AND REEL INFORMATION**


|    |                                                           |
|----|-----------------------------------------------------------|
| A0 | Dimension designed to accommodate the component width     |
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

**QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**


\*All dimensions are nominal

| Device         | Package Type | Package Drawing | Pins | SPQ  | Reel Diameter (mm) | Reel Width W1 (mm) | A0 (mm) | B0 (mm) | K0 (mm) | P1 (mm) | W (mm) | Pin1 Quadrant |
|----------------|--------------|-----------------|------|------|--------------------|--------------------|---------|---------|---------|---------|--------|---------------|
| DS280DF810ABVR | FCCSP        | ABV             | 135  | 1000 | 330.0              | 24.4               | 8.4     | 13.4    | 3.0     | 12.0    | 24.0   | Q2            |
| DS280DF810ABVT | FCCSP        | ABV             | 135  | 250  | 178.0              | 24.4               | 8.4     | 13.4    | 3.0     | 12.0    | 24.0   | Q2            |
| DS280DF810ABWR | FCCSP        | ABW             | 135  | 1000 | 330.0              | 24.4               | 8.4     | 13.4    | 3.0     | 12.0    | 24.0   | Q2            |
| DS280DF810ABWT | FCCSP        | ABW             | 135  | 250  | 178.0              | 24.4               | 8.4     | 13.4    | 3.0     | 12.0    | 24.0   | Q2            |

**TAPE AND REEL BOX DIMENSIONS**


\*All dimensions are nominal

| Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| DS280DF810ABVR | FCCSP        | ABV             | 135  | 1000 | 356.0       | 356.0      | 45.0        |
| DS280DF810ABVT | FCCSP        | ABV             | 135  | 250  | 213.0       | 191.0      | 55.0        |
| DS280DF810ABWR | FCCSP        | ABW             | 135  | 1000 | 356.0       | 356.0      | 45.0        |
| DS280DF810ABWT | FCCSP        | ABW             | 135  | 250  | 213.0       | 191.0      | 55.0        |

## PACKAGE OUTLINE

**ABV0135A**



## **FCBGA - 2.51 mm max height**

## BALL GRID ARRAY



4221740/B 02/2016

## NOTES:

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.

# EXAMPLE BOARD LAYOUT

ABV0135A

FCBGA - 2.51 mm max height

BALL GRID ARRAY



4221740/B 02/2016

NOTES: (continued)

3. Final dimensions may vary due to manufacturing tolerance considerations and also routing constraints. For information, see Texas Instruments literature number SPRU811 ([www.ti.com/lit/spru811](http://www.ti.com/lit/spru811)).

# EXAMPLE STENCIL DESIGN

**ABV0135A**

**FCBGA - 2.51 mm max height**

BALL GRID ARRAY



SOLDER PASTE EXAMPLE  
BASED ON 0.15 mm THICK STENCIL  
SCALE:8X

4221740/B 02/2016

NOTES: (continued)

4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release.

## PACKAGE OUTLINE

**ABW0135A**



## **FCBGA - 2.51 mm max height**

## BALL GRID ARRAY



4223026/A 05/2016

#### NOTES:

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.

# EXAMPLE BOARD LAYOUT

**ABW0135A**

**FCBGA - 2.51 mm max height**

BALL GRID ARRAY



LAND PATTERN EXAMPLE  
SCALE:8X



4223026/A 05/2016

NOTES: (continued)

3. Final dimensions may vary due to manufacturing tolerance considerations and also routing constraints. For information, see Texas Instruments literature number SPRU811 ([www.ti.com/lit/spru811](http://www.ti.com/lit/spru811)).

# EXAMPLE STENCIL DESIGN

**ABW0135A**

**FCBGA - 2.51 mm max height**

BALL GRID ARRAY



SOLDER PASTE EXAMPLE  
BASED ON 0.15 mm THICK STENCIL  
SCALE:8X

4223026/A 05/2016

NOTES: (continued)

4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release.

## 重要通知和免责声明

TI“按原样”提供技术和可靠性数据（包括数据表）、设计资源（包括参考设计）、应用或其他设计建议、网络工具、安全信息和其他资源，不保证没有瑕疵且不做出任何明示或暗示的担保，包括但不限于对适销性、与某特定用途的适用性或不侵犯任何第三方知识产权的暗示担保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任：(1) 针对您的应用选择合适的 TI 产品，(2) 设计、验证并测试您的应用，(3) 确保您的应用满足相应标准以及任何其他安全、安保法规或其他要求。

这些资源如有变更，恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的相关应用。严禁以其他方式对这些资源进行复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。对于因您对这些资源的使用而对 TI 及其代表造成的任何索赔、损害、成本、损失和债务，您将全额赔偿，TI 对此概不负责。

TI 提供的产品受 [TI 销售条款](#)、[TI 通用质量指南](#) 或 [ti.com](#) 上其他适用条款或 TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。除非德州仪器 (TI) 明确将某产品指定为定制产品或客户特定产品，否则其产品均为按确定价格收入目录的标准通用器件。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

版权所有 © 2026，德州仪器 (TI) 公司

最后更新日期：2025 年 10 月