











**DRV201** 

ZHCS408C -AUGUST 2011-REVISED JUNE 2015

# DRV201 用于摄像机自动对焦的音圈电机驱动器

# 特性

- 可配置为线性或脉宽调制 (PWM) 模式 VCM 电流 生成方案
- 针对 VCM 的高效 PWM 电流控制
- 高级振铃补偿
- 针对 VCM 电流控制的集成型 10 位数模转换器
- 保护
  - VCM 引脚上的开路和短路检测
  - 欠压闭锁 (UVLO)
  - 过热保护
  - VCM 输出上的开路或短路保护
  - 针对 VCM 驱动器的内部电流限制
  - 4kV 静电放电 (ESD) 人体放电模式 (HBM)
- I<sup>2</sup>C 接口
- 运行温度范围: -40℃ 至 85℃
- 6 焊球晶圆级芯片 (WCSP) 封装, 焊球间距 0.4mm
- 最大芯片尺寸: 0.8mm x 1.48mm
- 封装高度:
  - YFM: 0.15mm - YMB: 0.3mm

# 2 应用

- 手机自动调焦
- 数码相机自动对焦
- 虹膜和曝光控制
- 监控摄像机
- 网络和 PC 摄像机
- 传动器控制

# 3 说明

DRV201 器件是一款用于摄像机自动对焦的高级音圈 电机驱动器。它有一个用于设定 VCM 电流的集成型数 模转换器。VCM 电流由一个固定频率 PWM 控制器或 者一个线性模式驱动器控制。可通过 I<sup>2</sup>C 寄存器选择电 流生成。DRV201 器件集成有感应电阻以实现电流调 节,并可通过 I<sup>2</sup>C 控制电流。

当改变 VCM 内的电流时,镜头振铃由高级振铃补偿功 能进行补偿。振铃补偿大大减少了自动对焦所需的时 间。此器件还有一个 VCM 短路和开路保护功能。

## 器件信息(1)

| 器件型号    | 封装           | 封装尺寸 (标称值)      |  |
|---------|--------------|-----------------|--|
| DD\/204 | DSBGA (6)    | 0.80mm x 1.48mm |  |
| DRV201  | PICOSTAR (6) | 0.80mm x 1.48mm |  |

(1) 要了解所有可用封装,请见数据表末尾的可订购产品附录。





|   |                                      | 目录 |    |                                |    |
|---|--------------------------------------|----|----|--------------------------------|----|
| 1 | 特性                                   | 1  |    | 7.4 Device Functional Modes    | 11 |
| 1 |                                      |    |    | 7.5 Programming                |    |
| 2 | 应用                                   |    |    | 7.6 Register Maps              |    |
| 3 | 说明                                   |    | 8  | -                              |    |
| 4 | 修订历史记录                               | 2  | 0  | Application and Implementation |    |
| 5 | Pin Configuration and Functions      | 3  |    | 8.1 Application Information    |    |
| 6 | Specifications                       |    |    | 8.2 Typical Application        | 19 |
| U | 6.1 Absolute Maximum Ratings         |    | 9  | Power Supply Recommendations   | 22 |
|   | 6.2 ESD Ratings                      |    | 10 | Layout                         | 22 |
|   | 6.3 Recommended Operating Conditions |    |    | 10.1 Layout Guidelines         | 22 |
|   | 6.4 Thermal Information              |    |    | 10.2 Layout Example            | 22 |
|   | 6.5 Electrical Characteristics       |    | 11 |                                |    |
|   | 6.6 Data Transmission Timing         |    |    | 11.1 社区资源                      | 23 |
|   | 6.7 Typical Characteristics          |    |    | 11.2 商标                        | 23 |
| 7 | Detailed Description                 |    |    | 11.3 静电放电警告                    |    |
| • | 7.1 Overview                         |    |    | 11.4 Glossary                  |    |
|   | 7.2 Functional Block Diagram         |    | 12 | 机械、封装和可订购信息                    |    |

# 4 修订历史记录

注: 之前版本的页码可能与当前版本有所不同。

# 



# 5 Pin Configuration and Functions

YFM Package 8-Pin PICOSTAR Bottom View and Top View



YFM package has no top side markings

#### YMB Package 6-Pin DSBGA Bottom View and Top View





YMB package package markings:

YM = YEAR / MONTH DATE CODE
D = DAY OF LASER MARK
S = ASSEMBLY SITE CODE
0 = Pin A1 (Filled Solid)

#### **Pin Functions**

| PIN      |     | 1/0 | DESCRIPTION                                                      |  |
|----------|-----|-----|------------------------------------------------------------------|--|
| NAME     | NO. | 1/0 | DESCRIPTION                                                      |  |
| VBAT     | 2A  | Р   | Power                                                            |  |
| GND      | 1A  | Р   | Ground                                                           |  |
| I_SOURCE | 2B  | 0   | Voice coil positive terminal                                     |  |
| I_SINK   | 1B  | 0   | Voice coil negative terminal                                     |  |
| SCL      | 2C  | I   | I <sup>2</sup> C serial interface clock input                    |  |
| SDA      | 1C  | I/O | I <sup>2</sup> C serial interface data input/output (open drain) |  |

# 6 Specifications

# 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) (1)

|                  |                                      | MIN         | MAX       | UNIT |
|------------------|--------------------------------------|-------------|-----------|------|
|                  | VBAT, ISOURCE, ISINK pin voltage (2) | -0.3        | 5.5       | V    |
|                  | Voltage at SDA, SCL                  | -0.3        | 3.6       | V    |
|                  | Continuous total power dissipation   | Internall   | y limited |      |
| $T_J$            | Operating junction temperature       | -40         | 125       | °C   |
| T <sub>A</sub>   | Operating ambient temperature        | -40         | 85        | °C   |
| T <sub>stg</sub> | Storage temperature                  | <b>-</b> 55 | 150       | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltage values are with respect to network ground terminal.

### 6.2 ESD Ratings

|                    |                         |                                                                               | VALUE | UNIT |
|--------------------|-------------------------|-------------------------------------------------------------------------------|-------|------|
|                    |                         | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins (1)              | ±4000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins (2) | ±500  | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



# 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                                                 | MIN  | NOM | MAX | UNIT |
|-------------------------------------------------|------|-----|-----|------|
| VBAT - Supply voltage                           | 2.5  | 3.7 | 4.8 | V    |
| Voltage Range - SDA and SCL                     | -0.1 | 3.3 | 3.6 | V    |
| T <sub>J</sub> - Operating junction temperature | -40  |     | 125 | °C   |

### 6.4 Thermal Information

|                      |                                              | DRV201            |             |      |
|----------------------|----------------------------------------------|-------------------|-------------|------|
|                      | THERMAL METRIC <sup>(1)</sup>                | YFM<br>(PICOSTAR) | YMB (DSBGA) | UNIT |
|                      |                                              | 6 PINS            | 6 PINS      |      |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance       | 130.6             | 116.9       | °C/W |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance    | 1.4               | 1.4         | °C/W |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 37                | 22.2        | °C/W |
| ΨЈΤ                  | Junction-to-top characterization parameter   | 5.2               | 0.1         | °C/W |
| ΨЈВ                  | Junction-to-board characterization parameter | 37                | 22.2        | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

### 6.5 Electrical Characteristics

Over recommended free-air temperature range and over recommended input voltage range (typical at an ambient temperature range of 25°C) (unless otherwise noted)

|                       | PARAMETER                                                       | TEST CONDITIONS               | MIN | TYP   | MAX | UNIT        |
|-----------------------|-----------------------------------------------------------------|-------------------------------|-----|-------|-----|-------------|
| INPUT VOL             | TAGE                                                            |                               | · · |       |     |             |
| $V_{BAT}$             | Input supply voltage                                            |                               | 2.5 | 3.7   | 4.8 | V           |
|                       | Lindam reliance la classif the cook ald                         | V <sub>BAT</sub> rising       |     |       | 2.2 | V           |
| $V_{UVLO}$            | Undervoltage lockout threshold                                  | V <sub>BAT</sub> falling      | 2   |       |     | V           |
| V <sub>HYS</sub>      | Undervoltage lockout hysteresis                                 |                               | 50  | 100   | 250 | mV          |
| INPUT CUF             | RRENT                                                           |                               |     |       |     |             |
| I <sub>SHUTDOWN</sub> | Input supply current shutdown, includes switch leakage currents | MAX: V <sub>BAT</sub> = 4.4 V |     | 0.15  | 1   | μΑ          |
| I <sub>STANDBY</sub>  | Input supply current standby, includes switch leakage currents  | MAX: V <sub>BAT</sub> = 4.4 V |     | 120   | 200 | μΑ          |
| STARTUP,              | MODE TRANSITIONS, AND SHUTDON                                   | WN                            |     |       |     |             |
| t <sub>1</sub>        | Shutdown to standby                                             |                               |     |       | 100 | μs          |
| t <sub>2</sub>        | Standby to active                                               |                               |     |       | 100 | μs          |
| t <sub>3</sub>        | Active to standby                                               |                               |     |       | 100 | μs          |
| t <sub>4</sub>        | Shutdown time                                                   | Active or standby to shutdown | 0.5 |       | 1   | ms          |
| VCM DRIVI             | ER STAGE                                                        |                               | ,   |       |     |             |
|                       | Resolution                                                      |                               |     | 10    |     | bits        |
| I <sub>RES</sub>      | Relative accuracy                                               |                               | -10 |       | 10  | LSB         |
|                       | Differential nonlinearity                                       |                               | -1  |       | 1   | LOD         |
|                       | Zero code error                                                 |                               |     | 0     |     | mA          |
|                       | Offset error                                                    | At code 32                    |     |       | 3   | mA          |
|                       | Gain error                                                      |                               |     | ±3    |     | % of<br>FSR |
|                       | Gain error drift                                                |                               |     | 0.3   | 0.4 | %/°C        |
|                       | Offset error drift                                              |                               |     | 0.3   | 0.5 | %/°C        |
| I <sub>MAX</sub>      | Maximum output current                                          |                               |     | 102.3 |     | mA          |



# **Electrical Characteristics (continued)**

Over recommended free-air temperature range and over recommended input voltage range (typical at an ambient temperature range of 25°C) (unless otherwise noted)

|                      | PARAMETER                                     | TEST CONDITIONS                              | MIN   | TYP                | MAX  | UNIT |
|----------------------|-----------------------------------------------|----------------------------------------------|-------|--------------------|------|------|
| I <sub>LIMIT</sub>   | Average VCM current limit                     | See (1)                                      | 110   | 160                | 240  | mA   |
| I <sub>DETCODE</sub> | Minimum VCM code for OPEN and SHORT detection | See <sup>(2)</sup>                           | 256   |                    |      | mA   |
| f <sub>SW</sub>      | Switching frequency                           | Selectable through CONTROL register          | 0.5   |                    | 4    | MHz  |
| V <sub>DRP</sub>     | Internal dropout                              | See (3)                                      |       |                    | 0.4  | V    |
| L <sub>VCM</sub>     | VCM inductance                                |                                              | 30    |                    | 150  | μH   |
| R <sub>VCM</sub>     | VCM resistance                                |                                              | 11    |                    | 22   | Ω    |
| LENS MO              | /EMENT CONTROL                                |                                              |       |                    |      |      |
| t <sub>set1</sub>    | Lens settling time                            | ±10% error band                              |       | 2/f <sub>VCM</sub> |      | ms   |
| t <sub>set2</sub>    | Lens settling time                            | ±10% error band                              |       | 1/f <sub>VCM</sub> |      | ms   |
|                      | VCM resonance frequency                       |                                              | 50    |                    | 150  | Hz   |
| $f_{VCM}$            | VOM                                           | When 1/f <sub>VCM</sub> compensation is used | -10%  |                    | 10%  |      |
|                      | VCM resonance frequency tolerance             | When 2/f <sub>VCM</sub> compensation is used | -30%  |                    | 30%  |      |
| LOGIC I/O            | s (SDA AND SCL)                               |                                              |       |                    |      |      |
|                      | Leave leader as a summer                      | V = 1.8 V, SCL                               | -4.25 |                    | 4.25 |      |
| I <sub>IN</sub>      | Input leakage current                         | V = 1.8 V, SDA                               | -1    |                    | 1    | μΑ   |
| R <sub>PullUp</sub>  | I <sup>2</sup> C pull-up resistors            | SDA and SCL pins                             |       | 4.7                |      | kΩ   |
| V <sub>IH</sub>      | Input high level                              | See (4)                                      | 1.17  |                    | 3.6  | V    |
| V <sub>IL</sub>      | Input low level                               | See (5)                                      | 0     |                    | 0.63 | V    |
| t <sub>TIMEOUT</sub> | SCL timeout for shutdown detection            |                                              | 0.5   |                    | 1    | ms   |
| R <sub>PD</sub>      | Pull down resistor at SCL line                |                                              |       | 500                |      | kΩ   |
| f <sub>SCL</sub>     | I <sup>2</sup> C clock frequency              |                                              |       |                    | 400  | kHz  |
| INTERNAL             | OSCILLATOR                                    |                                              |       |                    |      |      |
| fosc                 | Internal oscillator                           | 20°C ≤ T <sub>A</sub> ≤ 70°C                 | -3%   |                    | 3%   |      |
|                      | Frequency accuracy                            | -40°C ≤ T <sub>A</sub> ≤ 85°C                | -5%   |                    | 5%   |      |
| THERMAL              | SHUTDOWN                                      |                                              |       |                    |      |      |
| T <sub>TRIP</sub>    | Thermal shutdown trip point                   |                                              |       | 140                |      | °C   |
|                      |                                               | I .                                          | 1     |                    |      |      |

<sup>(1)</sup> During short circuit condition driver current limit comparator will trip and short is detected and driver goes into STANDBY and short flag is set high in the status register.

When testing VCM open or short this is the recommended minimum VCM code (in dec) to be used.

This is the voltage that is needed for the feedback resistor and high side driver. It should be noted that the maximum VCM resistance is limited by this voltage and supply voltage. For example, 3-V supply maximum VCM resistance is: R<sub>VCM</sub> = (V<sub>BAT</sub> - V<sub>DRP</sub>)/I<sub>VCM</sub> = (3 V -0.4 V/ $102.3 \text{ mA} = 25.4 \Omega$ .

 <sup>(4)</sup> During shutdown to standby transition V<sub>IH</sub> low limit is 1.28 V.
 (5) During shutdown to standby transition V<sub>IL</sub> high limit is 0.51 V.



# 6.6 Data Transmission Timing

 $V_{BAT}$  = 3.6 V ±5%,  $T_A$  = 25°C,  $C_L$  = 100 pF (unless otherwise noted)

|                     | PARAMETER                                      | TEST CONDITIONS | MIN | TYP | MAX  | UNIT |
|---------------------|------------------------------------------------|-----------------|-----|-----|------|------|
| f <sub>(SCL)</sub>  | Serial clock frequency                         |                 | 100 |     | 400  | kHz  |
|                     | Dua Frag Time Detugen Sten and Start Condition | SCL = 100 KHz   | 4.7 |     |      | :    |
| t <sub>BUF</sub>    | Bus Free Time Between Stop and Start Condition | SCL = 400 KHz   | 1.3 |     |      | μs   |
|                     | Toloroble enike width on hus                   | SCL = 100 KHz   |     |     | 50   | 20   |
| t <sub>SP</sub>     | Tolerable spike width on bus                   | SCL = 400 KHz   |     |     |      | ns   |
|                     | SCL low time                                   | SCL = 100 KHz   | 4.7 |     |      | :    |
| t <sub>LOW</sub>    | SCL low time                                   | SCL = 400 KHz   | 1.3 |     |      | μs   |
|                     | COL binb time                                  | SCL = 100 KHz   | 4   |     |      | μs   |
| t <sub>HIGH</sub>   | SCL high time                                  | SCL = 400 KHz   | 600 |     |      | ns   |
|                     | CDA COL active time                            | SCL = 100 KHz   | 250 |     |      |      |
| t <sub>S(DAT)</sub> | $SDA \rightarrow SCL$ setup time               | SCL = 400 KHz   | 100 |     |      | ns   |
| t <sub>S(STA)</sub> | Start condition setup time                     | SCL = 100 KHz   | 4.7 |     |      | μs   |
|                     |                                                | SCL = 400 KHz   | 600 |     |      | ns   |
| -                   | Stop condition setup time                      | SCL = 100 KHz   | 4   |     |      | μs   |
| t <sub>S(STO)</sub> |                                                | SCL = 400 KHz   | 600 |     |      | ns   |
|                     | 004 0014 117                                   | SCL = 100 KHz   | 0   |     | 3.45 |      |
| t <sub>H(DAT)</sub> | $SDA \rightarrow SCL$ hold time                | SCL = 400 KHz   | 0   |     | 0.9  | μs   |
|                     | Otant and different add from                   | SCL = 100 KHz   | 4   |     |      | μs   |
| t <sub>H(STA)</sub> | Start condition hold time                      | SCL = 400 KHz   | 600 |     |      | ns   |
|                     | Disastina at OOL Oissas                        | SCL = 100 KHz   |     |     | 1000 |      |
| $t_{r(SCL)}$        | Rise time of SCL Signal                        | SCL = 400 KHz   |     |     | 300  | ns   |
|                     | Fall there at OOL Observed                     | SCL = 100 KHz   |     |     | 300  |      |
| t <sub>f(SCL)</sub> | Fall time of SCL Signal                        | SCL = 400 KHz   |     |     | 300  | ns   |
|                     | Disa time of CDA Circal                        | SCL = 100 KHz   |     |     | 1000 |      |
| t <sub>r(SDA)</sub> | Rise time of SDA Signal                        | SCL = 400 KHz   |     |     | 300  | ns   |
|                     | Disa time of CDA Circal                        | SCL = 100 KHz   |     |     | 300  |      |
| t <sub>f(SDA)</sub> | Rise time of SDA Signal                        | SCL = 400 KHz   |     |     | 300  | ns   |



# 6.7 Typical Characteristics



# 7 Detailed Description

#### 7.1 Overview

The DRV201 device is intended for high performance autofocus in camera modules. The device is used to control the current in the voice coil motor (VCM). The current in the VCM generates a magnetic field which forces the lens stack connected to a spring to move. The VCM current and thus the lens position can be controlled via the l<sup>2</sup>C interface and an auto focus function can be implemented.

The device connects to a video processor or image sensor through a standard I<sup>2</sup>C interface which supports up to 400-kbit/s data rate. The digital interface supports IO levels from 1.8 V to 3.3 V. All pins have 4-kV HBM ESD rating.

When SCL is low for at least 0.5 ms, the device enters SHUTDOWN mode. If SCL goes from low to high the driver enters STANDBY mode in less than 100  $\mu$ s and default register values are set as shown in Figure 5. ACTIVE mode is entered whenever the VCM CURRENT register is set to something else than zero.



Figure 5. Power-up and Power-down Sequence

VCM current can be controlled via an I<sup>2</sup>C interface and VCM\_CURRENT registers. Lens stack is connected to a spring which causes a dampened ringing in the lens position when current is changed. This mechanical ringing is compensated internally by generating an optimized ramp whenever the current value in the VCM\_CURRENT register is changed. This enables a fast autofocus algorithm and pleasant user experience.

Current in the VCM can be generated with a linear or PWM control. In linear mode the high side PMOS is configured as a current source and current is set by the VCM\_CURRENT control register. In PWM control the VCM is driven with a half bridge driver. With PWM control the VCM current is increased by connecting the VCM between V<sub>BAT</sub> and GND through the high side PMOS and then released to a freewheeling mode through the sense resistor and low side NMOS. PWM mode switching frequency can be selected from 0.5 MHz up to 4 MHz through a CONTROL register. PWM or linear mode can be selected with the PWM/LIN bit in the MODE register.



#### 7.2 Functional Block Diagram



## 7.3 Feature Description

#### 7.3.1 VCM Driver Output Stage Operation

Current in the VCM can be controlled with a linear or PWM mode output stage. Output stage is enabled in ACTIVE mode which can be controlled through VCM\_CURRENT control register and the output stage mode is selected from MODE register bit PWM/LIN.

In linear mode the output PMOS is configured to a high side current source and current can be controlled from a VCM CURRENT registers.

In PWM control the VCM is driven with a half bridge driver. With PWM control the VCM current is increased by connecting the VCM between  $V_{BAT}$  and GND through the high side PMOS and then released to a freewheeling mode through the sense resistor and low side NMOS. Current in the VCM is sensed with a 1- $\Omega$  sense resistor which is connected into an error amplifier input where the other input is controlled by the 10-bit DAC output. PWM mode switching frequency can be selected from 0.5 MHz up to 4 MHz through a CONTROL register. PWM or linear mode can be selected with the PWM/LIN bit in the MODE register.

### 7.3.2 Ringing Compensation

VCM current can be controlled via an I<sup>2</sup>C interface and VCM\_CURRENT registers. Lens stack is connected to a spring which causes a dampened ringing in the lens position when current is changed. This mechanical ringing is compensated internally by generating an optimized ramp whenever the current value in the VCM\_CURRENT register is changed. This enables a fast auto focus algorithm and pleasant user experience.

Ringing compensation is dependent on the VCM resonance frequency, and this can be controlled via VCM\_FREQ register (07h) from 50 Hz up 150 Hz. Table 1 shows the VCM\_FREQ register setting for each resonance frequency in 1-Hz steps. If more accurate resonance frequency is available, the control value can be calculated with Equation 1.

Ringing compensation is designed in a way that it can tolerate  $\pm 30\%$  frequency variation in the VCM resonance frequency when  $2/f_{VCM}$  compensation is used and  $\pm 10\%$  variation with  $1/f_{VCM}$  so only statistical data from the VCM is needed in production.



# **Feature Description (continued)**

# Table 1. VCM Resonance Frequency Control Register (07h) Table

| VCM                            | VCM_FRI | EQ[7:0] (07h) | VCM                            |     |          |                                | VCM_FREQ[7:0] (07h) |          |
|--------------------------------|---------|---------------|--------------------------------|-----|----------|--------------------------------|---------------------|----------|
| RESONANCE<br>FREQUENCY<br>[Hz] | DEC     | BIN           | RESONANCE<br>FREQUENCY<br>[Hz] | DEC | BIN      | RESONANCE<br>FREQUENCY<br>[Hz] | DEC                 | BIN      |
| 50                             | 0       | 0             | 84                             | 154 | 10011010 | 118                            | 220                 | 11011100 |
| 51                             | 7       | 111           | 85                             | 157 | 10011101 | 119                            | 222                 | 11011110 |
| 52                             | 14      | 1110          | 86                             | 160 | 10100000 | 120                            | 223                 | 11011111 |
| 53                             | 21      | 10101         | 87                             | 162 | 10100010 | 121                            | 224                 | 11100000 |
| 54                             | 27      | 11011         | 88                             | 165 | 10100101 | 122                            | 226                 | 11100010 |
| 55                             | 34      | 100010        | 89                             | 167 | 10100111 | 123                            | 227                 | 11100011 |
| 56                             | 40      | 101000        | 90                             | 170 | 10101010 | 124                            | 228                 | 11100100 |
| 57                             | 46      | 101110        | 91                             | 172 | 10101100 | 125                            | 229                 | 11100101 |
| 58                             | 52      | 110100        | 92                             | 174 | 10101110 | 126                            | 231                 | 11100111 |
| 59                             | 58      | 111010        | 93                             | 177 | 10110001 | 127                            | 232                 | 11101000 |
| 60                             | 63      | 111111        | 94                             | 179 | 10110011 | 128                            | 233                 | 11101001 |
| 61                             | 68      | 1000100       | 95                             | 181 | 10110101 | 129                            | 234                 | 11101010 |
| 62                             | 73      | 1001001       | 96                             | 183 | 10110111 | 130                            | 235                 | 11101011 |
| 63                             | 78      | 1001110       | 97                             | 185 | 10111001 | 131                            | 236                 | 11101100 |
| 64                             | 83      | 1010011       | 98                             | 187 | 10111011 | 132                            | 238                 | 11101110 |
| 65                             | 88      | 1011000       | 99                             | 189 | 10111101 | 133                            | 239                 | 11101111 |
| 66                             | 92      | 1011100       | 100                            | 191 | 10111111 | 134                            | 240                 | 11110000 |
| 67                             | 96      | 1100000       | 101                            | 193 | 11000001 | 135                            | 241                 | 11110001 |
| 68                             | 101     | 1100101       | 102                            | 195 | 11000011 | 136                            | 242                 | 11110010 |
| 69                             | 105     | 1101001       | 103                            | 197 | 11000101 | 137                            | 243                 | 11110011 |
| 70                             | 109     | 1101101       | 104                            | 198 | 11000110 | 138                            | 244                 | 11110100 |
| 71                             | 113     | 1110001       | 105                            | 200 | 11001000 | 139                            | 245                 | 11110101 |
| 72                             | 116     | 1110100       | 106                            | 202 | 11001010 | 140                            | 246                 | 11110110 |
| 73                             | 120     | 1111000       | 107                            | 204 | 11001100 | 141                            | 247                 | 11110111 |
| 74                             | 124     | 1111100       | 108                            | 205 | 11001101 | 142                            | 248                 | 11111000 |
| 75                             | 127     | 1111111       | 109                            | 207 | 11001111 | 143                            | 249                 | 11111001 |
| 76                             | 130     | 10000010      | 110                            | 208 | 11010000 | 144                            | 250                 | 11111010 |
| 77                             | 134     | 10000110      | 111                            | 210 | 11010010 | 145                            | 251                 | 11111011 |
| 78                             | 137     | 10001001      | 112                            | 212 | 11010100 | 146                            | 251                 | 11111011 |
| 79                             | 140     | 10001100      | 113                            | 213 | 11010101 | 147                            | 252                 | 11111100 |
| 80                             | 143     | 10001111      | 114                            | 215 | 11010111 | 148                            | 253                 | 11111101 |
| 81                             | 146     | 10010010      | 115                            | 216 | 11011000 | 149                            | 254                 | 11111110 |
| 82                             | 149     | 10010101      | 116                            | 217 | 11011001 | 150                            | 255                 | 11111111 |
| 83                             | 152     | 10011000      | 117                            | 219 | 11011011 | _                              | _                   | _        |



#### 7.4 Device Functional Modes

### 7.4.1 Modes of Operation

**SHUTDOWN** If the driver detects SCL has a DC level below 0.63 V for duration of at least 0.5 ms, the driver will enter SHUTDOWN mode. This is the lowest power mode of operation. The driver will remain in SHUTDOWN for as long as SCL pin remain low.

#### STANDBY

If SCL goes from low to high the driver enters STANDBY mode and sets the default register values. In this mode registers can be written to through the I<sup>2</sup>C interface. Device will be in STANDBY mode when VCM\_CURRENT register is set to zero. From ACTIVE mode the device will enter STANDBY if the SW\_RST bit of the CONTROL register is set. In this case all registers will be reset to default values.

STANDBY mode is entered from ACTIVE mode if any of the following faults occur: Over temperature protection fault (OTPF), VCM short (VCMS), or VCM open (VCMO). When STANDBY mode is entered due to a fault condition current register is cleared.

## **ACTIVE**

The device is in ACTIVE mode whenever the VCM\_CURRENT control is set to something else than zero through the I<sup>2</sup>C interface. In ACTIVE mode VCM driver output stage is enabled all the time resulting in higher power consumption. The device remains in ACTIVE mode until the SW\_RST bit in the CONTROL register is set, SCL is pulled low for duration of 0.5 ms, VCM\_CURRENT control is set to zero, or any of the following faults occur: Over temperature protection fault (OTPF), VCM short (VCMS), or VCM open (VCMO). If ACTIVE mode is entered after fault the status register is automatically cleared.

## 7.5 Programming

### 7.5.1 I<sup>2</sup>C Bus Operation

The I<sup>2</sup>C bus is a communications link between a controller and a series of slave terminals. The link is established using a two-wired bus consisting of a serial clock signal (SCL) and a serial data signal (SDA). The serial clock is sourced from the controller in all cases where the serial data line is bi-directional for data communication between the controller and the slave terminals. Each device has an open drain output to transmit data on the serial data line. An external pullup resistor must be placed on the serial data line to pull the drain output high during data transmission.

The DRV201 hosts a slave I<sup>2</sup>C interface that supports data rates up to 400 kbit/s and auto-increment addressing and is compliant to I<sup>2</sup>C standard 3.

DRV201 supports four different read and two different write operations: single read from a defined location, single read from a current location, sequential read starting from a defined location, sequential read from current location, single write to a defined location, sequential write starting from a defined location. All different read and write operations are described below.

## 7.5.1.1 Single Write to a Defined Location

Figure 6 shows the format of a single write to a defined register. First, the master issues a start condition followed by a seven-bit I2C address. Next, the master writes a zero to conduct a write operation. Upon receiving an acknowledge from the slave, the master writes the eight-bit register number across the bus. Following a second acknowledge, DRV201 sets the I<sup>2</sup>C register to a defined value and the master writes the eight-bit data value across the bus. Upon receiving a third acknowledge, DRV201 auto increments the internal I<sup>2</sup>C register number by one and the master issues a stop condition. This action concludes the register write.



Figure 6. Single Write

#### 7.5.1.2 Single Read from a Defined Location and Current Location

Figure 7 shows the format of a single read from a defined location. First, the master issues a start condition followed by a seven-bit I<sup>2</sup>C address. Next, the master writes a zero to conduct a write operation. Upon receiving an acknowledge from the slave, the master writes the eight-bit register number across the bus. Following a second acknowledge, DRV201 sets the internal I<sup>2</sup>C register number to a defined value. Then the master issues a repeat start condition and a seven-bit I<sup>2</sup>C address followed by a one to conduct a read operation. Upon receiving a third acknowledge, the master releases the bus to the DRV201. The DRV201 then writes the eight-bit data value from the register across the bus. The master acknowledges receiving this byte and issues a stop condition. This action concludes the register read.



Figure 7. Single Read from a Defined Location

Figure 8 shows the single read from the current location. If the read command is issued without defining the register number first, DRV201 writes out the data from the current register from the device memory.



# **Programming (continued)**



Figure 8. Single Read from the Current Location

### 7.5.1.3 Sequential Read and Write

Sequential read and write allows simple and fast access to DRV201 registers. Figure 9 shows sequential read from a defined location. If the master doesn't issue a stop condition after giving ACK, DRV201 auto increments the register number and writes the data from the next register.



Figure 9. Sequential Read from a Defined Location

Figure 10 shows the sequential write. If the master doesn't issue a stop condition after giving ACK, DRV201 auto increments it's register by one and the master can write to the next register.



Figure 10. Sequential Write

If read is started without writing the register value first, DRV201 writes out data from the current location. If the master doesn't issue a stop condition after giving ACK, DRV201 auto increments the I<sup>2</sup>C register and writes out the data. This continues until the master issues a stop condition. This is shown in Figure 11.



Figure 11. Sequential Read Starting from a Current Location

## **Programming (continued)**

#### 7.5.2 I<sup>2</sup>C Device Address, Start and Stop Condition

Data transmission is initiated with a start bit from the controller as shown in Figure 12. The start condition is recognized when the SDA line transitions from high to low during the high portion of the SCL signal. Upon reception of a start bit, the device will receive serial data on the SDA input and check for valid address and control information. SDA data is latched by DRV201 on the rising edge of the SCL line. If the appropriate device address bits are set for the device, DRV201 issues the ACK by pulling the SDA line low on the next falling edge after 8th bit is latched. SDA is kept low until the next falling edge of the SCL line.

Data transmission is completed by either the reception of a stop condition or the reception of the data word sent to the device. A stop condition is recognized as a low to high transition of the SDA input during the high portion of the SCL signal. All other transitions of the SDA line must occur during the low portion of the SCL signal. An acknowledge is issued after the reception of valid address, sub-address and data words. Reference Figure 13.



Figure 12. I<sup>2</sup>C Start/Stop/Acknowledge Protocol



Figure 13. I<sup>2</sup>C Data Transmission Protocol



# 7.6 Register Maps

# 7.6.1 Register Address Map

| REGISTER | ADDRESS (HEX) | NAME            | DEFAULT<br>VALUE | DESCRIPTION                          |
|----------|---------------|-----------------|------------------|--------------------------------------|
| 1        | 01            | not used        |                  |                                      |
| 2        | 02            | CONTROL         | 0000 0010        | Control register                     |
| 3        | 03            | VCM_CURRENT_MSB | 0000 0000        | Voice coil motor MSB current control |
| 4        | 04            | VCM_CURRENT_LSB | 0000 0000        | Voice coil motor LSB current control |
| 5        | 05            | STATUS          | 0000 0000        | Status register                      |
| 6        | 06            | MODE            | 0000 0000        | Mode register                        |
| 7        | 07            | VCM_FREQ        | 1000 0011        | VCM resonance frequency              |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

# 7.6.2 Control Register (Control) Address – 0x02h

Figure 14. Control Register (Control) Address - 0x02h Map

| DATA BIT    | D7       | D6       | D5       | D4       | D3       | D2       | D1      | D0    |
|-------------|----------|----------|----------|----------|----------|----------|---------|-------|
| FIELD NAME  | not used | EN_RING | RESET |
| READ/WRITE  | R        | R        | R        | R        | R        | R        | R/W     | R/W   |
| RESET VALUE | 0        | 0        | 0        | 0        | 0        | 0        | 1       | 0     |

# **Table 2. Bit Definitions**

| FIELD NAME | BIT DEFINITION                                                                                                                                    |
|------------|---------------------------------------------------------------------------------------------------------------------------------------------------|
|            | Forced software reset (reset all registers to default values) and device goes into STANDBY. RESET bit is automatically cleared when written high. |
| RESET      | 0 – inactive                                                                                                                                      |
|            | 1 – device goes to STANDBY                                                                                                                        |
|            | Enables ringing compensation.                                                                                                                     |
| EN_RING    | 0 – disabled                                                                                                                                      |
|            | 1 – enabled                                                                                                                                       |

# 7.6.3 VCM MSB Current Control Register (VCM\_Current\_MSB) Address - 0x03h

Figure 15. VCM MSB Current Control Register (VCM\_Current\_MSB) Address - 0x03h Map

| DATA BIT    | D7       | D6       | D5       | D4       | D3       | D2       | D1      | D0        |
|-------------|----------|----------|----------|----------|----------|----------|---------|-----------|
| FIELD NAME  | not used | VCM_CUF | RENT[9:8] |
| READ/WRITE  | R        | R        | R        | R        | R        | R        | R/W     |           |
| RESET VALUE | 0        | 0        | 0        | 0        | 0        | 0        | 0       | 0         |



#### **Table 3. Bit Definitions**

| FIELD NAME       | BIT DEFINITION                                                                                                                                                                           |  |  |  |  |  |  |
|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
|                  | VCM current control                                                                                                                                                                      |  |  |  |  |  |  |
|                  | 00 0000 0000b – 0 mA                                                                                                                                                                     |  |  |  |  |  |  |
|                  | 00 0000 0001b – 0.1 mA                                                                                                                                                                   |  |  |  |  |  |  |
|                  | 00 0000 0010b – 0.2 mA                                                                                                                                                                   |  |  |  |  |  |  |
|                  |                                                                                                                                                                                          |  |  |  |  |  |  |
|                  | 11 1111 1110b – 102.2 mA                                                                                                                                                                 |  |  |  |  |  |  |
| VCM_CURRENT[9:8] | 11 1111 1111b – 102.3 mA                                                                                                                                                                 |  |  |  |  |  |  |
|                  | NOTE  When setting the current in DRV201 both VCM_CURRENT_MSB and VCM_CURRENT_LSB registers have to be updated. DRV201 starts updates the current after LSB register write is completed. |  |  |  |  |  |  |

# 7.6.4 VCM LSB Current Control Register (VCM\_Current\_LSB) Address - 0x04h

# Figure 16. VCM LSB Current Control Register (VCM\_Current\_LSB) Address - 0x04h Map

| DATA BIT    | D7               | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|-------------|------------------|----|----|----|----|----|----|----|
| FIELD NAME  | VCM_CURRENT[7:0] |    |    |    |    |    |    |    |
| READ/WRITE  | R/W              |    |    |    |    |    |    |    |
| RESET VALUE | 0                | 0  | 0  | 0  | 0  | 0  | 0  | 0  |

#### **Table 4. Bit Definitions**

| FIELD NAME       | BIT DEFINITION                                                                                                                                                                           |  |  |  |  |  |  |
|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
|                  | VCM current control                                                                                                                                                                      |  |  |  |  |  |  |
|                  | 00 0000 0000b – 0 mA                                                                                                                                                                     |  |  |  |  |  |  |
|                  | 00 0000 0001b – 0.1 mA                                                                                                                                                                   |  |  |  |  |  |  |
|                  | 00 0000 0010b – 0.2 mA                                                                                                                                                                   |  |  |  |  |  |  |
|                  |                                                                                                                                                                                          |  |  |  |  |  |  |
|                  | 11 1111 1110b – 102.2 mA                                                                                                                                                                 |  |  |  |  |  |  |
| VCM_CURRENT[7:0] | 11 1111 1111b – 102.3 mA                                                                                                                                                                 |  |  |  |  |  |  |
|                  | NOTE  When setting the current in DRV201 both VCM_CURRENT_MSB and VCM_CURRENT_LSB registers have to be updated. DRV201 starts updates the current after LSB register write is completed. |  |  |  |  |  |  |

# 7.6.5 Status Register (Status) Address - 0x05h

Figure 17. Status Register (Status) Address – 0x05h Map<sup>(1)</sup>

| DATA BIT    | D7       | D6       | D5       | D4  | D3   | D2   | D1   | D0  |
|-------------|----------|----------|----------|-----|------|------|------|-----|
| FIELD NAME  | not used | not used | not used | TSD | VCMS | VCMO | UVLO | OVC |
| READ/WRITE  | R        | R/WR     | R        | R   | R    | R    | R    | R   |
| RESET VALUE | 0        | 0        | 0        | 0   | 0    | 0    | 0    | 0   |

<sup>(1)</sup> Status bits are cleared when device changes it's state from standby to active. If TSD was tripped the device goes into Standby and will not allow the transition into Active until the device cools down and TSD is cleared.



### **Table 5. Bit Definitions**

| FIELD NAME | BIT DEFINITION                  |
|------------|---------------------------------|
| OVC        | Over current detection          |
| UVLO       | Undervoltage Lockout            |
| VCMO       | Voice coil motor open detected  |
| VCMS       | Voice coil motor short detected |
| TSD        | Thermal shutdown detected       |

# 7.6.6 Mode Register (Mode) Address - 0x06h

# Figure 18. Mode Register (Mode) Address – 0x06h Map

| DATA BIT    | D7       | D6       | D5       | D4            | D3  | D2  | D1      | D0            |
|-------------|----------|----------|----------|---------------|-----|-----|---------|---------------|
| FIELD NAME  | not used | not used | not used | PWM_FREQ[2:0] |     |     | PWM/LIN | RING_MO<br>DE |
| READ/WRITE  | R        | R        | R        | R/W           | R/W | R/W | R/W     | R/W           |
| RESET VALUE | 0        | 0        | 0        | 0             | 0   | 0   | 0       | 0             |

### **Table 6. Bit Definitions**

| FIELD NAME    | BIT DEFINITION                            |  |  |  |  |  |
|---------------|-------------------------------------------|--|--|--|--|--|
|               | Ringing compensation settling time        |  |  |  |  |  |
| RING_MODE     | $0-2x(1/f_{VCM})$                         |  |  |  |  |  |
|               | $1-1x(1/f_{VCM})$                         |  |  |  |  |  |
|               | Driver output stage in linear or PWM mode |  |  |  |  |  |
| PWM/LIN       | 0 – PWM mode                              |  |  |  |  |  |
|               | 1 – Linear mode                           |  |  |  |  |  |
|               | Output stage PWM switching frequency      |  |  |  |  |  |
|               | 000 – 0.5 MHz                             |  |  |  |  |  |
|               | 001 – 1 MHz                               |  |  |  |  |  |
|               | 010 – N/A                                 |  |  |  |  |  |
| PWM_FREQ[2:0] | 011 – 2 MHz                               |  |  |  |  |  |
|               | 100 – N/A                                 |  |  |  |  |  |
|               | 101 – 4.8 MHz                             |  |  |  |  |  |
|               | 110 – 6.0 MHz                             |  |  |  |  |  |
|               | 111 – 4 MHz                               |  |  |  |  |  |

# 7.6.7 VCM Resonance Frequency Register (VCM\_FREQ) Address – 0x07h

Figure 19. VCM Resonance Frequency Register (VCM\_FREQ) Address – 0x07h Map

| DATA BIT    | D7            | D6  | D5 | D4 | D3 | D2 | D1 | D0 |  |
|-------------|---------------|-----|----|----|----|----|----|----|--|
| FIELD NAME  | VCM_FREQ[7:0] |     |    |    |    |    |    |    |  |
| READ/WRITE  |               | R/W |    |    |    |    |    |    |  |
| RESET VALUE | 1             | 0   | 0  | 0  | 0  | 0  | 1  | 1  |  |



# **Table 7. Bit Definitions**

| FIELD NAME    | BIT DEFINITION                                                                                                                                                                                                   |      |
|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| VCM_FREQ[7:0] | VCM mechanical ringing frequency for the ringing compensation can be selected with the below formula. The formula gives the VCM_FREQ[7:0] register value in decimal which should be rounded the nearest integer. | d to |
|               | $VCM\_FREQ = 383 - \frac{19200}{F_{res}}$                                                                                                                                                                        | (1)  |
|               | Default VCM mechanical ringing frequency is 76.4 Hz.                                                                                                                                                             |      |
|               | $VCM \_FREQ = 383 - \frac{19200}{76.4} = 131.69 \Rightarrow 132 \Rightarrow '1000\ 0011'$                                                                                                                        | (2)  |



# 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## 8.1 Application Information

The DRV201 device is a voice coil motor driver designed for camera auto focus control. The device allows for a highly efficient PWM current control for VCM, while reducing lens ringing in order to significantly lower the time needed for the lens to auto focus. The following design is a common application of the DRV201 device.

#### 8.1.1 VCM Mechanical Ringing Frequency

Ringing compensation is dependent on the VCM resonance frequency, and this can be controlled through the VCM\_FREQ register (07h) from 50 Hz up to 150 Hz. VCM mechanical ringing frequency for the ringing compensation can be selected using Equation 3. The formula gives the VCM\_FREQ[7:0] register value in decimal which should be rounded to the nearest integer.

$$VCM\_FREQ = 383 - \frac{19200}{F_{res}} \tag{3}$$

Default VCM mechanical ringing frequency is 76.4 Hz.

$$VCM \_FREQ = 383 - \frac{19200}{76.4} = 131.69 \Rightarrow 132 \Rightarrow '1000\ 0011'$$
 (4)

# 8.2 Typical Application



Figure 20. Typical Application Schematic



# **Typical Application (continued)**

### 8.2.1 Design Requirements

**Table 8. Design Parameters** 

| DESIGN PARAMETER            | REFERENCE | EXAMPLE VALUE        |
|-----------------------------|-----------|----------------------|
| Supply voltage              | Vin       | 3.7                  |
| Motor Winding<br>Resistance | RL        | 15 Ω                 |
| Motor Winding Inductance    | IL        | 100 µH               |
| Actuator Size               |           | 8.5 x 8.5 x 3.4 (mm) |
| Lens in the VCM             |           | M6 (Pitch: 0.35)     |
| Weight of VCM               |           | 75 mg                |
| TTL                         |           | 4.2 mm               |
| FB                          |           | 1.1 mm               |

### 8.2.2 Detailed Design Procedure

#### 8.2.2.1 User Example 1

In Figure 21, lens settling time and settling window shows how lens control is defined. Below is an example case how the lens is controlled and what settling time is achieved:

Measured VCM resonance frequency = 100 Hz

According to Table 1, VCM\_FREQ[7:0] = '10111111' (reg 0x07h)

VCM resonance frequency, f<sub>VCM</sub>, variation is within ±10% (minimum 90 Hz, maximum 110 Hz)

• 1/f<sub>VCM</sub> ringing compensation is used : RING\_MODE = '1' (reg 0x06h)

Stepping the lens by 50 µm

The lens is settled into a ±5-µm window within 10 ms (1/f<sub>VCM</sub>)

#### 8.2.2.2 User Example 2

If the case is otherwise exactly the same, but VCM resonance frequency cannot be guaranteed to stay at more than ±30% variation, slower ringing compensation should be used:

Measured VCM resonance frequency = 100 Hz

According to Table 1, VCM\_FREQ[7:0] = '101111111' (reg 0x07h)

VCM resonance frequency, f<sub>VCM</sub>, variation is within ±30% (minimum 70 Hz, maximum 130 Hz)

2/f<sub>VCM</sub> ringing compensation is used : RING\_MODE = '0' (reg 0x06h)

Stepping the lens by 50 µm

The lens is settled into a ±5-µm window within 20 ms (2/f<sub>VCM</sub>)





Figure 21. Lens Settling Time and Settling Window

# 8.2.3 Application Curves



# 9 Power Supply Recommendations

The DRV201 device is designed to operate from an input voltage supply, VBAT, range between 2.5 and 4.8 V. The user must place at least a 1-uF ceramic bypass capacitor rated for a minimum of 6.3 V as close as possible to VBAT and GND pin.

# 10 Layout

# 10.1 Layout Guidelines

The VBAT pin should be bypassed to GND using a low-ESR ceramic bypass capacitor with a recommended value of at least 1- $\mu$ F rated for a minimum of 6.3 V. Place this capacitor as close to the VBAT and GND pins as possible with a thick trace or ground plane connection to the device GND pin.

# 10.2 Layout Example



Figure 26. Recommended Layout Example



### 11 器件和文档支持

### 11.1 社区资源

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

### 11.2 商标

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

# 11.3 静电放电警告



这些装置包含有限的内置 ESD 保护。 存储或装卸时,应将导线一起截短或将装置放置于导电泡棉中,以防止 MOS 门极遭受静电损伤。

# 11.4 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

# 12 机械、封装和可订购信息

以下页中包括机械、封装和可订购信息。这些信息是针对指定器件可提供的最新数据。这些数据会在无通知且不对本文档进行修订的情况下发生改变。欲获得该数据表的浏览器版本,请查阅左侧的导航栏。

www.ti.com 10-Nov-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins     | Package qty   Carrier | RoHS | Lead finish/  | MSL rating/        | Op temp (°C) | Part marking |
|-----------------------|--------|---------------|--------------------|-----------------------|------|---------------|--------------------|--------------|--------------|
|                       | (1)    | (2)           |                    |                       | (3)  | Ball material | Peak reflow        |              | (6)          |
|                       |        |               |                    |                       |      | (4)           | (5)                |              |              |
| DRV201YFMR            | Active | Production    | DSLGA (YFM)   6    | 3000   LARGE T&R      | Yes  | NIPD          | Level-1-260C-UNLIM | -40 to 85    |              |
| DRV201YFMR.B          | Active | Production    | DSLGA (YFM)   6    | 3000   LARGE T&R      | Yes  | NIPD          | Level-1-260C-UNLIM | -40 to 85    |              |
| DRV201YFMT            | Active | Production    | DSLGA (YFM)   6    | 250   SMALL T&R       | Yes  | NIPD          | Level-1-260C-UNLIM | -40 to 85    |              |
| DRV201YFMT.B          | Active | Production    | DSLGA (YFM)   6    | 250   SMALL T&R       | Yes  | NIPD          | Level-1-260C-UNLIM | -40 to 85    |              |
| DRV201YMBR            | Active | Production    | PICOSTAR (YMB)   6 | 3000   LARGE T&R      | Yes  | NIPD          | Level-1-260C-UNLIM | -40 to 85    | 201          |
| DRV201YMBR.B          | Active | Production    | PICOSTAR (YMB)   6 | 3000   LARGE T&R      | Yes  | NIPD          | Level-1-260C-UNLIM | -40 to 85    | 201          |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.



# **PACKAGE OPTION ADDENDUM**

www.ti.com 10-Nov-2025

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 25-Sep-2024

# TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device     | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| DRV201YFMR | DSLGA           | YFM                | 6 | 3000 | 180.0                    | 8.4                      | 0.85       | 1.52       | 0.19       | 4.0        | 8.0       | Q1               |
| DRV201YFMT | DSLGA           | YFM                | 6 | 250  | 180.0                    | 8.4                      | 0.85       | 1.52       | 0.19       | 4.0        | 8.0       | Q1               |
| DRV201YMBR | PICOSTAF        | YMB                | 6 | 3000 | 180.0                    | 8.4                      | 0.91       | 1.59       | 0.36       | 4.0        | 8.0       | Q1               |



www.ti.com 25-Sep-2024



## \*All dimensions are nominal

| Device     | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------|--------------|-----------------|------|------|-------------|------------|-------------|
| DRV201YFMR | DSLGA        | YFM             | 6    | 3000 | 182.0       | 182.0      | 20.0        |
| DRV201YFMT | DSLGA        | YFM             | 6    | 250  | 182.0       | 182.0      | 20.0        |
| DRV201YMBR | PICOSTAR     | YMB             | 6    | 3000 | 182.0       | 182.0      | 20.0        |

# YFM (R-pSTAR-N6)

PicoStar™



NOTES:

- A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.
- B. This drawing is subject to change without notice.
- C. PicoStar™ package configuration.

The package size (Dimension D and E) of a particular device is specified in the device Product Data Sheet version of this drawing, in case it cannot be found in the product data sheet please contact a local TI representative.

Reference Product Data Sheet for array population. 2 x 3 matrix pattern is shown for illustration only.

F. This package is a Pb-free solder land design.

PicoStar is a trademark of Texas Instruments.



# YMB (R-pSTAR-N6)

PicoStar™



NOTES:

- A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.
- B. This drawing is subject to change without notice.
- C. PicoStar™ package configuration.
- The package size (Dimension D and E) of a particular device is specified in the device Product Data Sheet version of this drawing, in case it cannot be found in the product data sheet please contact a local TI representative.
- Reference Product Data Sheet for array population. 2 x 3 matrix pattern is shown for illustration only.
- F. This package is a Pb-free solder land design.

PicoStar is a trademark of Texas Instruments.



# 重要通知和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、与某特定用途的适用性或不侵犯任何第三方知识产权的暗示担保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他安全、安保法规或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的相关应用。严禁以其他方式对这些资源进行复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。对于因您对这些资源的使用而对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,您将全额赔偿,TI 对此概不负责。

TI 提供的产品受 TI 销售条款)、TI 通用质量指南 或 ti.com 上其他适用条款或 TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 除非德州仪器 (TI) 明确将某产品指定为定制产品或客户特定产品,否则其产品均为按确定价格收入目录的标准通用器件。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

版权所有 © 2025, 德州仪器 (TI) 公司

最后更新日期: 2025 年 10 月