









**DLP5530S-Q1** ZHCSMN0 - JUNE 2021

# DLP5532-Q1 适用于汽车显示的 0.55 英寸 130 万像素 DMD

# 1 特性

- 符合汽车应用要求
  - DMD 阵列工作温度范围 -40°C 至 105°C
- DLP5532-Q1 汽车芯片组包括:
  - DLP5532-Q1 DMD
  - DLPC230-Q1 DMD 控制器
  - TPS99000-Q1 系统管理和照明控制器
- 0.55 英寸对角线微镜阵列
  - 7.6 μm 微镜间距
  - ±12°微镜倾斜角(相对于平面)
  - 底部照明,实现最优的效率和光学引擎尺寸
  - 支持 1152 × 576 输入分辨率
  - 高达 2304 x 1152 分辨率,外部基于 GPU 的菱 形预处理
  - 与 LED 或激光照明兼容
- 600 MHz sub-LVDS DMD 接口,可实现低功耗和低
- 温度极值下 DMD 刷新率为 10 kHz
- DMD 存储器单元的内置自检
- 图像性能针对窗口显示和其他内部显示进行了优化

### 2 应用

- 适用于车辆前窗、侧窗、后窗的窗口显示
- 室内天花板投影仪

### 3 说明

DLP5532-Q1 汽车 DMD 与 DLPC230-Q1 DMD 控制 器和 TPS99000-Q1 系统管理和照明控制器结合使用, 能够在照射到特殊窗口薄膜表面时实现高性能汽车窗口 显示。2:1 宽高比支持非常宽的宽高比设计,130 万个 原生像素支持高分辨率内容。DLP5532-Q1 的光通量 是前代 DLP3030-Q1 汽车 DMD 的 3 倍以上,能够实 现更亮、更大的显示效果,从而实现更佳的观看体验。 该芯片组与 LED 和投影仪配合使用,可实现 125% NTSC 的深度饱和色彩、超过 1,000 流明的超高亮度 以及大于 100:1 的调光比。DLP5532-Q1 汽车 DMD 微 镜阵列针对底部照明而配置,可实现更高效率和更紧凑 的光学引擎设计。S450 封装针对 DMD 阵列而言具有 低热阻的特点,可实现更高效的热解决方案。

为了帮助设计和制造基于 DLP 技术的符合汽车标准的 投影仪,可利用许多老牌光学模块制造商和设计公司来 支持您的设计。

#### 器件信息

|            | nn                       |                   |
|------------|--------------------------|-------------------|
| 器件型号       | <b>封装</b> <sup>(1)</sup> | 封装尺寸(标称值)         |
| DLP5532-Q1 | FYS (149)                | 22.30mm × 32.20mm |

如需了解所有可用封装,请参阅数据表末尾的可订购产品附 录。



DLP5532-Q1 TI DLP® 芯片组系统方框图



# **Table of Contents**

| 7.4 System Optical Considerations               | 20                                            |
|-------------------------------------------------|-----------------------------------------------|
| 7.5 Micromirror Array Temperature Calculation   | 2                                             |
| 7.6 Micromirror Landed-On/Landed-Off Duty Cycle | 23                                            |
|                                                 | 2                                             |
|                                                 | 24                                            |
| 8.2 Typical Application                         |                                               |
|                                                 | 2                                             |
|                                                 | 27                                            |
| 9.2 Power Supply Power-Down Procedure           | 2                                             |
| 9.3 Power Supply Sequencing Requirements        | 28                                            |
| 10 Layout                                       |                                               |
| 10.1 Layout Guidelines                          |                                               |
|                                                 |                                               |
| 11.1 Device Support                             |                                               |
|                                                 | 30                                            |
| 11.3 支持资源                                       | 30                                            |
| 11.4 Trademarks                                 | 30                                            |
| 11.5 静电放电警告                                     | 3                                             |
| 11.6 DMD Handling                               | 3                                             |
| 11.7 术语表                                        | 3 <sup>-</sup>                                |
|                                                 |                                               |
| Information                                     | 3 <sup>-</sup>                                |
|                                                 |                                               |
|                                                 | 7.5 Micromirror Array Temperature Calculation |

# 4 Revision History

注:以前版本的页码可能与当前版本的页码不同

| DATE      | REVISION | NOTES           |
|-----------|----------|-----------------|
| June 2021 | *        | Initial Release |

# **5 Pin Configuration and Functions**



图 5-1. FYS Package 149-Pin CPGA Bottom View

### **Pin Functions - Connector Pins**

| PIN         |     | TVDE | CICNAL  | DATA DATE | DESCRIPTION    |
|-------------|-----|------|---------|-----------|----------------|
| NAME        | NO. | TYPE | SIGNAL  | DATA RATE | DESCRIPTION    |
| DATA INPUTS |     |      |         |           |                |
| D_AN(0)     | L2  | I    | SubLVDS | Double    | Data, Negative |
| D_AN(1)     | K2  | I    | SubLVDS | Double    | Data, Negative |
| D_AN(2)     | J2  | I    | SubLVDS | Double    | Data, Negative |
| D_AN(3)     | H2  | I    | SubLVDS | Double    | Data, Negative |
| D_AN(4)     | F2  | I    | SubLVDS | Double    | Data, Negative |
| D_AN(5)     | E2  | I    | SubLVDS | Double    | Data, Negative |
| D_AN(6)     | D2  | I    | SubLVDS | Double    | Data, Negative |
| D_AN(7)     | C2  | I    | SubLVDS | Double    | Data, Negative |
| D_AP(0)     | L1  | I    | SubLVDS | Double    | Data, Positive |
| D_AP(1)     | K1  | I    | SubLVDS | Double    | Data, Positive |
| D_AP(2)     | J1  | I    | SubLVDS | Double    | Data, Positive |
| D_AP(3)     | H1  | I    | SubLVDS | Double    | Data, Positive |
| D_AP(4)     | F1  | I    | SubLVDS | Double    | Data, Positive |
| D_AP(5)     | E1  | I    | SubLVDS | Double    | Data, Positive |
| D_AP(6)     | D1  | I    | SubLVDS | Double    | Data, Positive |
| D_AP(7)     | C1  | I    | SubLVDS | Double    | Data, Positive |
| D_BN(0)     | K19 | I    | SubLVDS | Double    | Data, Negative |
| D_BN(1)     | J19 | I    | SubLVDS | Double    | Data, Negative |
| D_BN(2)     | H19 | I    | SubLVDS | Double    | Data, Negative |
| D_BN(3)     | G19 | I    | SubLVDS | Double    | Data, Negative |
| D_BN(4)     | E19 | I    | SubLVDS | Double    | Data, Negative |
| D_BN(5)     | D19 | I    | SubLVDS | Double    | Data, Negative |
| D_BN(6)     | C19 | I    | SubLVDS | Double    | Data, Negative |
| D_BN(7)     | B19 | I    | SubLVDS | Double    | Data, Negative |



# **Pin Functions - Connector Pins (continued)**

| PIN               |       |        |         | lector Pins (co |                                                        |
|-------------------|-------|--------|---------|-----------------|--------------------------------------------------------|
| NAME              | NO.   | TYPE   | SIGNAL  | DATA RATE       | DESCRIPTION                                            |
| D_BP(0)           | K20   | ı      | SubLVDS | Double          | Data, Positive                                         |
| D_BP(1)           | J20   | ļ      | SubLVDS | Double          | Data, Positive                                         |
| D_BP(2)           | H20   | I      | SubLVDS | Double          | Data, Positive                                         |
| D_BP(3)           | G20   | I      | SubLVDS | Double          | Data, Positive                                         |
| D_BP(4)           | E20   | I      | SubLVDS | Double          | Data, Positive                                         |
| D_BP(5)           | D20   | I      | SubLVDS | Double          | Data, Positive                                         |
| D_BP(6)           | C20   | ı      | SubLVDS | Double          | Data, Positive                                         |
| D_BP(7)           | B20   | ı      | SubLVDS | Double          | Data, Positive                                         |
| DCLK_AN           | G2    | 1      | SubLVDS | Double          | Clock, Negative                                        |
| DCLK_AP           | G1    | I      | SubLVDS | Double          | Clock, Positive                                        |
| DCLK_BN           | F19   | I      | SubLVDS | Double          | Clock, Negative                                        |
| DCLK_BP           | F20   | Į      | SubLVDS | Double          | Clock, Positive                                        |
| LS_CLKN           | R3    | ļ      | SubLVDS | Single          | Clock for Low Speed Interface, Negative                |
| LS_CLKP           | Т3    | I      | SubLVDS | Single          | Clock for Low Speed Interface, Positive                |
| LS_WDATAN         | R2    | ļ      | SubLVDS | Single          | Write Data for Low Speed Interface, Negative           |
| LS_WDATAP         | T2    | I      | SubLVDS | Single          | Write Data for Low Speed Interface, Positive           |
| CONTROL INPUTS    |       |        |         |                 |                                                        |
| DMD_DEN_ARSTZ     | T10   | I      | LPSDR   |                 | Asynchronous Reset Active Low. Logic High Enables DMD. |
| LS_RDATA_A        | T5    | 0      | LPSDR   | Single          | Read Data for Low Speed Interface                      |
| LS_RDATA_B        | T6    | 0      | LPSDR   | Single          | Read Data for Low Speed Interface                      |
| TEMPERATURE SENSE | DIODE |        | 1       |                 |                                                        |
| TEMP_N            | P1    | 0      |         |                 | Calibrated temperature diode used to assist            |
| TEMP_P            | N1    | I      |         |                 | accurate temperature measurements of DMD die.          |
| RESERVED PINS     |       |        |         |                 |                                                        |
| VCCH              | A8    | Ground |         |                 |                                                        |
| VCCH              | A9    | Ground |         |                 |                                                        |
| VCCH              | A10   | Ground |         |                 | Reserved Pin. Connect to Ground.                       |
| VCCH              | B8    | Ground |         |                 | Reserved Fin. Connect to Ground.                       |
| VCCH              | В9    | Ground |         |                 |                                                        |
| VCCH              | B10   | Ground |         |                 |                                                        |
| VSSH              | A11   | Ground |         |                 |                                                        |
| VSSH              | A12   | Ground |         |                 |                                                        |
| VSSH              | A13   | Ground |         |                 | Reserved Pin. Connect to Ground.                       |
| VSSH              | B11   | Ground |         |                 | Reserved Pin. Connect to Ground.                       |
| VSSH              | B12   | Ground |         |                 |                                                        |
| VSSH              | B13   | Ground |         |                 |                                                        |



# **Pin Functions - Connector Pins (continued)**

| PIN     |     |       |        | lector Filis (co |                                                         |  |  |  |
|---------|-----|-------|--------|------------------|---------------------------------------------------------|--|--|--|
| NAME    | NO. | TYPE  | SIGNAL | DATA RATE        | DESCRIPTION                                             |  |  |  |
| POWER   |     |       |        |                  |                                                         |  |  |  |
| VBIAS   | T7  | Power |        |                  | Supply voltage for positive bias level at               |  |  |  |
| VBIAS   | T15 | Power |        |                  | micromirrors.                                           |  |  |  |
| VOFFSET | Т9  | Power |        |                  |                                                         |  |  |  |
| VOFFSET | T13 | Power |        |                  |                                                         |  |  |  |
| VOFFSET | A5  | Power |        |                  | Supply voltage for High Voltage CMOS core               |  |  |  |
| VOFFSET | B5  | Power |        |                  | logic. Supply voltage for offset level at micromirrors. |  |  |  |
| VOFFSET | A16 | Power |        |                  |                                                         |  |  |  |
| VOFFSET | B16 | Power |        |                  |                                                         |  |  |  |
| VRESET  | T8  | Power |        |                  | Supply voltage for negative reset level at              |  |  |  |
| VRESET  | T14 | Power |        |                  | micromirrors.                                           |  |  |  |
| VDD     | R4  | Power |        |                  |                                                         |  |  |  |
| VDD     | R10 | Power |        |                  |                                                         |  |  |  |
| VDD     | R11 | Power |        |                  |                                                         |  |  |  |
| VDD     | R20 | Power |        |                  |                                                         |  |  |  |
| VDD     | N2  | Power |        |                  |                                                         |  |  |  |
| VDD     | M20 | Power |        |                  |                                                         |  |  |  |
| VDD     | L3  | Power |        |                  | Supply voltage for Low Voltage CMOS core logic;         |  |  |  |
| VDD     | K18 | Power |        |                  | for LPSDR inputs; for normal high level at              |  |  |  |
| VDD     | Н3  | Power |        |                  | micromirror address electrodes.                         |  |  |  |
| VDD     | G18 | Power |        |                  |                                                         |  |  |  |
| VDD     | E3  | Power |        |                  |                                                         |  |  |  |
| VDD     | D18 | Power |        |                  |                                                         |  |  |  |
| VDD     | C3  | Power |        |                  |                                                         |  |  |  |
| VDD     | A6  | Power |        |                  |                                                         |  |  |  |
| VDD     | A18 | Power |        |                  |                                                         |  |  |  |
| VDDI    | T4  | Power |        |                  |                                                         |  |  |  |
| VDDI    | R1  | Power |        |                  |                                                         |  |  |  |
| VDDI    | М3  | Power |        |                  |                                                         |  |  |  |
| VDDI    | L18 | Power |        |                  |                                                         |  |  |  |
| VDDI    | J3  | Power |        |                  | Supply voltage for SubLVDS receivers.                   |  |  |  |
| VDDI    | H18 | Power |        |                  | Outphis voltage for outper Do receivers.                |  |  |  |
| VDDI    | F3  | Power |        |                  |                                                         |  |  |  |
| VDDI    | E18 | Power |        |                  |                                                         |  |  |  |
| VDDI    | В3  | Power |        |                  |                                                         |  |  |  |
| VDDI    | B18 | Power |        |                  |                                                         |  |  |  |



# **Pin Functions - Connector Pins (continued)**

| PIN  | PIN PUNCTIONS - Connector Pins (continued) |        |        |           |                                      |  |  |  |
|------|--------------------------------------------|--------|--------|-----------|--------------------------------------|--|--|--|
| NAME | NO.                                        | TYPE   | SIGNAL | DATA RATE | DESCRIPTION                          |  |  |  |
| VSS  | T1                                         | Ground |        |           |                                      |  |  |  |
| VSS  | T16                                        | Ground |        |           |                                      |  |  |  |
| VSS  | T19                                        | Ground |        |           |                                      |  |  |  |
| VSS  | T20                                        | Ground |        |           |                                      |  |  |  |
| VSS  | R5                                         | Ground |        |           |                                      |  |  |  |
| VSS  | R6                                         | Ground |        |           |                                      |  |  |  |
| VSS  | R7                                         | Ground |        |           |                                      |  |  |  |
| VSS  | R8                                         | Ground |        |           |                                      |  |  |  |
| VSS  | R9                                         | Ground |        |           |                                      |  |  |  |
| VSS  | R13                                        | Ground |        |           |                                      |  |  |  |
| VSS  | R14                                        | Ground |        |           |                                      |  |  |  |
| VSS  | R15                                        | Ground |        |           |                                      |  |  |  |
| VSS  | P2                                         | Ground |        |           |                                      |  |  |  |
| VSS  | P3                                         | Ground |        |           |                                      |  |  |  |
| VSS  | P20                                        | Ground |        |           |                                      |  |  |  |
| VSS  | N19                                        | Ground |        |           |                                      |  |  |  |
| VSS  | N20                                        | Ground |        |           |                                      |  |  |  |
| VSS  | M1                                         | Ground |        |           |                                      |  |  |  |
| VSS  | M2                                         | Ground |        |           | Common return Cround for all names   |  |  |  |
| VSS  | L19                                        | Ground |        |           | Common return. Ground for all power. |  |  |  |
| VSS  | L20                                        | Ground |        |           |                                      |  |  |  |
| VSS  | K3                                         | Ground |        |           |                                      |  |  |  |
| VSS  | J18                                        | Ground |        |           |                                      |  |  |  |
| VSS  | G3                                         | Ground |        |           |                                      |  |  |  |
| VSS  | F18                                        | Ground |        |           |                                      |  |  |  |
| VSS  | D3                                         | Ground |        |           |                                      |  |  |  |
| VSS  | C18                                        | Ground |        |           |                                      |  |  |  |
| VSS  | B2                                         | Ground |        |           |                                      |  |  |  |
| VSS  | B4                                         | Ground |        |           |                                      |  |  |  |
| VSS  | B15                                        | Ground |        |           |                                      |  |  |  |
| VSS  | B17                                        | Ground |        |           |                                      |  |  |  |
| VSS  | A3                                         | Ground |        |           |                                      |  |  |  |
| VSS  | A4                                         | Ground |        |           |                                      |  |  |  |
| VSS  | A7                                         | Ground |        |           |                                      |  |  |  |
| VSS  | A15                                        | Ground |        |           |                                      |  |  |  |
| VSS  | A17                                        | Ground |        |           |                                      |  |  |  |
| VSS  | A19                                        | Ground |        |           |                                      |  |  |  |
| VSS  | A20                                        | Ground |        |           |                                      |  |  |  |



# **Pin Functions - Test Pads**

| NUMBER | SYSTEM BOARD   |
|--------|----------------|
| T11    | Do not connect |
| T12    | Do not connect |
| T17    | Do not connect |
| T18    | Do not connect |
| R12    | Do not connect |
| R16    | Do not connect |
| R17    | Do not connect |
| R18    | Do not connect |
| R19    | Do not connect |
| P18    | Do not connect |
| P19    | Do not connect |
| N3     | Do not connect |
| N18    | Do not connect |
| M18    | Do not connect |
| M19    | Do not connect |
| B6     | Do not connect |
| B7     | Do not connect |
| B14    | Do not connect |
| A14    | Do not connect |



# **6 Specifications**

# **6.1 Absolute Maximum Ratings**

see (1)

|                               |                                                                                      | MIN   | NOM MAX    | UNIT               |
|-------------------------------|--------------------------------------------------------------------------------------|-------|------------|--------------------|
| SUPPLY VOLTAGE                |                                                                                      |       |            |                    |
| VDD                           | Supply voltage for LVCMOS core logic<br>Supply voltage for LPSDR low speed interface | - 0.5 | 2.3        | V                  |
| VDDI                          | Supply voltage for SubLVDS receivers                                                 | - 0.5 | 2.3        | V                  |
| VOFFSET                       | Supply voltage for HVCMOS and micromirror electrode                                  | - 0.5 | 8.75       | V                  |
| VBIAS                         | Supply voltage for micromirror electrode                                             | - 0.5 | 17         | V                  |
| VRESET                        | Supply voltage for micromirror electrode                                             | - 11  | 0.5        | V                  |
| VDDI - VDD                    | Supply voltage delta (absolute value)                                                |       | 0.3        | V                  |
| VBIAS - VOFFSET               | Supply voltage delta (absolute value)                                                |       | 8.75       | V                  |
| VBIAS - VRESET                | Supply voltage delta (absolute value)                                                |       | 28         | V                  |
| INPUT VOLTAGE                 |                                                                                      |       |            |                    |
| Input voltage for other input | s LPSDR                                                                              | - 0.5 | VDD + 0.5  | V                  |
| Input voltage for other input | s SubLVDS                                                                            | - 0.5 | VDDI + 0.5 | V                  |
| INPUT PINS                    |                                                                                      |       |            |                    |
| V <sub>ID</sub>               | SubLVDS input differential voltage (absolute value)                                  |       | 810        | mV                 |
| I <sub>ID</sub>               | SubLVDS input differential current                                                   |       | 10         | mA                 |
| TEMPERATURE DIODE             |                                                                                      |       |            |                    |
| I <sub>TEMP_DIODE</sub>       | Max current source into temperature diode                                            |       | 120        | μ <b>А</b>         |
| ENVIRONMENTAL                 |                                                                                      |       |            |                    |
| ILL <sub>OVERFILL</sub>       | Illumination overfill maximum heat load in area shown in         6-1                 |       | 37         | mW/mm <sup>2</sup> |
| T <sub>ARRAY</sub>            | Operating DMD array temperature                                                      | - 40  | 105        | °C                 |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device is not implied at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure above or below the Recommended Operating Conditions for extended periods may affect device reliability.

# **6.2 Storage Conditions**

Applicable for the DMD as a component or non-operating in a system.

|                  |                         | MIN  | MAX | UNIT |
|------------------|-------------------------|------|-----|------|
| T <sub>stg</sub> | DMD storage temperature | - 40 | 125 | °C   |

# 6.3 ESD Ratings

|   |                    |                         |                                       | VALUE                |       | UNIT |
|---|--------------------|-------------------------|---------------------------------------|----------------------|-------|------|
|   | V                  | Electrostatic discharge | Human body model (HBM), per AEC Q100  | J-002 <sup>(1)</sup> | ±2000 | V    |
| Ľ | V <sub>(ESD)</sub> | Liectiostatic discharge | Charged device model (CDM), per AEC Q | 100-011              | ±750  | V    |

Product Folder Links: DLP5530S-Q1

(1) AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.



# **6.4 Recommended Operating Conditions**

Over operating free-air temperature range (unless otherwise noted)(1)

|                         |                                                                                      | MIN   | NOM  | MAX    | UNIT               |
|-------------------------|--------------------------------------------------------------------------------------|-------|------|--------|--------------------|
| SUPPLY VOLTAGE RA       | NGE                                                                                  |       |      |        |                    |
| VDD                     | Supply voltage for LVCMOS core logic<br>Supply voltage for LPSDR low-speed interface | 1.7   | 1.8  | 1.95   | V                  |
| VDDI                    | Supply voltage for SubLVDS receivers                                                 | 1.7   | 1.8  | 1.95   | V                  |
| VOFFSET                 | Supply voltage for HVCMOS and micromirror electrode                                  | 8.25  | 8.5  | 8.75   | V                  |
| VBIAS                   | Supply voltage for mirror electrode                                                  | 15.5  | 16   | 16.5   | V                  |
| VRESET                  | Supply voltage for micromirror electrode                                             | - 9.5 | - 10 | - 10.5 | V                  |
| VDDI - VDD              | Supply voltage delta (absolute value)                                                |       |      | 0.3    | V                  |
| VBIAS - VOFFSET         | Supply voltage delta (absolute value)                                                |       |      | 8.75   | V                  |
| CLOCK FREQUENCY         |                                                                                      |       |      |        |                    |
| $f_{\sf max}$           | Clock frequency for low speed interface LS_CLK                                       |       |      | 120    | MHz                |
| $f_{\sf max}$           | Clock frequency for high speed interface DCLK                                        |       |      | 600    | MHz                |
|                         | Duty cycle distortion DCLK                                                           | 44%   |      | 56%    |                    |
| SUBLVDS INTERFACE       |                                                                                      |       |      |        |                    |
| V <sub>ID</sub>         | SubLVDS input differential voltage (absolute value) <sup>(2)</sup>                   | 150   | 250  | 350    | mV                 |
| V <sub>CM</sub>         | Common mode voltage (2)                                                              | 700   | 900  | 1100   | mV                 |
| Z <sub>LINE</sub>       | Line differential impedance (PWB/trace)                                              | 90    | 100  | 110    | Ω                  |
| Z <sub>IN</sub>         | Internal differential termination resistance <sup>(3)</sup>                          | 80    | 100  | 120    | Ω                  |
| ENVIRONMENTAL           |                                                                                      |       |      |        |                    |
| T <sub>ARRAY</sub>      | Operating DMD array temperature <sup>(5)</sup>                                       | - 40  |      | 105    | °C                 |
| ILL <sub>UV</sub>       | Illumination, wavelength < 395 nm <sup>(4)</sup>                                     |       |      | 2      | mW/cm <sup>2</sup> |
| ILL <sub>OVERFILL</sub> | Illumination overfill maximum heat load in area shown in 图 6-1                       |       |      | 28     | mW/mm <sup>2</sup> |

- (1) Recommended Operating Conditions are applicable after the DMD is installed in the final product.
- (2) See 图 6-6 and 图 6-7
- (3) See **§** 6-8
- (4) The maximum operation conditions for operating temperature and UV illumination shall not be implemented simultaneously.
- (5) Operating profile information for device micromirror landed duty-cycle and temperature may be provided if requested.



图 6-1. Illumination Overfill Diagram



### 6.5 Thermal Information

|                    | FYS (CPGA)                            | UNIT |      |  |
|--------------------|---------------------------------------|------|------|--|
|                    | 149 PINS                              |      |      |  |
| Thermal resistance | Active area-to-test point 1 (TP1) (1) | 1.1  | °C/W |  |

(1) The DMD is designed to conduct absorbed and dissipated heat to the back of the package. The cooling system must be capable of maintaining the package within the temperature range specified in † 6.4. The total heat load on the DMD is largely driven by the incident light absorbed by the active area, although other contributions include light energy absorbed by the window aperture and electrical power dissipation of the array. Optical systems should be designed to minimize the light energy falling outside the window clear aperture since any additional thermal load in this area can significantly degrade the reliability of the device.

### 6.6 Electrical Characteristics

Over operating free-air temperature range (unless otherwise noted) (1)

|                     | PARAMETER                                       | TEST CONDITIONS                       | MIN       | TYP MAX                               | UNIT |
|---------------------|-------------------------------------------------|---------------------------------------|-----------|---------------------------------------|------|
| CURRENT             |                                                 | <u>'</u>                              |           |                                       |      |
| I <sub>DD</sub>     | Supply current: VDD <sup>(2)</sup>              | VDD = 1.95 V                          |           | 310                                   | mA   |
| I <sub>DDI</sub>    | Supply current: VDDI <sup>(2)</sup>             | VDDI = 1.95 V                         |           | 55                                    | mA   |
| I <sub>OFFSET</sub> | Supply current: VOFFSET                         | VOFFSET = 8.75 V                      |           | 6                                     | mA   |
| I <sub>BIAS</sub>   | Supply current: VBIAS                           | VBIAS = 16.5 V                        |           | 1                                     | mA   |
| I <sub>RESET</sub>  | Supply current: VRESET                          | VRESET = -10.5 V                      |           | -4.5                                  | mA   |
| POWER               |                                                 | ,                                     |           | · · · · · · · · · · · · · · · · · · · |      |
| P <sub>DD</sub>     | Supply power dissipation: VDD <sup>(2)</sup>    | VDD = 1.95 V                          |           | 604.5                                 | mW   |
| P <sub>DDI</sub>    | Supply power dissipation: VDDI <sup>(2)</sup>   | VDDI = 1.95 V                         |           | 107.25                                | mW   |
| P <sub>OFFSET</sub> | Supply power dissipation: VOFFSET               | VOFFSET = 8.75 V                      |           | 52.5                                  | mW   |
| P <sub>BIAS</sub>   | Supply power dissipation: VBIAS                 | VBIAS = 16.5 V                        |           | 16.5                                  | mW   |
| P <sub>RESET</sub>  | Supply power dissipation: VRESET                | VRESET = -10.5 V                      |           | 47.25                                 | mW   |
| P <sub>TOTAL</sub>  | Supply power dissipation: Total                 |                                       |           | 828                                   | mW   |
| LPSDR INP           | UT <sup>(3)</sup>                               | ,                                     |           | · · · · · · · · · · · · · · · · · · · |      |
| V <sub>IH(DC)</sub> | DC input high voltage                           |                                       | 0.7 × VDD | VDD + 0.3                             | V    |
| V <sub>IL(DC)</sub> | DC input low voltage                            |                                       | - 0.3     | 0.3 × VDD                             | V    |
| V <sub>IH(AC)</sub> | AC input high voltage                           |                                       | 0.8 × VDD | VDD + 0.3                             | V    |
| V <sub>IL(AC)</sub> | AC input low voltage                            |                                       | - 0.3     | 0.2 × VDD                             | V    |
| $\Delta V_T$        | Hysteresis (V <sub>T+</sub> - V <sub>T-</sub> ) | See 图 6-9                             | 0.1 × VDD | 0.4 × VDD                             | V    |
| I <sub>IL</sub>     | Low - level input current                       | VDD = 1.95 V; V <sub>I</sub> = 0 V    | - 100     |                                       | nA   |
| I <sub>IH</sub>     | High - level input current                      | VDD = 1.95 V; V <sub>I</sub> = 1.95 V |           | 300                                   | nA   |
| LPSDR OU            | TPUT (4)                                        |                                       |           | I                                     |      |
| V <sub>OH</sub>     | DC output high voltage                          | I <sub>OH</sub> = -2mA                | 0.8 × VDD |                                       | V    |
| V <sub>OL</sub>     | DC output low voltage                           | I <sub>OL</sub> = 2mA                 |           | 0.2 × VDD                             | V    |
| CAPACITAN           | NCE                                             |                                       |           |                                       |      |
| _                   | Input capacitance LPSDR                         | f = 1 MHz                             |           | 10                                    |      |
| C <sub>IN</sub>     | Input capacitance SubLVDS                       | f = 1 MHz                             |           | 20                                    | pF   |
| C <sub>OUT</sub>    | Output capacitance                              | f = 1 MHz                             |           | 10                                    | pF   |
| C <sub>RESET</sub>  | Reset group capacitance                         | f = 1 MHz (1152 X 144 micromirrors)   | 350       | 400 450                               | pF   |
| C <sub>TEMP</sub>   | Temperature sense diode capacitance             | f = 1 MHz                             |           | 20                                    | pF   |

Product Folder Links: DLP5530S-Q1

- (1) Device electrical characteristics are over Recommended Operating Conditions unless otherwise noted.
- (2) Supply power dissipation based on non compressed commands and data.
- (3) LPSDR input specifications are for pin DMD DEN ARSTZ.
- (4) LPSDR output specification is for pins LS\_RDATA\_A and LS\_RDATA\_B.



# 6.7 Timing Requirements

Device electrical characteristics are over Recommended Operating Conditions unless otherwise noted

|                                 |                                           |                                            | MIN  | NOM M | AX UNIT |
|---------------------------------|-------------------------------------------|--------------------------------------------|------|-------|---------|
| LPSDR                           |                                           |                                            |      |       |         |
| t <sub>r</sub>                  | Rise slew rate (1)                        | (20% to 80%) × VDD                         | 0.25 |       | V/ns    |
| t <sub>f</sub>                  | Fall slew rate (1)                        | (80% to 20%) × VDD                         | 0.25 |       | V/ns    |
| t <sub>W(H)</sub>               | Pulse duration LS_CLK high <sup>(3)</sup> | 50% to 50% reference points                | 0.75 |       | ns      |
| t <sub>W(L)</sub>               | Pulse duration LS_CLK low <sup>(3)</sup>  | 50% to 50% reference points                | 0.75 |       | ns      |
| t <sub>su</sub>                 | Setup time <sup>(3)</sup>                 | LS_WDATA valid before LS_CLK ↑ or LS_CLK ↓ | 1.5  |       | ns      |
| t <sub>h</sub>                  | Hold time <sup>(3)</sup>                  | LS_WDATA valid after LS_CLK ↑ or LS_CLK ↓  | 1.5  |       | ns      |
| SubLVDS                         |                                           |                                            |      |       |         |
| t <sub>r</sub>                  | Rise slew rate <sup>(2)</sup>             | 20% to 80% reference points                | 0.7  | 1     | V/ns    |
| t <sub>f</sub>                  | Fall slew rate <sup>(2)</sup>             | 80% to 20% reference points                | 0.7  | 1     | V/ns    |
| t <sub>c</sub>                  | Cycle time DCLK <sup>(3)</sup>            |                                            | 1.61 | 1.67  | ns      |
| t <sub>W(H)</sub>               | Pulse duration DCLK high <sup>(3)</sup>   | 50% to 50% reference points                | 0.75 |       | ns      |
| t <sub>W(L)</sub>               | Pulse duration DCLK low <sup>(3)</sup>    | 50% to 50% reference points                | 0.75 |       | ns      |
| t <sub>WINDOW</sub>             | Window time <sup>(3) (4)</sup>            | Setup time + Hold time                     | 0.3  | ,     | ns      |
| t <sub>LVDS-ENABLE+REFGEN</sub> | Power-up receiver <sup>(5)</sup>          |                                            |      | 20    | 000 ns  |

- (1) Specification is for DMD\_DEN\_ARSTZ pin. Refer to LPSDR input rise and fall slew rate in 🛭 6-2
- (2) See \( \bigsize 6-3
- (3) See 🖺 6-4
- (4) See 图 6-5
- (5) Specification is for SubLVDS receiver time only and does not take into account commanding and latency after commanding.



图 6-2. LPSDR Input Rise and Fall Slew Rate





图 6-3. SubLVDS Input Rise and Fall Slew Rate



图 6-4. SubLVDS Switching Parameters



(1) High-speed training scan window

图 6-5. High-Speed Training Scan Window





图 6-6. SubLVDS Voltage Parameters



图 6-7. SubLVDS Waveform Parameters



图 6-8. SubLVDS Equivalent Input Circuit



图 6-9. LPSDR Input Hysteresis

# **6.8 Switching Characteristics**

Over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                 | PARAMETER                                                                                                                  | TEST CONDITIONS        | MIN | TYP MAX | UNIT |
|-----------------|----------------------------------------------------------------------------------------------------------------------------|------------------------|-----|---------|------|
| t <sub>PD</sub> | Output propagation, clock to Q, rising edge of LS_CLK (differential clock signal) input to LS_RDATA output. <sup>(2)</sup> | C <sub>L</sub> = 45 pF |     | 15      | ns   |
|                 | Slew rate, LS_RDATA                                                                                                        |                        | 0.5 |         | V/ns |
|                 | Output duty cycle distortion, LS_RDATA_A and LS_RDATA_B                                                                    |                        | 40% | 60%     |      |

- (1) Device electrical characteristics are over Recommended Operating Conditions unless otherwise noted.
- (2) See 图 6-10 and 图 6-11



图 6-10. LPSDR Read Out

Timing specification reference point



图 6-11. Test Load Circuit for Output Propagation Measurement



# 6.9 System Mounting Interface Loads

| PARAMETER                                                         | MIN | NOM | MAX   | UNIT |  |
|-------------------------------------------------------------------|-----|-----|-------|------|--|
| Condition 1: Maximum load evenly distributed within each area (1) |     |     |       |      |  |
| Thermal Interface Area                                            |     |     | 110.8 | N    |  |
| Electrical Interface Area                                         |     |     | 111.3 | IN   |  |
| Condition 2: Maximum load evenly distributed within each area (1) |     |     |       |      |  |
| Thermal Interface Area                                            |     |     | 0     | N    |  |
| Electrical Interface Area                                         |     |     | 222.1 | N    |  |

### (1) See **8** 6-12



图 6-12. System Interface Loads

# 6.10 Physical Characteristics of the Micromirror Array

|   | PARAMETER                                                          | VALUE                          | UNIT   |                   |
|---|--------------------------------------------------------------------|--------------------------------|--------|-------------------|
| М | Number of active columns <sup>(1)</sup>                            |                                | 1152   | micromirrors      |
| N | Number of active rows <sup>(1)</sup>                               |                                | 1152   | micromirrors      |
| 3 | Micromirror (pixel) pitch - diagonal <sup>(1)</sup>                |                                | 7.6    | μm                |
| Р | Micromirror (pixel) pitch - horizontal and vertical <sup>(1)</sup> |                                | 10.8   | μm                |
|   | Micromirror active array width                                     | (P × M) + (P / 2)              | 12.447 | mm                |
|   | Micromirror active array height                                    | (P x N) / 2 + (P / 2)          | 6.226  | mm                |
|   | Micromirror active border                                          | Pond of micromirrors (POM) (2) | 10     | micromirrors/side |

<sup>(1)</sup> See **8** 6-13

<sup>(2)</sup> The structure and qualities of the border around the active array includes a band of partially functional micromirrors called the POM. These micromirrors are structurally and/or electrically prevented from tilting toward the bright or ON state, but still require an electrical bias to tilt toward OFF.





图 6-13. Micromirror Array Physical Characteristics



### **6.11 Micromirror Array Optical Characteristics**

| PARAMETER                                             | TEST CONDITIONS                 | MIN | NOM | MAX | UNIT         |
|-------------------------------------------------------|---------------------------------|-----|-----|-----|--------------|
| Micromirror tilt angle                                | DMD landed state <sup>(1)</sup> |     | 12  |     | degree       |
| Micromirror tilt angle tolerance <sup>(2)</sup>       |                                 | - 1 |     | 1   | degree       |
| DMD efficiency <sup>(3)</sup>                         | 420 nm - 700 nm <sup>(4)</sup>  |     | 66% |     |              |
| Number of non-operational micromirrors <sup>(4)</sup> | Adjacent micromirrors           |     |     | 0   | micromirrors |
| Number of non-operational microminors                 | Non-adjacent micromirrors       |     |     | 10  | micromirrors |

- (1) Measured relative to the plane formed by the overall micromirror array at 25°C.
- (2) For some applications, it is critical to account for the micromirror tilt angle variation in the overall optical system design. With some optical system designs, the micromirror tilt angle variation within a device may result in perceivable non-uniformities in the light field reflected from the micromirror array. With some optical system designs, the micromirror tilt angle variation between devices may result in colorimetry variations, system efficiency variations, or system contrast variations.
- (3) DMD efficiency is measured photopically under the following conditions: 24° illumination angle, F/2.4 illumination and collection apertures, uniform source spectrum (halogen), uniform pupil illumination, the optical system is telecentric at the DMD, and the efficiency numbers are measured with 100% electronic micromirror landed duty-cycle and do not include system optical efficiency or overfill loss. This number is measured under conditions described above and deviations from these specified conditions could result in a different efficiency value in a different optical system. The factors that can influence the DMD efficiency related to system application include: light source spectral distribution and diffraction efficiency at those wavelengths (especially with discrete light sources such as LEDs or lasers), and illumination and collection apertures (F/#) and diffraction efficiency. The interaction of these system factors as well as the DMD efficiency factors that are not system dependent are described in detail in DLPA083A
- (4) A non-operational micromirror is defined as a micromirror that is unable to transition between the on-state and off-state positions.

#### 6.12 Window Characteristics

| PARAM                       | ETER | MIN    | NOM              | MAX     | UNIT |
|-----------------------------|------|--------|------------------|---------|------|
| Window material designation |      | (      | Corning Eagle XG |         |      |
| Window refractive index     |      | 1.5119 |                  |         |      |
| Window aperture (1)         |      |        |                  | See (1) |      |

(1) See the mechanical package ICD for details regarding the size and location of the window aperture.

### 6.13 Chipset Component Usage Specification

The DLP5532-Q1 is a component of a chipset. Reliable function and operation of the DLP5532-Q1 requires that it be used in conjunction with the TPS99000-Q1 and DLPC230-Q1, and includes components that contain or implement TI DMD control technology. TI DMD control technology consists of the TI technology and devices used for operating or controlling a DLP DMD.

备注

TI assumes no responsibility for image quality artifacts or DMD failures caused by optical system operating conditions exceeding limits described previously.

Product Folder Links: DLP5530S-Q1



### 7 Detailed Description

### 7.1 Overview

The DLP5532-Q1 Automotive DMD consists of 1,327,104 highly reflective, digitally switchable, micrometer-sized mirrors organized in a two-dimensional array. As shown in Figure 6-13, the micromirror array consists of 1152 micromirror columns × 1152 micromirror rows in a diamond pixel configuration with a 2:1 aspect ratio.

Around the perimeter of the  $1152 \times 1152$  array of micromirrors is a uniform band of border micromirrors called the Pond of Micromirrors (POM). The border micromirrors are not user-addressable. The border micromirrors land in the  $-12^{\circ}$  position once power has been applied to the device. There are 10 border micromirrors on each side of the  $1152 \times 1152$  active array.

Due to the diamond pixel configuration, the columns of each odd row are offset by half a pixel from the columns of the even row. Each mirror is switchable between two discrete angular positions: – 12° and +12°. The mirrors are illuminated from the bottom which allows for compact and efficient system optical design.

Although the native resolution of the DLP5532-Q1 is 1152 × 1152, when paired with the DLPC230-Q1 controller, the DLP5532-Q1 can be driven with different resolutions to utilize the 2:1 aspect ratio. Please see the DLPC230-Q1 automotive DMD controller data sheet (DLPS054) for a list of supported resolutions. Diamond pixel arrays also have the capability to increase display resolution beyond native resolution. Future controllers or video formatters may take advantage of this enhanced resolution.

### 7.2 Functional Block Diagram



### 7.3 Feature Description

The DLP5532-Q1 consists of a two-dimensional array of 1-bit CMOS memory cells driven by a sub-LVDS bus from the DLPC230-Q1 and powered by the TPS99000-Q1. The temperature sensing diode is used to continuously monitor the DMD array temperature.

To ensure reliable operation the DLP5532-Q1 must be used with the DLPC230-Q1 DMD display controller and the TPS99000-Q1 system management and illumination controller.

#### 7.3.1 Sub-LVDS Data Interface

The Sub-LVDS signaling protocol was designed to enable very fast DMD data refresh rates while simultaneously maintaining low power and low emission.

Data is loaded into the SRAM under each micromirror using the sub-LVDS interface from the DLPC230-Q1. This interface consists of 16 pairs of differential data signals plus two clock pairs into two separate buses A and B loading the left and right half of the SRAM array. The data is latched on both transitions creating a double data rate (DDR) interface. The sub-LVDS interface also implements a continuous training algorithm to optimize the data and clock timing to allow for a more robust interface.

The entire DMD array of 1.3 million pixels can be updated at a rate of less than 100  $\mu$ s as a result of the high speed sub-LVDS interface.

### 7.3.2 Low Speed Interface for Control

The purpose of the low speed interface is to configure the DMD at power up and power down and to control the micromirror reset voltage levels that are synchronized with the data loading. The micromirror reset voltage controls the time when the mirrors are mechanically switched. The low speed differential interface includes 2 pairs of signals for write data and clock, and 2 single-ended signals for output (A and B).

### 7.3.3 DMD Voltage Supplies

The micromirrors require unique voltage levels to control the mechanical switching from - 12° to +12°. These voltage levels are nominally 16 V, 8.5 V, and - 10 V (VBIAS, VOFFSET, and VRESET), and are generated by the TPS99000-Q1.

#### 7.3.4 Asynchronous Reset

Reset of the DMD is required and controlled by the DLPC230-Q1 via the signal DMD DEN ARSTZ.

### 7.3.5 Temperature Sensing Diode

The DMD includes a temperature sensing diode designed to be used with the TMP411 temperature monitoring device. The DLPC230-Q1 monitors the temperature sense diode via the TMP411. The DLPC230-Q1 operation of the DMD timing can be adjusted based on the DMD array temperature, therefore this connection is essential to ensure reliable operation of the DMD.

▼ 7-1 shows the typical connection between the DLPC230-Q1, TMP411, and the DMD.



图 7-1. Temperature Sense Diode Typical Circuit Configuration

Product Folder Links: DLP5530S-Q1



### 7.3.5.1 Temperature Sense Diode Theory

A temperature sensing diode is based on the fundamental current and temperature characteristics of a transistor. The diode is formed by connecting the transistor base to the collector. Three different known currents flow through the diode and the resulting diode voltage is measured in each case. The difference in their base – emitter voltages is proportional to the absolute temperature of the transistor.

Refer to the TMP411-Q1 data sheet for detailed information about temperature diode theory and measurement. 

8 7-2 and 7-3 illustrate the relationships between the current and voltage through the diode.



图 7-2. Temperature Measurement Theory



图 7-3. Example of Delta VBE Versus Temperature

### 7.4 System Optical Considerations

Optimizing system optical performance and image performance strongly relates to optical system design parameter trades. Although it is not possible to anticipate every conceivable application, projector image and optical performance is contingent on compliance to the optical system operating conditions described in the following sections.

### 7.4.1 Numerical Aperture and Stray Light Control

The numerical aperture of the illumination and projection optics at the DMD optical area should be the same. This cone angle defined by the numerical aperture should not exceed the nominal device mirror tilt angle unless appropriate apertures are added in the illumination and/or projection pupils to block out flat-state and stray light from the projection lens. The mirror tilt angle defines the DMD's capability to separate the "On" optical path from any other light path, including undesirable flat-state specular reflections from the DMD window, DMD border structures, or other system surfaces near the DMD such as prism or lens surfaces.

Submit Document Feedback

Copyright © 2023 Texas Instruments Incorporated

#### 7.4.2 Pupil Match

TI's optical and image performance specifications assume that the exit pupil of the illumination optics is nominally centered and located at the entrance pupil position of the projection optics. Misalignment of pupils between the illumination and projection optics can degrade screen image uniformity and cause objectionable artifacts in the display's border and/or active area. These artifacts may require additional system apertures to control, especially if the numerical aperture of the system exceeds the pixel tilt angle.

#### 7.4.3 Illumination Overfill

Overfill light illuminating the area outside the active array can create artifacts from the mechanical features and other surfaces that surround the active array. These artifacts may be visible in the projected image. The illumination optical system should be designed to minimize light flux incident outside the active array and on the window aperture. Depending on the particular system's optical architecture and assembly tolerances, this amount of overfill light on the area outside of the active array may still cause artifacts to be visible.

Illumination light and overfill can also induce undesirable thermal conditions on the DMD, especially if illumination light impinges directly on the DMD window aperture or near the edge of the DMD window. Heat load on the aperture in the areas shown in [8] 6-1 should not exceed the values listed in *Recommended Operating Conditions*. This area is a 0.5-mm wide area the length of the aperture opening. The values listed in *Recommended Operating Conditions* assume a uniform distribution. For a non-uniform distribution please contact TI for additional information.

### 备注

TI ASSUMES NO RESPONSIBILITY FOR IMAGE QUALITY ARTIFACTS OR DMD FAILURES CAUSED BY OPTICAL SYSTEM OPERATING CONDITIONS EXCEEDING LIMITS DESCRIBED PREVIOUSLY.

# 7.5 Micromirror Array Temperature Calculation



图 7-4. DMD Thermal Test Points

The active array temperature can be computed analytically from measurement points on the outside of the package, the package thermal resistance, the electrical power, and the illumination heat load.

Relationship between array temperature and the reference ceramic temperature (thermocouple location TP1 in \bigsig 7-4) is provided by the following equations:

$$T_{ARRAY} = T_{CERAMIC} + (Q_{ARRAY} \times R_{ARRAY - TO - CERAMIC})$$
(1)

$$Q_{ARRAY} = Q_{ELECTRICAL} + Q_{ILLUMINATION}$$
 (2)

where



- T<sub>ARRAY</sub> = computed DMD array temperature (°C)
- T<sub>CERAMIC</sub> = measured ceramic temperature, TP1 location in 图 7-4 (°C)
- R<sub>ARRAY TO CERAMIC</sub> = DMD package thermal resistance from array to thermal test point TP1 (°C/W), see *Thermal Information*
- Q<sub>ARRAY</sub> = total power, electrical plus absorbed, on the DMD array (W)
- Q<sub>ELECTRICAL</sub> = nominal electrical power dissipation by the DMD (W)
- Q<sub>II I UMINATION</sub> = (C<sub>I 2W</sub> × SL)
- C<sub>1.2W</sub> = conversion constant for screen lumens to power on the DMD (W/lm)
- SL = measured screen lumens (Im)

Electrical power dissipation of the DMD is variable and depends on the voltages, data rates, and operating frequencies.

Absorbed power from the illumination source is variable and depends on the operating state of the mirrors and the intensity of the light source.

Equations shown above are valid for a 1 - chip DMD system with a total projection efficiency from DMD to the screen of 87%.

The constant  $C_{L2W}$  is based on the DMD array characteristics. It assumes a spectral efficiency of 300 lm/W for the projected light and illumination distribution of 83.7% on the active array, and 16.3% on the array border.

The following is a sample calculation for a typical projection application:

- 1. SL = 50 lm
- 2.  $C_{L2W} = 0.00293 \text{ W/lm}$
- 3. Q<sub>ELECTRICAL</sub> = 0.4 W (This number does not represent an actual DMD electrical power; for illustration purposes only)
- 4.  $R_{ARRAY TO CERAMIC} = 1.1$ °C/W
- 5.  $T_{CERAMIC} = 55^{\circ}C$
- 6.  $Q_{ARRAY} = 0.4 \text{ W} + (0.00293 \text{ W/lm} \times 50 \text{ lm}) = 0.5465 \text{ W}$
- 7.  $T_{ARRAY} = 55^{\circ}C + (0.5465 \text{ W} \times 1.1^{\circ}C/\text{W}) = 55.6^{\circ}C$



### 7.6 Micromirror Landed-On/Landed-Off Duty Cycle

### 7.6.1 Definition of Micromirror Landed-On/Landed-Off Duty Cycle

The micromirror landed-on/landed-off duty cycle (landed duty cycle) denotes the amount of time (as a percentage) that an individual micromirror is landed in the ON state versus the amount of time the same micromirror is landed in the OFF state.

As an example, a landed duty cycle of 90/10 indicates that the referenced pixel is in the ON state 90% of the time (and in the OFF state 10% of the time), whereas 10/90 would indicate that the pixel is in the OFF state 90% of the time. Likewise, 50/50 indicates that the pixel is ON 50% of the time and OFF 50% of the time.

Note that when assessing landed duty cycle, the time spent switching from one state (ON or OFF) to the other state (OFF or ON) is considered negligible and is thus ignored.

Since a micromirror can only be landed in one state or the other (ON or OFF), the two numbers (percentages) always add to 100.



### 8 Application and Implementation

### 备注

以下应用部分中的信息不属于 TI 器件规格的范围, TI 不担保其准确性和完整性。TI 的客户应负责确定器件是否适用于其应用。客户应验证并测试其设计,以确保系统功能。

### 8.1 Application Information

The DLP5532-Q1 chipset is designed to support projection-based automotive applications such as window display systems.

### 8.2 Typical Application

The chipset consists of three components—the DLP5532-Q1 automotive DMD, the DLPC230-Q1, and the TPS99000-Q1. The DMD is a light modulator consisting of tiny mirrors that are used to form and project images. The DLPC230-Q1 is a controller for the DMD; it formats incoming video and controls the timing of the DMD illumination sources and the DMD in order to display the incoming video. The TPS99000-Q1 is a controller for the illumination sources (e.g. LEDs or lasers) and a management IC for the entire chipset. In conjunction, the DLPC230-Q1 and the TPS99000-Q1 can also be used for system-level monitoring, diagnostics, and failure detection features. Window Display System Block Diagram is a system level block diagram with these devices in the window display configuration and shows the primary features and functions of each device.



图 8-1. Window Display System Block Diagram



### 8.2.1 Application Overview

8-1 shows the system block diagram for a DLP window display system. The system uses the DLPC230-Q1, TPS99000-Q1, and the DLP5532-Q1 automotive DMD to enable a window display with high brightness, high efficiency, and a high resolution. The combination of the DLPC230-Q1 and TPS99000-Q1 removes the need for external SDRAM and a dedicated microprocessor. The chipset manages the illumination control of LED sources, power sequencing functions, and system management functions. Additionally, the chipset supports numerous system diagnostic and built-in self test (BIST) features. The following paragraphs describe the functionality of the chipset used for a window system in more detail.

The DLPC230-Q1 is a controller for the DMD and the light sources in the DLP window display module. It receives input video from the host and synchronizes DMD and light source timing in order to achieve the desired video. The DLPC230-Q1 formats input video data that is displayed on the DMD. It synchronizes these video segments with light source timing in order to create a video with grayscale shading and multiple colors, if applicable.

The DLPC230-Q1 receives inputs from a host processor in the vehicle. The host provides commands and input video data. Host commands can be sent using either the I<sup>2</sup>C bus or SPI bus. The bus that is not being used for host commands can be used as a read-only bus for diagnostic purposes. Input video can be sent over an OpenLDI bus or a parallel 24-bit bus. The 24-bit bus can be limited to only 8-bits or 16-bits of data for single light source or dual light source systems depending on the system design. The SPI flash memory provides the embedded software for the DLPC230-Q1's ARM core and default settings. The TPS99000-Q1 provides diagnostic and monitoring information to the DLPC230-Q1 using an SPI bus and several other control signals such as PARKZ, INTZ, and RESETZ to manage power-up and power-down sequencing. The TMP411 uses an I<sup>2</sup>C interface to provide the DMD array temperature to the DLPC230-Q1.

The outputs of the DLPC230-Q1 are configuration and monitoring commands to the TPS99000-Q1, timing controls to the LED or laser driver, control and data signals to the DMD, and monitoring and diagnostics information to the host processor. The DLPC230-Q1 communicates with the TPS99000-Q1 over an SPI bus. It uses this to configure the TPS99000-Q1 and to read monitoring and diagnostics information from the TPS99000-Q1. The DLPC230-Q1 sends drive enable signals to the LED or laser driver, and synchronizes this with the DMD mirror timing. The control signals to the DMD are sent using a sub-LVDS interface.

The TPS99000-Q1 is a highly integrated mixed-signal IC that controls DMD power and provides monitoring and diagnostics information for the DLP window display module. The power sequencing and monitoring blocks of the TPS99000-Q1 properly power up the DMD and provide accurate DMD voltage rails ( - 16 V, 8.5 V, and 10 V), and then monitor the system's power rails during operation. The integration of these functions into one IC significantly reduces design time and complexity. The TPS99000-Q1 also has several output signals that can be used to control a variety of LED or laser driver topologies. The TPS99000-Q1 has several general-purpose ADCs that designers can use for system level monitoring, such as over-brightness detection.

The TPS99000-Q1 receives inputs from the DLPC230-Q1, the power rails it monitors, the host processor, and potentially several other ADC ports. The DLPC230-Q1 sends configuration and control commands to the TPS99000-Q1 over an SPI bus and several other control signals. The DLPC230-Q1's clocks are also monitored by the watchdogs in the TPS99000-Q1 to detect any errors. The power rails are monitored by the TPS99000-Q1 in order to detect power failures or glitches and request a proper power down of the DMD in case of an error. The host processor can read diagnostics information from the TPS99000-Q1 using a dedicated SPI bus, which enables independent monitoring. Additionally the host can request the image to be turned on or off using a PROJ\_ON signal. Lastly, the TPS99000-Q1 has several general-purpose ADCs that can be used to implement system level monitoring functions.

The outputs of the TPS99000-Q1 are diagnostic information and error alerts to the DLPC230-Q1, and control signals to the LED or laser driver. The TPS99000-Q1 can output diagnostic information to the host and the DLPC230-Q1 over two SPI buses. In case of critical system errors, such as power loss, it outputs signals to the DLPC230-Q1 that trigger power down or reset sequences. It also has output signals that can be used to implement various LED or laser driver topologies.

ZHCSMN0 - JUNE 2021



The DMD is a micro-electro-mechanical system (MEMS) device that receives electrical signals as an input (video data), and produces a mechanical output (mirror position). The electrical interface to the DMD is a sub-LVDS interface with the DLPC230-Q1. The mechanical output is the state of more than 1.3 million mirrors in the DMD array that can be tilted ±12°. In a projection system the mirrors are used as pixels in order to display an image.

### 8.2.2 Reference Design

For information about connecting together the DLP5532-Q1 DMD, DLPC230-Q1 controller, and TPS99000-Q1, please contact the TI Application Team for additional information about the DLP5532-Q1 evaluation module (EVM). TI has optical-mechanical reference designs available, see the TI Application team for more information.

### 8.2.3 Application Mission Profile Consideration

Each application is anticipated to have different mission profiles, or number of operating hours at different temperatures. To assist in evaluation the Application Report Reliability Lifetime Estimates for DLP3030-Q1 and DLP553x-Q1 DMDs in Automotive Applications may be provided. See the TI Application team for more information.

Product Folder Links: DLP5530S-Q1

# 9 Power Supply Recommendations

The following power supplies are all required to operate the DMD: VDD, VDDI, VOFFSET, VBIAS, and VRESET. All VSS connections are also required. DMD power-up and power-down sequencing is strictly controlled by the TPS99000-Q1 device.

### **CAUTION**

For reliable operation of the DMD, the following power supply sequencing requirements must be followed. Failure to adhere to the prescribed power-up and power-down procedures may affect device reliability.

VDD, VDDI, VOFFSET, VBIAS, and VRESET power supplies have to be coordinated during power-up and power-down operations. Failure to meet any of the below requirements will result in a significant reduction in the DMD' s reliability and lifetime. VSS must also be connected.

### 9.1 Power Supply Power-Up Procedure

- During power-up, VDD and VDDI must always start and settle before VOFFSET, VBIAS, and VRESET voltages are applied to the DMD.
- During power-up, it is a strict requirement that the delta between VBIAS and VOFFSET must be within the specified limit shown in the 节 6.4.
- During power-up, the DMD's LPSDR input pins shall not be driven high until after VDD and VDDI have settled at operating voltage.
- During power-up, there is no requirement for the relative timing of VRESET with respect to VOFFSET and VBIAS. Power supply slew rates during power-up are flexible, provided that the transient voltage levels follow the requirements listed previously and in 

  9-1.

### 9.2 Power Supply Power-Down Procedure

- The power-down sequence is the reverse order of the previous power-up sequence. VDD and VDDI must be supplied until after VBIAS, VRESET, and VOFFSET are discharged to within 4 V of ground.
- During power-down, it is not mandatory to stop driving VBIAS prior to VOFFSET, but it is a strict requirement that the delta between VBIAS and VOFFSET must be within the specified limit shown in the *Recommended Operating Conditions* (Refer to Note 2 in 节 9.3).
- During power-down, the DMD's LPSDR input pins must be less than VDDI, the specified limit shown in the *Recommended Operating Conditions*.
- During power-down, there is no requirement for the relative timing of VRESET with respect to VOFFSET and VBIAS.
- Power supply slew rates during power-down are flexible, provided that the transient voltage levels follow the requirements listed previously and in † 9.3.



### 9.3 Power Supply Sequencing Requirements



- A. To prevent excess current, the supply voltage delta |VBIAS VOFFSET| must be less than specified in the Recommended Operating Conditions. OEMs may find that the most reliable way to ensure this is to power VOFFSET prior to VBIAS during power-up and to remove VBIAS prior to VOFFSET during power-down. Also, the TPS99000-Q1 is capable of managing the timing between VBIAS and VOFFSET.
- B. To prevent excess current, the supply voltage delta |VBIAS VRESET| must be less than specified than the limit shown in the Recommended Operating Conditions.
- C. When system power is interrupted, the TPS99000-Q1 initiates hardware power-down that disables VBIAS, VRESET and VOFFSET after the Micromirror Park Sequence.
- D. Drawing is not to scale and details are omitted for clarity.

### 图 9-1. Power Supply Sequencing Requirements (Power Up and Power Down)

Submit Document Feedback

Copyright © 2023 Texas Instruments Incorporated



# 10 Layout

# 10.1 Layout Guidelines

Please refer to the DLPC230-Q1 and TPS99000-Q1 data sheets for specific PCB layout and routing guidelines. For specific DMD PCB guidelines, use the following:

- Match lengths for the LS\_WDATA and LS\_CLK signals.
- · Minimize vias, layer changes, and turns for the HS bus signals.
- Minimum of two 220-nF decoupling capacitors close to VBIAS.
- Minimum of two 220-nF decoupling capacitors close to VRESET.
- Minimum of two 220-nF decoupling capacitors close to VOFFSET.
- Minimum of four 100-nF decoupling capacitors close to VDDI and VDD.
- · Temperature diode pins

The DMD has an internal diode (PN junction) that is intended to be used with an external TI TMP411 temperature sensing IC. PCB traces from the DMD's temperature diode pins to the TMP411 are sensitive to noise. Please see the TMP411 data sheet for specific routing recommendations.



### 11 Device and Documentation Support

# 11.1 Device Support

#### 11.1.1 Device Nomenclature



图 11-1. Part Number Description

### 11.1.2 Device Markings

The device marking includes the legible character string GHJJJJK DLP5532AFYSQ1. GHJJJJK is the lot trace code. DLP5532AFYSQ1 is the part number.



图 11-2. DMD Marking

### 11.2 接收文档更新通知

要接收文档更新通知,请导航至 ti.com 上的器件产品文件夹。点击*订阅更新* 进行注册,即可每周接收产品信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。

### 11.3 支持资源

TI E2E<sup>™</sup> 支持论坛是工程师的重要参考资料,可直接从专家获得快速、经过验证的解答和设计帮助。搜索现有解答或提出自己的问题可获得所需的快速设计帮助。

链接的内容由各个贡献者"按原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI 的《使用条款》。

#### 11.4 Trademarks

TI E2E™ is a trademark of Texas Instruments.

TI DLP® is a registered trademark of Texas Instruments.

所有商标均为其各自所有者的财产。



### 11.5 静电放电警告



静电放电 (ESD) 会损坏这个集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理和安装程序,可能会损坏集成电路。

ESD 的损坏小至导致微小的性能降级,大至整个器件故障。精密的集成电路可能更容易受到损坏,这是因为非常细微的参数更改都可能会导致器件与其发布的规格不相符。

### 11.6 DMD Handling

The DMD is an optical device so precautions should be taken to avoid damaging the glass window. Please see the application note DLPA019 DMD Handling for instructions on how to properly handle the DMD.

### 11.7 术语表

TI术语表本术语表列出并解释了术语、首字母缩略词和定义。

## 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

# 重要声明和免责声明

TI 提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他安全、安保或其他要求。这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。

TI 提供的产品受 TI 的销售条款 (https://www.ti.com/legal/termsofsale.html) 或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。

邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2021,德州仪器 (TI) 公司 www.ti.com 7-Oct-2021

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|----------------------|---------|
|                  |        |              |                    |      |                |              | (6)                           |                    |              |                      |         |
| DLP5532AFYSQ1    | ACTIVE | CPGA         | FYS                | 149  | 33             | RoHS & Green | Call TI                       | N / A for Pkg Type | -40 to 105   |                      | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.









# 重要声明和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。

TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

邮寄地址: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023,德州仪器 (TI) 公司