











**ADS7067** 

ZHCSLR7B - MARCH 2021 - REVISED SEPTEMBER 2024

# 具有 GPIO 的 ADS7067 小型 8 通道 16 位 250kSPS800kSPS SAR ADC

## 1 特性

- 封装选项:
  - 1.636mm × 1.636mm DSBGA 和 3mm × 3mm WQFN
  - 节省空间、无电容、2.5V 内部基准
- 8 通道,可配置为以下任意组合:
  - 最多8个模拟输入、数字输入或数字输出
- 可编程均值滤波器:
  - 用于求平均值的可编程样本大小
  - 利用内部转换求平均值
  - 用于计算平均输出的 20 位分辨率
- 具有通道序列发生器的低泄漏多路复用器:
  - 手动模式
  - 动态模式
  - 自动序列模式
- 出色的交流和直流性能:
  - SNR: 90dB, THD: -100dB
  - 可编程均值滤波器提高了 SNR
  - INL: ±1LSB, 16 位, 无丢码
  - 内部校准改善了偏移量和温漂
  - 高采样率、无延迟输出:800kSPS
- 宽工作电压范围:
  - ADC 输入范围: 0V 至 V<sub>RFF</sub> 和 2 × V<sub>RFF</sub>
  - 模拟电源:3V 至 5.5V - 数字电源: 1.65V 至 5.5V - 温度范围:-40°C 至 +125°C
- 增强型 SPI 数字接口:
  - 60MHz 高速 SPI 接口

## 2 应用

- 光学模块
- 光线路卡
- 多参数患者监视器

## 3 说明

ADS7067 是一款小型、16 位、8 通道、高精度逐次逼 近寄存器 (SAR) 型模数转换器 (ADC)。ADS7067 具有 集成的无电容基准和基准缓冲器,无需较多的外部组 件,有助于减小整体解决方案尺寸。晶圆级芯片级封装 和较少的外部元件使该器件适用于空间受限型应用。该 器件系列包括 ADS7067 (800kSPS) 和 ADS7066 (250kSPS) 速率型号。

ADS7067 采用内置的偏移量校准功能,可在系统的宽 工作范围内提高精度。可编程均值滤波器可实现更高的 分辨率测量。ADS7067 的八个通道可以单独配置为模 拟输入、数字输入或数字输出,以实现更小的系统尺 寸,并简化混合信号反馈和数字控制的电路设计。

增强型 SPI 支持 ADS7067 以较低的时钟速度实现高吞 吐量,从而简化电路板布局布线并降低系统成本。 ADS7067 具有循环冗余校验 (CRC) 功能,可用于数据 读取和写入操作以及上电配置。

#### 封装信息

| 器件名称    | 封装 <sup>(1)</sup>     | <b>封装尺寸<sup>(2)</sup></b> |
|---------|-----------------------|---------------------------|
| ADS7067 | YBH ( DSBGA ,<br>16 ) | 1.636mm × 1.636mm         |
|         | RTE ( WQFN ,<br>16 )  | 3mm × 3mm                 |

- (1) 如需更多信息,请参阅*机械、封装和可订购信息*。
- 封装尺寸(长×宽)为标称值,并包括引脚(如适用)



ADS7067 方框图



# **Table of Contents**

| 1 特性1                                 | 6.4 Device Functional Modes             | 2              |
|---------------------------------------|-----------------------------------------|----------------|
| 2 应用1                                 | 6.5 ADS7067 Registers                   | 28             |
| 3 说明1                                 | 7 Application and Implementation        | 3              |
| 4 Pin Configuration and Functions3    | 7.1 Application Information             | 37             |
| 5 Specifications5                     | 7.2 Typical Application                 |                |
| 5.1 Absolute Maximum Ratings5         | 7.3 Power Supply Recommendations        |                |
| 5.2 ESD Ratings5                      | 7.4 Layout                              |                |
| 5.3 Recommended Operating Conditions5 | 8 Device and Documentation Support      | 4              |
| 5.4 Thermal Information6              | 8.1 Device Support                      |                |
| 5.5 Electrical Characteristics7       | 8.2 Documentation Support               | 4              |
| 5.6 Timing Requirements8              | 8.3 接收文档更新通知                            | 4 <sup>,</sup> |
| 5.7 Switching Characteristics8        | 8.4 支持资源                                | 4 <sup>,</sup> |
| 5.8 Timing Diagrams9                  | 8.5 Trademarks                          | 4              |
| 5.9 Typical Characteristics10         | 8.6 静电放电警告                              | 4 <sup>,</sup> |
| 6 Detailed Description14              | 8.7 术语表                                 | 4 <sup>,</sup> |
| 6.1 Overview14                        | 9 Revision History                      |                |
| 6.2 Functional Block Diagram14        | 10 Mechanical, Packaging, and Orderable |                |
| 6.3 Feature Description15             | Information                             | 42             |
|                                       |                                         |                |

English Data Sheet: SBASA78



# **4 Pin Configuration and Functions**



图 4-1. RTE Package, 16-Pin WQFN (Top View)

表 4-1. Pin Functions: RTE Package

| PIN         |     | TYPE <sup>(1)</sup> | DESCRIPTION                                                                                                                                                  |  |
|-------------|-----|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| NAME        | RTE | I TPE(')            | DESCRIPTION                                                                                                                                                  |  |
| AIN0/GPIO0  | 15  | AI, DI, DO          | Channel 0; configurable as either an analog input (default) or general-purpose input/output (GPIO).                                                          |  |
| AIN1/GPIO1  | 16  | AI, DI, DO          | Channel 1; configurable as either an analog input (default) or GPIO.                                                                                         |  |
| AIN2/GPIO2  | 1   | AI, DI, DO          | Channel 2; configurable as either an analog input (default) or GPIO.                                                                                         |  |
| AIN3/GPIO3  | 2   | AI, DI, DO          | Channel 3; configurable as either an analog input (default) or GPIO.                                                                                         |  |
| AIN4/GPIO4  | 3   | AI, DI, DO          | Channel 4; configurable as either an analog input (default) or GPIO.                                                                                         |  |
| AIN5/GPIO5  | 4   | AI, DI, DO          | Channel 5; configurable as either an analog input (default) or GPIO.                                                                                         |  |
| AIN6/GPIO6  | 5   | AI, DI, DO          | Channel 6; configurable as either an analog input (default) or GPIO.                                                                                         |  |
| AIN7/GPIO7  | 6   | AI, DI, DO          | Channel 7; configurable as either an analog input (default) or GPIO.                                                                                         |  |
| AVDD        | 7   | Р                   | Analog supply voltage. Connect a 1µF capacitor to GND.                                                                                                       |  |
| CS          | 11  | DI                  | Chip-select input pin; active low. The device takes control of the data bus when $\overline{CS}$ is low. The SDO pin goes Hi-Z when $\overline{CS}$ is high. |  |
| DVDD        | 10  | Р                   | Digital I/O supply voltage. Connect a 1µF capacitor to GND.                                                                                                  |  |
| GND         | 9   | Р                   | Ground for power supply, all analog and digital signals are referred to this pin.                                                                            |  |
| REF         | 8   | Р                   | Internal reference buffer output; external reference input. Connect a 1µF capacitor to GND.                                                                  |  |
| SCLK        | 13  | DI                  | Clock input pin for the SPI interface.                                                                                                                       |  |
| SDI         | 14  | DI                  | Serial data input pin for the SPI interface.                                                                                                                 |  |
| SDO         | 12  | DO                  | Serial data output pin for the SPI interface.                                                                                                                |  |
| Thermal Pad | Pad | Р                   | Exposed thermal pad. Connect to ground.                                                                                                                      |  |

Product Folder Links: ADS7067

<sup>(1)</sup> AI = analog input, DI = digital input, DO = digital output, P = power supply.





图 4-2. YBH Package, 16-Pin DSBGA (Top View)

表 4-2. Pin Functions: YBH Package

|     | PIN        | <b>TYPE</b> (1) | DESCRIPTION                                                                                                                                                                     |
|-----|------------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| YBH | NAME       | I TPE('')       | DESCRIPTION                                                                                                                                                                     |
| A1  | AIN5/GPIO5 | AI, DI, DO      | Channel 5; configurable as either an analog input (default) or GPIO.                                                                                                            |
| A2  | DVDD       | Р               | Digital I/O supply voltage. Connect a 1µF capacitor to GND.                                                                                                                     |
| A3  | AVDD       | Р               | Analog supply voltage. Connect a 1µF capacitor to GND.                                                                                                                          |
| A4  | REF        | Р               | Internal reference buffer output; external reference input. Connect a 1µF capacitor to GND.                                                                                     |
| B1  | AIN4/GPIO4 | AI, DI, DO      | Channel 4; configurable as either an analog input (default) or GPIO.                                                                                                            |
| B2  | AIN6/GPIO6 | AI, DI, DO      | Channel 6; configurable as either an analog input (default) or GPIO.                                                                                                            |
| В3  | AIN7/GPIO7 | AI, DI, DO      | Channel 7; configurable as either an analog input (default) or GPIO.                                                                                                            |
| B4  | GND        | Р               | Ground for power supply, all analog and digital signals are referred to this pin.                                                                                               |
| C1  | AIN3/GPIO3 | AI, DI, DO      | Channel 3; configurable as either an analog input (default) or GPIO.                                                                                                            |
| C2  | AIN1/GPIO1 | AI, DI, DO      | Channel 1; configurable as either an analog input (default) or GPIO.                                                                                                            |
| C3  | AIN0/GPIO0 | AI, DI, DO      | Channel 0; configurable as either an analog input (default) or general-purpose input/output (GPIO).                                                                             |
| C4  | CS         | DI              | Chip-select input pin; active low.  The device takes control of the data bus when $\overline{\text{CS}}$ is low.  The SDO pin goes to Hi-Z when $\overline{\text{CS}}$ is high. |
| D1  | AIN2/GPIO2 | AI, DI, DO      | Channel 2; configurable as either an analog input (default) or GPIO.                                                                                                            |
| D2  | SDI        | DI              | Serial data input pin for SPI interface.                                                                                                                                        |
| D3  | SDO        | DO              | Serial data output pin for SPI interface.                                                                                                                                       |
| D4  | SCLK       | DI              | Clock input pin for the SPI interface.                                                                                                                                          |

(1) AI = analog input, DI = digital input, DO = digital output, P = power supply.

提交文档反馈

Copyright © 2024 Texas Instruments Incorporated

## **5 Specifications**

## 5.1 Absolute Maximum Ratings

over operating ambient temperature range (unless otherwise noted)(1)

|                                                            | MIN       | MAX        | UNIT |
|------------------------------------------------------------|-----------|------------|------|
| DVDD to GND                                                | - 0.3     | 5.5        | V    |
| AVDD to GND                                                | - 0.3     | 5.5        | V    |
| AINx/GPIOx <sup>(2)</sup> to GND                           | GND - 0.3 | AVDD + 0.3 | V    |
| REF to GND                                                 | GND - 0.3 | AVDD + 0.3 | V    |
| Digital inputs (CS, SDI, SCLK) to GND                      | GND - 0.3 | 5.5        | V    |
| Input current to any pin except supply pins <sup>(3)</sup> | - 10      | 10         | mA   |
| Junction temperature, T <sub>J</sub>                       | - 40      | 150        | °C   |
| Storage temperature, T <sub>stg</sub>                      | - 60      | 150        | °C   |

<sup>(1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.

### 5.2 ESD Ratings

|                    |                          |                                                                                     | VALUE | UNIT |
|--------------------|--------------------------|-------------------------------------------------------------------------------------|-------|------|
| V                  | Floatrostatic displayers | Human body model (HBM), per ANSI/ESDA/<br>JEDEC JS-001, all pins <sup>(1)</sup>     | ±2000 | W    |
| V <sub>(ESD)</sub> | Electrostatic discharge  | Charged device model (CDM), per ANSI/ESDA/<br>JEDEC JS-002, all pins <sup>(2)</sup> | ±500  | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

## **5.3 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)

|                 | PARAMETER               | TEST CONDITIONS            | MIN   | TYP | MAX                  | UNIT |  |
|-----------------|-------------------------|----------------------------|-------|-----|----------------------|------|--|
| POWER S         | UPPLY                   |                            |       |     |                      |      |  |
| AVDD            | Analog power supply     | AVDD to GND                | 3     | 3.3 | 5.5                  | V    |  |
| DVDD            | Digital power supply    | DVDD to GND                | 1.65  | 3.3 | 5.5                  | V    |  |
| REFEREN         | CE VOLTAGE              |                            |       |     |                      |      |  |
| V               | Reference voltage to    | Internal reference         |       | 2.5 |                      | V    |  |
| the ADC         |                         | External reference         | 2.4   |     | AVDD                 | ·    |  |
| ANALOG          | INPUTS                  |                            |       |     |                      |      |  |
| FSR             | Full-scale input range  | RANGE = 0b                 | 0     |     | $V_{REF}$            | V    |  |
| FSIX            | Full-scale illput range | RANGE = 1b                 | 0     |     | 2 x V <sub>REF</sub> | V    |  |
| V <sub>IN</sub> | Absolute input voltage  | AINx <sup>(1)</sup> to GND | - 0.1 |     | AVDD + 0.1           | V    |  |
| TEMPERA         | EMPERATURE RANGE        |                            |       |     |                      |      |  |
| T <sub>A</sub>  | Ambient temperature     |                            | - 40  | 25  | 125                  | °C   |  |

<sup>(1)</sup> AINx refers to analog inputs AIN0, AIN1, AIN2, AIN3, AIN4, AIN5, AIN6, and AIN7.

<sup>(2)</sup> AINx/GPIOx refers to AIN0/GPIO0, AIN1/GPIO1, AIN2/GPIO2, AIN3/GPIO3, AIN4/GPIO4, AIN5/GPIO5, AIN6/GPIO6, and AIN7/GPIO7 pins.

<sup>(3)</sup> Pin current must be limited to 10 mA or less.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



## **5.4 Thermal Information**

|                        |                                              | ADS         | ADS7067    |      |  |  |
|------------------------|----------------------------------------------|-------------|------------|------|--|--|
|                        | THERMAL METRIC(1)                            | YBH (DSBGA) | RTE (WQFN) | UNIT |  |  |
|                        |                                              | 16 PINS     | 16 PINS    |      |  |  |
| R <sub>0</sub> JA      | Junction-to-ambient thermal resistance       | 80.2        | 46.4       | °C/W |  |  |
| R <sub>θ JC(top)</sub> | Junction-to-case (top) thermal resistance    | 0.4         | 47.2       | °C/W |  |  |
| R <sub>0</sub> JB      | Junction-to-board thermal resistance         | 18.8        | 21.2       | °C/W |  |  |
| ΨЈТ                    | Junction-to-top characterization parameter   | 0.2         | 0.8        | °C/W |  |  |
| ΨЈВ                    | Junction-to-board characterization parameter | 18.8        | 21.2       | °C/W |  |  |
| R <sub>θ JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | NA          | 6.5        | °C/W |  |  |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

#### **5.5 Electrical Characteristics**

at AVDD = 3V to 5.5V, DVDD = 1.65V to 5.5V,  $V_{REF}$  = 2.5V (internal), and maximum throughput (unless otherwise noted); minimum and maximum values at  $T_{\Delta}$  = -40°C to +125°C; typical values at  $T_{\Delta}$  = 25°C

|                       | PARAMETER                                        | TEST CONDITIONS                                                           | MIN      | TYP    | MAX      | UNIT   |
|-----------------------|--------------------------------------------------|---------------------------------------------------------------------------|----------|--------|----------|--------|
| ANALOG I              | NPUTS                                            |                                                                           |          |        |          |        |
| C <sub>IN</sub>       | Input capacitance                                | ADC and MUX capacitance                                                   |          | 30     |          | pF     |
| DC PERFO              | DRMANCE                                          |                                                                           |          |        |          |        |
|                       | Resolution                                       | No missing codes                                                          |          | 16     |          | Bits   |
| DNL                   | Differential nonlinearity                        |                                                                           | - 0.75   | ±0.4   | 0.75     | LSB    |
| INL                   | Integral nonlinearity                            |                                                                           | - 4      | ±1     | 4        | LSB    |
| V <sub>(OS)</sub>     | Input offset error                               | Post offset calibration, OSR[2:0] = 7                                     | - 9      | ±0.5   | 9        | LSB    |
| dV <sub>OS</sub> /dT  | Input offset thermal drift                       | Post offset calibration, OSR[2:0] = 7                                     |          | ±0.6   |          | ppm/°C |
|                       | Offset error match                               | OSR[2:0] = 7                                                              | - 2.75   | 0.5    | 2.75     | LSB    |
| G <sub>E</sub>        | Gain error <sup>(1)</sup>                        | External V <sub>REF</sub> = 2.5 V, OSR[2:0] = 7                           | - 0.06   | ±0.01  | 0.06     | %FSR   |
| dG <sub>E/</sub> dT   | Gain error thermal drift                         | External V <sub>REF</sub> = 2.5 V, OSR[2:0] = 7                           |          | ±0.5   |          | ppm/°C |
|                       | Gain error match                                 | OSR[2:0] = 7                                                              | - 0.005  | ±0.001 | 0.005    | %FSR   |
| AC PERFO              | DRMANCE                                          |                                                                           |          |        |          |        |
|                       |                                                  | f <sub>IN</sub> = 2kHz, V <sub>REF</sub> = 2.5V (internal)                | 82.3     | 85.1   |          |        |
| SINAD                 | Signal-to-noise + distortion ratio               | $f_{IN}$ = 2kHz, $V_{REF}$ = 5V, AVDD = 5V                                | 86.7     | 89.3   |          | dB     |
|                       |                                                  | f <sub>IN</sub> = 2kHz, V <sub>REF</sub> = 2.5V (internal)                | 82.4     | 85.3   |          |        |
| SNR                   | Signal-to-noise ratio                            | f <sub>IN</sub> = 2kHz, V <sub>REF</sub> = 5V, AVDD = 5V                  | 87.7     | 90     |          | dB     |
| THD                   | Total harmonic distortion                        | f <sub>IN</sub> = 2kHz                                                    |          | - 100  |          | dB     |
| SFDR                  | Spurious-free dynamic range                      | f <sub>IN</sub> = 2kHz                                                    |          | 101    |          | dB     |
|                       | Isolation crosstalk                              | f <sub>IN</sub> = 10kHz                                                   |          | - 110  |          | dB     |
| REFEREN               | CE                                               |                                                                           |          |        |          |        |
| V <sub>REF</sub>      | Internal reference output voltage <sup>(3)</sup> | At T <sub>A</sub> = 25°C                                                  | 2.497    | 2.5    | 2.503    | V      |
| dV <sub>REF</sub> /dT | Internal reference voltage temperature drift     |                                                                           |          | 6      | 19       | ppm/°C |
| C <sub>REF</sub>      | Decoupling capacitor at REF pin                  |                                                                           | 1        |        | 10       | μF     |
| DIGITAL IN            | PUTS                                             |                                                                           |          |        |          |        |
| .,                    |                                                  | For CS, SCLK, and SDI pins                                                | - 0.3    |        | 0.3 DVDD | .,     |
| $V_{IL}$              | Input low logic level                            | For GPIO <sub>X</sub> <sup>(2)</sup> pins                                 | - 0.3    |        | 0.3 AVDD | V      |
| .,                    |                                                  | For CS, SCLK, and SDI pins                                                | 0.7 DVDD | -      | DVDD     | .,     |
| V <sub>IH</sub>       | Input high logic level                           | For GPIO <sub>X</sub> pins                                                | 0.7 AVDD |        | AVDD     | V      |
| DIGITAL O             | UTPUTS                                           |                                                                           |          |        |          |        |
| \ /                   | Outrot levels sis level                          | For SDO pin, I <sub>OL</sub> = 500µA sink                                 | 0        |        | 0.2 DVDD |        |
| $V_{OL}$              | Output low logic level                           | For GPIO <sub>X</sub> <sup>(2)</sup> pins, I <sub>OL</sub> = 500μA sink   | 0        |        | 0.2 AVDD | V      |
| \/                    | Output high logic lovel                          | For SDO pin, I <sub>OH</sub> = 500µA source                               | 0.8 DVDD |        | DVDD     | V      |
| V <sub>OH</sub>       | Output high logic level                          | For GPIO <sub>X</sub> <sup>(2)</sup> pins, I <sub>OH</sub> = 500μA source | 0.8 AVDD |        | AVDD     | V      |
| POWER S               | UPPLY                                            |                                                                           |          |        |          |        |
|                       |                                                  | AVDD = 3.3V, external reference                                           |          | 1      | 2        | mΛ     |
| 1                     | Analog supply current                            | AVDD = 3.3V, internal reference                                           |          | 1.5    | 2.8      | mA     |
| I <sub>AVDD</sub>     | Analog supply current                            | No conversion, external reference                                         |          | 250    |          |        |
|                       |                                                  | No conversion, internal reference                                         |          | 800    |          | μA     |
| I                     | Digital cumply current                           | At full-speed                                                             |          | 720    |          |        |
| I <sub>DVDD</sub>     | Digital supply current                           | No conversion                                                             |          | 32     |          | μA     |

<sup>(1)</sup> These specifications include full temperature range variation but not the error contribution from internal reference.

Product Folder Links: ADS7067

<sup>(2)</sup> GPIO<sub>X</sub> refers to GPIO0, GPIO1, GPIO2, GPIO3, GPIO4, GPIO5, GPIO6, and GPIO7 pins.

<sup>(3)</sup> Does not include the variation in voltage resulting from solder shift effects.



## **5.6 Timing Requirements**

at AVDD = 3 V to 5 V, DVDD = 1.65 V to 5.5 V, and maximum throughput (unless otherwise noted); minimum and maximum values at  $T_A = -40$ °C to +125°C; typical values at  $T_A = 25$ °C.

|                      |                                                       | MIN                  | MAX  | UNIT             |
|----------------------|-------------------------------------------------------|----------------------|------|------------------|
| CONVERS              | ION CYCLE                                             |                      |      |                  |
| f <sub>CYCLE</sub>   | Sampling frequency                                    |                      | 800  | kSPS             |
| t <sub>CYCLE</sub>   | ADC cycle-time period                                 | 1/f <sub>CYCLE</sub> |      | s                |
| t <sub>QUIET</sub>   | Quiet acquisition time                                | 20                   |      | ns               |
| t <sub>ACQ</sub>     | Acquisition time                                      | 300                  |      | ns               |
| t <sub>WH_CSZ</sub>  | Pulse duration: CS high                               | 220                  |      | ns               |
| t <sub>WL_CSZ</sub>  | Pulse duration: CS low                                | 210                  |      | ns               |
| SPI INTER            | FACE TIMINGS                                          |                      |      |                  |
| f <sub>CLK</sub>     | Maximum SCLK frequency                                |                      | 60   | MHz              |
| t <sub>CLK</sub>     | Minimum SCLK time period                              | 16.67                |      | ns               |
| t <sub>PH_CK</sub>   | SCLK high time                                        | 0.45                 | 0.55 | t <sub>CLK</sub> |
| t <sub>PL_CK</sub>   | SCLK low time                                         | 0.45                 | 0.55 | t <sub>CLK</sub> |
| t <sub>su_csck</sub> | Setup time: CS falling to the first SCLK capture edge | 15                   |      | ns               |
| t <sub>SU_CKDI</sub> | Setup time: SDI data valid to the SCLK capture edge   | 6.4                  |      | ns               |
| t <sub>HT_CKDI</sub> | Hold time: SCLK capture edge to data valid on SDI     | 4                    |      | ns               |
| t <sub>D_CKCS</sub>  | Delay time: last SCLK falling to CS rising            | 0.8                  |      | ns               |

## **5.7 Switching Characteristics**

at AVDD = 3 V to 5.5 V, DVDD = 1.65 V to 5.5 V, and maximum throughput (unless otherwise noted); minimum and maximum values at  $T_A = -40^{\circ}$ C to +125°C; typical values at  $T_A = 25^{\circ}$ C.

| ,                     |                                                                  | `               |       |     |      |
|-----------------------|------------------------------------------------------------------|-----------------|-------|-----|------|
|                       | PARAMETER                                                        | TEST CONDITIONS | MIN M | AX  | UNIT |
| CONVERSIO             | ON CYCLE                                                         |                 |       | •   |      |
| t <sub>CONV</sub>     | ADC conversion time                                              |                 | 9     | 950 | ns   |
| RESET                 |                                                                  |                 |       |     |      |
| t <sub>PU</sub>       | Power-up time for device                                         | AVDD ≥ 3 V      |       | 5   | ms   |
| t <sub>RST</sub>      | Delay time; RST bit = 1b to device reset complete <sup>(1)</sup> |                 |       | 5   | ms   |
| SPI INTERF            | ACE TIMINGS                                                      |                 |       |     |      |
| t <sub>DEN_CSDO</sub> | Delay time: CS falling to data enable                            |                 |       | 22  | ns   |
| t <sub>DZ_CSDO</sub>  | Delay time: CS rising to SDO going Hi-Z                          |                 |       | 50  | ns   |
| t <sub>D_CKDO</sub>   | Delay time: SCLK launch edge to (next) data valid on SDO         |                 |       | 16  | ns   |

(1) RST bit is automatically reset to 0b after t<sub>RST</sub>.

*提交文档反馈* Copyright © 2024 Texas Instruments Incorporated



## **5.8 Timing Diagrams**



图 5-1. Conversion Cycle Timing



图 5-2. SPI Interface Timing



## **5.9 Typical Characteristics**

at  $T_A = 25$ °C, AVDD = 5 V, DVDD = 1.65 V to 5.5 V, and maximum throughput (unless otherwise noted)



Product Folder Links: ADS7067

## **5.9 Typical Characteristics (continued)**

at  $T_A = 25$ °C, AVDD = 5 V, DVDD = 1.65 V to 5.5 V, and maximum throughput (unless otherwise noted)





## **5.9 Typical Characteristics (continued)**

at  $T_A = 25$ °C, AVDD = 5 V, DVDD = 1.65 V to 5.5 V, and maximum throughput (unless otherwise noted)



## **5.9 Typical Characteristics (continued)**

at T<sub>A</sub> = 25°C, AVDD = 5 V, DVDD = 1.65 V to 5.5 V, and maximum throughput (unless otherwise noted)





13

Product Folder Links: ADS7067



## **6 Detailed Description**

#### **6.1 Overview**

The ADS7067 is a 16-bit, successive approximation register (SAR) analog-to-digital converter (ADC) with an analog multiplexer. This device integrates a reference, reference buffer, low-dropout regulator (LDO), and features high performance at full throughput and low-power consumption.

The ADS7067 supports unipolar, single-ended analog input signals. The internal reference generates a low-drift, buffered, 2.5-V reference output. The device uses an internal clock to perform conversions. At the end of the conversion process, the device enters an acquisition phase.

### 6.2 Functional Block Diagram



Copyright © 2024 Texas Instruments Incorporated

#### **6.3 Feature Description**

#### 6.3.1 Analog Input and Multiplexer

The eight channels of the multiplexer can be independently configured as ADC inputs or general-purpose inputs/ outputs (GPIOs). As shown in \( \begin{aligned} \ 6-1 \end{aligned}, each input pin has ESD protection diodes to AVDD and GND. On powerup or after device reset, all eight channels of the multiplexer are configured as analog inputs.



图 6-1. Analog Inputs, GPIOs, and ADC Connections

🛚 6-1 shows an equivalent circuit for the pins configured as analog inputs. The ADC sampling switch is represented by an ideal switch (SW) in series with a resistor ( $R_{SW}$ , typically 150  $\Omega$ ) and a sampling capacitor (C<sub>SH</sub>, typically 30 pF). During acquisition, the SW switch is closed to allow the signal on the selected analog input channel to charge the internal sampling capacitor. During conversion, the SW switch is opened to disconnect the analog input channel from the sampling capacitor.

The multiplexer channels can be configured as GPIOs in the PIN CFG register. On power-up, all channels of the multiplexer are configured as analog inputs. The direction of a GPIO, input or output, can be set in the GPIO CFG register. The logic level of channels configured as digital inputs can be read from the GPI VALUE register. The digital outputs can be accessed by writing to the GPO VALUE register. The digital outputs can be configured as open-drain or push-pull in the GPO DRIVE CFG register.

#### 6.3.2 Reference

The ADS7067 has a precision, low-drift voltage reference internal to the device.

#### 6.3.2.1 External Reference

External reference is the default configuration on power-up or after device reset. An external reference voltage source can be connected to the REF pin with an appropriate decoupling capacitor placed between the REF and GND pins. Best SNR is achieved with a 5-V external reference because the internal reference is limited to 2.5 V. For improved thermal drift performance, a reference from the REF60xx family (REF6025, REF6030, REF6033, REF6041, REF6045, or REF6050) is recommended.

#### 6.3.2.2 Internal Reference

The device features an internal reference source with a nominal output value of 2.5 V. On power-up, the internal reference is disabled by default. To enable the internal reference, set EN REF = 1b in the GENERAL CFG register. A minimum 1-µF decoupling capacitor is recommended to be placed between the REF and GND pins.

Product Folder Links: ADS7067

Copyright © 2024 Texas Instruments Incorporated

提交文档反馈



The capacitor must be placed as close to the REF pin as possible. The REF pin has ESD protection diodes connected to the AVDD and GND pins.

#### 6.3.3 ADC Transfer Function

The ADC output is in straight binary format. The full-scale input range (FSR) of the ADC is determined by the RANGE bit. On power-up, the FSR is 0 V to  $V_{REF}$ . When using the 2 x  $V_{REF}$  mode (RANGE = 1b), the ADC can measure analog inputs up to two times the voltage reference. 方程式 1 can be used to compute the ADC resolution:

$$1 LSB = FSR / 2^{N}$$
 (1)

#### where:

- FSR = Full-scale input range of the ADC
- N = 16

图 6-2 and 表 6-1 show the ideal transfer characteristics for this device.



图 6-2. Ideal Transfer Characteristics

表 6-1. Transfer Characteristics

| INPUT V                                                           | OLTAGE                                                | CODE IDEAL OUTF    |                   |
|-------------------------------------------------------------------|-------------------------------------------------------|--------------------|-------------------|
| RANGE = 0b                                                        | RANGE = 1b                                            | CODE               | IDEAL OUTFUT CODE |
| ≤1 LSB                                                            | ≤1 LSB                                                | Zero               | 0000              |
| 1 LSB to 2 LSBs                                                   | 1 LSB to 2 LSBs                                       | Zero + 1           | 0001              |
| (V <sub>REF</sub> / 2) to (V <sub>REF</sub> / 2) + 1 LSB          | V <sub>REF</sub> to V <sub>REF</sub> + 1 LSB          | Mid-scale code     | 8000              |
| (V <sub>REF</sub> / 2) + 1 LSB to (V <sub>REF</sub> / 2) + 2 LSBs | V <sub>REF</sub> + 1 LSB to V <sub>REF</sub> + 2 LSBs | Mid-scale code + 1 | 8001              |
| ≥ V <sub>REF</sub> - 1 LSB                                        | $\geqslant$ 2 x V <sub>REF</sub> - 1 LSB              | Full-scale code    | FFFF              |

Copyright © 2024 Texas Instruments Incorporated

Product Folder Links: ADS7067

#### 6.3.4 ADC Offset Calibration

The variation in ADC offset error resulting from changes in temperature or reference voltage can be calibrated by setting the CAL bit in the GENERAL\_CFG register. The CAL bit is reset to 0 after calibration. The host can poll the CAL bit to check the ADC offset calibration completion status.

#### 6.3.5 Programmable Averaging Filters

The ADS7067 features a programmable averaging filter that can be used to average analog input samples to output a higher resolution measurement. The averaging filter can be enabled by programming the OSR[2:0] bits in the OSR\_CFG register to the averaging factor desired. The averaging configuration is common to all analog input channels. As shown in 🖺 6-3, the output of the averaging filter is 20 bits long. In manual mode and auto-sequence mode of conversion, only the first conversion for the selected analog input channel must be initiated by the host, as shown in 🖺 6-3; any remaining conversions are generated internally. The time (t<sub>AVG</sub>) required to complete the averaging operation is determined by the sampling speed and number of samples to be averaged; see the *Oscillator and Timing Control* section for more details. After completion, the averaged 20-bit result, as shown in 🖺 6-3, can be read-out. For information on the programmable averaging filters and performance results see the *Resolution-Boosting ADS7066 Using Programmable Averaging Filter* application report.

In autonomous mode of operation, samples from analog input channels that are enabled in the AUTO\_SEQ\_CH\_SEL register are averaged sequentially.



图 6-3. Averaged Output Data

#### 6.3.6 CRC on Data Interface

The cyclic redundancy check (CRC) is an error checking code that detects communication errors to and from the host. CRC is the division remainder of the data payload bytes by a fixed polynomial. The data payload is two or three bytes, depending on the output data format; see the *Output Data Format* section for details on output data format. The CRC mode is optional and is enabled by the CRC\_EN bit in the GENERAL\_CFG register.

The CRC data byte is the 8-bit remainder of the bitwise exclusive-OR (XOR) operation of the argument by a CRC polynomial. The CRC polynomial is based on the CRC-8-CCITT:  $X^8 + X^2 + X^1 + 1$ . The nine binary polynomial coefficients are: 100000111. The CRC calculation is preset with 1 data values. For more details about the CRC implementation and for a software example, see the *Implementation of CRC for ADS7066* application report.

The host must compute and append the appropriate CRC to the command string in the same SPI frame (see the Register Read/Write Operation section). The ADC also computes the expected CRC corresponding to the payload received from the host and compares the calculated CRC code to the CRC received from the host. The CRC received from the host and the CRC calculated by the ADC over the received payload are compared to check for an exact match.

Product Folder Links: ADS7067

Copyright © 2024 Texas Instruments Incorporated

提交文档反馈



- If the calculated CRC and received CRC match then the data payload received from the host is valid.
- If the calculated CRC and received CRC do not match then the data payload received from the host is not valid and the command does not execute. The CRCERR\_IN flag is set to 1b. ADC conversion data read and register read processes, with a valid CRC from the host, are still supported. The error condition can be detected, as listed in 表 6-2, by either status flags or by a register read. Further register writes to the device are blocked until the CRCERR\_IN flag is cleared to 0b. Register write operations, with a valid CRC from the host, to the SYSTEM\_STATUS (address = 0x00) and GENERAL\_CFG (address = 0x01) registers are still supported.

表 6-2. Configuring Notifications When a CRC Error is Detected

| CRC ERROR NOTIFICATION CONFIGURATION |                     | DESCRIPTION                                                                                                                       |  |  |
|--------------------------------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------|--|--|
| Status flags                         | APPEND_STATUS = 10b | 4-bit status flags, containing the CRCERR_IN bit appended to the ADC data; see the <i>Output Data Format</i> section for details. |  |  |
| Register read                        |                     | Read the CRCERR_IN bit to check if a CRC error was detected.                                                                      |  |  |

For a conversion data read or register data read, the ADC responds with a CRC that is computed over the requested data payload bytes. The response data payload is one, two, or three bytes depending on the data operation (see the *Output CRC (Device to Host)* section).

#### 6.3.7 Oscillator and Timing Control

The device uses an internal oscillator for conversion. When using the averaging module, the host initiates the first conversion and subsequent conversions are generated internally by the device. When the device generates the start of a conversion, the sampling rate can be controlled as described in 表 6-3 by the OSC\_SEL and CLK DIV[3:0] register fields.

The conversion time of the device, given by t<sub>CONV</sub> in the *Switching Characteristics* table in the *Specifications* section, is independent of the OSC\_SEL and CLK\_DIV[3:0] configuration.

表 6-3. Configuring the Sampling Rate for Internal Conversion Start Control

|              | OSC_SEL = 0                                       |                                            | OSC_SEL = 1                                       |                                            |  |
|--------------|---------------------------------------------------|--------------------------------------------|---------------------------------------------------|--------------------------------------------|--|
| CLK_DIV[3:0] | SAMPLING FREQUENCY, f <sub>CYCLE_OSR</sub> (kSPS) | CYCLE TIME,<br>t <sub>CYCLE_OSR</sub> (μs) | SAMPLING FREQUENCY, f <sub>CYCLE_OSR</sub> (kSPS) | CYCLE TIME,<br>t <sub>CYCLE_OSR</sub> (µs) |  |
| 0000b        | Reserved. Do not use.                             | Reserved. Do not use.                      | 31.25                                             | 32                                         |  |
| 0001b        | 666.67                                            | 1.5                                        | 20.83                                             | 48                                         |  |
| 0010b        | 500                                               | 2                                          | 15.63                                             | 64                                         |  |
| 0011b        | 333.33                                            | 3                                          | 10.42                                             | 96                                         |  |
| 0100b        | 250                                               | 4                                          | 7.81                                              | 128                                        |  |
| 0101b        | 166.7                                             | 6                                          | 5.21                                              | 192                                        |  |
| 0110b        | 125                                               | 8                                          | 3.91                                              | 256                                        |  |
| 0111b        | 83                                                | 12                                         | 2.60                                              | 384                                        |  |
| 1000b        | 62.5                                              | 16                                         | 1.95                                              | 512                                        |  |
| 1001b        | 41.7                                              | 24                                         | 1.3                                               | 768                                        |  |
| 1010b        | 31.3                                              | 32                                         | 0.98                                              | 1024                                       |  |
| 1011b        | 20.8                                              | 48                                         | 0.65                                              | 1536                                       |  |
| 1100b        | 15.6                                              | 64                                         | 0.49                                              | 2048                                       |  |
| 1101b        | 10.4                                              | 96                                         | 0.33                                              | 3072                                       |  |

Product Folder Links: ADS7067

Copyright © 2024 Texas Instruments Incorporated

#### 6.3.8 Diagnostic Modes

The ADS7067 features a programmable test voltage generation circuit that can be used for ADC diagnostics.

#### 6.3.8.1 Bit-Walk Test Mode

To enable write access to the configuration registers for diagnostics, write 0x96 in the DIAGNOSTICS\_KEY register. To enable bit-walk test mode, configure BITWALK\_EN = 1b. In the bit-walk test mode (see 图 6-1), the sampling switch (SW) remains open and the test voltage is applied on the sampling capacitor ( $C_{SH}$ ) during the acquisition phase of the ADC. In diagnostic mode, the conversion process of the ADC remains the same as normal device operation. The ADC starts the conversion phase on the rising edge of  $\overline{CS}$  and outputs the code corresponding to the sampled test voltage. The output code of the ADC is expected to be proportional to the test voltage, as shown in  $\overline{\mathcal{F}}$   $\overline{\mathcal{E}}$   $\overline{$ 

Output code = 
$$\left(\frac{\text{Test voltage}}{V_{\text{REF}}} \times 2^{16}\right) \pm \text{TUE}$$
 (2)

where

TUE = Total unadjusted error, given by the root sum square of the offset error, gain error, and INL

The test voltage is generated by a DAC configured by the BIT\_SAMPLE\_MSB and BIT\_SAMPLE\_LSB registers. Because the test voltage is derived from the ADC reference, as given by 方程式 3, this diagnostic mode is not sensitive to variations in reference voltage.

$$Test voltage = \frac{V_{REF}}{BIT\_SAMPLE[15:0]} \pm TUE$$
(3)

To resume conversion of the ADC input signal, configure BITWALK EN = 0b.

#### 6.3.8.2 Fixed Voltage Test Mode

For diagnostics, the ADS7067 features a fixed 1.8 V (typical) test voltage which can be internally connected to AIN6. To connect AIN6 to the internal test voltage, set VTEST\_EN = 1b. When using the fixed voltage test mode, AIN6 pin must be left floating and should not be connected to any external circuit.

If bit-walk test mode is enabled (that is, BITWALK\_EN = 1b), enabling the fixed voltage test mode will connect AIN6 to the test voltage but the conversion result would be according to bit-walk test mode configuration.

## 6.3.9 Output Data Format

☑ 6-4 illustrates that the output data payload consists of a combination of the conversion result, data bits from averaging filters, status flags, and channel ID. The conversion result is MSB aligned. If averaging is enabled, the output data from the ADC are 20 bits long, otherwise the data are 16 bits long. Optionally, the 4-bit channel ID or status flags can be appended at the end of the output data by configuring the APPEND\_STATUS[1:0] fields.

Product Folder Links: ADS7067

Copyright © 2024 Texas Instruments Incorporated

提交文档反馈





图 6-4. SPI Frames for Reading Data

#### 6.3.9.1 Status Flags

Status flags can be appended to the ADC output by setting APPEND\_STATUS = 10b. The status flag is appended only to frames where ADC data are being read. Status flags are not appended to data corresponding to a register read operation or when FIX\_PAT = 1b. The 4-bit status flag field is constructed as follows:

Status flag[3:0] = { 1, VTEST MODE, CRCERR IN, DIAG MODE }

#### where:

- VTEST\_MODE: This flag is set if the current data frame corresponds to fixed voltage test mode (see the Fixed Voltage Test Mode section).
- CRCERR\_IN: This flag indicates the status of the CRC verification of data received from the digital interface. This flag is the same as the CRCERR\_IN bit in the SYSTEM\_STATUS register.
- DIAG\_MODE: This flag is set if the current data frame corresponds to the bit-walk test mode (see the Bit-Walk Test Mode section).

### 6.3.9.2 Output CRC (Device to Host)

A CRC byte can be appended to the output data by configuring CRC\_EN to 1b. When the CRC module is enabled, the host must use 32-bit frames for SPI communication. The device outputs the data payload followed by the CRC byte computed over the data payload. Additional 0s can be appended by the ADC after the CRC byte to complete the 32-bit SPI frame (see 表 6-4). The host must compute and compare the CRC corresponding to the data payload with the CRC received from the ADC. The additional 0s appended by the device after the CRC byte must be excluded by the host for computing the CRC.

## 6.3.9.3 Input CRC (Host to Device)

When the CRC module is enabled, the host must always communicate with the ADC using 32-bit SPI frames comprised of a 24-bit data payload and an 8-bit CRC byte. The host must calculate the CRC byte to be appended based on a 24-bit payload. The ADC computes a CRC over the 24-bit data payload and compares the result with the CRC received from the host.  $\frac{1}{2}$  6-4 lists the output data frames for the CRC EN bit.

Copyright © 2024 Texas Instruments Incorporated

表 6-4. Output Data Frames

| A 0 4. Output Data i raines |                   |                       |                                                               |  |  |
|-----------------------------|-------------------|-----------------------|---------------------------------------------------------------|--|--|
| CRC_EN                      | OSR[2:0]          | APPEND_STATUS[1:0]    | OUTPUT DATA FRAME                                             |  |  |
|                             |                   | No flags (00b or 11b) | {Conversion result [15:0], 8'b0}                              |  |  |
|                             | No averaging      | Channel ID (01b)      | {Conversion result [15:0], CHID[3:0], 4'b0}                   |  |  |
| CRC module disabled         |                   | Status flags (10b)    | {Conversion result [15:0], status flags[3:0], 4'b0}           |  |  |
| (CRC_EN = 0)                |                   | No flags (00b or 11b) | {Conversion result [19:0], 4'b0}                              |  |  |
|                             | Averaging enabled | Channel ID (01b)      | {Conversion result [19:0], CHID[3:0]}                         |  |  |
|                             |                   | Status flags (10b)    | {Conversion result [19:0], status flags[3:0]}                 |  |  |
|                             | No averaging      | No flags (00b or 11b) | {Conversion result [15:0], CRC[7:0], 8'b0}                    |  |  |
|                             |                   | Channel ID (01b)      | {Conversion result [15:0], CHID[3:0], 4'b0, CRC[7:0]}         |  |  |
| CRC module enabled          |                   | Status flags (10b)    | {Conversion result [15:0], status flags[3:0], 4'b0, CRC[7:0]} |  |  |
| (CRC_EN = 1)                |                   | No flags (00b or 11b) | {Conversion result [19:0], 4'b0, CRC[7:0]}                    |  |  |
|                             | Averaging enabled | Channel ID (01b)      | {Conversion result [19:0], CHID[3:0], CRC[7:0]}               |  |  |
|                             | Chabled           | Status flags (10b)    | {Conversion result [19:0], status flags[3:0], CRC[7:0]}       |  |  |

## 6.3.10 Device Programming

#### 6.3.10.1 Enhanced-SPI Interface

The device features an enhanced-SPI interface that allows the host controller to operate at slower SCLK speeds and still achieve full throughput. As described in 表 6-5, the host controller can use any of the four SPI-compatible protocols (SPI-00, SPI-01, SPI-10, or SPI-11) to access the device.

表 6-5. SPI Protocols for Configuring the Device

|          | * '                                    | •                            | •              |         |
|----------|----------------------------------------|------------------------------|----------------|---------|
| PROTOCOL | SCLK POLARITY (At the CS Falling Edge) | SCLK PHASE<br>(Capture Edge) | CPOL_CPHA[1:0] | DIAGRAM |
| SPI-00   | Low                                    | Rising                       | 00b            | 图 6-5   |
| SPI-01   | Low                                    | Falling                      | 01b            | 图 6-6   |
| SPI-10   | High                                   | Falling                      | 10b            | 图 6-5   |
| SPI-11   | High                                   | Rising                       | 11b            | 图 6-6   |

On power-up, the device defaults to the SPI-00 protocol for data read and data write operations. To select a different SPI-compatible protocol, program the CPOL\_CPHA[1:0] field. This first write operation must adhere to the SPI-00 protocol. Any subsequent data transfer frames must adhere to the newly-selected protocol.



Product Folder Links: ADS7067



#### 6.3.10.2 Daisy-Chain Mode

The ADS7067 can operate as a single converter or in a system with multiple converters. System designers can take advantage of the simple, high-speed, enhanced-SPI serial interface by cascading converters in a daisy-chain configuration when multiple converters are used. No register configuration is required to enable daisy-chain mode. 8 6-7 shows a typical connection of three converters in daisy-chain mode.



图 6-7. Multiple Converters Connected Using Daisy-Chain Mode

When the ADS7067 is connected in daisy-chain mode, the serial input data passes through the ADS7067 with a 24-SCLK delay, as long as  $\overline{\text{CS}}$  is active.  $\boxtimes$  6-8 shows a detailed timing diagram of this mode. In  $\boxtimes$  6-8, the conversion in each converter is performed simultaneously.



图 6-8. Simplified Daisy-Chain Mode Timing

The ADS7067 supports daisy-chain mode for output data payloads up to 24 bits long; see the *Output Data Format* section for more details. If either the status flags or channel ID are appended (APPEND\_STATUS  $\neq$  00b) and the CRC module is enabled (CRC\_EN = 1b), then the serial input data does not pass through the ADS7067 and daisy-chain mode is disabled.

English Data Sheet: SBASA78

#### 6.3.10.3 Register Read/Write Operation

The device supports the commands listed in 表 6-6 to access the internal configuration registers

| 表 6-6 | Opc | odes | for | Comm | ands |
|-------|-----|------|-----|------|------|
|-------|-----|------|-----|------|------|

| OPCODE     | COMMAND DESCRIPTION   |
|------------|-----------------------|
| 0000 0000b | No operation          |
| 0001 0000b | Single register read  |
| 0000 1000b | Single register write |
| 0001 1000b | Set bit               |
| 0010 0000b | Clear bit             |

The clear bit command clears the specified bits (identified by 1) at the 8-bit address (without affecting the other bits), and the set bit command sets the specified bits (identified by 1) at the 8-bit address (without affecting the other bits).

#### 6.3.10.3.1 Register Write

A 24-bit SPI frame is required to write data to configuration registers. The 24-bit data on SDI, as shown in 🖺 6-9, consists of an 8-bit write command (0000 1000b), an 8-bit register address, and 8-bit data. The write command is decoded on the  $\overline{\text{CS}}$  rising edge and the specified register is updated with the 8-bit data specified in the register write operation.



图 6-9. Register Write Operation

#### 6.3.10.3.2 Register Read

A register read operation consists of two SPI frames: the first SPI frame initiates a register read and the second SPI frame reads data from the register address provided in the first frame. As shown in [8] 6-10, the read command (0001 0000b), the 8-bit register address, and the 8-bit dummy data are sent over the SDI pin during the first 24-bit frame. On the rising edge of  $\overline{CS}$ , the read command is decoded and the requested register data are available for reading during the next frame. During the second frame, the first eight bits on SDO correspond to the requested register read. During the second frame, SDI can be used to initiate another operation or can be set to 0.



图 6-10. Register Read Operation

#### 6.3.10.3.2.1 Register Read With CRC

A register read consists of two SPI frames, as described in the *Register Read* section. When the CRC module is enabled during a register read, as shown in 86-11, the device appends an 8-bit output CRC byte along with 8-bit register data. The output CRC is computed by the device on the 8-bit register data.



图 6-11. Register Read With CRC

Copyright © 2024 Texas Instruments Incorporated

#### **6.4 Device Functional Modes**

表 6-7 lists the functional modes supported by the ADS7067.

| 耒 | 6-7 | Fun | ction | al I | Modes |
|---|-----|-----|-------|------|-------|
|   |     |     |       |      |       |

| FUNCTIONAL MODE | CONVERSION CONTROL     | MUX CONTROL                        | SEQ_MODE[1:0] |
|-----------------|------------------------|------------------------------------|---------------|
| Manual          | CS rising edge         | Register write to MANUAL_CHID      | 00b           |
| On-the-fly      | CS rising edge         | First 5 bits after CS falling edge | 10b           |
| Auto-sequence   | CS rising edge         | Channel sequencer                  | 01b           |
| Autonomous      | Internal to the device | Channel sequencer                  | 01b           |

The device powers up in manual mode and can be configured into either of these modes by writing the configuration registers for the desired mode.

## 6.4.1 Device Power-Up and Reset

On power up, the BOR bit is set indicating a power-cycle or reset event. The device can be reset by setting the RST bit or by recycling the power on the AVDD pin.

#### 6.4.2 Manual Mode

Manual mode allows the external host processor to directly select the analog input channel. 图 6-12 shows steps for operating the device in manual mode.



图 6-12. Device Operation in Manual Mode

In manual mode, the command to switch to a new channel, cycle N in 🖺 6-13, is decoded by the device on the  $\overline{\text{CS}}$  rising edge. The  $\overline{\text{CS}}$  rising edge is also the start of the conversion cycle, and thus the device samples the previously selected MUX channel in cycle N+1. The newly selected analog input channel data are available in cycle N+2. For switching the analog input channel, a register write to the MANUAL\_CHID field requires 24 clocks; see the *Register Write* section for more details. After a channel is selected, the number of clocks required for reading the output data depends on the device output data frame size; see the *Output Data Format* section for more details.

Product Folder Links: ADS7067

Copyright © 2024 Texas Instruments Incorporated

提交文档反馈





图 6-13. Starting a Conversion and Reading Data in Manual Mode

#### 6.4.3 On-the-Fly Mode

In the on-the-fly mode of operation, as shown in  $\boxtimes$  6-14, the analog input channel is selected using the first five bits on SDI without waiting for the  $\overline{CS}$  rising edge. Thus, the ADC samples the newly selected channel on the  $\overline{CS}$  rising edge and there is no latency between the channel selection and the ADC output data.  $\cancel{R}$  6-8 lists the channel selection commands for this mode.



图 6-14. Starting a Conversion and Reading data in On-the-Fly Mode

Reserved

| SDI BITS[15:11] | SDI BITS [10:0] | DESCRIPTION           |
|-----------------|-----------------|-----------------------|
| 1 0000          | Don't care      | Select analog input 0 |
| 1 0001          | Don't care      | Select analog input 1 |
| 1 0010          | Don't care      | Select analog input 2 |
| 1 0011          | Don't care      | Select analog input 3 |
| 1 0100          | Don't care      | Select analog input 4 |
| 1 0101          | Don't care      | Select analog input 5 |
| 1 0110          | Don't care      | Select analog input 6 |
| 1 0111          | Don't care      | Select analog input 7 |

The number of clocks required for reading the output data depends on the device output data frame size; see the Output Data Format section for more details.

Don't care

#### 6.4.4 Auto-Sequence Mode

1 1000 to 1 1111

In auto-sequence mode, the internal channel sequencer switches the multiplexer to the next analog input channel after every conversion. The desired analog input channels can be configured for sequencing in the AUTO SEQ CHSEL register. To enable the channel sequencer, set SEQ START = 1b. After every conversion, the channel sequencer switches the multiplexer to the next analog input in ascending order. To stop the channel sequencer from selecting channels, set SEQ START = 0b.

In the example shown in \bigset{8} 6-15, AIN2 and AIN6 are enabled for sequencing in the AUTO SEQ CHSEL register. The channel sequencer loops through AIN2 and AIN6 and repeats until SEQ START is set to 0b. The number of clocks required for reading the output data depends on the device output data frame size; see the Output Data Format section for more details.



图 6-15. Starting Conversion and Reading Data in Auto-Sequence Mode



## 6.5 ADS7067 Registers

 $\gtrsim$  6-9 lists the ADS7067 registers. All register offset addresses not listed in  $\gtrsim$  6-9 should be considered as reserved locations and the register contents should not be modified.

表 6-9. ADS7067 Registers

| Address | Acronym          | Register<br>Name | Section                                               |
|---------|------------------|------------------|-------------------------------------------------------|
| 0x0     | SYSTEM_STATUS    |                  | YSTEM_STATUS Register (Address = 0x0) [reset = 0x81]  |
| 0x1     | GENERAL_CFG      |                  | GENERAL_CFG Register (Address = 0x1) [reset = 0x0]    |
| 0x2     | DATA_CFG         |                  | DATA_CFG Register (Address = 0x2) [reset = 0x0]       |
| 0x3     | OSR_CFG          |                  | OSR_CFG Register (Address = 0x3) [reset = 0x0]        |
| 0x4     | OPMODE_CFG       |                  | OPMODE_CFG Register (Address = 0x4) [reset = 0x1]     |
| 0x5     | PIN_CFG          |                  | PIN_CFG Register (Address = 0x5) [reset = 0x0]        |
| 0x7     | GPIO_CFG         |                  | GPIO_CFG Register (Address = 0x7) [reset = 0x0]       |
| 0x9     | GPO_DRIVE_CFG    | G                | PO_DRIVE_CFG Register (Address = 0x9) [reset = 0x0]   |
| 0xB     | GPO_OUTPUT_VALUE | GPC              | D_OUTPUT_VALUE Register (Address = 0xB) [reset = 0x0] |
| 0xD     | GPI_VALUE        |                  | GPI_VALUE Register (Address = 0xD) [reset = 0x0]      |
| 0x10    | SEQUENCE_CFG     | SI               | EQUENCE_CFG Register (Address = 0x10) [reset = 0x0]   |
| 0x11    | CHANNEL_SEL      | (                | CHANNEL_SEL Register (Address = 0x11) [reset = 0x0]   |
| 0x12    | AUTO_SEQ_CH_SEL  | AU               | TO_SEQ_CH_SEL Register (Address = 0x12) [reset = 0x0] |
| 0xBF    | DIAGNOSTICS_KEY  | DIA              | AGNOSTICS_KEY Register (Address = 0xBF) [reset = 0x0] |
| 0xC0    | DIAGNOSTICS_EN   | DIA              | AGNOSTICS_EN Register (Address = 0xC0) [reset = 0x0]  |
| 0xC1    | BIT_SAMPLE_LSB   | Bl               | T_SAMPLE_LSB Register (Address = 0xC1) [reset = 0x0]  |
| 0xC2    | BIT_SAMPLE_MSB   | BIT              | Γ_SAMPLE_MSB Register (Address = 0xC2) [reset = 0x0]  |

Complex bit access types are encoded to fit into small table cells.  $\frac{1}{2}$  6-10 shows the codes that are used for access types in this section.

表 6-10. ADS7067 Access Type Codes

| Access Type      | Code       | Description                                                                                                                                                                                                                                                                          |  |  |  |  |
|------------------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Read Type        | Read Type  |                                                                                                                                                                                                                                                                                      |  |  |  |  |
| R                | R          | Read                                                                                                                                                                                                                                                                                 |  |  |  |  |
| Write Type       | Write Type |                                                                                                                                                                                                                                                                                      |  |  |  |  |
| W                | W          | Write                                                                                                                                                                                                                                                                                |  |  |  |  |
| Reset or Default | Value      |                                                                                                                                                                                                                                                                                      |  |  |  |  |
| - n              |            | Value after reset or the default value                                                                                                                                                                                                                                               |  |  |  |  |
| Register Array V | ariables   |                                                                                                                                                                                                                                                                                      |  |  |  |  |
| i,j,k,l,m,n      |            | When these variables are used in a register name, an offset, or an address, they refer to the value of a register array where the register is part of a group of repeating registers. The register groups form a hierarchical structure and the array is represented with a formula. |  |  |  |  |
| У                |            | When this variable is used in a register name, an offset, or an address it refers to the value of a register array.                                                                                                                                                                  |  |  |  |  |

Product Folder Links: ADS7067

Copyright © 2024 Texas Instruments Incorporated

提交文档反馈

## 6.5.1 SYSTEM\_STATUS Register (Address = 0x0) [reset = 0x81]

SYSTEM\_STATUS is shown in 图 6-16 and described in 表 6-11.

Return to the Summary Table.

## 图 6-16. SYSTEM\_STATUS Register

| 7    | 6          | 5 | 4        | 3 | 2               | 1         | 0      |
|------|------------|---|----------|---|-----------------|-----------|--------|
| RSVD | SEQ_STATUS |   | RESERVED |   | CRCERR_FUS<br>E | CRCERR_IN | BOR    |
| R-1b | R-0b       |   | R-0b     |   | R-0b            | R/W-0b    | R/W-1b |

## 表 6-11. SYSTEM\_STATUS Register Field Descriptions

| Bit | Field       | Туре | Reset | Description                                                                                                                                                                                                                                                     |
|-----|-------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | RSVD        | R    | 1b    | Reads return 1b.                                                                                                                                                                                                                                                |
| 6   | SEQ_STATUS  | R    | 0b    | Status of the channel sequencer.  0b = Sequence stopped  1b = Sequence in progress                                                                                                                                                                              |
| 5-3 | RESERVED    | R    | 0b    | Reserved Bit                                                                                                                                                                                                                                                    |
| 2   | CRCERR_FUSE | R    | 0b    | Device power-up configuration CRC check status. To re-evaluate this bit, software reset the device or power cycle AVDD.  0b = No problems detected in power-up configuration.  1b = Device configuration not loaded correctly.                                  |
| 1   | CRCERR_IN   | R/W  | 0b    | Status of CRC check on incoming data. Write 1b to clear this error flag.  0b = No CRC error.  1b = CRC error detected. All register writes, except to addresses 0x00 and 0x01, are blocked.                                                                     |
| 0   | BOR         | R/W  | 1b    | Brown out reset indicator. This bit is set if brown out condition occurs or device is power cycled. Write 1b to this bit to clear the flag.  0b = No brown out since last time this bit was cleared.  1b = Brown out condition detected or device power cycled. |

## 6.5.2 GENERAL\_CFG Register (Address = 0x1) [reset = 0x0]

GENERAL\_CFG is shown in 图 6-17 and described in 表 6-12.

Return to the Summary Table.

## 图 6-17. GENERAL\_CFG Register

| 7      | 6      | 5    | 4    | 3      | 2      | 1      | 0    |
|--------|--------|------|------|--------|--------|--------|------|
| REF_EN | CRC_EN | RESE | RVED | RANGE  | CH_RST | CAL    | RST  |
| R/W-0b | R/W-0b | R-   | Ob   | R/W-0b | R/W-0b | R/W-0b | W-0b |

#### 表 6-12. GENERAL\_CFG Register Field Descriptions

| Bit | Field    | Туре | Reset | Description                                                                                                                                         |
|-----|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | REF_EN   | R/W  | 0b    | Enable or disable the internal reference.  0b = Internal reference is powered down.  1b = Internal reference is enabled.                            |
| 6   | CRC_EN   | R/W  | 0b    | Enable or disable the CRC on device interface.  0b = CRC module disabled.  1b = CRC appended to data output. CRC check is enabled on incoming data. |
| 5-4 | RESERVED | R    | 0b    | Reserved Bit                                                                                                                                        |
| 3   | RANGE    | R/W  | 0b    | Select the input range of the ADC.  0b = Input range of the ADC is 1x VREF  1b = Input range of the ADC is 2x VREF                                  |

提交文档反馈



表 6-12. GENERAL\_CFG Register Field Descriptions (续)

| Bit | Field  | Туре | Reset | Description                                                                                                                                                             |
|-----|--------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2   | CH_RST | R/W  | 0b    | Force all channels to be analog inputs.  0b = Normal operation  1b = All channels will be set as analog inputs irrespective of configuration in other registers         |
| 1   | CAL    | R/W  | 0b    | Calibrate ADC offset.  0b = Normal operation.  1b = ADC offset is calibrated. After calibration is complete, this bit is set to 0b.                                     |
| 0   | RST    | W    | 0b    | Software reset all registers to default values.  0b = Normal operation.  1b = Device is reset. After reset is complete, this bit is set to 0b and BOR bit is set to 1b. |

## 6.5.3 DATA\_CFG Register (Address = 0x2) [reset = 0x0]

DATA\_CFG is shown in 图 6-18 and described in 表 6-13.

Return to the Summary Table.

## 图 6-18. DATA\_CFG Register

| 7       | 6        | 5                  | 4 | 3    | 2    | 1              | 0    |  |
|---------|----------|--------------------|---|------|------|----------------|------|--|
| FIX_PAT | RESERVED | APPEND_STATUS[1:0] |   | RESE | RVED | CPOL_CPHA[1:0] |      |  |
| R/W-0b  | R-0b     | ,                  |   | R-   | 0b   | R/V            | V-0b |  |

## 表 6-13. DATA\_CFG Register Field Descriptions

| Bit | Field              | Туре | Reset | Description                                                                                                                                                                                                                                  |
|-----|--------------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | FIX_PAT            | R/W  | 0b    | Device outputs fixed data bits which can be helpful for debugging communication with the device.  0b = Normal operation.  1b = Device outputs fixed code 0xA5A5 repeatitively when reading ADC data.                                         |
| 6   | RESERVED           | R    | 0b    | Reserved Bit                                                                                                                                                                                                                                 |
| 5-4 | APPEND_STATUS[1:0] | R/W  | 0b    | Append 4-bit channel ID or status flags to output data.  0b = Channel ID and status flags are not appended to ADC data.  1b = 4-bit channel ID is appended to ADC data.  10b = 4-bit status flags are appended to ADC data.  11b = Reserved. |
| 3-2 | RESERVED           | R    | 0b    | Reserved Bit                                                                                                                                                                                                                                 |
| 1-0 | CPOL_CPHA[1:0]     | R/W  | 0b    | This field sets the polarity and phase of SPI communication.  0b = CPOL = 0, CPHA = 0.  1b = CPOL = 0, CPHA = 1.  10b = CPOL = 1, CPHA = 0.  11b = CPOL = 1, CPHA = 1.                                                                       |

## $6.5.4 OSR\_CFG Register (Address = 0x3) [reset = 0x0]$

OSR\_CFG is shown in 图 6-19 and described in 表 6-14.

Return to the Summary Table.

#### 图 6-19. OSR CFG Register

|   | A C 101 CO. Co |          |   |          |   |        |  |  |  |  |  |
|---|----------------------------------------------------|----------|---|----------|---|--------|--|--|--|--|--|
| 7 | 6                                                  | 5        | 3 | 2        | 1 | 0      |  |  |  |  |  |
|   |                                                    | RESERVED |   | OSR[2:0] |   |        |  |  |  |  |  |
|   |                                                    | R-0b     |   |          |   | R/W-0b |  |  |  |  |  |

Product Folder Links: ADS7067

English Data Sheet: SBASA78

## 图 6-19. OSR\_CFG Register (续)

## 表 6-14. OSR\_CFG Register Field Descriptions

| Bit | Field    | Туре | Reset | Description                                                                                                                                                                                                          |
|-----|----------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-3 | RESERVED | R    | 0b    | Reserved Bit                                                                                                                                                                                                         |
| 2-0 | OSR[2:0] | R/W  | 0b    | Selects the oversampling ratio for ADC conversion result.  0b = No averaging 1b = 2 samples 10b = 4 samples 11b = 8 samples 11b = 8 samples 100b = 16 samples 101b = 32 samples 110b = 64 samples 111b = 128 samples |

## 6.5.5 OPMODE\_CFG Register (Address = 0x4) [reset = 0x1]

OPMODE\_CFG is shown in 图 6-20 and described in 表 6-15.

Return to the Summary Table.

## 图 6-20. OPMODE\_CFG Register

| 7 | 6        | 5 | 4       | 3 | 2     | 1       | 0 |
|---|----------|---|---------|---|-------|---------|---|
|   | RESERVED |   | OSC_SEL |   | CLK_D | IV[3:0] |   |
|   | R-0b     |   | R/W-0b  |   | R/W   | /-1b    |   |

## 表 6-15. OPMODE\_CFG Register Field Descriptions

| Bit | Field        | Туре | Reset | Description                                                                                                         |
|-----|--------------|------|-------|---------------------------------------------------------------------------------------------------------------------|
| 7-5 | RESERVED     | R    | 0b    | Reserved Bit                                                                                                        |
| 4   | OSC_SEL      | R/W  | 0b    | Selects the oscillator for internal timing generation.  0b = High-speed oscillator.  1b = Low-power oscillator.     |
| 3-0 | CLK_DIV[3:0] | R/W  | 1b    | Sampling speed control when using averaging filters. Refer to section on oscillator and timing control for details. |

## $6.5.6 \text{ PIN\_CFG Register (Address = 0x5) [reset = 0x0]}$

PIN\_CFG is shown in 图 6-21 and described in 表 6-16.

Return to the Summary Table.

## 图 6-21. PIN\_CFG Register



#### 表 6-16. PIN\_CFG Register Field Descriptions

| Bit | Field        | Туре | Reset | Description                                                                                                                                           |
|-----|--------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-0 | PIN_CFG[7:0] | R/W  | Ob    | Configure device channels AIN/GPIO [7:0] as analog inputs or GPIOs.  0b = Channel is configured as analog input.  1b = Channel is configured as GPIO. |

Product Folder Links: ADS7067

Copyright © 2024 Texas Instruments Incorporated

提交文档反馈

## 6.5.7 GPIO\_CFG Register (Address = 0x7) [reset = 0x0]

GPIO\_CFG is shown in 图 6-22 and described in 表 6-17.

Return to the Summary Table.

## 图 6-22. GPIO\_CFG Register

|     | 7             | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
|-----|---------------|---|---|---|---|---|---|---|--|--|
| Ī   | GPIO_CFG[7:0] |   |   |   |   |   |   |   |  |  |
|     | R/W-0b        |   |   |   |   |   |   |   |  |  |
| - 1 |               |   |   |   |   |   |   |   |  |  |

#### 表 6-17. GPIO\_CFG Register Field Descriptions

| Bit | Field         | Туре | Reset | Description                                                                                                                                             |
|-----|---------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-0 | GPIO_CFG[7:0] | R/W  |       | Configure GPIO[7:0] as either digital inputs or digital outputs.  0b = GPIO is configured as digital input.  1b = GPIO is configured as digital output. |

### 6.5.8 GPO\_DRIVE\_CFG Register (Address = 0x9) [reset = 0x0]

GPO\_DRIVE\_CFG is shown in 图 6-23 and described in 表 6-18.

Return to the Summary Table.

## 图 6-23. GPO\_DRIVE\_CFG Register

| 7                  | 6 | 5 | 4   | 3    | 2 | 1 | 0 |  |
|--------------------|---|---|-----|------|---|---|---|--|
| GPO_DRIVE_CFG[7:0] |   |   |     |      |   |   |   |  |
|                    |   |   | R/V | V-0b |   |   |   |  |

#### 表 6-18. GPO\_DRIVE\_CFG Register Field Descriptions

| Bit | Field              | Туре | Reset | Description                                                                                                                                                                                     |
|-----|--------------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-0 | GPO_DRIVE_CFG[7:0] | R/W  | Ob    | Configure digital outputs GPO[7:0] as open-drain or push-pull outputs.  0b = Digital output is open-drain; connect external pullup resistor.  1b = Push-pull driver is used for digital output. |

#### 6.5.9 GPO\_OUTPUT\_VALUE Register (Address = 0xB) [reset = 0x0]

GPO\_OUTPUT\_VALUE is shown in 图 6-24 and described in 表 6-19.

Return to the Summary Table.

#### 图 6-24. GPO\_OUTPUT\_VALUE Register



#### 表 6-19. GPO\_OUTPUT\_VALUE Register Field Descriptions

| Bit | Field                  | Туре | Reset | Description                                                                                                                  |
|-----|------------------------|------|-------|------------------------------------------------------------------------------------------------------------------------------|
| 7-0 | GPO_OUTPUT_VALUE[7: 0] | R/W  |       | Logic level to be set on digital outputs GPO[7:0].  0b = Digital output set to logic 0.  1b = Digital output set to logic 1. |

Copyright © 2024 Texas Instruments Incorporated Product Folder Links: *ADS7067* 

## 6.5.10 GPI\_VALUE Register (Address = 0xD) [reset = 0x0]

GPI\_VALUE is shown in 图 6-25 and described in 表 6-20.

Return to the Summary Table.

## 图 6-25. GPI\_VALUE Register



#### 表 6-20. GPI\_VALUE Register Field Descriptions

| Bit | t | Field          | Туре | Reset | Description                                                                                |
|-----|---|----------------|------|-------|--------------------------------------------------------------------------------------------|
| 7-0 | 0 | GPI_VALUE[7:0] | R    |       | Readback the logic level on GPIO[7:0].  0b = GPIO is at logic 0.  1b = GPIO is at logic 1. |

#### 6.5.11 SEQUENCE\_CFG Register (Address = 0x10) [reset = 0x0]

SEQUENCE\_CFG is shown in 图 6-26 and described in 表 6-21.

Return to the Summary Table.

## 图 6-26. SEQUENCE\_CFG Register

|      |          |        |           | _    |      |              |          |
|------|----------|--------|-----------|------|------|--------------|----------|
| 7    | 6        | 5      | 4         | 3    | 2    | 1            | 0        |
|      | RESERVED |        | SEQ_START | RESE | RVED | SEQ_MC       | DDE[1:0] |
| R-0b |          | R/W-0b | R-        | 0b   | R/W  | <b>/-</b> 0b |          |

#### 表 6-21. SEQUENCE\_CFG Register Field Descriptions

| Bit | Field         | Type Reset Des                                        |    | Description                                                                                                                                                                                                                               |
|-----|---------------|-------------------------------------------------------|----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-5 | RESERVED      | R                                                     | 0b | Reserved Bit                                                                                                                                                                                                                              |
| 4   | SEQ_START     | mode (SEQ_MODE = 01b).  0b = Stop channel sequencing. |    | 0b = Stop channel sequencing.<br>1b = Start channel sequencing in ascending order for channels                                                                                                                                            |
| 3-2 | RESERVED      | R                                                     | 0b | Reserved Bit                                                                                                                                                                                                                              |
| 1-0 | SEQ_MODE[1:0] | R/W                                                   | 0b | Selects the mode of scanning of analog input channels.  0b = Manual sequence mode; channel selected by MANUAL_CHID field.  1b = Auto sequence mode; channel selected by AUTO_SEQ_CHSEL.  10b = On-the-fly sequence mode.  11b = Reserved. |

## 6.5.12 CHANNEL\_SEL Register (Address = 0x11) [reset = 0x0]

CHANNEL\_SEL is shown in 图 6-27 and described in 表 6-22.

Return to the Summary Table.

#### 图 6-27. CHANNEL SEL Register

| 6    | 5    | 4                   | 3                | 2                   | 1                          | 0                                      |  |
|------|------|---------------------|------------------|---------------------|----------------------------|----------------------------------------|--|
| RESE | RVED |                     | MANUAL_CHID[3:0] |                     |                            |                                        |  |
| R    | -0b  |                     |                  | R/W                 | V-0b                       |                                        |  |
|      |      | 6 5  RESERVED  R-0b | 6 5 4 RESERVED   | 6 5 4 3<br>RESERVED | 6 5 4 3 2  RESERVED MANUAL | 6 5 4 3 2 1  RESERVED MANUAL_CHID[3:0] |  |

Product Folder Links: ADS7067



#### 表 6-22. CHANNEL SEL Register Field Descriptions

| Bit | Field            | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                               |
|-----|------------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-4 | RESERVED         | R    | 0b    | Reserved Bit                                                                                                                                                                                                                                                                                                                                              |
| 3-0 | MANUAL_CHID[3:0] | R/W  | 0b    | In manual mode (SEQ_MODE = 00b), this field contains the 4-bit channel ID of the analog input channel for next ADC conversion. For valid ADC data, the selected channel must not be configured as GPIO in PIN_CFG register. 1xxx = Reserved.  0b = AIN0 1b = AIN1 10b = AIN2 11b = AIN3 100b = AIN4 101b = AIN5 110b = AIN6 111b = AIN7 1000b = Reserved. |

#### 6.5.13 AUTO\_SEQ\_CH\_SEL Register (Address = 0x12) [reset = 0x0]

AUTO\_SEQ\_CH\_SEL is shown in 图 6-28 and described in 表 6-23.

Return to the Summary Table.

## 图 6-28. AUTO\_SEQ\_CH\_SEL Register



### 表 6-23. AUTO\_SEQ\_CH\_SEL Register Field Descriptions

| Γ | Bit Field Type Reset De |                      |      |                                                                      | Description                                                    |  |  |
|---|-------------------------|----------------------|------|----------------------------------------------------------------------|----------------------------------------------------------------|--|--|
|   | DIL                     | rieiu                | Type | Reset                                                                | Description                                                    |  |  |
|   | 7-0                     | AUTO_SEQ_CH_SEL[7:0] | R/W  | 0b Select analog input channels AIN[7:0] in for auto sequencing mode |                                                                |  |  |
|   |                         |                      |      |                                                                      | 0b = Analog input channel is not enabled in scanning sequence. |  |  |
|   |                         |                      |      |                                                                      | 1b = Analog input channel is enabled in scanning sequence.     |  |  |

## 6.5.14 DIAGNOSTICS\_KEY Register (Address = 0xBF) [reset = 0x0]

DIAGNOSTICS\_KEY is shown in 图 6-29 and described in 表 6-24.

Return to the Summary Table.

#### 图 6-29. DIAGNOSTICS\_KEY Register



#### 表 6-24. DIAGNOSTICS\_KEY Register Field Descriptions

|   | Bit | Field         | Туре | Reset | Description                                                                                                                         |
|---|-----|---------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------|
| Ī | 7-0 | DIAG_KEY[7:0] | R/W  |       | Enable write access to diagnostics registers in address locations 0xC0, 0xC1, and 0xC2. Write 0x96 to this register to enable write |
|   |     |               |      |       | access to diagnostics registers.                                                                                                    |

Product Folder Links: ADS7067

#### 6.5.15 DIAGNOSTICS\_EN Register (Address = 0xC0) [reset = 0x0]

DIAGNOSTICS\_EN is shown in  $\[ \]$  6-30 and described in 表 6-25.

Return to the Summary Table.

#### 图 6-30. DIAGNOSTICS\_EN Register

| 7 | 6        | 5 | 4        | 3 | 2        | 1 | 0          |
|---|----------|---|----------|---|----------|---|------------|
|   | RESERVED |   | VTEST_EN |   | RESERVED |   | BITWALK_EN |
|   | R-0b     |   | R/W-0b   |   | R-0b     |   | R/W-0b     |

## 表 6-25. DIAGNOSTICS\_EN Register Field Descriptions

| Bit | Field      | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                                                                     |
|-----|------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-5 | RESERVED   | R    | 0b    | Reserved Bit                                                                                                                                                                                                                                                                                                                                                                                                    |
| 4   | VTEST_EN   | R/W  | 0b    | Enable measurement of internal 1.8 V (typical) test voltage using AIN6. When using this mode, AIN6 pin should not be left floating and should not be connected to any external circuit. If BITWALK_EN = 1b, this bit has no effect.  0b = Normal operation.  1b = AIN6 is internally connected to 1.8V (typical) test voltage. AIN6 pin should be floating and should not be connected to any external circuit. |
| 3-1 | RESERVED   | R    | 0b    | Reserved Bit                                                                                                                                                                                                                                                                                                                                                                                                    |
| 0   | BITWALK_EN | R/W  | Ob    | Enable bit-walk mode of the ADC bit decisions.  0b = Normal operation.  1b = Bit walk mode enabled.                                                                                                                                                                                                                                                                                                             |

## 6.5.16 BIT\_SAMPLE\_LSB Register (Address = 0xC1) [reset = 0x0]

BIT SAMPLE LSB is shown in 图 6-31 and described in 表 6-26.

Return to the Summary Table.

## 图 6-31. BIT\_SAMPLE\_LSB Register



#### 表 6-26. BIT SAMPLE LSB Register Field Descriptions

| Bit | Field               | Туре | Reset | Description                                                                                                |
|-----|---------------------|------|-------|------------------------------------------------------------------------------------------------------------|
| 7-0 | BIT_SAMPLE_LSB[7:0] | R/W  |       | Define the [7:0] bit positions during sampling phase of the ADC. This field has no effet when DIAG_EN = 0. |

## 6.5.17 BIT\_SAMPLE\_MSB Register (Address = 0xC2) [reset = 0x0]

BIT\_SAMPLE\_MSB is shown in 图 6-32 and described in 表 6-27.

Return to the Summary Table.

## 图 6-32. BIT\_SAMPLE\_MSB Register



Copyright © 2024 Texas Instruments Incorporated

提交文档反馈



# 表 6-27. BIT\_SAMPLE\_MSB Register Field Descriptions

| Bit | Field               | Туре | Reset | Description                                                                                                    |
|-----|---------------------|------|-------|----------------------------------------------------------------------------------------------------------------|
| 7-0 | BIT_SAMPLE_MSB[7:0] | R/W  |       | Define the [15:8] bit positions during sampling phase of the ADC.<br>This field has no effet when DIAG_EN = 0. |

Product Folder Links: *ADS*7067 English Data Sheet: SBASA78

## 7 Application and Implementation

#### 备注

以下应用部分中的信息不属于 TI 器件规格的范围, TI 不担保其准确性和完整性。TI 的客 户应负责确定 器件是否适用于其应用。客户应验证并测试其设计,以确保系统功能。

## 7.1 Application Information

The primary circuit required to maximize the performance of a high-precision, successive approximation register (SAR), analog-to-digital converter (ADC) is the input driver circuits. This section details some general principles for designing the input driver circuit for the ADS7067.

## 7.2 Typical Application



图 7-1. DAQ Circuit: Single-Supply DAQ

#### 7.2.1 Design Requirements

The goal of this application is to design a single-supply digital acquisition (DAQ) circuit based on the ADS7067 with SNR greater than 80 dB and THD less than - 80 dB for input frequencies of 2 kHz at full throughput.

#### 7.2.2 Detailed Design Procedure

The optimal input driver circuit for a high-precision SAR ADC consists of a driving amplifier and a chargekickback filter (RC filter). The amplifier driving the ADC must have low output impedance and be able to charge the internal sampling capacitor to a 16-bit settling level within the minimum acquisition time. The charge-kickback filter helps attenuate the sampling charge injection from the switched-capacitor input stage of the ADC and helps reduce the wide-band noise contributed by the front-end circuit.

Product Folder Links: ADS7067

37

#### 7.2.2.1 Charge-Kickback Filter and ADC Amplifier

As illustrated in 🖺 7-1, a filter capacitor (C<sub>FLT</sub>) is connected from each input pin of the ADC to ground. This capacitor helps reduce the sampling charge injection and provides a charge bucket to quickly charge the internal sample-and-hold capacitors during the acquisition process. This capacitor must be a COG- or NPO-type. One method for determining the required amplifier bandwidth and the values of the RC charge-kickback filter is provided in this section. This optimization and more details on the math behind the component selection are covered in ADC Precision Labs.

The minimum bandwidth of the amplifier for driving the ADC can be computed using the settling accuracy (0.5 LSB) and settling time (acquisition time) information. 方程式 4, 方程式 5, 方程式 6, and 方程式 7 compute the unity-gain bandwidth (UGBW) of the amplifier.

$$LSB = \frac{V_{REF}}{2^N} = \frac{2.5 V}{2^{16}} = 38.2 \,\mu V \tag{4}$$

$$\tau_c = \frac{-t_{ACQ}}{\ln\left(\frac{0.5 \cdot LSB}{100 \ mV}\right)} = \frac{-800 \ ns}{\ln\left(\frac{0.5 \cdot (38.2 \ \mu V)}{100 \ mV}\right)} = 93.4 \ ns$$
(5)

$$\tau_{oa} = \frac{\tau_c}{\sqrt{17}} = \frac{93.4 \, ns}{\sqrt{17}} = 22.7 \, ns \tag{6}$$

$$UGBW = \frac{1}{2 \cdot \pi \cdot \tau_{oa}} = \frac{1}{2 \cdot \pi \cdot (22.7 \, ns)} = 7 \, MHz$$
 (7)

Based on the result of 方程式 7, select an amplifier that has more than 7-MHz UGBW. For this example, OPA325 is used.

The value of  $C_{filt}$  is computed in 方程式~8 by taking 20 times the internal sample-and-hold capacitance. The factor of 20 is a rule of thumb that is intended to minimize the droop in voltage on the charge-bucket capacitor,  $C_{filt}$ , after the start of the acquisition period. The filter resistor,  $R_{filt}$ , is computed in 方程式~9 using the op-amp time constant and  $C_{filt}$ . 方程式~10 and 方程式~11 compute the minimum and maximum  $R_{filt}$  values, respectively.

$$C_{filt} = 20 \cdot C_{SH} = 20 \cdot (30pF) = 600 pF$$
 (8)

The value of C<sub>fllt</sub> can be approximated to the nearest standard value 680 pF.

$$R_{filt} = \frac{4 \times \tau_{oa}}{C_{filt}} = \frac{4 \times (22.7 \, ns)}{680 \, pF} = 133.5 \, \Omega \tag{9}$$

$$R_{filt\,Min} = 0.25 \times R_{filt} = 0.25 \times (133.5\,\Omega) = 33.4\,\Omega$$
 (10)

$$R_{filt\,Max} = 2 \times R_{filt} = 2 \times (133.5\,\Omega) = 267\,\Omega \tag{11}$$

Product Folder Links: ADS7067

#### 7.2.3 Application Curve

图 7-2 shows the FFT plot for the ADS7067 with a 2-kHz input frequency used for the circuit in 图 7-1.



 $f_{IN}$  = 2 kHz, SNR = 85.3 dBFS, THD = -97 dB

图 7-2. Test Results for the Single-Supply DAQ Circuit

## 7.3 Power Supply Recommendations

#### 7.3.1 AVDD and DVDD Supply Recommendations

The ADS7067 has two separate power supplies: AVDD and DVDD. The device operates on AVDD; DVDD is used for the interface circuits. AVDD and DVDD can be independently set to any value within the permissible ranges. As shown in <a>\bar{N}\$ 7-3, decouple the AVDD and DVDD pins individually with 1-µF ceramic decoupling</a> capacitors.



图 7-3. Power-Supply Decoupling

Product Folder Links: ADS7067

39



#### 7.4 Layout

#### 7.4.1 Layout Guidelines

§ 7-4 shows a board layout example for the ADS7067. Avoid crossing digital lines with the analog signal path and keep the analog input signals and the reference input signals away from noise sources.

Use  $1-\mu F$  ceramic bypass capacitors in close proximity to the analog (AVDD) and digital (DVDD) power-supply pins. Avoid placing vias between the AVDD and DVDD pins and the bypass capacitors. Connect all ground pins to the ground plane using short, low-impedance paths.

Place the reference decoupling capacitor ( $C_{REF}$ ) close to the device REF and GND pins. Avoid placing vias between the REF pin and the bypass capacitors.

The charge-kickback RC filters are placed close to the device. Among ceramic surface-mount capacitors, COGor NPO-type ceramic capacitors provide the best capacitance precision. The type of dielectric used in COG- or NPO-type ceramic capacitors provides the most stable electrical properties over voltage, frequency, and temperature changes.

#### 7.4.2 Layout Example



图 7-4. Example Layout for DSBGA Package

Copyright © 2024 Texas Instruments Incorporated

## 8 Device and Documentation Support

### 8.1 Device Support

### 8.1.1 Development Support

Texas Instruments, ADC Precision Labs

#### 8.2 Documentation Support

#### 8.2.1 Related Documentation

For related documentation see the following:

- Texas Instruments, REF60xx High-Precision Voltage Reference With Integrated ADC Drive Buffer data sheet
- Texas Instruments, OPAx325 Precision, 10-MHz, Low-Noise, Low-Power, RRIO, CMOS Operational Amplifiers data sheet

### 8.3 接收文档更新通知

要接收文档更新通知,请导航至 ti.com 上的器件产品文件夹。点击*通知* 进行注册,即可每周接收产品信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。

#### 8.4 支持资源

TI E2E™中文支持论坛是工程师的重要参考资料,可直接从专家处获得快速、经过验证的解答和设计帮助。搜索现有解答或提出自己的问题,获得所需的快速设计帮助。

链接的内容由各个贡献者"按原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI 的使用条款。

#### 8.5 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

所有商标均为其各自所有者的财产。

#### 8.6 静电放电警告



静电放电 (ESD) 会损坏这个集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理和安装程序,可能会损坏集成电路。

ESD 的损坏小至导致微小的性能降级,大至整个器件故障。精密的集成电路可能更容易受到损坏,这是因为非常细微的参数更改都可能会导致器件与其发布的规格不相符。

#### 8.7 术语表

TI术语表本术语表列出并解释了术语、首字母缩略词和定义。

## 9 Revision History

注:以前版本的页码可能与当前版本的页码不同

| Changes from Revision A (October 2021) to Revision B (September 2024) | Page |  |  |
|-----------------------------------------------------------------------|------|--|--|
| • 在文档中增加了 RTE 封装                                                      | 1    |  |  |
| Added RTE information to Pin Configuration and Functions section      | 3    |  |  |
| Added thermal metric for WQFN package                                 | 6    |  |  |
| Changes from Revision * (March 2021) to Revision A (October 2021)     | Page |  |  |

Copyright © 2024 Texas Instruments Incorporated

提交文档反馈

41



# 10 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Copyright © 2024 Texas Instruments Incorporated Product Folder Links: *ADS7067* 

4-Dec-2025

www.ti.com

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins   | Package qty   Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking |
|-----------------------|--------|---------------|------------------|-----------------------|------|-------------------------------|----------------------------|--------------|--------------|
|                       | (1)    | (2)           |                  |                       | (3)  | (4)                           | (5)                        |              | (0)          |
| ADS7067IRTER          | Active | Production    | WQFN (RTE)   16  | 5000   LARGE T&R      | Yes  | FULL NIPDAU                   | Level-1-260C-UNLIM         | -40 to 125   | 7067         |
| ADS7067IRTER.A        | Active | Production    | WQFN (RTE)   16  | 5000   LARGE T&R      | Yes  | FULL NIPDAU                   | Level-1-260C-UNLIM         | -40 to 125   | 7067         |
| ADS7067IYBHR          | Active | Production    | DSBGA (YBH)   16 | 3000   LARGE T&R      | Yes  | SNAGCU                        | Level-1-260C-UNLIM         | -40 to 125   | ADS7067      |
| ADS7067IYBHR.A        | Active | Production    | DSBGA (YBH)   16 | 3000   LARGE T&R      | Yes  | SNAGCU                        | Level-1-260C-UNLIM         | -40 to 125   | ADS7067      |
| ADS7067IYBHT          | Active | Production    | DSBGA (YBH)   16 | 250   SMALL T&R       | Yes  | SNAGCU                        | Level-1-260C-UNLIM         | -40 to 125   | ADS7067      |
| ADS7067IYBHT.A        | Active | Production    | DSBGA (YBH)   16 | 250   SMALL T&R       | Yes  | SNAGCU                        | Level-1-260C-UNLIM         | -40 to 125   | ADS7067      |
| XADS7067IYBHR         | Active | Preproduction | DSBGA (YBH)   16 | 3000   LARGE T&R      | -    | Call TI                       | Call TI                    | -40 to 125   |              |
| XADS7067IYBHR.A       | Active | Preproduction | DSBGA (YBH)   16 | 3000   LARGE T&R      | -    | Call TI                       | Call TI                    | -40 to 125   |              |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

# **PACKAGE OPTION ADDENDUM**

www.ti.com 4-Dec-2025

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 21-Jan-2025

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| ADS7067IRTER | WQFN            | RTE                | 16 | 5000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| ADS7067IYBHR | DSBGA           | YBH                | 16 | 3000 | 180.0                    | 8.4                      | 1.8        | 1.8        | 0.52       | 4.0        | 8.0       | Q1               |
| ADS7067IYBHT | DSBGA           | YBH                | 16 | 250  | 180.0                    | 8.4                      | 1.8        | 1.8        | 0.52       | 4.0        | 8.0       | Q1               |

www.ti.com 21-Jan-2025



### \*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| ADS7067IRTER | WQFN         | RTE             | 16   | 5000 | 367.0       | 367.0      | 35.0        |
| ADS7067IYBHR | DSBGA        | YBH             | 16   | 3000 | 182.0       | 182.0      | 20.0        |
| ADS7067IYBHT | DSBGA        | YBH             | 16   | 250  | 182.0       | 182.0      | 20.0        |

3 x 3, 0.5 mm pitch

PLASTIC QUAD FLATPACK - NO LEAD

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





PLASTIC QUAD FLATPACK - NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.





DIE SIZE BALL GRID ARRAY



### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.



DIE SIZE BALL GRID ARRAY



NOTES: (continued)

Final dimensions may vary due to manufacturing tolerance considerations and also routing constraints. See Texas Instruments Literature No. SNVA009 (www.ti.com/lit/snva009).



DIE SIZE BALL GRID ARRAY



NOTES: (continued)

4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release.



## 重要通知和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、与某特定用途的适用性或不侵犯任何第三方知识产权的暗示担保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他安全、安保法规或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的相关应用。严禁以其他方式对这些资源进行复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。对于因您对这些资源的使用而对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,您将全额赔偿,TI 对此概不负责。

TI 提供的产品受 TI 销售条款)、TI 通用质量指南 或 ti.com 上其他适用条款或 TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 除非德州仪器 (TI) 明确将某产品指定为定制产品或客户特定产品,否则其产品均为按确定价格收入目录的标准通用器件。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

版权所有 © 2025, 德州仪器 (TI) 公司

最后更新日期: 2025 年 10 月