











ADC16DX370

ZHCSCD9C - APRIL 2014 - REVISED AUGUST 2014

# ADC16DX370 具有 7.4Gb/s JESD204B 输出的双路 16 位 370MSPS 模数 转换器 (ADC)

#### 1 特性

- 分辨率: 16 位
- 转换率: 370MSPS
- 1.7V<sub>P-P</sub> 输入满量程范围
- 性能:
  - 输入: 150MHz, -3dBFS
    - 信噪比 (SNR): 69.6dBFS
    - 噪声频谱密度: -152.3dBFS/Hz
    - 无寄生动态范围 (SFDR): 88dBFS
    - 非 HD2 和非 HD-3 寄生信号: -90dBFS
- 功率耗散:每通道 800mW
- 缓冲模拟输入
- 无外部旁路的片上精密基准
- 支持相位同步的输入采样时钟分频器(1、2、4或8分频)
- JESD204B 1 子类串行数据接口
  - 信道速率高达 7.4Gb/s
  - 可配置为每通道 1 条或 2 条信道
- 快速超范围信号
- 4 线制, 1.2V, 1.8V, 2.5V 或 3V 兼容串行外设接口 (SPI)
- 56 引脚超薄四方扁平无引线 (WQFN) 封装, (8mm x 8mm, 引脚间距 0.5mm)

#### 2 应用范围

- 高中频 (IF) 采样接收器
- 多载波基站接收器
  - GSM/EDGE, CDMA2000, UMTS, LTE, Wi Max
- 多样性、多模式和多波段接收器
- 数字预失真
- 测试和测量设备
- 通信仪器仪表
- 便携式仪表

#### 3 说明

ADC16DX370 器件是一款单片双通道高性能模数转换器,此转换器能够以 370MSPS 的采样速率将模拟输入信号转换为 16 位数字字。 这款转换器使用具有集成输入缓冲器的差分管道式架构,以便在保持低功耗的同时提供出色的动态性能。

集成输入缓冲器消除了来自内部开关电容器采样电路的电荷回馈噪声,并且简化了驱动放大器、抗混叠滤波器以及阻抗匹配的系统级设计。一个输入采样时钟分频器用可配置相位选择提供整数分频比,以简化系统计时。集成低噪声电压基准在无需外部去耦合电容器的情况下简化电路板级设计。在 56 引脚,8mm x 8mm WQFN 封装中,通过一个 JESD204B 1 子类接口提供输出数字数据。可使用 SPI 来配置与 1.2V 至 3V 逻辑电路兼容的器件。

#### 器件信息(1)

| 器件型号       | 封装        | 封装尺寸 (标称值)     |
|------------|-----------|----------------|
| ADC16DX370 | WQFN (56) | 8.00 × 8.00 mm |

(1) 要了解所有可用封装,请见数据表末尾的可订购产品附录。





A



## 目录

| 1 | 特性                                                                            |       | 7.3 JESD204B Interface Functional Characteristics | 24 |
|---|-------------------------------------------------------------------------------|-------|---------------------------------------------------|----|
| 2 | 应用范围1                                                                         | 8     | Detailed Description                              | 25 |
| 3 | 说明1                                                                           |       | 8.1 Overview                                      | 25 |
| 4 | 修订历史记录 2                                                                      |       | 8.2 Functional Block Diagram                      | 25 |
| 5 | Pin Configuration and Functions                                               |       | 8.3 Feature Description                           | 26 |
| 6 | _                                                                             |       | 8.4 Device Functional Modes                       | 35 |
| 0 | Specifications                                                                |       | 8.5 Register Map                                  | 36 |
|   | 6.1 Absolute Maximum Ratings                                                  | 9     | Application and Implementation                    |    |
|   | 6.2 Handling Ratings                                                          |       | 9.1 Application Information                       |    |
|   | 6.3 Recommended Operating Conditions                                          |       | 9.2 Typical Application                           |    |
|   | 6.4 Thermal Information                                                       | 10    | Power Supply Recommendations                      |    |
|   | 6.5 Converter Performance Characteristics                                     |       | 10.1 Power Supply Design                          |    |
|   | 6.6 Power Supply Electrical Characteristics                                   |       | 10.2 Decoupling                                   |    |
|   | 6.7 Analog Interface Electrical Characteristics 12                            | 11    | Layout                                            |    |
|   | 6.8 CLKIN, SYSREF, SYNCb Interface Electrical Characteristics                 | • • • | 11.1 Layout Guidelines                            |    |
|   | 6.9 Serial Data Output Interface Electrical                                   |       | 11.2 Layout Example                               |    |
|   | Characteristics14                                                             |       | 11.3 Thermal Considerations                       |    |
|   | 6.10 Digital Input Electrical Interface Characteristics 15                    | 40    |                                                   |    |
|   | 6.11 Timing Requirements                                                      | 12    | 器件和文档支持                                           |    |
|   | 6.12 Typical Characteristics                                                  |       | 12.1 器件支持                                         |    |
| 7 | Parameter Measurement Information                                             |       | 12.2 商标                                           |    |
| • | 7.1 Over-Range Functional Characteristics                                     |       | 12.3 静电放电警告                                       |    |
|   | •                                                                             |       | 12.4 Glossary                                     |    |
|   | 7.2 Input Clock Divider and Clock Phase Adjustment Functional Characteristics | 13    | 机械、封装和可订购信息                                       | 68 |
|   |                                                                               |       |                                                   |    |

## 4 修订历史记录

注: 之前版本的页码可能与当前版本有所不同。

| Changes from Revision B (April 2014) to Revision C                                | Page |
|-----------------------------------------------------------------------------------|------|
| Removed reference to fine phase                                                   | 25   |
| • Corrected units in VOD table caption from mV-peak to peak-to-peak mV in Table 2 | 29   |
| Added more information for test patterns                                          | 32   |
| Corrected SYSREF in Figure 34                                                     | 32   |
| Updated voltage swing units and values to be consistent with table in Table 22    | 41   |
| Corrected de-emphasis values                                                      |      |
| Updated schematic for Figure 42                                                   | 50   |
| Updated Figure 43                                                                 | 50   |
| Changes from Revision A (April 2014) to Revision B                                | Page |
| Changed SFDR, HD2, and HD3 limit in Converter Performance Characteristics         | 9    |
| Changes from Original (April 2014) to Revision A                                  | Page |
| • 已将状态从预览更改为量产                                                                    | 1    |



#### 5 Pin Configuration and Functions



#### **Pin Functions**

| PIN   |                                                                                                                                 | TYPE OR DIAGRAM | DESCRIPTION                                                                                                                                                     |  |  |
|-------|---------------------------------------------------------------------------------------------------------------------------------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| NAME  | NUMBER                                                                                                                          | TIPE OR DIAGRAM | DESCRIPTION                                                                                                                                                     |  |  |
| AGND  | 3, 6, 9, 12, 16,<br>19, 22, 31, 40,<br>49, 52, 55  Analog ground Must be connected to a solid ground refer<br>under the device. |                 | Must be connected to a solid ground reference plane                                                                                                             |  |  |
| BP2.5 | Capacitive bypass pins  Bypass pins  Capacitive bypas supply This pin must b                                                    |                 | Capacitive bypassing pin for internally regulated 2.5-V supply This pin must be decoupled to AGND with a 0.1-μF and a 10-μF capacitor located close to the pin. |  |  |



## Pin Functions (continued)

| PIN                       | PIN PUNCTIONS (CONTINUED) |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |
|---------------------------|---------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| NAME                      | NUMBER                    | TYPE OR DIAGRAM                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |
| CLKIN+, CLKIN-            | 17, 18                    | CLKIN+ Ο VA1.2 Ο VA1. | Differential device clock input pins Each pin is internally terminated to a DC bias with a $50\text{-}\Omega$ resistor for a $100\text{-}\Omega$ total internal differential termination. AC coupling is required for coupling the clock input to these pins if the clock driver cannot meet the common-mode requirements. Sampling occurs on the rising edge of the differential signal (CLKIN+) – (CLKIN-).                     |  |  |
| CSB                       | 54                        | V <sub>A3.0</sub> V <sub>A1.2</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | SPI chip select pin When this signal is asserted, SCLK is used to clock the input serial data on the SDI pin or output serial data on the SDO pin. When this signal is de-asserted, the SDO pin is high impedance and the input data is ignored. Active low. A 10 k $\Omega$ pull-up resistor to the VA1.8 supply is recommended to prevent undesired activation of the SPI bus. Compatible with 1.2- to 3.0-V CMOS logic levels. |  |  |
| DGND                      | 25, 46                    | Digital ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Digital ground Must be connected to the same solid ground reference plane under the device to which AGND connects. Bypass capacitors connected to the VD1.2 pins must be connected to ground as close to this DGND pins as possible.                                                                                                                                                                                              |  |  |
| OVRA, OVRB                | 44, 43                    | VA1.8 VA3.0  80Ω  OVRAV TRIGRDY                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Over-range detection outputs These pins output the channel A and channel B over- range signals as 1.8-V CMOS logic level outputs.                                                                                                                                                                                                                                                                                                 |  |  |
| SA0+, SA0-,<br>SA1+, SA1- | 38, 39, 36, 37            | VA3.0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Differential high speed serial data lane pins for channel A These pins must be AC coupled to the receiving device. The differential trace routing from these pins must maintain a 100- $\Omega$ characteristic impedance. In single-lane mode, SA0+ or SAO- is used to transfer data and SA1+ or SA1- is undefined and may be left floating.                                                                                      |  |  |
| SB0+, SB0-,<br>SB1+, SB1- | 32, 33, 34, 35            | AGND AGND                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Differential high speed serial data lane pins for channel B. These pins must be AC coupled to the receiving device. The differential trace routing from these pins must maintain a $100\text{-}\Omega$ characteristic impedance. In single-lane mode, SB0+ or SB0– is used to transfer data and SB1+ and SB1– is undefined and may be left floating.                                                                              |  |  |



## Pin Functions (continued)

| PIN                 | ı                        |                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|---------------------|--------------------------|-------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME                | NUMBER                   | TYPE OR DIAGRAM                                       | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| SCLK                | 53                       | V <sub>A3.0</sub> V <sub>A1.2</sub>                   | SPI serial clock pin Serial data is shifted into and out of the device synchronous with this clock signal. Compatible with 1.2- to 3.0-V CMOS logic levels.                                                                                                                                                                                                                                                                                                                                                                  |
| SDI                 | 47                       |                                                       | SPI data input pin<br>Serial data is shifted into the device on this pin while<br>the CSB signal is asserted. Compatible with 1.2- to<br>3.0-V CMOS logic levels.                                                                                                                                                                                                                                                                                                                                                            |
| SDO                 | 48                       | VA3.0<br>80Ω SDO                                      | SPI data output pin Serial data is shifted out of the device on this pin during a read command while CSB is asserted. The output logic level is configurable as 1.2, 1.8, 2.5, or 3.0 V. The output level must be configured after power up and before performing a read command. See the Register Descriptions for configuration details.                                                                                                                                                                                   |
| SYNCb+, SYNCb-      | 27, 28                   | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ | Differential SYNCb signal input pins DC coupling is required for coupling the SYNCb signal to these pins. Each pin is internally terminated to the DC bias with a large resistor. An internal $100\text{-}\Omega$ differential termination is provided therefore an external termination is not required. Additional resistive components in the input structure give the SYNCb input a wide input common-mode range. The SYNCb signal is active low and therefore asserted when the voltage at SYNCb+ is less than at SYNCb |
| SYSREF+,<br>SYSREF- | 23, 24                   | SYSREF+ O TIKO TOKO TOKO TOKO TOKO TOKO TOKO TO       | Differential SYSREF signal input pins Each pin is internally terminated to a DC bias with a 1- $k\Omega$ resistor. An external 100- $\Omega$ differential termination must always be provided. AC coupling using capacitors is required for coupling the SYSREF signal to these pins if the clock driver cannot meet the common-mode requirements. In the case of AC coupling, the termination must be placed on the source side of the coupling capacitors.                                                                 |
| VA1.2               | 8, 21, 30, 50            | Supply input pin                                      | 1.2-V analog power supply pins These pins must be connected to a quiet source and decoupled to AGND with a 0.1-µF and 0.01-µF capacitor located close to each pin.                                                                                                                                                                                                                                                                                                                                                           |
| VA1.8               | 7, 15, 20, 29,<br>51, 56 | Supply input pin                                      | 1.8-V analog power supply pins These pins must be connected to a quiet source and decoupled to AGND with a 0.1-µF and 0.01-µF capacitor located close to each pin.                                                                                                                                                                                                                                                                                                                                                           |



## Pin Functions (continued)

| PII          | N         | ·                                                                            | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |
|--------------|-----------|------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| NAME         | NUMBER    | TYPE OR DIAGRAM                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |
| VA3.0        | 2, 13, 42 | Supply input pin                                                             | 3.0-V analog power supply pin This pin must be connected to a quiet source and decoupled to AGND with a 0.1-µF and 0.01-µF capacitor located close to the pin.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |
| VCMA, VCMB   | 1, 14     | VCM O                                                                        | Input interface common mode voltage for channels A and B These pins must be bypassed to AGND with low equivalent series inductance (ESL) 0.1-µF capacitors. One capacitor should be placed as close to the pin as possible and additional capacitors placed at the bias load points. 10-µF capacitors should also be placed in parallel. TI recommends to use VCMA and VCMB to provide the common mode voltage for the differential analog inputs. The input common mode bias is provided internally for the ADC input; therefore, external use of VCMA and VCMB is recommended, but not strictly required. The recommended bypass capacitors are always required. |  |  |
| VD1.2        | 26, 45    | Supply input pin                                                             | 1.2-V digital power supply pin This pin must be connected to a quiet source and decoupled to AGND with a 0.1-µF and 0.01-µF capacitor located close to each pin.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |
| VINA+, VINA– | 4, 5      | V <sub>A3.0</sub>                                                            | Differential analog input pins of channel A Each input pin is terminated to the internal common mode reference with a resistor for an internal differential termination.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |
| VINB+, VINB- | 11, 10    | V <sub>IN+</sub> 100 Ω V <sub>CM</sub> V <sub>CM</sub> V <sub>IN-</sub> AGND | Differential analog input pins of channel B Each input pin is terminated to the internal common mode reference with a resistor for an internal differential termination.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |
|              | 0         | Exposed thermal pad                                                          | Exposed thermal pad The exposed pad must be connected to the AGND ground plane electrically and with good thermal dissipation properties to achieve rated performance.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |



#### 6 Specifications

#### 6.1 Absolute Maximum Ratings<sup>(1)</sup>

|                                                              | MIN                    | MAX                                          | UNIT |
|--------------------------------------------------------------|------------------------|----------------------------------------------|------|
| Supply Voltage: V <sub>A3.0</sub>                            | -0.3                   | 4.2                                          | V    |
| Supply Voltage: V <sub>A1.8</sub>                            | -0.3                   | 2.35                                         | V    |
| Supply Voltage: V <sub>A1.2</sub> , V <sub>D1.2</sub>        | -0.3                   | 1.55                                         | V    |
| Voltage at VINA+, VINA-                                      | V <sub>CMA</sub> - 1.0 | V <sub>CMA</sub> + 0.75                      | V    |
| Voltage at VINB+, VINB-                                      | V <sub>CMB</sub> - 1.0 | V <sub>CMB</sub> + 0.75                      | V    |
| Voltage at VCMA, VCMB                                        | -0.3                   | V <sub>A3.0</sub> + 0.3, not to exceed 4.2 V | V    |
| Voltage at OVRA, ORVB                                        | -0.3                   | V <sub>A1.8</sub> + 0.3                      | V    |
| Voltage at SCLK, SDI, CSb                                    | -0.3                   | V <sub>A3.0</sub> + 0.3, not to exceed 4.2 V | V    |
| Voltage at SDO                                               | -0.3                   | V <sub>SPI</sub> + 0.3, not to exceed 4.2 V  | V    |
| Voltage at CLKIN+, CLKIN-, SYSREF+, SYSREF-                  | -0.3                   | 1.55                                         | V    |
| Voltage at SYNC+, SYNC-                                      | -0.3                   | V <sub>BP2.5</sub> + 0.3                     | V    |
| Voltage at BP2.5                                             | -0.3                   | 3.2                                          | V    |
| Voltage at SA0+, SA0-, SA1+, SA1-, SB0+, SB0-, SB1+, SB1-    | -0.3                   | V <sub>BP2.5</sub> + 0.3                     | V    |
| Input current at any pin <sup>(2)</sup>                      |                        | 5                                            | mA   |
| T <sub>J</sub> Operating junction temperature <sup>(3)</sup> |                        | 125                                          | °C   |

- (1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
- (2) When the input voltage at any pin exceeds the V<sub>A3.0</sub> power supply (that is V<sub>IN</sub> > V<sub>A3.0</sub> or V<sub>IN</sub> < AGND) the current at that pin should be limited to ±5 mA. The ±50-mA maximum package input current rating limits the number of pins that can safely exceed the power supplies with an input current of ±5 mA to 10 pins.
- (3) Prolonged use at this temperature may increase the device failure-in-time (FIT) rate.

#### 6.2 Handling Ratings

|                                            |                         |                                                                               | MIN   | MAX  | UNIT |
|--------------------------------------------|-------------------------|-------------------------------------------------------------------------------|-------|------|------|
| T <sub>stg</sub> Storage temperature range |                         | -65                                                                           | 150   | ů    |      |
|                                            | Flactoretation          | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins (2)              | -1000 | 1000 | ٧    |
| V <sub>(ESD)</sub> <sup>(1)</sup>          | Electrostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins (3) | -250  | 250  | V    |

Electrostatic discharge (ESD) to measure device sensitivity and immunity to damage caused by assembly line electrostatic discharges in to the device.

<sup>(2)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

<sup>(3)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



#### 6.3 Recommended Operating Conditions

Operation of the device beyond the recommended operating ratings is not recommended as it may degrade the device lifetime.

|                   |                                | MIN  | MAX  | UNIT |
|-------------------|--------------------------------|------|------|------|
|                   | Specified temperature          | -40  | 85   | °C   |
| V <sub>A3.0</sub> | 3.0-V analog supply voltage    | 2.85 | 3.45 | V    |
| V <sub>A1.8</sub> | 1.8-V analog supply voltage    | 1.7  | 1.9  | V    |
| V <sub>A1.2</sub> | 1.2-V analog supply voltage    | 1.15 | 1.25 | V    |
| V <sub>D1.2</sub> | 1.2-V digital supply voltage   | 1.15 | 1.25 | V    |
|                   | CLKIN duty cycle               | 30%  | 70%  |      |
| TJ                | Operating junction temperature |      | 105  | °C   |

#### 6.4 Thermal Information

|                      | THERMAL METRIC <sup>(1)</sup>                       | WQFN (56 PINS) | UNIT |
|----------------------|-----------------------------------------------------|----------------|------|
| $R_{\theta JA}$      | Thermal resistance, junction to ambient             | 24.9           |      |
| $R_{\theta JC(top)}$ | Thermal resistance, junction to package top         | 8.6            |      |
| $R_{\theta JB}$      | Thermal resistance, junction to board               | 3.0            | °C/W |
| ФЈТ                  | Characterization parameter, junction to package top | 0.2            |      |
| ФЈВ                  | Characterization parameter, junction to board       | 2.9            |      |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.



## 6.5 Converter Performance Characteristics

Unless otherwise noted, these specifications apply for  $V_{A3.0} = 3 \text{ V}$ ;  $V_{A1.8} = 1.8 \text{ V}$ ;  $V_{A1.2} = V_{D1.2} = 1.2 \text{ V}$ ;  $F_{CLKIN} = F_S = 370 \text{ MSPS}$ ; external differential resistive termination at ADC input is 66  $\Omega$ . Typical values are at  $T_A = 25^{\circ}\text{C}$ , unless otherwise noted.

| PARAMETER  | DESCRIPTION                                                       | AND TEST CONDITIONS                        | MIN T | ГҮР МАХ     | UNIT    |  |
|------------|-------------------------------------------------------------------|--------------------------------------------|-------|-------------|---------|--|
| RESOLUTION | Bit resolution of ADC core                                        |                                            |       | 16          | bits    |  |
|            | Signal-to-noise ratio, integrated across entire Nyquist bandwidth |                                            |       |             |         |  |
|            | Input = 46 MHz, -3 dBFS                                           |                                            | 6     | 9.8         | i       |  |
|            | Leave 450 MHz 0 dDF0                                              | T <sub>A</sub> = 25°C                      | 6     | 9.6         |         |  |
| SNR        | Input = 150 MHz, –3 dBFS                                          | $T_A = T_{MIN}$ to $T_{MAX}$               | 68.7  |             | dBFS    |  |
|            | Input = 231 MHz, -3 dBFS                                          |                                            | 6     | 9.4         |         |  |
|            | Input = 325 MHz, Ain = -3 dBl                                     | -S                                         |       | 69          |         |  |
|            | Input = 325 MHz, Ain = -40 dB                                     | BFS                                        |       | 70          |         |  |
|            | Signal-to-noise and distortion                                    | ratio, integrated across Nyquist bandwidth |       |             |         |  |
|            | Input = 46 MHz, -3 dBFS                                           |                                            | 6     | 9.5         |         |  |
| CINIAD     | Input = 150 MHz, -3 dBFS                                          |                                            | 6     | 9.4         | 4DEC    |  |
| SINAD      | Input = 231 MHz, -3 dBFS                                          |                                            | 6     | 9.1         | dBFS    |  |
|            | Input = 325 MHz, -3 dBFS                                          |                                            | 6     | 88.8        |         |  |
|            | Input = 325 MHz, -40 dBFS                                         |                                            |       | 70          |         |  |
|            | Noise spectral density, averag                                    | e NSD across Nyquist bandwidth             |       |             |         |  |
|            | Input = 46 MHz, -3 dBFS                                           |                                            | -15   | 52.5        |         |  |
| NSD        | land 450 MHz 2 dDCC                                               | T <sub>A</sub> = 25°C                      | -15   | 52.3        | dBFS/Hz |  |
|            | Input = 150 MHz, –3 dBFS                                          | $T_A = T_{MIN}$ to $T_{MAX}$               |       | -151.4      |         |  |
|            | Input = 231 MHz, -3 dBFS                                          |                                            | -15   | 52.1        |         |  |
|            | Input = 325 MHz, -3 dBFS                                          | -15                                        | 51.7  |             |         |  |
|            | Input = 325 MHz, -40 dBFS                                         | -15                                        | 52.7  |             |         |  |
|            | Spurious free dynamic range, single tone                          |                                            |       |             |         |  |
|            | Input = 46 MHz, -3 dBFS                                           |                                            | 88    |             |         |  |
| SFDR       | land 450 MHz 2 dDCC                                               | T <sub>A</sub> = 25°C                      |       | 88          | dBFS    |  |
| SFDR       | Input = 150 MHz, –3 dBFS                                          | $T_A = T_{MIN}$ to $T_{MAX}$               | 80    |             |         |  |
|            | Input = 231 MHz, -3 dBFS                                          |                                            | 85    |             |         |  |
|            | Input = 325 MHz, -3 dBFS                                          |                                            |       | 85          |         |  |
|            | 2 <sup>nd</sup> order harmonic distortion                         |                                            |       |             |         |  |
|            | Input = 46 MHz, -3 dBFS                                           |                                            | -     | -93         |         |  |
| HD2        | Input = 150 MHz, -3 dBFS                                          | T <sub>A</sub> = 25°C                      | -     | –89         | dBFS    |  |
| TIDZ       | input = 130 Wi12, -3 dbr 3                                        | $T_A = T_{MIN}$ to $T_{MAX}$               |       | -80         | UDI-S   |  |
|            | Input = 231 MHz, -3 dBFS                                          |                                            | -     | <b>–</b> 90 |         |  |
|            | Input = 325 MHz, -3 dBFS                                          |                                            | -     | -89         |         |  |
|            | 3 <sup>rd</sup> order harmonic distortion                         |                                            |       |             |         |  |
|            | Input = 46 MHz, -3 dBFS                                           |                                            | -     | -88         |         |  |
| HD3        | Input = 150 MHz, -3 dBFS                                          | T <sub>A</sub> = 25°C                      | -     | -88         | dBFS    |  |
| 1103       | 111put = 130 WHz, -3 dbl 3                                        | $T_A = T_{MIN}$ to $T_{MAX}$               |       | -80         | ubi 5   |  |
|            | Input = 231 MHz, -3 dBFS                                          |                                            |       | -85         |         |  |
|            | Input = 325 MHz, -3 dBFS                                          |                                            | -     | -85         |         |  |
|            | Largest spurious tone, not incl                                   | uding DC, HD2 or HD3                       |       |             |         |  |
|            | Input = 46 MHz, -3 dBFS                                           |                                            | -     | -90         |         |  |
| SPUR       | Input = 150 MHz, -3 dBFS                                          | T <sub>A</sub> = 25°C                      | -     | -90         | drec.   |  |
| OI OIX     | Input = 130 WILZ, =3 UDI'S                                        | $T_A = T_{MIN}$ to $T_{MAX}$               |       | -87         | dBFS    |  |
|            | Input = 231 MHz, -3 dBFS                                          |                                            |       | -90         |         |  |
|            | Input = 325 MHz, -3 dBFS                                          |                                            | -     | -90         |         |  |



#### **Converter Performance Characteristics (continued)**

Unless otherwise noted, these specifications apply for  $V_{A3.0} = 3 \text{ V}$ ;  $V_{A1.8} = 1.8 \text{ V}$ ;  $V_{A1.2} = V_{D1.2} = 1.2 \text{ V}$ ;  $F_{CLKIN} = F_S = 370 \text{ MSPS}$ ; external differential resistive termination at ADC input is 66  $\Omega$ . Typical values are at  $T_A = 25 ^{\circ}\text{C}$ , unless otherwise noted.

| PARAMETER | DESCRIPTION AND TEST CONDITIONS                          | MIN  | TYP           | MAX | UNIT |
|-----------|----------------------------------------------------------|------|---------------|-----|------|
| IMD3      | Third-order intermodulation, dual tone                   |      |               |     |      |
|           | Tone 1 = 145 MHz, -10 dBFS<br>Tone 2 = 155 MHz, -10 dBFS | -102 |               |     | dBFS |
| ENOB      | Effective number of bits<br>Input = 150 MHz, –3 dBFS     |      | 11.2          |     | bits |
| DNL       | Differential nonlinearity                                |      | 0.9,<br>-0.65 |     | LSB  |
| INL       | Integral nonlinearity                                    |      | ±4.5          |     | LSB  |



## 6.6 Power Supply Electrical Characteristics<sup>(1)</sup>

Unless otherwise noted, these specifications apply for  $V_{A3.0}=3$  V;  $V_{A1.8}=1.8$  V;  $V_{A1.2}=V_{D1.2}=1.2$  V;  $F_{CLKIN}=F_S=370$  MSPS. Typical values are at  $T_A=25$ °C, unless otherwise noted.

|                    | PARAMETER                                                                                                                                           | TEST                                                        | CONDITIONS                   | MIN TY | P MAX | UNIT |
|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|------------------------------|--------|-------|------|
|                    | V <sub>A3.0</sub> supply current                                                                                                                    | Normal operation, single                                    | 23                           | 0      |       |      |
| I <sub>A3.0</sub>  | consumption                                                                                                                                         | Normal operation, dual da                                   | ata lane per channel         | 25     | 5     | mA   |
|                    |                                                                                                                                                     | Power down mode                                             |                              | 8.     | 7     |      |
|                    | V <sub>A1.8</sub> supply current                                                                                                                    | V <sub>A1.8</sub> supply current Normal operation           |                              | 36     | 0     | Λ    |
| I <sub>A1.8</sub>  | consumption                                                                                                                                         | Power down mode                                             |                              | 3.     | 6     | mA   |
|                    | V <sub>A1.2</sub> supply current                                                                                                                    | Normal operation                                            |                              | 17     | 2     | 1    |
| I <sub>A1.2</sub>  | consumption                                                                                                                                         | Power down mode                                             |                              | 3.     | 3     | mA   |
|                    | V <sub>D1.2</sub> supply current                                                                                                                    |                                                             |                              | 5      | 2     |      |
|                    | consumption                                                                                                                                         |                                                             |                              | 3.     | 3     | mA   |
|                    | Total power consumption                                                                                                                             | Normal operation, single                                    | T <sub>A</sub> = 25°C        | 160    | 7     |      |
|                    | of the $V_{A3.0}$ , $V_{A1.8}$ , $V_{A1.2}$ , $V_{D1.2}$ supplies                                                                                   | serial lane per channel                                     | $T_A = T_{MIN}$ to $T_{MAX}$ |        | 1800  |      |
| P <sub>T</sub>     | V <sub>A1.2</sub> , v <sub>D1.2</sub> supplies                                                                                                      | Power consumption durin clock active                        | g power-down state, external | 3      | 0     | mW   |
|                    |                                                                                                                                                     | Power consumption during sleep state, external clock active |                              | 3      | 0     |      |
| V <sub>BP2.5</sub> | Voltage at the BP2.5 pin                                                                                                                            |                                                             |                              | 2.6    | 5     | V    |
|                    | Supply sensitivity to noise<br>Power of spectral spur res<br>at 500 kHz. Analog input is<br>appears as part of a pair s<br>with the fundamental amp |                                                             |                              | dBFS   |       |      |
|                    | VA3.0                                                                                                                                               | VA3.0                                                       |                              |        |       |      |
|                    | VA1.8                                                                                                                                               | VA1.8                                                       |                              |        |       |      |
|                    | VA1.2                                                                                                                                               |                                                             |                              | -37.   |       |      |
|                    | VD1.2                                                                                                                                               | VD1.2                                                       |                              |        |       |      |

<sup>(1)</sup> Power values indicate consumption during normal conversion assuming JESD204 link establishment



#### 6.7 Analog Interface Electrical Characteristics

Unless otherwise noted, these specifications apply for  $V_{A3.0}=3$  V;  $V_{A1.8}=1.8$  V;  $V_{A1.2}=V_{D1.2}=1.2$  V;  $F_{CLKIN}=F_S=370$  MSPS; external differential resistive termination at ADC input is 66  $\Omega$ . Typical values are at  $T_A=25^{\circ}C$ .

| PARAMETER                           | DESCRIPTION AND TEST CONDITIONS                                                                                                                                                                                                                                                               | MIN TY | MAX | UNIT |
|-------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-----|------|
| FSR                                 | Full scale range<br>Differential peak-to-peak                                                                                                                                                                                                                                                 | 1.     | 7   | Vpp  |
| G <sub>VAR</sub>                    | Gain variation Variation of input voltage to output code gain between different parts, part-to- part or channel-to-channel                                                                                                                                                                    | ±0.0   | 7   | dB   |
| V <sub>OFF</sub>                    | Input referred voltage offset                                                                                                                                                                                                                                                                 | ±1     | 3   | mV   |
| BW <sub>3dB</sub>                   | 3-dB bandwidth Frequency at which the voltage input to digital output response deviates by 3 dB compared to low frequencies for a low impedance differential signal applied at the input pins. Includes 0.5-nH parasitic inductance in series with each pin of the differential analog input. | 80     | )   | MHz  |
| R <sub>IN</sub>                     | Input termination resistance<br>Differential                                                                                                                                                                                                                                                  | 20     | )   | Ω    |
| C <sub>IN</sub>                     | Input capacitance, differential                                                                                                                                                                                                                                                               | 3.     | 7   | pF   |
| V <sub>CMA</sub> , V <sub>CMB</sub> | Input common mode voltage reference voltage at the VCMA or VCMB pins Varies with temperature                                                                                                                                                                                                  | 1.     | 6   | V    |
| I <sub>VCM</sub>                    | Input common mode voltage reference current sourcing or sinking on VCMA or VCMB pins                                                                                                                                                                                                          |        | 1   | mA   |
| V <sub>CM-OFF</sub>                 | Input common mode voltage offset range Allowable difference between the common mode applied to the analog input of a particular channel and the bias voltage at the respective common mode VCM bias pin (VCMA or VCMB)                                                                        |        | ±50 | mV   |



## 6.8 CLKIN, SYSREF, SYNCb Interface Electrical Characteristics

Unless otherwise noted, these specifications apply for  $V_{A3.0} = 3 \text{ V}$ ;  $V_{A1.8} = 1.8 \text{ V}$ ;  $V_{A1.2} = V_{D1.2} = 1.2 \text{ V}$ ;  $F_{CLKIN} = F_S = 370 \text{ MSPS}$ . Typical values are at  $T_A = 25^{\circ}\text{C}$ .

| PARAMETER            | DESCRIPTION AND TEST CONDITIONS                                                                           | MIN | TYP | MAX  | UNIT |
|----------------------|-----------------------------------------------------------------------------------------------------------|-----|-----|------|------|
| DIGITAL INPU         | T CHARACTERISTICS (CLKIN)                                                                                 |     |     |      |      |
| V <sub>ID</sub>      | Input differential voltage <sup>(1)(2)</sup> Differential peak voltage                                    | 250 |     | 1000 | mV   |
| dV <sub>SS</sub> /dt | Recommended minimum edge slew rate at the zero crossing <sup>(1)</sup>                                    | 2   | 5   |      | V/ns |
| V <sub>IS-BIAS</sub> | Input offset voltage internal bias <sup>(1)</sup> Internally biased                                       |     | 0.5 |      | V    |
| V <sub>IS-IN</sub>   | Externally applied input offset voltage (2) Allowable common mode voltage range for DC coupled interfaces | 0.4 | 0.5 | 0.6  | V    |
| Zrdiff               | Differential termination resistance at DC <sup>(3)</sup>                                                  |     | 130 |      | Ω    |
| Ztt                  | Common-mode bias source impedance (3)                                                                     |     | 11  |      | kΩ   |
| C <sub>T</sub>       | Differential termination capacitance                                                                      |     | 1.5 |      | pF   |
| DIGITAL INPU         | CHARACTERISTICS (SYSREF)                                                                                  |     |     |      |      |
| V <sub>ID</sub>      | Input differential voltage (1)(2) Differential peak voltage                                               | 250 |     | 1000 | mV   |
| V <sub>IS-BIAS</sub> | Input offset voltage bias <sup>(1)</sup> Internally biased                                                |     | 0.5 |      | V    |
| V <sub>IS-IN</sub>   | Externally applied input offset voltage (2) Allowable common mode voltage range for DC coupled interfaces | 0.4 | 0.5 | 0.6  | V    |
| Zrdiff               | Differential termination resistance at DC <sup>(3)</sup>                                                  |     | 2   |      | kΩ   |
| Ztt                  | Common-mode bias source impedance (3)                                                                     |     | 11  |      | kΩ   |
| C <sub>T</sub>       | Differential termination capacitance (3)                                                                  |     | 0.8 |      | pF   |
| DIGITAL INPU         | T CHARACTERISTICS (SYNCb)                                                                                 |     |     | ·    |      |
| V <sub>ID</sub>      | Input differential voltage (1)(2) Differential peak voltage                                               |     | 350 |      | mV   |
| V <sub>IS-IN</sub>   | Externally applied input offset voltage <sup>(1)(2)</sup>                                                 | 0.5 | 1.2 | 2    | V    |
| Zrdiff               | Differential termination resistance <sup>(3)</sup>                                                        |     | 100 |      | Ω    |
| C <sub>T</sub>       | Differential termination capacitance <sup>(3)</sup>                                                       |     | 1   |      | pF   |

- (1) Specification applies to the electrical level diagram of Figure 1
- (2) The voltage present at the pins should not exceed Absolute Maximum limits
- (3) Specification applies to the electrical circuit diagram of Figure 2



Figure 1. Electrical Level Diagram for Differential Input Signals



Figure 2. Simplified Electrical Circuit Diagram for Differential Input Signals



## 6.9 Serial Data Output Interface Electrical Characteristics

Unless otherwise noted, these specifications apply for  $V_{A3.0} = 3 \text{ V}$ ;  $V_{A1.8} = 1.8 \text{ V}$ ;  $V_{A1.2} = V_{D1.2} = 1.2 \text{ V}$ ;  $F_{CLKIN} = F_S = 370 \text{ MSPS}$ . Typical values are at  $T_A = 25^{\circ}\text{C}$ .

| PARAMETER                                               | DESCRIPTION AND TEST CONDITIONS                                                                                                                    | MIN TYP                                                 | MAX | UNIT |  |  |
|---------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------|-----|------|--|--|
| SERIAL LANE OUTPUT CHARACTERISTICS (SA0, SA1, SB0, SB1) |                                                                                                                                                    |                                                         |     |      |  |  |
| $V_OD$                                                  | Output differential voltage $^{(1)}$ Differential peak-peak values. Assumes ideal $100$ - $\Omega$ load. Deemphasis disabled. Configurable via SPI | 580<br>680<br>760<br>860<br>960<br>1060<br>1140<br>1240 |     | mV   |  |  |
| Zddiff                                                  | Differential output impedance at DC <sup>(2)</sup>                                                                                                 | 100                                                     |     | Ω    |  |  |
| RLddiff                                                 | Differential output return loss magnitude Relative to 100 $\Omega$ ; For frequencies up to 5.5 GHz                                                 | -11                                                     |     | dB   |  |  |
| Rdeemp                                                  | Transmitter de-emphasis values V <sub>OD</sub> configured to default value.                                                                        | 0<br>0.4<br>1.2<br>2.1<br>2.8<br>3.8<br>4.8<br>6.8      |     | dB   |  |  |

- (1) Specification applies to the electrical level diagram of Figure 3
- (2) Specification applies to the electrical circuit diagram of Figure 4



Figure 3. Electrical Level Diagram for Differential Output Signals



Figure 4. Electrical Circuit Diagram for Differential Output Signals



#### 6.10 Digital Input Electrical Interface Characteristics

Unless otherwise noted, these specifications apply for  $V_{A3.0}$ = 3 V;  $V_{A1.8}$  = 1.8 V;  $V_{A1.2}$  =  $V_{D1.2}$  = 1.2 V;  $F_{CLKIN}$  =  $F_S$  = 370 MSPS. Typical values are at  $T_A$  = 25°C.

| PARAMETER        | DESCRIPTION AND TEST CONDITIONS                                                                                | MIN                    | TYP                             | MAX | UNIT |
|------------------|----------------------------------------------------------------------------------------------------------------|------------------------|---------------------------------|-----|------|
| DIGITAL INPU     | T CHARACTERISTICS (SDI, SCLK, CSB)                                                                             | ,                      |                                 |     |      |
| V <sub>IH</sub>  | Logical 1 input voltage <sup>(1)</sup> Inputs are compatible with 1.2-V up to 3.0-V logic.                     | 0.9                    |                                 |     | V    |
| V <sub>IL</sub>  | Logical 0 input voltage <sup>(1)</sup>                                                                         |                        |                                 | 0.3 | V    |
| I <sub>INO</sub> | Logic low input current                                                                                        |                        | 0.5                             |     | uA   |
| I <sub>IN1</sub> | Logic high input current                                                                                       |                        | 0.5                             |     | uA   |
| C <sub>IN</sub>  | Input capacitance                                                                                              |                        | 2                               |     | pF   |
| DIGITAL OUT      | PUT CHARACTERISTICS (SDO)                                                                                      |                        |                                 |     |      |
| V <sub>OH</sub>  | Logical 1 output voltage <sup>(1)(2)</sup><br>$V_{SPI} = 1.2, 1.8, 2.5, \text{ or 3 V}$ ; Configurable via SPI | V <sub>SPI</sub> – 0.3 | V <sub>SPI</sub> <sup>(2)</sup> |     | V    |
| V <sub>OL</sub>  | Logical 0 output voltage <sup>(1)(2)</sup>                                                                     |                        | 0                               | 0.3 | V    |
| +I <sub>SC</sub> | Logic high short circuit current                                                                               |                        | 9                               |     | mA   |
| -I <sub>SC</sub> | Logic low short circuit current                                                                                |                        | -10                             |     | mA   |
| DIGITAL OUT      | PUT CHARACTERISTICS (OVRA/TRIGRDY, OVRB)                                                                       |                        |                                 |     |      |
| V <sub>OH</sub>  | Logical 1 output voltage <sup>(1)</sup>                                                                        | 1.5                    | 1.8                             |     | V    |
| V <sub>OL</sub>  | Logical 0 output voltage <sup>(1)</sup>                                                                        |                        | 0                               | 0.3 | V    |
| +I <sub>SC</sub> | Logic high short circuit current                                                                               |                        | 17.7                            |     | mA   |
| -I <sub>SC</sub> | Logic low short circuit current                                                                                |                        | -15                             |     | mA   |
| DIGITAL INPU     | T CHARACTERISTICS (TRIGGER)                                                                                    |                        |                                 |     |      |
| V <sub>IH</sub>  | Logical 1 input voltage <sup>(1)</sup>                                                                         | 1.5                    |                                 |     | V    |
| V <sub>IL</sub>  | Logical 0 input voltage <sup>(1)</sup>                                                                         |                        |                                 | 0.3 | V    |
| I <sub>INO</sub> | Logic low input current                                                                                        |                        | 0.5                             |     | uA   |
| I <sub>IN1</sub> | Logic high input current                                                                                       |                        | 0.5                             |     | uA   |
| C <sub>IN</sub>  | Input capacitance                                                                                              |                        | 3                               |     | pF   |

<sup>(1)</sup> Specification applies to the electrical level diagram of Figure 5.

<sup>(2)</sup> The SPI\_CFG register must be changed to a supported output logic level after power up and before a read command is executed. Until that time, the output voltage on SDO may be as high as the V<sub>A3.0</sub> supply during a read command. The SDO output is high-Z at all times except during a read command.



Figure 5. Electrical Level Diagram for Single-ended Digital Inputs and Outputs



## 6.11 Timing Requirements

Unless otherwise noted, these specifications apply for  $V_{A3.0}$ = 3 V;  $V_{A1.8}$  = 1.8 V;  $V_{A1.2}$  =  $V_{D1.2}$  = 1.2 V;  $V_{CLKIN}$  =  $V_{CLKIN}$  = V

| PARAMETER            | DESCRIPTION                                                                                                                                                                                                                                                                                            | MIN                  | TYP                | MAX                   | UNIT               |
|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|--------------------|-----------------------|--------------------|
| ADC SAMPLIN          | G INSTANT TIMING CHARACTERISTICS                                                                                                                                                                                                                                                                       |                      |                    |                       |                    |
| F <sub>S</sub>       | Sampling rate Equal to F <sub>CLKIN</sub> / CLKDIV                                                                                                                                                                                                                                                     | 50                   |                    | 370                   | MSPS               |
|                      | Input Clock Frequency at CLKIN Inputs                                                                                                                                                                                                                                                                  |                      |                    |                       |                    |
|                      | CLKDIV = 1                                                                                                                                                                                                                                                                                             | 50                   |                    | 370                   |                    |
| F <sub>CLKIN</sub>   | CLKDIV = 2                                                                                                                                                                                                                                                                                             | 100                  |                    | 740                   | MHz                |
|                      | CLKDIV = 4                                                                                                                                                                                                                                                                                             | 200                  |                    | 1480                  |                    |
|                      | CLKDIV = 8                                                                                                                                                                                                                                                                                             | 400                  |                    | 2000                  |                    |
| t <sub>LAT-ADC</sub> | ADC core latency Delay from a reference sampling instant to the boundary of the internal LMFC where the reference sample is the first sample of the next transmitted multi-frame. Coarse sampling phase adjust disabled. In this device, the frame clock period is equal to the sampling clock period. |                      | Frame clock cycles |                       |                    |
| tı                   | Additive sampling aperture jitter Depends on input CLKIN differential edge rate at the zero crossing, dV <sub>SS</sub> /dt. Tested with 5 V/ns edge rate.                                                                                                                                              |                      |                    |                       |                    |
|                      | CLKDIV = 1                                                                                                                                                                                                                                                                                             |                      | 70                 |                       | fs                 |
|                      | CLKDIV = 2, 4, coarse phase disabled                                                                                                                                                                                                                                                                   |                      | 80                 |                       |                    |
|                      | CLKDIV = 4, coarse phase enabled. Typical worst-case value across all coarse phase configuration possibilities.                                                                                                                                                                                        |                      | 85                 |                       |                    |
| OVER-RANGE           | INTERFACE TIMING CHARACTERISTICS (OVRA, OVRB)                                                                                                                                                                                                                                                          |                      |                    |                       |                    |
| t <sub>ODH</sub>     | OVR assertion delay Delay between an over-range value sampled and OVR asserted; Coarse clock phase adjust disabled.                                                                                                                                                                                    |                      | 7.5                |                       | Frame clock cycles |
| t <sub>ODL</sub>     | OVR de-assertion delay Delay between first under-range value sampled until OVR de-assertion; Configurable via SPI.                                                                                                                                                                                     | t <sub>ODH</sub> + 0 |                    | t <sub>ODH</sub> + 15 | Frame clock cycles |
| SYSREF TIMIN         | IG CHARACTERISTICS                                                                                                                                                                                                                                                                                     | ·                    |                    |                       |                    |
| t <sub>PH-SYS</sub>  | SYSREF assertion duration Required duration of SYSREF assertion after rising edge event                                                                                                                                                                                                                | 2                    |                    |                       | Frame clock cycles |
| t <sub>PL-SYS</sub>  | SYSREF de-assertion duration Required duration of SYSREF de-assertion after falling edge event                                                                                                                                                                                                         | 2                    |                    |                       | Frame clock cycles |
| t <sub>S-SYS</sub>   | SYSREF setup time Relative to CLKIN rising edge                                                                                                                                                                                                                                                        |                      | 320                |                       | ps                 |
| t <sub>H-SYS</sub>   | SYSREF hold time<br>Relative to CLKIN rising edge                                                                                                                                                                                                                                                      |                      | 80                 |                       | ps                 |
| JESD204B INT         | ERFACE LINK TIMING CHARACTERISTICS                                                                                                                                                                                                                                                                     |                      |                    |                       |                    |
|                      | SYSREF to LMFC delay Functional delay between SYSREF assertion latched and LMFC frame boundary. Depends on CLKDIV setting.                                                                                                                                                                             |                      |                    |                       |                    |
|                      | CLKDIV = 1                                                                                                                                                                                                                                                                                             |                      | 3.5<br>(3.5)       |                       | CLKIN<br>cycles    |
| t <sub>D-LMFC</sub>  | CLKDIV = 2                                                                                                                                                                                                                                                                                             | 8<br>(4)             |                    |                       | (Frame<br>clock    |
|                      | CLKDIV = 4                                                                                                                                                                                                                                                                                             |                      | cycles)            |                       |                    |
|                      | CLKDIV = 8                                                                                                                                                                                                                                                                                             |                      | 29<br>(3.625)      |                       |                    |



#### **Timing Requirements (continued)**

Unless otherwise noted, these specifications apply for  $V_{A3.0}$ = 3 V;  $V_{A1.8}$  = 1.8 V;  $V_{A1.2}$  =  $V_{D1.2}$  = 1.2 V;  $F_{CLKIN}$  =  $F_S$  = 370 MSPS. Typical values are at  $T_A$  = 25°C.

| PARAMETER              | DESCRIPTION                                                                                                                                                                   | MIN | TYP              | MAX | UNIT                     |
|------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------------------|-----|--------------------------|
| t <sub>D-K28</sub>     | LMFC to K28.5 delay Functional delay between the start of the first K28.5 frame during Code Group Synchronization at the serial output and the preceding LMFC frame boundary. | 5   | 6                | 7   |                          |
| t <sub>D-ILA</sub>     | LMFC to ILA delay Functional delay between the start of the first ILA frame during Initial Lane Synchronization at the serial output and the preceding LMFC frame boundary    | 5   | 6                | 7   | Frame clock<br>cycles    |
| t <sub>D-DATA</sub>    | LMFC to valid data delay Functional delay between the start of the first valid data frame at the serial output and the preceding LMFC frame boundary.                         | 5   | 6                | 7   |                          |
| t <sub>S-SYNCb-F</sub> | SYNCb setup time Required SYNCb setup time relative to the internal LMFC boundary.                                                                                            |     | 3                |     |                          |
| t <sub>H-SYNCb-F</sub> | SYNCb hold time Required SYNCb hold time relative to the internal LMFC boundary .                                                                                             |     | 0                |     | Frame clock cycles       |
| t <sub>H-SYNCb</sub>   | SYNCb assertion hold time<br>Required SYNCb hold time after assertion before de-assertion to<br>initiate a link re-synchronization.                                           |     | 4                |     | 5,2.25                   |
| t <sub>ILA</sub>       | ILA duration Duration of the ILA sequence .                                                                                                                                   |     | 4                |     | Multi-frame clock cycles |
| SERIAL OUTP            | UT DATA TIMING CHARACTERISTICS                                                                                                                                                |     |                  |     |                          |
| F <sub>SR</sub>        | Serial bit rate Single- or dual-lane mode                                                                                                                                     | 1   |                  | 7.4 | Gb/s                     |
| UI                     | Unit Interval<br>7.4 Gb/s Data Rate                                                                                                                                           |     | 135.1            |     | ps                       |
| DJ                     | Deterministic jitter Includes periodic jitter (PJ), data dependent jitter (DDJ), duty cycle distortion (DCD), and inter-symbol interference (ISI); 7.4 Gb/s data rate.        |     | 0.047<br>(6.33)  |     | p-p UI<br>(p-p ps)       |
| RJ                     | Random jitter<br>Assumes BER of 1e-15 (Q = 15.88); 7.4 Gb/s data rate                                                                                                         |     | 0.156<br>(1.35)  |     | p-p UI<br>(rms ps)       |
| TJ                     | Total jitter Sum of DJ and RJ. Assumes BER of 1e-15 (Q = 15.88); 7.4 Gb/s data rate.                                                                                          |     | 0.206<br>(27.77) |     | p-p UI<br>(p-p ps)       |
| SPI BUS TIMIN          | IG CHARACTERISTICS <sup>(1)</sup>                                                                                                                                             |     |                  |     |                          |
| $f_{\sf SCLK}$         | Serial clock frequency f <sub>SCLK</sub> = 1 / t <sub>P</sub>                                                                                                                 |     |                  | 20  | MHz                      |
| t <sub>PH</sub>        | SCLK pulse width – high<br>% of SCLK period                                                                                                                                   | 25% |                  | 75% |                          |
| t <sub>PL</sub>        | SCLK pulse width – low<br>% of SCLK period                                                                                                                                    | 25% |                  | 75% |                          |
| t <sub>SSU</sub>       | SDI input data setup time                                                                                                                                                     | 5   |                  |     | ns                       |
| t <sub>SH</sub>        | SDI input data hold time                                                                                                                                                      | 5   |                  |     | ns                       |
| t <sub>ODZ</sub>       | SDO output data driven-to-3-state time                                                                                                                                        |     |                  | 25  | ns                       |
| t <sub>OZD</sub>       | SDO output data 3-state-to-driven time                                                                                                                                        |     |                  | 25  | ns                       |
| t <sub>OD</sub>        | SDO output data delay time                                                                                                                                                    |     |                  | 30  | ns                       |
| t <sub>CSS</sub>       | CSB setup time                                                                                                                                                                | 5   |                  |     | ns                       |
| t <sub>CSH</sub>       | CSB hold time                                                                                                                                                                 | 5   |                  |     | ns                       |
| t <sub>IAG</sub>       | Inter-access gap Minimum time CSB must be de-asserted between accesses                                                                                                        | 5   |                  |     | ns                       |

<sup>(1)</sup> All timing specifications for the SPI given for  $V_{SPI} = 1.8$ -V logic levels and a 5-pF capacitive load on the SDO pin. Timing specification may require larger margins for  $V_{SPI} = 1.2$  V.





Figure 6. Sample to Data Timing Diagram



Figure 7. SPI Timing Diagram





Figure 8. Over-Range Timing Diagram



Figure 9. JESD204B Interface Link Initialization Timing Diagram

For more information, see Functional Block Diagram.

#### TEXAS INSTRUMENTS

#### 6.12 Typical Characteristics

Unless otherwise noted, these specifications apply for  $V_{A3.0} = 3 \text{ V}$ ;  $V_{A1.8} = 1.8 \text{ V}$ ;  $V_{A1.2} = V_{D1.2} = 1.2 \text{ V}$ ;  $F_{CLKIN} = F_S = 370 \text{ MSPS}$ ; 150-MHz input frequency; –3-dBFS input power. Typical values are at  $T_A = 25 ^{\circ}\text{C}$ .





#### **Typical Characteristics (continued)**

Unless otherwise noted, these specifications apply for  $V_{A3.0} = 3 \text{ V}$ ;  $V_{A1.8} = 1.8 \text{ V}$ ;  $V_{A1.2} = V_{D1.2} = 1.2 \text{ V}$ ;  $F_{CLKIN} = F_S = 370 \text{ MSPS}$ ; 150-MHz input frequency; -3-dBFS input power. Typical values are at  $T_A = 25 ^{\circ}\text{C}$ .



## TEXAS INSTRUMENTS

#### **Typical Characteristics (continued)**

Unless otherwise noted, these specifications apply for  $V_{A3.0} = 3 \text{ V}$ ;  $V_{A1.8} = 1.8 \text{ V}$ ;  $V_{A1.2} = V_{D1.2} = 1.2 \text{ V}$ ;  $F_{CLKIN} = F_S = 370 \text{ MSPS}$ ; 150-MHz input frequency; -3-dBFS input power. Typical values are at  $T_A = 25 ^{\circ}\text{C}$ .





#### **Typical Characteristics (continued)**

Unless otherwise noted, these specifications apply for  $V_{A3.0} = 3 \text{ V}$ ;  $V_{A1.8} = 1.8 \text{ V}$ ;  $V_{A1.2} = V_{D1.2} = 1.2 \text{ V}$ ;  $F_{CLKIN} = F_S = 370 \text{ MSPS}$ ; 150-MHz input frequency; -3-dBFS input power. Typical values are at  $T_A = 25 ^{\circ}\text{C}$ .





Figure 28. Output Serial Lane Eye Diagram at 3.7 Gb/s

Figure 29. Transmitted Eye at Output of 20-inch, 5-mil. FR4 Microstrip at 7.4 Gb/s With Optimized De-Emphasis



#### 7 Parameter Measurement Information

#### 7.1 Over-Range Functional Characteristics

Unless otherwise noted, these specifications apply for all supply and temperature conditions.

| PARAMETER | DESCRIPTION AND TEST CONDITIONS                                                                                                                                                                                                                                | VALUE                    | UNIT  |
|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|-------|
| OVRTH     | Over-range detection threshold Configurable via SPI                                                                                                                                                                                                            | -48.16 (min) and 0 (max) | dBFS  |
| OVRTHS    | Over-range detection threshold step<br>Expressed as the change in the total code range outside of which an over-range event<br>occurs. Half of the step value is changed at the upper boundary of the code range and<br>half is changed at the lower boundary. | 256                      | codes |

#### 7.2 Input Clock Divider and Clock Phase Adjustment Functional Characteristics

Unless otherwise noted, these specifications apply for  $V_{A3.0}$  = 3.0 V;  $V_{A1.8}$  = 1.8 V;  $V_{A1.2}$  =  $V_{D1.2}$  = 1.2 V;  $V_{CLKIN}$  =  $V_{CLKIN}$  =

| PARAMETER           | DESCRIPTION AND TEST CONDITIONS                                                                                                                                                                        | TYP        | LIMIT            | UNIT |
|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|------------------|------|
| CLKDIV              | Input CLKIN divider factor<br>Configurable via SPI                                                                                                                                                     | 1 (defa    | ult), 2, 4, or 8 |      |
| $N\Phi_C$           | Number of available coarse phase adjustment steps                                                                                                                                                      |            | 2 × CLKDIV       |      |
| $\Phi_{\mathbb{C}}$ | Nominal CLKIN coarse phase adjustment step Coarse step of CLKIN divider phase adjustment range; common to both channels; depends on clock divider factor (CLKDIV) and sampling rate (F <sub>S</sub> ). | 1 / (2 × 0 | s                |      |
| ΔΦς                 | Typical coarse phase adjustment step error $^{(1)}$ Percent variation of actual phase adjustment step relative to the nominal step $(\Phi_C)$ . Assumes ideal 50% CLKIN duty cycle                     |            |                  |      |
| <u> </u>            | CLKDIV = 8, F <sub>S</sub> = 250 MSPS                                                                                                                                                                  | ±6%        |                  |      |
|                     | CLKDIV = 4, F <sub>S</sub> = 370 MSPS                                                                                                                                                                  | ±4%        |                  |      |

<sup>(1)</sup> CLKIN duty cycles that are not 50/50% increase the coarse delay step error

#### 7.3 JESD204B Interface Functional Characteristics

Unless otherwise noted, these specifications apply for all supply and temperature conditions.

| PARAMETER | DESCRIPTION AND TEST CONDITIONS                                                                   | VALUE                                            |
|-----------|---------------------------------------------------------------------------------------------------|--------------------------------------------------|
| LSF       | Supported configurations L = Number of lanes/converter S = Samples per frame F = Octets per frame | L = 1, S = 1, F = 2<br>or<br>L = 2, S = 1, F = 1 |
|           | Number of frames per multi-frame<br>Configurable via SPI                                          |                                                  |
| К         | L = 1, S = 1, F = 2                                                                               | 9 (min)<br>32 (max, default)                     |
|           | L = 2, S = 1, F = 1                                                                               | 17 (min)<br>32 (max, default)                    |



#### 8 Detailed Description

#### 8.1 Overview

The ADC16DX370 device is a dual analog-to-digital converter (ADC) composed of pipelined stages followed by a back-end JESD204B interface. Each ADC core is preceded by an input buffer and imbalance correction circuit at the analog input and is provided with the necessary reference voltages with internal drivers that require no external components. The analog input common-mode is also internally regulated.

Over-range signals are externally available on pins to monitor the signal path. A DC offset correction block is disabled by default, but may also be enabled at the ADC core output to remove DC offset. Processed data is passed into the JESD204B interface where the data is framed, encoded, serialized, and output on one or two lanes per channel. Data is serially transmitted by configurable high-speed voltage mode drivers.

The sampling clock is derived from the CLKIN input via a low-noise receiver and clock divider. Coarse delay adjustment blocks in the clock signal path control the phase of the sampling instant. The CLKIN, SYSREF, and SYNCb inputs provide the device clock, sysref, and sync~ signals to the JESD204B interface, which are used to derive the internal local frame and local multi-frame clocks and establish the serial link.

Features of the ADC16DX370 device are configurable through the 4-wire SPI.

#### 8.2 Functional Block Diagram





#### 8.3 Feature Description

#### 8.3.1 Amplitude and Phase Imbalance Correction of Differential Analog Input

The ADC performance can be sensitive to amplitude and phase imbalance of the input differential signal and therefore integrates a front-end balance correction circuit to optimize the second-order distortion (HD2) performance of the ADC in the presence of an imbalanced input signal. 4-bit control of the phase mismatch and 3-bit control of the amplitude mismatch corrects the input mismatch before the input buffer. A simplified diagram of the amplitude and phase correction circuit at the ADC input is shown in Figure 30.



Figure 30. Simplified Input Differential Balance Correction Circuit

Amplitude correction is achieved by varying the single-ended termination resistance of each input while maintaining constant total differential resistance, thereby adjusting the amplitude at each input but leaving the differential swing constant. Phase correction, also considered capacitive balance correction, varies the capacitive load at the ADC input, thereby correcting a phase imbalance by creating a bandwidth difference between the analog inputs that minimally affects amplitude. This function is useful for correcting the balance of transformers or filters that drive the ADC analog inputs. Figure 31 shows the measured HD2 resulting from an example 250-MHz imbalanced signal input into the ADC16DX370 device recorded over the available amplitude and phase correction settings, demonstrating the optimization of HD2. Performance parameters in the *Converter Performance Characteristics* are characterized with the amplitude and phase correction settings in the default condition.



Figure 31. Gain and Phase Imbalance HD2 Optimization at 250 MHz



#### **Feature Description (continued)**

#### 8.3.2 DC Offset Correction

DC offset correction is provided using a digital high-pass IIR filter at the immediate output of the ADC core. The DC offset correction is bypassed by default, but may be enabled and configured via the SPI. The 3-dB bandwidth of the IIR digital correction filter may be set to four different low-frequency values. When DC offset correction is enabled, any signal in the stop-band of the high-pass filter is attenuated. The settling time of the DC offset correction is approximately equal to the inverse of the 3-dB bandwidth setting.

#### 8.3.3 Over-Range Detection

Separate over-range detection output signals for channels A and B are dedicated to pins. The OVRA pin asserts (high) when an over-range signal is detected at the input of channel A. The short delay from when an over-range signal is incident at the input until the OVRA is asserted allows for almost immediate detection of over-range signals without delay from the internal ADC pipeline latency or data serialization latency. OVRB responds similarly when an over-range signal is detected at the input of channel B.

The input power threshold to indicate an over-range event is programmable via the SPI from full scale code range down to a  $\pm$  128 LSB code range in steps of 128 codes relative to the 16-bit code range of the data at the output of the ADC core.

After an over-range event occurs and the signal at the channel input reduces to a level below full-scale, an internal counter begins counting to provide a hold function. When the counter reaches a programmable counter threshold, the OVRA (or OVRB) signal is de-asserted. The duration of the hold counter is programmable via the SPI to hold for +3, +7, or +15 frame clock cycles. The counter is disabled (+0 cycles) by default to allow de-assertion without holding. Each channel has an independent hold counter but the hold duration value is common to both channels.

#### 8.3.4 Input Clock Divider

An input clock divider allows a high frequency clock signal to be distributed throughout the system and locally divided down at the ADC device so that coupling of signals at common intermediate frequencies into other parts of the system can be avoided. The frequency at the CLKIN input may be divided down to the sampling rate of the ADC by factors of 1, 2, 4, or 8. Changing the clock divider setting initiates a JESD204 link re-initialization and requires re-calibration of the ADC if the sampling rate is changed from the rate during the previous calibration.

#### 8.3.5 SYSREF Offset Feature and Detection Gate

When the signal at the SYSREF input is not actively toggling periodically, the SYSREF signal is considered to be in an idle state. The idle state is recommended at any time the ADC16DX370 spurious performance must be maximized. When the SYSREF signal is in the idle state for longer than 1 µs, an undesirable offset voltage may build up across the AC coupling capacitors between the SYSREF transmitter and the ADC16DX370 device input. This offset voltage creates a signal threshold problem, requires a long time to dissipate, and therefore prevents quick transition of the SYSREF signal out of the idle state. Two features are provided as a solution and are shown in Figure 48, namely the SYSREF offset feature and SYSREF detection gate.

In the case that the SYSREF signal idle state has a 0-V differential value, or if the ADC16DX370 device must be insensitive to noise that may appear on the SYSREF signal, then the SYSREF detection gate may be used. The detection gate is the AND gate shown in Figure 48 that enables or disables propagation of the SYSREF signal through to the internal device logic. If the detection gate is disabled and a false edge appears at the SYSREF input, the signal does not disrupt the internal clock alignment. Note that the SYSREF detection gate is disabled by default; therefore, the device does not respond to a SYSREF edge until the detection gate is enabled.

The SYSREF offset and detection gate features are both controlled through the SPI.

#### 8.3.6 Sampling Instant Phase Adjustment

Adjustment of the ADC sampling instant relative to the CLKIN input clock may be controlled using the coarse phase adjustment feature.

Coarse clock phase adjustment is provided to control the phase of the sampling instant in the ADC cores. The coarse phase steps are equal to 1 /  $(2 \times CLKDIV \times F_S)$  seconds over a 1 /  $F_S$  second range where CLKDIV is the clock division factor and  $F_S$  is the sampling rate. The coarse phase adjustment setting is common to both channels.



#### **Feature Description (continued)**

Affter the JESD204B serial link is established, the frame and LMFC clocks, as well as the internal reference clocks used by the JESD204B serializer, are not affected by the clock phase adjustments because the data is retimed at the ADC core output. Changing the phase setting does not affect the status of the JESD204B link and does not cause glitches in the serial data. Varying the phase does not vary the timing of frames output on the JESD204B link, but it does vary the sampling instant relative to the internal frame clock. Therefore, the total latency from the sampling instant to the beginning of the frame output on the serial link changes equal to the change in the phase adjustment. This latency change is a fraction of a frame clock cycle.

The phase of the internal sampling clock is aligned to SYSREF events. This impacts the phase relationship between the input signal and sampling instant and may affect the latency across the link.

#### 8.3.7 Serial Differential Output Drivers

The differential drivers of the ADC16DX370 device that output the serial JESD204B data are voltage mode drivers with amplitude control and de-emphasis features that may be configured through the SPI for a variety of different channel applications. Eight amplitude control (VOD) and eight de-emphasis control (DEM) settings are available. Both VOD and DEM register fields must be configured to optimize the noise performance of the serial interface for a particular lossy channel.

The output common-mode of the driver varies with the configuration of the output swing. Therefore, AC coupling is strongly recommended between the ADC16DX370 device and the device receiving the serial data.

#### 8.3.7.1 De-Emphasis Equalization

De-emphasis of the differential output is provided as a form of continuous-time linear equalization that imposes a high-pass frequency response onto the output signal to compensate for frequency-dependent attenuation as the signal propagates through the channel to the receiver. In the time-domain, the de-emphasis appears as the bit transition transient followed by an immediate reduction in the differential amplitude, as shown in Figure 32. The characteristic appearance of the waveform changes with differential amplitude and the magnitude of de-emphasis applied. The serial lane rate determines the available period of time during which the de-emphasis transient settles. However, the lane rate does not affect the settling behavior of the applied de-emphasis.



Figure 32. De-emphasis of the Differential Output Signal



#### **Feature Description (continued)**

Table 1 indicates the typical measured values for the de-emphasis range, where the de-emphasis value is measured as the ratio (in units of [dB]) between the peak voltage after the signal transition to the settled voltage value in one bit period. The data rate for this measurement is 1.2 Gb/s to allow settling of the de-emphasis transient. Table 1 illustrates the actual de-emphasis value in terms of voltage attenuation and shows dependence on the amplitude setting, but does not reflect the optimal amplitude setting (VOD) and de-emphasis setting (DEM) for a particular lossy channel. Table 2 shows the amplitude of the differential signal swing during its settled state after the transition transient. The measurement is performed at 1.2 Gb/s and the units are in differential peak-to-peak mV.

Table 1. De-Emphasis Values (dB) for All VOD and DEM Configuration Settings

DEM

|     |   |   |      |      |      | DEM  |      |      |       |
|-----|---|---|------|------|------|------|------|------|-------|
|     |   | 0 | 1    | 2    | 3    | 4    | 5    | 6    | 7     |
|     | 0 | 0 | -0.4 | -1.2 | -2.1 | -2.8 | -3.8 | -4.8 | -6.8  |
|     | 1 | 0 | -0.6 | -1.7 | -2.7 | -3.5 | -4.6 | -5.7 | -7.8  |
|     | 2 | 0 | -0.8 | -2.2 | -3.3 | -4.1 | -5.3 | -6.4 | -8.6  |
| VOD | 3 | 0 | -1.0 | -2.6 | -3.9 | -4.7 | -5.9 | -7.0 | -9.4  |
| VOD | 4 | 0 | -1.3 | -3.0 | -4.3 | -5.3 | -6.5 | -7.7 | -9.9  |
|     | 5 | 0 | -1.6 | -3.5 | -4.9 | -5.8 | -7.0 | -8.3 | -10.5 |
|     | 6 | 0 | -1.9 | -3.9 | -5.3 | -6.2 | -7.5 | -8.7 | -11.0 |
|     | 7 | 0 | -2.1 | -4.2 | -5.7 | -6.7 | -8.0 | -9.3 | -11.5 |

Table 2. Settled Differential Voltage Swing Values, VOD (peak-to-peak mV) for All VOD and DEM Configuration Settings

|     |   | DEM  |     |     |     |     |     |     |     |  |
|-----|---|------|-----|-----|-----|-----|-----|-----|-----|--|
|     |   | 0    | 1   | 2   | 3   | 4   | 5   | 6   | 7   |  |
|     | 0 | 580  | 540 | 500 | 440 | 420 | 380 | 340 | 260 |  |
|     | 1 | 680  | 620 | 560 | 500 | 440 | 400 | 340 | 280 |  |
| VOD | 2 | 760  | 700 | 600 | 520 | 480 | 420 | 360 | 280 |  |
|     | 3 | 860  | 760 | 640 | 560 | 500 | 440 | 380 | 300 |  |
|     | 4 | 960  | 820 | 680 | 580 | 520 | 460 | 400 | 300 |  |
|     | 5 | 1060 | 880 | 700 | 600 | 540 | 460 | 400 | 320 |  |
|     | 6 | 1140 | 920 | 740 | 620 | 560 | 480 | 420 | 320 |  |
|     | 7 | 1240 | 960 | 760 | 640 | 580 | 500 | 420 | 320 |  |

#### 8.3.8 ADC Core Calibration

The ADC core of this device requires calibration to be performed after power-up to achieve full performance. After power-up, the ADC16DX370 device detects that the supplies and clock are valid, waits for a power-up delay, and then performs a calibration of the ADC core automatically. The power-up delay is  $8.4 \times 10^6$  sampling clock cycles or 22.7 ms at a 370-MSPS sampling rate. The calibration requires approximately  $2.0 \times 10^6$  sampling clock cycles.

If the system requires that the ADC16DX370 input clock divider value (CLKDIV) is set to 2, 4, or 8, then ADC calibration must be performed manually after CLKDIV has been set to the desired value. Manually calibrating the ADC core is performed by changing to power down mode, returning to normal operation, and monitoring the CAL\_DONE bit in the JESD\_STATUS register until calibration is complete. As an alternative to monitoring CAL\_DONE, the system may wait  $2.5 \times 10^6$  sampling clock cycles until calibration completes.

Re-calibration is not required across the supported operating temperature range to maintain functional performance, but it is recommended for large changes in ambient temperature to maintain optimal dynamic performance. Changing the sampling rate always requires re-calibration of the ADC core. For more information about device modes, see *Power-Down and Sleep Modes*.



#### 8.3.9 Data Format

Data may be output in the serial stream as 2's complement format by default or optionally as offset binary. This formatting is configured through the SPI and is performed in the data path prior to JESD204B data framing and 8b/10b encoding.

#### 8.3.10 JESD204B Supported Features

The ADC16DX370 device supports a feature set of the JESD204B standard targeted to its intended applications but does not implement all the flexibility of the standard. Table 3 summarizes the level of feature support.

Table 3. ADC16DX370 Feature Support for the JESD204B Serial Interface

| Feature                                    | Supported                                                                                                                                                   | Not Supported |                                                                                                                                                                          |  |  |
|--------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Subclass                                   | • Subclass 1, 0 <sup>(1)</sup>                                                                                                                              | •             | Subclass 2                                                                                                                                                               |  |  |
| Device Clock<br>(CLKIN) and<br>SYSREF      | <ul> <li>AC coupled CLKIN and SYSREF</li> <li>DC coupled CLKIN and SYSREF (special cases)</li> <li>Periodic, Pulsed Periodic and One-Shot SYSREF</li> </ul> |               |                                                                                                                                                                          |  |  |
| Latency                                    | Deterministic latency supported for subclass 1 implementations using standard SYSREF signal                                                                 | •             | Deterministic latency not supported for non-standard implementations                                                                                                     |  |  |
| Electrical layer features                  | <ul><li>LV-OIF-11G-SR interface and performance</li><li>AC coupled serial lanes</li></ul>                                                                   | •             | TX lane polarity inversion DC coupled serial lanes                                                                                                                       |  |  |
| Transport layer features and configuration | <ul> <li>L = 1 or 2 for each channel</li> <li>K configuration</li> <li>Scrambling</li> </ul>                                                                |               | F, S, and HD configuration depends on L and is not independently configurable M, N, N', CS, CF configuration Idle link mode Short and Long transport layer test patterns |  |  |
| Data link layer features                   | <ul> <li>8b/10b encoding</li> <li>Lane synchronization</li> <li>D21.5, K28.5, ILA, PRBS7, PRBS23, Ramp test sequences</li> </ul>                            | •             | RPAT/JSPAT test sequences                                                                                                                                                |  |  |

<sup>(1)</sup> The ADC16DX370 supports most subclass 0 requirements, but is not strictly subclass compliant.

#### 8.3.11 Transport Layer Configuration

The transport layer features supported by the ADC16DX370 device are a subset of possible features described in the JESD204B standard. The configuration options are intentionally simplified to provide the lowest power and most easy-to-use solution.

#### 8.3.11.1 Lane Configuration

Each channel outputs its digital data on up to two serial lanes that support JESD204B. The number of transmission lanes per channel (L) is configurable as 1 or 2. The device does not allow transmitting both channels on the same lane. When using one serial lane per channel, the serial-data lane transmits at 20 times the sampling rate. A 370 MSPS sampling rate corresponds to a 7.4 Gb/s per lane rate. When using two serial lanes per channel, the serial data rate is 10 times the sampling rate. A 370 MSPS sampling rate corresponds to a 3.7 Gb/s per lane rate.

#### 8.3.11.2 Frame Format

The format of the data arranged in a frame depends on the L setting. The octets per frame (F), samples per frame (S), and high-density mode (HD) parameters are not independently configurable. The N, N', CS, CF, M, and HD parameters are fixed and not configurable. Figure 33 shows the data format for L = 1 and L = 2. M = 1 in this device, indicating one converter per device and each channel is considered a different device. Therefore, the L value corresponds to the number of lanes used by a channel, not the number of lanes output from the chip.





D[15:0] = 16-bit Word



Figure 33. Transport Layer Definitions for the Supported-Lane Configurations

#### 8.3.11.3 ILA Information

Table 4 summarizes the information transmitted during the initial lane alignment (ILA) sequence. Mapping of these parameters into the data stream is described in the JESD204B standard.

Table 4. Configuration of the JESD204B Serial-Data Receiver

|           |                                                                | Value                                |                                      |  |  |  |
|-----------|----------------------------------------------------------------|--------------------------------------|--------------------------------------|--|--|--|
| Parameter | Description                                                    | Single Lane Mode                     | Dual Lane Mode                       |  |  |  |
| ADJCNT    | DAC LMFC adjustment                                            | 0                                    | 0                                    |  |  |  |
| ADJDIR    | DAC LMFC adjustment direction                                  | 0                                    | 0                                    |  |  |  |
| BID       | Bank ID                                                        | 0                                    | 0                                    |  |  |  |
| CF        | Number of control words per frame clock period per link        | 0                                    | 0                                    |  |  |  |
| CS        | Number of control bits per sample                              | 0                                    | 0                                    |  |  |  |
| DID       | Device identification number                                   | 0                                    | 0                                    |  |  |  |
| F         | Number of octets per frame (per lane) <sup>(1)</sup>           | 2                                    | 1                                    |  |  |  |
| HD        | High-density format                                            | 0                                    | 1                                    |  |  |  |
| JESDV     | JESD204 version                                                | 1                                    | 1                                    |  |  |  |
| K         | Number of frames per multi-frame <sup>(1)</sup>                | Set by register as 9 to 32           | Set by register as 17 to 32          |  |  |  |
| L         | Number of lanes per link <sup>(1)</sup>                        | 1                                    | 2                                    |  |  |  |
| LID       | Lane identification number                                     | 0                                    | 0 (lane 0), 1 (lane 1)               |  |  |  |
| М         | Number of converters per device <sup>(1)</sup>                 | 1                                    | 1                                    |  |  |  |
| N         | Converter resolution (1)                                       | 16                                   | 16                                   |  |  |  |
| N'        | Total number of bits per sample <sup>(1)</sup>                 | 16                                   | 16                                   |  |  |  |
| PHADJ     | Phase adjustment request to DAC                                | 0                                    | 0                                    |  |  |  |
| S         | Number of samples per converter per frame cycle <sup>(1)</sup> | 1                                    | 1                                    |  |  |  |
| SCR       | Scrambling enabled                                             | Set by register as 0 (disabled) or 1 | Set by register as 0 (disabled) or 1 |  |  |  |
| SUBCLASSV | Device subclass version                                        | 1                                    | 1                                    |  |  |  |
| RES1      | Reserved field 1                                               | 0                                    | 0                                    |  |  |  |
| RES2      | Reserved field 2                                               | 0                                    | 0                                    |  |  |  |

<sup>(1)</sup> These parameters have a binary-value-minus-1 encoding applied before being mapped into the link configuration octets. For example, F = 2 is encoded as 1, and F = 1 is encoded as 0.



Table 4. Configuration of the JESD204B Serial-Data Receiver (continued)

| Parameter | Department  | Value            |                       |  |  |  |
|-----------|-------------|------------------|-----------------------|--|--|--|
|           | Description | Single Lane Mode | <b>Dual Lane Mode</b> |  |  |  |
| FCHK      | Checksum    | Computed         | Computed              |  |  |  |

Scrambling of the output serial data is supported and conforms to the JESD204B standard. Scrambling is disabled by default, but may be enabled via the SPI. When scrambling is enabled, the ADC16DX370 device supports the early synchronization option by the receiver during the ILA sequence, although the ILA sequence data is never scrambled.

#### 8.3.12 Test Pattern Sequences

The SPI may enable the following test pattern sequences. Short- and long-transport layer, RPAT, and JSPAT sequences are not supported.

**Table 5. Supported Test Pattern Sequences** 

| Test Pattern | Description                                                                                                                                                                                                                                   | Common Purpose                                |
|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|
| D21.5        | Data is transmitted across a normal link but ADC sampled data is replaced with D21.5 symbols, resulting in an alternating 1 and 0 pattern (101010) on each serial lane. After enabling this pattern, the JESD204B link must be reinitialized. | Jitter or system debug                        |
| K28.5        | Continuous K28.5 symbols are output on each serial lane.<br>Link initialization is not possible nor required.                                                                                                                                 | System debug                                  |
| Repeated ILA | ILA repeats indefinitely on each serial lane. After enabling this pattern, the JESD204B link must be reinitialized.                                                                                                                           | System debug                                  |
| Ramp         | Data is transmitted across a normal link but ADC sampled data is replaced with a ramp pattern. The ramp ascends through a 16-bit range and the step is programmable. After enabling this pattern, the JESD204B link must be reinitialized.    | System debug and transport layer verification |
| PRBS         | Standard pseudo-random bit sequences are output on each serial lane. PRBS 7/15/23 Complies with ITU-T 0.150 specification and is compatible with J-BERT equipment. Link initialization is not possible nor required.                          | Jitter and bit error rate testing             |

#### 8.3.13 JESD204B Link Initialization

A JESD204B link is established via link initialization, which involves the following steps: frame alignment, code group synchronization, and initial lane synchronization. These steps are shown in Figure 34. Link initialization must occur between the transmitting device (ADC16DX370) and receiving device before sampled data may be transmitted over the link. The link initialization steps described here are specifically for the ADC16DX370 device, supporting JESD204B subclass 1.



Figure 34. Link-initialization Timing and Flow Diagram



The **Frame Alignment** step requires alignment of the frame and local multi-frame clocks within the ADC16DX370 device to an external reference. This is accomplished by providing the device clock and SYSREF clock to the CLKIN and SYSREF inputs, respectively. The ADC16DX370 device aligns its frame clock and LMFC to any SYSREF rising edge event, offset by a SYSREF-to-LMFC propagation delay.

The SYSREF signal must be source synchronous to the device clock; therefore, the SYSREF rising edge must meet setup and hold requirements relative to the signal at the CLKIN input. If these requirements cannot be met, then the alignment of the internal frame and multi-frame clocks cannot be specified. As a result, a link may still be established, but the latency through the link cannot be deterministic. Frame alignment may occur at any time; although, a re-alignment of the internal frame clock and LMFC will break the link. Note that frame alignment is not required for the ADC16DX370 device to establish a link because the device automatically generates the clocks on power-up with unknown phase alignment.

**Code Group Synchronization** is initiated when the receiver sends a synchronization request by asserting the SYNCb input of the ADC16DX370 device to a logic low state (SYNCb+ < SYNCb-). After the SYNCb assertion is detected, the ADC16DX370 device outputs K28.5 symbols on all serial lanes that are used by the receiver to synchronize and time align its clock and data recovery (CDR) block to the known symbols. The SYNCb signal must be asserted for at least 4 frame clock cycles otherwise the event is ignored by the ADC16DX370 device. Code group synchronization is completed when the receiver de-asserts the SYNCb signal to a logic high state.

After the ADC16DX370 detects a de-assertion of its SYNCb input, the **Initial Lane Synchronization** step begins on the following LMFC boundary. The ADC16DX370 device outputs 4 multi-frames of information that compose the ILA sequence. This sequence contains information about the data transmitted on the link. The initial lane synchronization step and link initialization conclude when the ILA is finished and immediately transitions into **Data Transmission**. During data transmission, valid sampled data is transmitted across the link until the link is broken.



Figure 35. Device Start-Up and JESD204B Link Synchronization Flow Chart



The flowchart in Figure 35 describes how the ADC16DX370 device initializes the JESD204B link and reacts to changes in the link. After the ADC core calibration is finished, the ADC16DX370 device begins with PLL calibration and link initialization using a default frame clock and LMFC alignment by sending K28.5 characters. PLL calibration requires approximately 153×10³ sampling clock cycles. If SYNCb is not asserted, then the device immediately advances to the ILA sequence at the next LMFC boundary. Whereas, if SYNCb is asserted, then the device continues to output K28.5 characters until SYNCb is de-asserted.

When a SYSREF rising edge event is detected, then the ADC16DX370 device compares the SYSREF event to the current alignment of the LMFC. If the SYSREF event is aligned to the current LMFC alignment, then no action is taken and the device continues to output data. If misalignment is detected, then the SYSREF event is compared to the frame clock. If misalignment of the frame clock is also detected, then the clocks are re-aligned and the link is reinitialized. If the frame clock is not misaligned, then the frame clock alignment is not updated. In the cases that a SYSREF event causes a link re-initialization, the ADC16DX370 device begins sending K28.5 characters without a SYNCb assertion and immediately transitions to the ILA sequence on the next LMFC boundary unless the SYNCb signal is asserted. Anytime the frame clock and LMFC are re-aligned, the serializer PLL must calibrate before code group synchronization begins. SYSREF events must not occur during ADC16DX370 device power-up, ADC calibration, or PLL calibration. The JESD\_STATUS register is available to check the status of the ADC16DX370 device and the JESD204B link.

If a SYNCb assertion is detected for at least 4 frame clock cycles, the ADC16DX370 device immediately breaks the link and sends K28.5 characters until the SYNCb signal is de-asserted.

When exiting sleep mode, the frame clock and LMFC are started with a default (unknown) phase alignment, PLL calibration is performed, and the device immediately transitions into sending K28.5 characters.

#### 8.3.14 SPI

The SPI allows access to the internal configuration registers of the ADC through read and write commands to a specific address. The interface protocol has a 1-bit command, 15-bit address word and 8-bit data word as shown in Figure 36. A read or write command is 24 bits in total, starting with the read or write command bit where 0 indicates a write command and 1 indicates a read command. The read or write command bit is clocked into the device on the first rising edge of SCLK after CSb is asserted to 0. During a write command, the 15-bit address and 8-bit data values follow the read or write bit MSB-first and are latched on the rising edge of SCLK. During a read command, the SDO output is enabled shortly after the 16<sup>th</sup> rising edge of SCLK and outputs the read value MSB first before the SDO output is returned to a high impedance state. The read or write command is completed on the SCLK rising edge on which the data word's LSB is latched. CSb may be de-asserted to 1 after the LSB is latched into the device.

The SPI allows command streaming where multiple commands are made without de-asserting CSb in-between commands. The commands in the stream must be of similar types, either read or write. Each subsequent command applies to the register address adjacent to the register accessed in the previous command. The address order can be configured as either ascending or descending. Command streaming is accomplished by immediately following a completed command with another set of 8 rising edges of SCLK without de-asserting CSb. During a write command, an 8-bit data word is input on the SDI input for each subsequent set of SCLK edges. Each subsequent command is considered finished after the 8<sup>th</sup> rising edge of SCLK. De-asserting CSb aborts an incomplete command.

The SDO output is high impedance at all times other than during the final portion of a read command. During the time that the SDO output is active, the logic level is determined by a configuration register. The SPI output logic level must be properly configured after power up and before making a read command to prevent damaging the receiving device or any other device connected to the SPI bus. Until the SPI\_CFG register is properly configured, voltages on the SDO output may be as high as the VA3.0 supply during a read command. The SDI, SCLK, and CSB pins are all 1.2-V to 3.0-V compatible.





Figure 36. Serial Interface Protocol

#### 8.4 Device Functional Modes

#### 8.4.1 Power-Down and Sleep Modes

Power-down and sleep modes are provided to allow the user to reduce the power consumption of the device without disabling power supplies. Both modes reduce power consumption by the same amount but they differ in the amount of time required to return to normal operation. Upon changing from Power Down back to Normal operation, an ADC calibration routine is performed. Waking from sleep mode does not perform ADC calibration (see *ADC Core Calibration* for more details). Neither power-down mode nor sleep mode resets configuration registers.



## 8.5 Register Map

## Table 6. ADC16DX370 Register Map

|                                   |              |      |                                | 1               |              | •           |        |               |              |             |  |  |
|-----------------------------------|--------------|------|--------------------------------|-----------------|--------------|-------------|--------|---------------|--------------|-------------|--|--|
| Register                          | ADDRESS      | DFLT | b[7]                           | b[6]            | b[5]         | b[4]        | b[3]   | b[2]          | b[1]         | b[0]        |  |  |
| CONFIG_A                          | 0x0000       | 0x3C | 0x3C SR Res (0) ASCEND Res (1) |                 |              |             |        | PAL[3:0]      |              |             |  |  |
| Address 0x0001 Reserved           |              |      |                                |                 |              |             |        |               |              |             |  |  |
| DEVICE _CONFIG                    | VICE _CONFIG |      |                                |                 |              |             |        | PD_MODE[1:0]  |              |             |  |  |
| CHIP_TYPE 0x0003 0x03 Reserved (0 |              |      |                                |                 |              |             |        | CHIP_         | TYPE[3:0]    |             |  |  |
| CHIP ID                           | 0x0004       | 0x02 |                                | CHIP_ID[7:0]    |              |             |        |               |              |             |  |  |
| CHIP_ID                           | 0x0005       | 0x00 |                                |                 |              |             |        |               |              |             |  |  |
| CHIP _VERSION                     | 0x0006       | 0x01 | CHIP_VERSION[7:0]              |                 |              |             |        |               |              |             |  |  |
|                                   |              |      | Address 0x0007-0x000B Reserved |                 |              |             |        |               |              |             |  |  |
| VENDOD ID                         | 0x000C       | 0x51 | VENDOR_ID[7:0]                 |                 |              |             |        |               |              |             |  |  |
| VENDOR_ID                         | 0x000D       | 0x04 |                                | VENDOR_ID[15:8] |              |             |        |               |              |             |  |  |
| SPI_CFG                           | 0x0010       | 0x01 |                                |                 | Reserved (0  | 000000)     |        |               | VSPI         | [1:0]       |  |  |
| OM1                               | 0x0012       | 0x81 | DF                             | Res             | (00)         | IDLE        | [1:0]  | SYS_E<br>N    | Res(01)      |             |  |  |
| OM2                               | 0x0013       | 0x40 | I                              | Reserved (01    | 0)           | CLk         | (DIV   | Res (0)       | Res (0)      | Res (0)     |  |  |
| IMB_ADJ_A                         | 0x0014       | 0x00 | Res (0)                        | Al              | MPADJ_A[2:0  | )]          |        | PHAC          |              |             |  |  |
| IMB_ADJ_B                         | 0x0015       | 0x00 | Res (0)                        | AN              | MPADJ_B[2:0  | )]          |        | PHADJ_B[3:0]  |              |             |  |  |
|                                   | "            |      | Addre                          | ss 0x0016-0     | x0018 Reser  | ved         |        |               |              |             |  |  |
| CDLY_CTRL                         | 0x0019       | 0x00 | ı                              | Reserved (00    | 00)          |             | CRS_   | CRS_DLY[3:0]  |              |             |  |  |
|                                   | +            |      | Addre                          | ss 0x001A-0     | x003A Reser  | ved         | Į.     |               |              |             |  |  |
| OVR_HOLD                          | 0x003B       | 0x00 |                                |                 | Reserved (0  | 000000)     |        |               | OVR_H        | DLD[1:0]    |  |  |
| OVR_TH                            | 0x003C       | 0x00 |                                |                 |              | OVR_TI      | H[7:0] |               | 1.           |             |  |  |
| DC_MODE                           | 0x003D       | 0x00 |                                | Re              | served (0000 | 0)          |        | DO            | C_TC         | DC_EN       |  |  |
|                                   | *            |      | Addre                          | ss 0x003E-0     | x0046 Reser  | ved         |        |               |              | -           |  |  |
| SER_CFG                           | 0x0047       | 0x00 | Res(0) VOD[2:0] Res (0)        |                 |              |             |        | DEM[2:0]      |              |             |  |  |
|                                   | - U          |      | Addre                          | ss 0x0048-0     | x005F Reser  | ved         | 11     |               |              |             |  |  |
| JESD_CTRL1                        | 0x0060       | 0x7D | SCR<br>_EN                     |                 | K_M1[4:0]    |             |        |               | L_M1         | JESD<br>_EN |  |  |
| JESD_CTRL2                        | 0x0061       | 0x00 | Reserved (0000)                |                 |              |             |        | ESD_TES       | T_MODE[3:    | 0]          |  |  |
| DOTED                             | 0x0062       | 0x01 | JESD_RSTEP[7:0]                |                 |              |             |        |               |              |             |  |  |
| JESD_RSTEP 0x0063 0x00            |              |      | JESD_RSTEP[15:8]               |                 |              |             |        |               |              |             |  |  |
|                                   |              |      | Addre                          | ss 0x0064-0     | x006B Reser  | ved         |        |               |              |             |  |  |
| JESD_STATUS                       | 0x006C       | N/A  | Res (0)                        | LINK            | SYNC         | REALIG<br>N | ALIGN  | PLL<br>_LOCK  | CAL<br>_DONE | CLK<br>_RDY |  |  |
|                                   | "            |      | Addre                          | ss 0x006D-0     | x006F Reser  | ved         |        |               |              |             |  |  |
| DATA_CTRL                         | 0x0070       | 0x22 | x22 Reserved (00100)           |                 |              |             |        | TEST_<br>DATA | Res (1)      | Res (0)     |  |  |
|                                   | +            |      | Ac                             | ddress 0x007    | '1- Reserved |             |        | +             | l .          | 1           |  |  |
|                                   |              |      |                                |                 |              |             |        |               |              |             |  |  |



# 8.5.1 Register Descriptions

# Table 7. CONFIG\_A

| CONFIG_A |          |               |      | Address: 0x0000                                                                                                                | Default: 0x3C                 |  |
|----------|----------|---------------|------|--------------------------------------------------------------------------------------------------------------------------------|-------------------------------|--|
| Bit      | Bit Name | Read or Write | Def  | Description                                                                                                                    |                               |  |
| [7]      | SR       | Read or write | 0    | Setting this soft reset bit causes all registers to be reset to their defa state. This bit is self-clearing.                   |                               |  |
| [6]      | Reserved | Read or write | 0    | Reserved and must be written with 0.                                                                                           |                               |  |
| [5]      | ASCEND   | Read or write | 1    | Order of address change during streaming 0 : Address is decremented during streamin 1 : Address is incremented during streamin | ng reads or writes.           |  |
| [4]      | Reserved | Read          | 1    | Reserved and must be written with 1.                                                                                           |                               |  |
| [3:0]    | PAL[3:0] | Read or write | 1100 | Palindrome bits are bit 3 = bit 4, bit 2 = bit 5 bit 7.                                                                        | 5, bit 1 = bit 6, and bit 0 = |  |

# **Table 8. DEVICE CONFIG**

| DEVICE CONFIG                  |                  |               |        | Address: 0x0002                                                                                                                    | Default: 0x00 |
|--------------------------------|------------------|---------------|--------|------------------------------------------------------------------------------------------------------------------------------------|---------------|
| Bit Bit Name Read or Write Def |                  |               | Def    | Description                                                                                                                        |               |
| [7:2]                          | Reserved         | Read or write | 000000 | Reserved and must be written with 000000.                                                                                          |               |
| [1:0]                          | PD_MODE<br>[1:0] | Read or write | 00     | Power-down mode 00 : Normal operation (default) 01 : Reserved 10 : Sleep operation (faster resume) 11 : Power-down (slower resume) |               |

# Table 9. CHIP\_TYPE

| CHIP_TYPE |                 |               |      | Address: 0x0003                                         | Default: 0x03              |
|-----------|-----------------|---------------|------|---------------------------------------------------------|----------------------------|
| Bit       | Bit Name        | Read or Write | Def  | Description                                             |                            |
| [7:4]     | Reserved        | Read or write | 0000 | Reserved and must be written with 0000.                 |                            |
| [3:0]     | CHIP_TYPE[3: 0] | Read          | 0011 | Chip type that always returns 0x3, indicating speed ADC | g that the part is a high- |

# Table 10. CHIP\_ID

| CHIP_ID                        |               |             |      | Addresses: [0x0005, 0x0004]    | Default: [0x00, 0x02] |
|--------------------------------|---------------|-------------|------|--------------------------------|-----------------------|
| Bit Bit Name Read or Write Def |               | Description |      |                                |                       |
| 0x0004[7:0]                    | CHIP_ID[7:0]  | Read        | 0x02 | Chip ID least significant word |                       |
| 0x0005[7:0]                    | CHIP_ID[15:8] | Read        | 0x00 | Chip ID most significant word  |                       |

# Table 11. CHIP\_VERSION

| CHIP_VERSI | CHIP_VERSION          |               |      | Address: 0x0006 | Default: 0x01 |  |
|------------|-----------------------|---------------|------|-----------------|---------------|--|
| Bit        | Bit Name              | Read or Write | Def  | Description     |               |  |
| [7:0]      | CHIP_VERSIO<br>N[7:0] | Read          | 0x01 | Chip version    |               |  |

# Table 12. VENDOR\_ID

| VENDOR_ID   |                     |               |      | Addresses: [0x000D, 0x000C]               | Default: [0x04, 0x51] |  |
|-------------|---------------------|---------------|------|-------------------------------------------|-----------------------|--|
| Bit         | Bit Name            | Read or Write | Def  | Description                               |                       |  |
| 0x000C[7:0] | VENDOR_ID[7<br>:0]  | Read          | 0x51 | Vendor ID. Texas Instruments vendor ID is | is 0x0451.            |  |
| 0x000D[7:0] | VENDOR_ID[1<br>5:8] | Read          | 0x04 |                                           |                       |  |



# Table 13. SPI\_CFG

| SPI_CFG |          |               |        | Address: 0x0010                                                                                                                                                                                                                     | Default: 0x01                                      |  |
|---------|----------|---------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|--|
| Bit     | Bit Name | Read or Write | Def    | Description                                                                                                                                                                                                                         |                                                    |  |
| [7:2]   | Reserved | Read or write | 000000 | Reserved and must be written with 000000.                                                                                                                                                                                           |                                                    |  |
| [1:0]   | VSPI     | Read or write | 01     | SPI logic level controls the SDO output logi 00: 1.2 V 01: 3 V (default) 10: 2.5 V 11: 1.8 V This register must be configured (written) be command with a SPI that is not a 3-V logic SCLK, and CSb) are compatible with logic I V. | efore making a read<br>level. The SPI inputs (SDI, |  |

# Table 14. OM1 (Operational Mode 1)

| OM1 (Opera | tional Mode 1) |               |     | Address: 0x0012                                                                                                                                                              | Default: 0x81 |  |
|------------|----------------|---------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|--|
| Bit        | Bit Name       | Read or Write | Def | Description                                                                                                                                                                  |               |  |
| [7]        | DF             | Read or write | 1   | Output data format 0 : Offset binary 1 : Signed 2s complement (default)                                                                                                      |               |  |
| [6:5]      | Reserved       | Read or write | 00  | Reserved and must be written with 00.                                                                                                                                        |               |  |
| [4:3]      | IDLE[1:0]      | Read or write | 00  | SYSREF idle state offset configuration. 00 : No offset applied (default) 01 : SYSREF idles low (de-asserted) with – 10 : SYSREF idles high (asserted) with +40 11 : Reserved |               |  |
| [2]        | SYS_EN         | Read or write | 0   | SYSREF detection gate enable 0 : SYSREF gate is disabled; (input is ignor 1 : SYSREF gate is enabled                                                                         | red, default) |  |
| [1:0]      | Reserved[1:0]  | Read or write | 01  | Reserved. Must be written with 01.                                                                                                                                           |               |  |

# Table 15. OM2 (Operational Mode 2)

| OM2 (Operat                    | tional Mode 2) |               |     | Address: 0x0013                                                                                                                                                                                  | Default: 0x40 |
|--------------------------------|----------------|---------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|
| Bit Bit Name Read or Write Def |                |               | Def | Description                                                                                                                                                                                      |               |
| [7:5]                          | Reserved       | Read or write | 010 | Reserved and must be written with 100.                                                                                                                                                           |               |
| [4:3]                          | CLKDIV[1:0]    | Read or write | 00  | Clock divider ratio. Sets the value of the clock divide factor, CLKDI' 00: Divide by 1, CLKDIV = 1 (default) 01: Divide by 2, CLKDIV = 2 10: Divide by 4, CLKDIV = 4 11: Divide by 8, CLKDIV = 8 |               |
| [2:0]                          | Reserved       | Read or write | 000 | Reserved. Must be written with 000.                                                                                                                                                              |               |

# Table 16. IMB\_ADJ\_A (Imbalance Adjust, Channel A)

| IMB_ADJ_A | IMB_ADJ_A (Imbalance Adjust, Channel A) |               |     | Address: 0x0014                                                                                                                                                                                                                                                                                                                                                                                                                            | Default: 0x00 |  |
|-----------|-----------------------------------------|---------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|--|
| Bit       | Bit Name                                | Read or Write | Def | Description                                                                                                                                                                                                                                                                                                                                                                                                                                |               |  |
| [7]       | Reserved                                | Read or write | 0   | Reserved. Must be writte                                                                                                                                                                                                                                                                                                                                                                                                                   | en with 0.    |  |
| [6:4]     | AMPADJ_A[2:<br>0]                       | Read or write | 000 | Analog input amplitude imbalance correctio 7 = +30 $\Omega$ VIN+, -30 $\Omega$ VIN-<br>6 = +20 $\Omega$ VIN+, -20 $\Omega$ VIN-<br>5 = +10 $\Omega$ VIN+, -10 $\Omega$ VIN-<br>4 = Reserved 3 = -30 $\Omega$ VIN+, +30 $\Omega$ VIN-<br>2 = -20 $\Omega$ VIN+, +20 $\Omega$ VIN-<br>1 = -10 $\Omega$ VIN+, +10 $\Omega$ VIN-<br>0 = +0 $\Omega$ VIN+, -0 $\Omega$ VIN- (default) Resistance changes indicate variation of the termination. |               |  |



# Table 16. IMB\_ADJ\_A (Imbalance Adjust, Channel A) (continued)

| IMB_ADJ_A (Imbalance Adjust, Channel A) |              |               |      | Address: 0x0014                                                                                                                                                                                                                                       | Default: 0x00 |  |
|-----------------------------------------|--------------|---------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|--|
| Bit                                     | Bit Name     | Read or Write | Def  | Description                                                                                                                                                                                                                                           |               |  |
| [3:0]                                   | PHADJ_A[3:0] | Read or write | 0000 | Analog input phase imbalance correction fo 15 = +1.68 pF VIN 9 = +0.48 pF VIN-8 = +0.24 pF VIN-7 = +1.68 pF VIN+ 2 = +0.48 pF VIN+ 1 = +0.24 pF VIN+ 0 = +0 PF VIN+, +0 pF VIN- (default) Capacitance changes indicate the addition on the given pin. |               |  |

# Table 17. IMB\_ADJ\_B (Imbalance Adjust, Channel B)

| IMB_ADJ_B | IMB_ADJ_B (Imbalance Adjust, Channel B) |               |      | Address: 0x0015                                                                           | Default: 0x00    |
|-----------|-----------------------------------------|---------------|------|-------------------------------------------------------------------------------------------|------------------|
| Bit       | Bit Bit Name Read or Write Def          |               |      | Description                                                                               |                  |
| [7]       | Reserved                                | Read or write | 0    | Reserved and must be written with 0.                                                      |                  |
| [6:4]     | AMPADJ_B[2: 0]                          | Read or write | 000  | Analog input amplitude imbalance correction for channel B. See description for IMB_ADJ_A. |                  |
| [3:0]     | PHADJ_B[3:0]                            | Read or write | 0000 | Analog input phase imbalance correction fo description for IMB_ADJ_A.                     | r channel B. See |

# Table 18. CDLY\_CTRL (Coarse Delay Control)

| CDLY_ | CTRL (Coa   | rse Delay C      | ontrol) | Address: 0x0019                                                                                                                                                                                  | Default: 0x00 |
|-------|-------------|------------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|
| Bit   | Bit<br>Name | Read or<br>Write | Def     | Description                                                                                                                                                                                      |               |
| [7:5] | Reserved    | Read or write    | 000     | Reserved and must be written as 000.                                                                                                                                                             |               |
| [4]   | CDLY_E<br>N | Read or<br>write | 0       | Coarse sampling clock phase delay enable 0 : Coarse clock delay disabled (default) 1 : Coarse clock delay enabled Coarse delay is not supported when the divide ratio is set to 1 (CLKDIV = 00). |               |



# Table 18. CDLY\_CTRL (Coarse Delay Control) (continued)

| CDLY_ | CTRL (Coa        | rse Delay C      | ontrol) | Address: 0x0019 Default: 0x00                                                                                                                    |                                                             |                                                     |                                        |                                                               |  |  |
|-------|------------------|------------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|-----------------------------------------------------|----------------------------------------|---------------------------------------------------------------|--|--|
| Bit   | Bit<br>Name      | Read or<br>Write | Def     | Description                                                                                                                                      |                                                             |                                                     |                                        |                                                               |  |  |
| [3:0] | CRS_DL<br>Y[3:0] | Read or write    | 0000    | Coarse sampling clock phase delay adjust. Adjusts the ADC clock delay in coarse increments. The step size is one-half of the CLKIN input period. |                                                             |                                                     |                                        |                                                               |  |  |
|       |                  |                  |         | Coa                                                                                                                                              | rse Clock Delay                                             | (in units of CLK                                    | (IN periods)                           | Reserved. Coarse delay disabled for CLKDIV = 00 (divide by 1) |  |  |
|       |                  |                  |         | CRS_DLY                                                                                                                                          | CLKDIV = 11<br>(divide by 8)                                | CLKDIV = 10<br>(divide by 4)                        | CLKDIV = 01<br>(divide by 2)           |                                                               |  |  |
|       |                  |                  |         | 0000 (default)                                                                                                                                   | 1                                                           | 1                                                   | 1                                      |                                                               |  |  |
|       |                  |                  |         | 0001                                                                                                                                             | 1.5                                                         | 1.5                                                 | 1.5                                    |                                                               |  |  |
|       |                  |                  |         | 0010                                                                                                                                             | 2                                                           | 2                                                   | 0                                      | Reserved. Coarse delay disabled for CLKDIV = 00 (divide by 1) |  |  |
|       |                  |                  |         | 0011                                                                                                                                             | 2.5                                                         | 2.5                                                 | 0.5                                    |                                                               |  |  |
|       |                  |                  |         | 0100                                                                                                                                             | 3                                                           | 3                                                   |                                        |                                                               |  |  |
|       |                  |                  |         | 0101                                                                                                                                             | 3.5                                                         | 3.5                                                 |                                        |                                                               |  |  |
|       |                  |                  |         | 0110                                                                                                                                             | 4                                                           | 0                                                   |                                        |                                                               |  |  |
|       |                  |                  |         | 0111                                                                                                                                             | 4.5                                                         | 0.5                                                 |                                        |                                                               |  |  |
|       |                  |                  |         | 1000                                                                                                                                             | 5                                                           |                                                     | CLKDIV :                               |                                                               |  |  |
|       |                  |                  |         | 1001                                                                                                                                             | 5.5                                                         |                                                     |                                        | (divide by 1)                                                 |  |  |
|       |                  |                  |         | 1010                                                                                                                                             | 6                                                           |                                                     | Reserved                               |                                                               |  |  |
|       |                  |                  |         | 1011                                                                                                                                             | 6.5                                                         | Reserved                                            |                                        |                                                               |  |  |
|       |                  |                  |         | 1100                                                                                                                                             | 7                                                           | Reserved                                            |                                        |                                                               |  |  |
|       |                  |                  |         | 1101                                                                                                                                             | 7.5                                                         |                                                     |                                        |                                                               |  |  |
|       |                  |                  |         | 1110                                                                                                                                             | 0                                                           |                                                     |                                        |                                                               |  |  |
|       |                  |                  |         | 1111                                                                                                                                             | 0.5                                                         |                                                     |                                        |                                                               |  |  |
|       |                  |                  |         | Note:  When the setting is 00  Do not change the coa  The coarse delay adju  Increasing the coarse sampling instant but transmitted data.        | arse delay when the<br>stment is common<br>clock delay incr | ne ADC calibration to both channel reases the delay | n is running. A and B. between the inp |                                                               |  |  |

# Table 19. OVR\_HOLD (Over-Range Hold)

| OVR_HOLD                       | (Over-Range Hol   | d)            |        | Address: 0x003B                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Default: 0x00                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|--------------------------------|-------------------|---------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit Bit Name Read or Write Def |                   |               |        | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| [7:2]                          | Reserved          | Read or write | 000000 | Reserved and must be written as 000000.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| [1:0]                          | OVR_HOLD[1:<br>0] | Read or Write | 00     | Over-range hold function. In the event of ar full-scale range, an over-range event occur indicators are asserted. OVR_HOLD determ the over-range indicators remain asserted a reduced below full-scale.  O0: OVR indicator extended by +0 clock cy 01: OVR indicator extended by +3 clock cy 10: OVR indicator extended by +7 clock cy 11: OVR indicator extended by +15 clock cy 11: OVR indicator extended by +15 clock cy Note:  The unit of clock cycles corresponds a sampling clock.  The over-range indicators also experied over-range signal is sampled to when de-asserted. | s and the over-range nines the amount of time after the input signal has rcles (default) rcles rcles rcles rcles rcles rctes r |



# Table 20. OVR\_TH (Over-Range Threshold)

| OVR_TH                                                                                                                                                                                                                                                                                                                                                       | l (Over-Range | Threshold)       |     | Address: 0x003C    |                    |                                                           | Default: 0x00                           |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|------------------|-----|--------------------|--------------------|-----------------------------------------------------------|-----------------------------------------|--|
| Bit                                                                                                                                                                                                                                                                                                                                                          | Bit Name      | Read or<br>Write | Def | Description        |                    |                                                           |                                         |  |
| [7:0] OVR_TH[7: Read or 0] write Over-range threshold. This field is an unsigned value from 0 to over-range detection thresholds for the ADC. If the 16-bit sign thresholds, then the over-range bit is set. The 16-bit threshold codes from the low and high full-scale codes (32767 and -327 complement). If OVR_TH is 0, then the default threshold is us |               |                  |     |                    |                    | 16-bit signed data it thresholds are ± 37 and –32768 in s | exceeds the<br>OVR_TH x 128<br>igned 2s |  |
|                                                                                                                                                                                                                                                                                                                                                              |               |                  |     | OVR_TH             | Threshold Relative |                                                           |                                         |  |
|                                                                                                                                                                                                                                                                                                                                                              |               |                  |     |                    | 2 Complement       | ent Offset Binary                                         | to Peak Full Scale<br>[dB]              |  |
|                                                                                                                                                                                                                                                                                                                                                              |               |                  |     | 255 (0xFF)         | ±32640             | 65408 / 128                                               | -0.03                                   |  |
|                                                                                                                                                                                                                                                                                                                                                              |               |                  |     | 254 (0xFE)         | ±32512             | 65280 / 256                                               | -0.07                                   |  |
|                                                                                                                                                                                                                                                                                                                                                              |               |                  |     |                    |                    |                                                           |                                         |  |
|                                                                                                                                                                                                                                                                                                                                                              |               |                  |     | 128 (0x80)         | ±16384             | 49152 / 16,384                                            | -6.02                                   |  |
|                                                                                                                                                                                                                                                                                                                                                              |               |                  |     |                    | •••                |                                                           |                                         |  |
| 2 (0x02) ±256                                                                                                                                                                                                                                                                                                                                                |               |                  |     |                    | ±256               | 33024 / 32512                                             | -42.14                                  |  |
|                                                                                                                                                                                                                                                                                                                                                              |               |                  |     | 1 (0x01)           | 32896 / 32640      | -48.16                                                    |                                         |  |
|                                                                                                                                                                                                                                                                                                                                                              |               |                  |     | 0 (0x00) (default) | +32767 /<br>-32768 | 65535 / 0                                                 | -0.0                                    |  |

# Table 21. DC\_MODE (DC Offset Correction Mode)

| Table 21. 20_MODE (20 Office Confection Medic) |              |                  |        |                                                                                                               |                                               |                             |                                |  |
|------------------------------------------------|--------------|------------------|--------|---------------------------------------------------------------------------------------------------------------|-----------------------------------------------|-----------------------------|--------------------------------|--|
| DC_MO                                          | DE (DC Offse | t Correction I   | Mode)  |                                                                                                               | Address: 0x003D                               |                             |                                |  |
| Bit                                            | Bit Name     | Read or<br>Write | Def    | Description                                                                                                   |                                               |                             |                                |  |
| [7:3]                                          | Reserved     | Read or write    | 000000 | Reserved and must be written as 00000.                                                                        |                                               |                             |                                |  |
| [2:1]                                          | TC_DC        | Read or write    | 00     | DC offset filter time constant. The time constant determines the filter bandwidth of the DC high-pass filter. |                                               |                             |                                |  |
|                                                |              |                  |        | TC_DC                                                                                                         | 3-dB Bandwidth<br>(F <sub>S</sub> = 370 MSPS) | 3-dB Bandwidth (Normalized) |                                |  |
|                                                |              |                  |        | 00                                                                                                            | 11 µs                                         | 14 kHz                      | 37e <sup>-6</sup> × Fs         |  |
|                                                |              |                  |        | 01                                                                                                            | 89 µs                                         | 1.8 kHz                     | 4.9e <sup>−6</sup> × Fs        |  |
|                                                |              |                  |        | 10                                                                                                            | 708 µs                                        | 224 Hz                      | 605e <sup>-9</sup> <b>×</b> Fs |  |
|                                                |              |                  |        | 11                                                                                                            | 5.7 ms                                        | 28 Hz                       | 76e <sup>-9</sup> × Fs         |  |
| [0]                                            | DC_EN        | Read or<br>Write | 0      | DC offset correction enable 0 : Disable DC offset correction 1 : Enable DC offset correction                  |                                               |                             |                                |  |

# Table 22. SER\_CFG (Serial Lane Transmitter Configuration)

| SER_CFG | (Serial Lane Tra | ansmitter Config | uration) | Address: 0x0047                                                                                                                                                                                                                                                            | Default: 0x00 |  |
|---------|------------------|------------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|--|
| Bit     | Bit Name         | Read or Write    | Def      | Description                                                                                                                                                                                                                                                                |               |  |
| [7]     | Reserved         | Read or write    | 0        | Reserved. Must be written as 0.                                                                                                                                                                                                                                            |               |  |
| [6:4]   | VOD[2:0]         | Read or write    | 000      | Serial-lane transmitter driver output differential peak-to-pea 000 : 0.580 V (default) 001 : 0.680 V 010 : 0.760 V 011 : 0.860 V 011 : 0.860 V 100 : 0.960 V 101 : 1.060 V 111 : 1.140 V 111 : 1.240 V Reported voltage values are nominal values at low-lane rat disabled |               |  |
| [3]     | Reserved         | Read or write    | 0        | Reserved and must be written as 0.                                                                                                                                                                                                                                         |               |  |



# Table 22. SER\_CFG (Serial Lane Transmitter Configuration) (continued)

| SER_CFG | SER_CFG (Serial Lane Transmitter Configuration) |               |     | Address: 0x0047                      |        | Default: 0x00 |
|---------|-------------------------------------------------|---------------|-----|--------------------------------------|--------|---------------|
| Bit     | Bit Name                                        | Read or Write | Def | Description                          |        |               |
| [2:0]   | DEM[2:0]                                        | Read or write | 000 | Serial lane transmitted de-emphasis. |        |               |
|         |                                                 |               |     | DEM                                  | De-emp | hasis [dB]    |
|         |                                                 |               |     | 000 0<br>001 -0.4                    |        | 0             |
|         |                                                 |               |     |                                      |        | 0.4           |
|         |                                                 |               |     | 010                                  | -      | 1.2           |
|         |                                                 |               |     | 011                                  | -:     | 2.1           |
|         |                                                 |               |     | 100                                  | =      | 2.8           |
|         |                                                 |               |     | 101 –3.8<br>110 –4.8                 |        | 3.8           |
|         |                                                 |               |     |                                      |        | 4.8           |
|         |                                                 |               |     | 111                                  | -      | 6.8           |

# Table 23. JESD\_CTRL1 (JESD Configuration Control 1)

| JESD CTRL    | 1 (JESD Configu                     | ration Control 1)                          | <u>`</u> | ,                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                           |  |
|--------------|-------------------------------------|--------------------------------------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|--|
| Note: Before | altering any par<br>SD_EN = 0. Chan | rameters in this reg<br>eging parameters w |          | Address: 0x0060                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Default: 0x7D                             |  |
| Bit          | Bit Name                            | Read or Write                              | Def      | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                           |  |
| [7]          | SCR_EN                              | Read or write                              | 0        | Scrambler enable. 0 : Disabled (default) 1 : Enabled Note: • JESD_EN must be set to 0 before alter                                                                                                                                                                                                                                                                                                                                                                     | ing this field.                           |  |
| [6:2]        | K_M1[4:0]                           | Read or write                              | 11111    | Number of frames per multi-frame, K – 1. The binary values of K_M1 represent the value (K – 1) 00000: Reserved 00001: Reserved 00111: Reserved 01000: K = 9 11111: K = 32 (default) Note:  In single-lane mode, K must be in the range 9 to 32. Values outside this range are either reserved or may produce unexpected results.  In dual-lane mode, K must be in the range 17 to 32. Values outside this range are either reserved or may produce unexpected results. |                                           |  |
| [1]          | L_M1                                | Read or write                              | 0        | Number of serial lanes used per channel, L The binary value of L_M1 represents the va 0 : Single-lane mode (L = 1) (default) 1 : Dual-lane mode (L = 2) Note: If dual-lane mode is selected (L_M1 updated accordingly.  JESD_EN must be set to 0 before alter                                                                                                                                                                                                          | alue (L $-$ 1).<br>= 1) then K_M1 must be |  |
| [0]          | JESD_EN                             | Read or write                              | 1        | JESD204B link enable. When enabled, the JESD204B link synchro normally. When the link is disabled, the ser repeating, alternating 01010101 stream. 0: Disabled 1: Enabled (default)                                                                                                                                                                                                                                                                                    |                                           |  |



# Table 24. JESD\_CTRL2 (JESD Configuration Control 2)

| JESD_CTRL | 2 (JESD Configu          | ration Control 2)                          |      |                                                                                                                                                                                                                                                                                                                                                                                                        |                        |
|-----------|--------------------------|--------------------------------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|
|           | SD_EN = 0. Chan          | rameters in this reg<br>iging parameters w |      | Address: 0x0061                                                                                                                                                                                                                                                                                                                                                                                        | Default: 0x00          |
| Bit       | Bit Name                 | Read or Write                              | Def  | Description                                                                                                                                                                                                                                                                                                                                                                                            |                        |
| [7:4]     | Reserved                 | Read or write                              | 0000 | Reserved. Must be written as 0000.                                                                                                                                                                                                                                                                                                                                                                     |                        |
| [3:0]     | JESD_TEST_<br>MODES[3:0] | Read or write                              | 0000 | JESD204B test modes.  0000: Test mode disabled. Normal operation 0001: PRBS7 test mode 0010: PRBS15 test mode 0011: PRBS23 test mode 0010: RESERVED 0101: ILA test mode 0110: Ramp test mode 0111: K28.5 test mode 1000: D21.5 test mode 1001: Logic low test mode (serial outputs h 1010: Logic high test mode (serial outputs h 1011 – 1111: Reserved Note:  • JESD_EN must be set to 0 before alter | eld low)<br>neld high) |

# Table 25. JESD\_RSTEP (JESD Ramp Pattern Step)

| JESD_RSTE                      | P (JESD Ramp P       | attern Step)  |      | Addresses: [0x0063, 0x0062]                                                                                                                                                     | Default: [0x00, 0x01] |
|--------------------------------|----------------------|---------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|
| Bit Bit Name Read or Write Def |                      |               | Def  | Description                                                                                                                                                                     |                       |
| 0x0062[7:0]                    | JESD_RSTEP[<br>7:0]  | Read or write | 0x01 | JESD204B ramp test mode step                                                                                                                                                    |                       |
| 0x0063[7:0]                    | JESD_RSTEP[<br>15:8] | Read or write | 0x00 | The binary value JESD_RSTEP[15:0] corresponds to the step of the ramp mode step. A value of 0x0000 is not allowed.  Note:  JESD_EN must be set to 0 before altering this field. |                       |

# Table 26. JESD\_STATUS (JESD Link Status)

| JESD_STAT | US (JESD Link S | Status)       |     | Address: 0x006C                                                                                                                                                                                                                                                                                                                                                                          | Default: N/A                                                                                                                       |
|-----------|-----------------|---------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|
| Bit       | Bit Name        | Read or Write | Def | Description                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                    |
| [7]       | Reserved        | Read          | N/A | Reserved.                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                    |
| [6]       | LINK            | Read          | N/A | JESD204B link status This bit is set when synchronization is finish sequence is complete, and valid data is bei 0: Link not established 1: Link established and valid data transmitt                                                                                                                                                                                                     | ng transmitted.                                                                                                                    |
| [5]       | SYNC            | Read          | N/A | JESD204B link synchronization request state This bit is cleared when a synchronization of SYNCb input.  0: Synchronization request received at the synchronization is in progress  1: Synchronization not requested Note:  • SYNCb must be asserted for at least for synchronization is initiated. The SYNC of synchronization, but does not necestatus of the signal at the SYNCb input | equest is received at the SYNCb input and our local frame clocks before status bit reports the status sessarily report the current |
| [4]       | REALIGN         | Read or write | N/A | SYSREF re-alignment status This bit is set when a SYSREF event cause internal frame or LMFC clocks. Note:  Write a 1 to REALIGN to clear the bit fi SYSREF events that do not cause a f adjustment do not set this register bit.  If CLK_RDY becomes low, this bit is cle                                                                                                                | eld to a 0 state.<br>rame or LMFC clock phase                                                                                      |



# Table 26. JESD\_STATUS (JESD Link Status) (continued)

| JESD_STAT | US (JESD Link S | Status)       |     | Address: 0x006C                                                                                                                                                                                                                                                                                                                     | Default: N/A                |  |
|-----------|-----------------|---------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|--|
| Bit       | Bit Name        | Read or Write | Def | Description                                                                                                                                                                                                                                                                                                                         |                             |  |
| [3]       | ALIGN           | Read or write | N/A | SYSREF alignment status This bit is set when the ADC has processed a SYSREF event and indicates that the local frame and multi-frame clocks are now based or a SYSREF event. Note:  Write a 1 to ALIGN to clear the bit field to a 0 state.  Rising-edge SYSREF event sets ALIGN bit.  If CLK_RDY becomes low, this bit is cleared. |                             |  |
| [2]       | PLL_LOCK        | Read          | N/A | PLL lock status. This bit is set when the PLL has achieved lock. 0: PLL unlocked 1: PLL locked                                                                                                                                                                                                                                      |                             |  |
| [1]       | CAL_DONE        | Read          | N/A | ADC calibration status This bit is set when the ADC calibration is of 0: Calibration currently in progress or not y 1: Calibration complete Note:  Calibration must complete before SY can be enabled.  Calibration must complete before the adjustments are made.                                                                  | SREF detection (SYS_EN)     |  |
| [0]       | CLK_RDY         | Read          | N/A | Input clock status This bit is set when the ADC is powered-up signal at the CLKIN input. 0 : CLKIN not detected 1 : CLKIN detected                                                                                                                                                                                                  | and detects an active clock |  |

# Table 27. DATA\_CTRL (Output Data Source Control)

| DATA_CTRL | . (Output Data So | ource Control) |       | Address: 0x0070                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Default: 0x22                                                                                                                                                             |  |  |
|-----------|-------------------|----------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Bit       | Bit Name          | Read or Write  | Def   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                           |  |  |
| [7:3]     | Reserved          | Read or write  | 00100 | Reserved and must be written as 00100                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                           |  |  |
| [2]       | TEST_DATA         | Read or write  | 0     | ADC test pattern enable When enabled, data from the ADC core is a data. The pattern is a 16-bit repeating [0, 2] (signed 16-bit number) that appears in the centered at F <sub>S</sub> / 4, and just below the clippi 0: Disabled ADC test pattern (default) 1: Enable ADC test pattern (Mote:  • The ADC test pattern function is a pattern outlined in the JESD_CTRL2 bit enables a test pattern at the ADC of the JESD204B core. The JESD_TEST patterns within the transport and link la | 6280, 0, –26328] sequence FFT spectrum as a tone, ng level.  Independent from the test or register. The TEST_DATA core output, prior to entering MODES field enables test |  |  |
| [1]       | Reserved          | Read or write  | 1     | Reserved and must be written as 1                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                           |  |  |
| [0]       | Reserved          | Read or write  | 0     | Reserved and must be written as 0                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                           |  |  |



# 9 Application and Implementation

### 9.1 Application Information

### 9.1.1 Analog Input Considerations

### 9.1.1.1 Differential Analog Inputs and Full Scale Range

The ADC16DX370 device has two channels, each with a pair of analog signal input pins: VINA+, VINA- for channel A and VINB+, VINB- for channel B. VIN, the input differential signal for a channel, is defined as VIN = (VIN+) - (VIN-). Table 28 shows the expected input signal range when the differential signal swings about the input common mode, VCM. The full-scale differential peak-to-peak input range is equal to twice the internal reference voltage, VREF. Nominally, the full scale range is 1.7 Vpp-diff, therefore the maximum peak-to-peak single-ended voltage is 0.85 Vpp at each of the VIN+ and VIN- pins.

The single-ended signals must be opposite in polarity relative to the VCM voltage to provide a purely differential signal, otherwise the common-mode component may be rejected by the ADC input. Table 28 indicates the input to output relationship of the ADC16DX370 device where  $V_{REF}=0.85~V$ . Differential signals with amplitude or phase imbalances result in lower system performance compared to perfectly balanced signals. Imbalances in signal path circuits lead to differential-to-common-mode signal conversion and differential signal amplitude loss as shown in Figure 37. This deviation or imbalance directly causes a reduction in the signal amplitude and may also lead to distortion, particularly even order harmonic distortion, as the signal propagates through the signal path. The differential imbalance correction feature of the ADC16DX370 device helps to correct amplitude or phase errors in the signal.

Table 28. Mapping of the Analog Input Full Scale Range to Digital Codes

| VIN+                                   | VIN- 2s Complement Output              |                     | Binary Output       | Note                |  |  |
|----------------------------------------|----------------------------------------|---------------------|---------------------|---------------------|--|--|
| V <sub>CM</sub> – V <sub>REF</sub> / 2 | $V_{CM} + V_{REF} / 2$                 | 1000 0000 0000 0000 | 0000 0000 0000 0000 | Negative full-scale |  |  |
| V <sub>CM</sub> – V <sub>REF</sub> / 4 | $V_{CM} + V_{REF} / 4$                 | 1100 0000 0000 0000 | 0100 0000 0000 0000 |                     |  |  |
| $V_{CM}$                               | $V_{CM}$                               | 0000 0000 0000 0000 | 1000 0000 0000 0000 | Mid-scale           |  |  |
| V <sub>CM</sub> + V <sub>REF</sub> / 4 | V <sub>CM</sub> – V <sub>REF</sub> / 4 | 0100 0000 0000 0000 | 1100 0000 0000 0000 |                     |  |  |
| V <sub>CM</sub> + V <sub>REF</sub> / 2 | V <sub>CM</sub> – V <sub>REF</sub> / 2 | 0111 1111 1111 1111 | 1111 1111 1111 1111 | Positive full-scale |  |  |



Figure 37. Differential Signal Waveform and Signal Imbalance



#### 9.1.1.2 Analog Input Network Model

Matching the impedance of the driving circuit to the input impedance of the ADC can be important for low distortion performance and a flat gain response through the network across frequency. In very broadband applications or lowpass applications, the ADC driving network must have very low impedance with a small termination resistor at the ADC input to maximize the bandwidth and minimize the bandwidth limitation posed by the capacitive load of the ADC input. In bandpass applications, a designer may either design the anti-aliasing filter to match to the complex impedance of the ADC input at the desired intermediate frequency, or consider the resistive part of the ADC input to be part of the filter itself. The capacitive load of the ADC input can be easily absorbed into most LC bandpass filter designs with a final shunt LC tank stage.

The analog input circuit of the ADC16DX370 device is a buffered input with an internal differential termination. Compared to an ADC with a switched-capacitor input sampling network that has an input impedance that varies with time, the ADC16DX370 device provides a constant input impedance that simplifies the interface design joining the ADC and ADC driver. A simplified passive model of the ADC input network is shown in Figure 38 that includes the termination resistance, input capacitance, parasitic bond-wire inductance, and routing parastics.



Figure 38. Simplified Analog Input Network Circuit Model

A more accurate load model is described by the measured differential SDD11 (100- $\Omega$ ) parameter model. A plot of the differential impedance derived from the model is shown on the Smith chart of Figure 39. The model includes the internal 200- $\Omega$  resistive termination, the capacitive loading of the input buffer, and stray parasitic impedances like bond wire inductance and signal routing coupling. The S11\_diff model may be used to back-calculate the impedance of the ADC input at a frequency of interest.





Figure 39. Measured Differential Impedance of Analog Input Network on a Smith Chart (100 Ω)

## 9.1.1.3 Input Bandwidth

The input bandwidth of the ADC16DX370 device is defined here as the frequency at which the fundamental amplitude of the sampled data deviates by 3 dB, compared to the amplitude at low frequencies, for a low-impedance input sinusoidal signal with constant voltage amplitude at the VIN+ and VIN- input pins. The voltage frequency response is shown in Figure 40.

The peaking in the frequency response is caused by the resonance between the package bond wires and input capacitance as well as a parasitic 0.5-nH series trace inductance leading to the device pins. This peaking is typically made insignificant by the stop-band of an anti-aliasing filter that precedes the ADC input. For broadband applications,  $10-\Omega$  resistors may be put in series with the VIN+ and VIN- input pins. This extra resistance flattens out the frequency response at the cost of adding some attenuation in the signal path. The additional series resistance also accordingly modifies the measured SDD11 looking into the analog input.



Figure 40. Measured Input Voltage Frequency Response



## 9.1.1.4 Driving the Analog Input

The ADC16DX370 device analog input may be driven by a number of methods depending on the end application. The most important design aspects to consider when designing the ADC voltage driver network are signal coupling, impedance matching, differential signal balance, anti-alias filtering, and signal level.

An analog signal is AC or DC coupled to the ADC depending on whether signal frequencies near DC must be sampled. DC coupling requires tight control of the output common-mode of the ADC driver to match the input common-mode of the ADC input. In the case of DC coupling, the biases at pins VCMA and VCMB may be used as references to establish the driver output common-mode, but the load cannot source or sink more current than what is specified in the electrical parameters. AC coupling does not require strict common-mode control of the driver and is typically achieved using AC coupling capacitors or a flux-coupled transformer. AC coupling capacitors should be chosen to have  $0.1-\Omega$  impedance or less over the frequency band of interest. LC filter designs may be customized to achieve either AC or DC coupling.

The internal input network of the ADC16DX370 device has the common-mode voltage bias provided through internal shunt termination resistors, as shown in Figure 38. TI also recommends providing the common-mode reference externally from the VCMA and VCMB pins, through external termination resistors. VCMA is used exclusively for channel A and is independent from VCMB.

Impedance matching in high speed signal paths using an ADC is dictated by the characteristic impedance of interconnects and by the design of anti-aliasing filters. Matching the source to the load termination is critical to ensure maximum power transfer to the load and to maintain gain flatness across the desired frequency band. In applications with signal transmission lengths greater than 10% of the smallest signal wavelength (0.1  $\lambda$ ), matching is also desirable to avoid signal reflections and other transmission line effects. Applications that require high order anti-aliasing filters designs, including LC bandpass filters, require an expected source and load termination to guarantee the passband bandwidth and ripple of the filter design. The recommended range of the ADC driver source termination and ADC load termination is from 50- to 200- $\Omega$  differential. The ADC16DX370 device has an internal differential load termination, but additional termination resistance may be added at the ADC input pins to adjust the total termination. The load termination at the ADC input presents a system-level design tradeoff. Better  $2^{nd}$  order distortion performance (HD2, IMD2) is achieved by the ADC using a lower load termination resistance, but the ADC driver must have a higher drive strength and linearity to drive the lower impedance. Choosing a  $100-\Omega$  total load termination is a reasonable balance between these opposing requirements.

Differential signal balance is important to achieve high distortion performance, particularly even order distortion (HD2, HD4). Circuits such as transformers and filters in the signal path between the signal source and ADC can disrupt the amplitude and phase balance of the differential signal before reaching the ADC input due to component tolerances or parasitic mismatches between the two parallel paths of the differential signal. The amplitude mismatch in the differential path should be less than  $\pm$  0.4 dB and the phase mismatch should be less than  $\pm$  2° to achieve a high level of HD2 performance. In the case that this imbalance is exceeded, the input balance correction may be used to re-balance the signal and improve the performance. Driving the ADC16DX370 device with a single-ended signal is not supported due to the tight restriction on the ADC input common-mode to maintain good distortion performance.

Converting a single-ended signal to a differential signal may be performed by an ADC driver or transformer. The advantages of the ADC driver over a transformer include configurable gain, isolation from previous stages of analog signal processing, and superior differential signal balancing. The advantages of using a transformer include no additional power consumption and little additional noise or distortion.

Figure 41 is an example of driving the ADC input with a cascaded transformer configuration. The cascaded transformer configuration provides a high degree of differential signal balancing, the series 0.1- $\mu$ F capacitors provide AC coupling, and the additional 33- $\Omega$  termination resistors provide a total differential load termination of 50  $\Omega$ . When additional termination resistors are added to change the ADC load termination, shunt terminations to the VCM reference are recommended to reduce common-mode fluctuations or sources of common-mode interference. A differential termination may be used if these sources of common-mode interference are minimal. In either case, the additional termination components must be placed as close to the ADC pins as possible. The MABA007159 transmission-line transformer from this example is widely available and results in good differential balance, although improved balance may be achieved using the rarer MABACT0040 transformer. Shunt capacitors at the ADC input, used to suppress the charge kickback of an ADC with switched-capacitor inputs, are not required for this purpose because the buffered input of the ADC16DX370 device does not kickback a significant amount of charge.



The insertion loss between an ADC driver and the ADC input is important because the driver must overcome the insertion loss of the connecting network to drive the ADC to full-scale and achieve the best SNR. Minimizing the loss through the network reduces the output swing and distortion requirements of the driver and usually translates to a system-level power savings in the driver. This can be accomplished by selecting transformers or filter designs with low insertion loss. Some filter designs may employ reduced source terminations or impedance conversions to minimize loss. Many designs require the use of high-Q inductors and capacitors to achieve an expected passband flatness and profile.



Figure 41. Transformer Input Network

Sampling theory states that if a signal with frequency  $f_{\rm IN}$  is sampled at a rate less than 2 ×  $f_{\rm IN}$ , then it experiences aliasing, causing the signal to fall at a new frequency between 0 and  $F_{\rm S}$  / 2 and become indistinguishable from other signals at that new frequency.

To prevent out-of-band interference from aliasing onto a desired signal at a particular frequency, an anti-aliasing filter is required at the ADC input to attenuate the interference to a level below the level of the desired signal. This is accomplished by a lowpass filter in systems with desired signals from DC to  $F_{\rm S}$  / 2 or with a bandpass filter in systems with desired signals greater than  $F_{\rm S}$  / 2 (under-sampled signals). If an appropriate anti-aliasing filter is not included in the system design, the system may suffer from reduced dynamic range due to additional noise and distortion that aliases into the frequency bandwidth of interest.

An anti-aliasing filter is required in front of the ADC input in most applications to attenuate noise and distortion at frequencies that alias into any important frequency band of interest during the sampling process. An anti-aliasing filter is typically a LC lowpass or bandpass filter with low insertion loss. The bandwidth of the filter is typically designed to be less than  $F_{\rm S}$  / 2 to allow room for the filter transition band. Figure 42 is an example architecture of a 9 pole order LC bandpass anti-aliasing filter with added transmission zeros that can achieve a tight filtering profile for second Nyquist zone under-sampling applications.

Maximizing the distortion performance of this device requires the avoidance of driving circuits that are mostly capacitive at frequencies near and above the sampling rate. At these frequencies, the performance is maximized by ensuring the driving circuit is high impedance or mostly resistive (real impedance). Driving circuits with highly capacitive sources impedances (negative source reactance) at these frequencies can cause resonance with the interface, leading to sub-optimal distortion performance. In the case of bandpass LC anti-aliasing filters, the impedance looking into the filter output is recommended to be high impedance or real at frequencies near and above the sampling rate such as the filter shown in Figure 42. Capacitors placed directly at the ADC input used as bandwidth limiters or as part of a filter's final stage LC tank are not recommended.

Applications that use lumped reactive components (capacitors, inductors) in the interface to the ADC are recommended to have a small series resistor at the ADC input, also shown in Figure 42. Place these resistors close to the device pins, between the external termination resistors and the device pins. A value of 5  $\Omega$  is sufficient for most applications, though TI recommends 10  $\Omega$  for applications where the lumped differential capacitance at the ADC input is unavoidable and greater than 2 pF.



Figure 42. Bandpass Filter Anti-Aliasing Interface

DC coupling to the analog input is also possible but the input common-mode must be tightly controlled for guaranteed performance. The driver device must have an output common-mode that matches the input common-mode of the ADC16DX370 device and the driver must track the VCM output from the ADC16DX370 device, as shown in the example DC coupled interface of Figure 43 because the input common-mode varies with temperature. The common-mode path from the VCM output, through the driver device, back to the ADC16DX370 device input, and through a common-mode detector inside the ADC16DX370 device forms a closed tracking loop that will correct common-mode offset contributed by the driver device but the loop must be stable to ensure correct performance. The loop requires the large, 10-µF capacitor at the VCM output to establish the dominant pole for stability and the driver device must reliably track the VCM output voltage bias. The current drive strength and voltage swing of the VCM output bias limits the correctable amount of common-mode offset.



Figure 43. DC Coupled Interface

#### 9.1.1.5 Clipping and Over-Range

The ADC16DX370 device has two regions of signal clipping: code clipping (over-range) and ESD clipping. When the input signal amplitude exceeds the full-scale reference range, code clipping occurs during which the digital output codes saturate. If the signal amplitude increases beyond the absolute maximum rating of the analog inputs, ESD clipping occurs due to the activation of ESD diodes.

The thresholds of the indicators are programmable via the SPI. An over-range hold feature is also available to extend the time duration of the indicator longer than the over-range event itself to accommodate the case that a device monitoring the OVRA and OVRB outputs cannot process at the rate of the ADC sampling clock.

TI does not recommend ESD clipping and activation of the ESD diodes at the analog input, which may damage or shorten the life of the device. This clipping may be avoided by selecting an ADC driver with an appropriate saturating output voltage, by placing insertion loss between the driver and ADC, by limiting the maximum amplitude earlier in the signal path at the system level, or by using a dedicated differential signal limiting device such as back-to-back diodes. Any signal swing limiting device must be chosen carefully to prevent added distortion to the signal.



## 9.1.2 CLKIN, SYSREF, and SYNCb Input Considerations

Clocking the ADC16DX370 device shares many common concepts and system design requirements with previously released ADC products, but the JESD204B supported architecture adds another layer of complexity to clocking at the system level. A SYSREF signal accompanies the device clock to provide phase alignment information for the output data serializer (as well as for the sampling instant when the clock divider is enabled) to ensure that the latency through the JESD204B link is always known and does not vary, a concept called deterministic latency. To ensure deterministic latency, the SYSREF signal must meet setup and hold requirements relative to CLKIN and the design of the clocking interfaces require close attention. As with other ADCs, the quality of the clock signal also influences the noise and spurious performance of the device.

## 9.1.2.1 Driving the CLKIN+ and CLKIN- Input

The CLKIN input circuit is composed of a differential receiver and an internal  $100-\Omega$  termination to a weakly driven common-mode of 0.55 V. TI recommends AC coupling to the CLKIN input with 0.1-uF external capacitors to maintain the optimal common-mode biasing. Figure 44 shows the CLKIN receiver circuit and an example AC coupled interface.



Figure 44. Driving the CLKIN Input With an AC Coupled Interface

DC coupling is allowed as long as the input common-mode range requirements are satisfied. The input common-mode of the CLKIN input is not compatible with many common signaling standards like LVDS and LVPECL. Therefore, the CLKIN signal driver common-mode must be customized at the transmitter or adjusted along the interface. Figure 45 shows an example DC coupled interface that uses a resistor divider network to reduce the common-mode while maintaining a 100- $\Omega$  total termination at the load. Design equations are provided with example values to determine the resistor values.



Figure 45. Driving the CLKIN Input With an Example DC Coupled Interface

The CLKIN input supports any type of standard signaling that meets the input signal swing and common-mode range requirements with an appropriate interface. Generic differential sinusoidal or square-wave clock signals are also supported. TI does not recommend driving the CLKIN input single-ended. The differential lane trace on the PCB should be designed to be a controlled  $100~\Omega$  and protected from noise sources or other signals.

## 9.1.2.2 Clock Noise and Edge Rate

Noise added to the sampling clock path of the ADC degrades the SNR performance of the system. This noise may include broadband noise added by the ADC clock receiver inside the ADC device but may also include broadband and in-close phase noise added by the clock generator and any other devices leading to the CLKIN input. The theoretical SNR performance limit of the ADC16DX370 device as a result of clock noise for a given input frequency is shown in Figure 46 for a full scale input signal and different values of total jitter.



Figure 46. SNR Limit Due to Jitter of Sampling Clock With a Full-Scale Input Signal

The differential clock receiver of the ADC16DX370 device has a very-low noise floor and wide bandwidth. The wide band clock noise of the receiver, also referred to as the additive jitter, modulates the sampling instant and adds the noise to the signal. At the sampling instant, the added broadband noise appears in the first Nyquist zone at the ADC output to degrade the noise performance. Minimizing the additive jitter requires a sampling clock with a steep edge rate at the zero crossing. Reduced edge rate increases the additive jitter. For clock signals with a differential swing of 100 mV or greater, the additive clock Figure 47 shows the SNR performance (integrated within a 100-MHz bandwidth) of the ADC16DX370 device for a range of clock transition slopes.



Figure 47. SNR (in 100-MHz Bandwidth) vs Input Clock Edge Rate

Noise added to the sampling clock by devices leading up to the ADC clock input also directly affects the noise performance of the system. In-close phase noise is typically dominated by the performance of the clock reference and phase-locked loop (PLL) that generates the clock and limits the sensitivity of the sampling system at desired frequencies offset 100 Hz to 10 MHz away from a large blocking signal. Little can be done to improve the in-close phase noise performance without the use of an additional PLL. Broadband noise added in the clock path limits the sensitivity of the whole spectrum and may be improved by using lower noise devices or by inserting a band-pass filter (BPF) with a narrow pass band and low insertion loss to the clock input signal path. Adding a BPF limits the transition rate of the clock, thereby creating a trade-off between the additive jitter added by the ADC clock receiver and the broadband noise added by the devices that drive the clock input.

Additional noise may couple to the clock path through power supplies. Take care to provide a very-low noise power supply and isolated supply return path to minimize noise added to the supply. Spurious noise added to the clock path results in symmetrical, modulated spurs around large input signals. These spurs have a constant magnitude in units of dB relative to the input signal amplitude or carrier, [dBc].



## 9.1.2.3 Driving the SYSREF Input

The SYSREF input interface circuit is composed of the differential receiver, internal common-mode bias, SYSREF offset feature, and SYSREF detection feature.

A high impedance ( $10-k\Omega$ ) reference biases the input common-mode through internal  $1-k\Omega$  termination resistors. The bias voltage is similar to the CLKIN input common-mode bias, but the internal differential termination is different. The SYSREF input requires an external  $100-\Omega$  termination. A network of resistors and switches are included at the input interface to provide a programmable DC offset, referred to as the SYSREF offset feature. This feature is configurable through the SPI and may be used to force a voltage offset at the SYSREF input in the absence of an active SYSREF signal. Following the receiver, an AND gate provides a method for detecting or ignoring incoming SYSREF events.

The timing relationship between the CLKIN and SYSREF signal is very stringent in a JESD204B system. Therefore, the signal path network of the CLKIN and SYSREF signals must be as similar as possible to ensure that the signal relationship is maintained from the launch of the signal, through their respective channels to the CLKIN and SYSREF input receivers.

TI recommends AC coupling for the SYSREF interface as shown in Figure 48. This network closely resembles the AC coupled interface of the CLKIN input shown in Figure 44 with the exception of the  $100-\Omega$  termination resistor on the source side of the AC coupling capacitors. This resistor is intentionally placed on the source side of the AC coupling capacitors, so that the termination does not interfere with the DC biasing capabilities of the SYSREF offset feature. In the case of AC coupling, the coupling capacitors of both the CLKIN and SYSREF interfaces, as well as the SYSREF termination resistor, must be placed as close as possible to the pins of the ADC16DX370 device.



Figure 48. SYSREF Input Receiver and AC Coupled Interface

DC coupling of the SYSREF interface is possible, but not recommended. DC coupling allows all possible SYSREF signaling types to be used without the use of the SYSREF offset feature, but it has strict common-mode range requirements. The example DC coupled configuration of Figure 49 uses the same technique for the CLKIN example DC coupled interface and also includes the  $100-\Omega$  external termination. A drawback of the example DC coupled interface is that the resistor divider draws a constant DC current that must be sourced by the SYSREF transmitter.





Figure 49. Example DC Coupling to the SYSREF Input

## 9.1.2.4 SYSREF Signaling

The SYSREF input may be driven by a number of different types of signals. The supported signal types, shown in Figure 50 (in single-ended form), include periodic, gapped periodic, and one-shot signals. The rising edge of the SYSREF signal is used as a reference to align the internal frame clock and local multi-frame clock (LMFC). To ensure proper alignment of these system clocks, the SYSREF signal must be generated along with the CLKIN signal such that the SYSREF rising edge meets the setup and hold requirements relative to the CLKIN at the ADC16DX370 device inputs.

For each rising clock edge that is detected at the SYSREF input, the ADC16DX370 device compares the current alignment of the internal frame and LMFC with the SYSREF edge and determines if the internal clocks must be re-aligned. In the case that no alignment is needed, the clocks maintain their current alignment and the JESD204B data link is not broken. In the case that re-alignment is needed, the JESD204B data link is broken and the clocks are re-aligned.



Figure 50. SYSREF Signal Types (Single-Ended Representations)

In the case of a periodic SYSREF signal, the frame and LMFC alignment is established at the first rising edge of SYSREF, and every subsequent rising edge (that properly meets setup and hold requirements) is ignored because the alignment has already been established. A periodic SYSREF must have a period equal to n × K /  $F_S$  where ' $F_S$ ' is the sampling rate, 'K' is the JESD204B configuration parameter indicating the number of frames per multi-frame, and 'n' is an integer of one or greater. The duty cycle of the SYSREF signal should be greater than 2 / K but less than (K – 2) / K.

Gapped-period signals contain bursts of pulses. The frame and LMFC alignments are established on the first rising edge of the pulse burst. The rising edges within the pulse burst must be spaced apart by n  $\times$  K / F<sub>S</sub> seconds, similar to the periodic SYSREF signal. Any rising edge that does not abide by this rule or does not meet the setup and hold requirements forces re-alignment of the clocks. The duty cycle requirements are the same as the periodic signal type.

A one-shot signal contains a single rising edge that establishes the frame and LMFC alignment. The single pulse duration must be  $2 \times T_{FRAME}$  or greater.



TI recommends gapped-periodic or one-shot signals for most applications because the SYSREF signal is not active during normal sampling operation. Periodic signals that toggle constantly introduce spurs into the signal spectrum that degrade the sensitivity of the system.

### 9.1.2.5 SYSREF Timing

The SYSREF timing requirements depend on whether deterministic latency of the JESD204B link is required.

If deterministic latency is required, then the SYSREF signal must meet setup and hold requirements relative to the CLKIN signal. In the case that the internal CLKIN divider is used and a very high-speed signal is provided to the CLKIN input, the SYSREF signal must meet setup and hold requirements relative to the very high-speed signal at the CLKIN input.

If deterministic latency is not required, then the SYSREF signal may be supplied as an asynchronous signal (possibly achieving  $< \pm 2$  frame clock cycles latency variation) or not provided at all (resulting in latency variation as large as the multi-frame period).

#### 9.1.2.6 Effectively Using the SYSREF Offset and Detection Gate Features

Selecting the proper settings for the SYSREF offset feature depends on the condition of SYSREF in the idle state and the type of SYSREF signal being transmitted. Table 29 describes the possible SYSREF idle cases and the corresponding SYSREF offset to apply.

TI recommends the use of the SYSREF detection gate for most applications. The gate is enabled when SYSREF is being transmitted and the gate is disabled before the SYSREF transmitter is put in the idle state. Although the SYSREF offset feature does not support situations where the SYSREF transmitter is in a 0 V or Hi-Z common-mode condition during the idle state, the SYSREF gate can be used to ignore the SYSREF input during those conditions. In those cases, time is required to dissipate the voltage build-up on the AC coupling capacitors when the SYSREF returns to an active state.

Enabling the SYSREF gate immediately sends a logic signal to a logic block responsible for aligning the internal frame clock and LMFC. If the signal at the SYSREF input is logic high when the gate is enabled, then a "false" rising edge event causes a re-alignment of the internal clocks, despite the fact that the event is not an actual SYSREF rising edge. The SYSREF rising edge following the gate enable then causes a subsequent re-alignment with the desired alignment.

TI highly recommends the SYSREF clocking schemes described in Table 30.

| Table 29. | SYSREF | Offset | Feature | Usage | Cases |
|-----------|--------|--------|---------|-------|-------|
|-----------|--------|--------|---------|-------|-------|

| SYSREF<br>Signal Type          | SYSREF Idle<br>V <sub>OD</sub> at TX | SYSREF Idle Common-Mode (V <sub>IS</sub> ) at the<br>Transmitter | SYSREF Offset Feature Setting  |  |
|--------------------------------|--------------------------------------|------------------------------------------------------------------|--------------------------------|--|
| Periodic                       | N/A                                  | N/A                                                              | 0 mV                           |  |
|                                | = 0                                  | V <sub>IS</sub> same during idle and non-idle states             | 0 mV                           |  |
| Gapped-periodic or<br>One-shot | > 0 (logic high)                     | V <sub>IS</sub> same during idle and non-idle states             | 400 mV                         |  |
| One shot                       | < 0 (logic low)                      | V <sub>IS</sub> same during idle and non-idle states             | –400 mV                        |  |
| A m. r                         | 0                                    | 0                                                                | SYSREF offset feature does not |  |
| Any                            | Hi-Z                                 | Hi-Z                                                             | support these cases            |  |

Table 30. Recommended SYSREF Clocking Schemes

| Coupling   | SYSREF Type                                    | SYSREF at TX During Idle<br>State                                               | SYSREF Rx Offset<br>Setting | SYSREF Detection Gate                                      |  |
|------------|------------------------------------------------|---------------------------------------------------------------------------------|-----------------------------|------------------------------------------------------------|--|
| AC Coupled | One-shot or gapped-<br>periodic <sup>(1)</sup> | V <sub>OD</sub> logic low, V <sub>IS</sub> does not change during idle          | -400 mV at all times        | Disabled during SYSREF idle, enabled during LMFC alignment |  |
| DC Coupled | One-shot or gapped-periodic                    | V <sub>OD</sub> either logic state, V <sub>IS</sub> does not change during idle | 0 mV at all times           | Disabled during SYSREF idle, enabled during LMFC alignment |  |

<sup>(1)</sup> A gapped-periodic signal used in this recommended clocking scheme must have a pulse train duration of less than the RC time constant where R =  $50 \Omega$  and C is the value of the AC coupling capacitor. Using a 0.1- $\mu$ F capacitor, the pulse train should be less than 5  $\mu$ s.



## 9.1.2.7 Driving the SYNCb Input

The SYNCb input is part of the JESD204B interface and is used to send synchronization requests from the serial data receiver to the transmitter, the ADC16DX370 device. The SYNCb signal, quantified as the (SYNCb+ – SYNCb-), is a differential active low signal. In the case of the ADC16DX370 device, a JESD204B subclass 1 device, a SYNCb assertion (logic low) indicates a request for synchronization by the receiver.

The SYNCb input is a differential receiver as shown in Figure 51. Resistors provide an internal  $100-\Omega$  differential termination as well as a voltage divider circuit that gives the SYNCb receiver a wide input common-mode range. The SYNCb signal must be DC coupled from the driver to the SYNCb inputs; therefore, the wide common-mode range allows the use of many different logic standards including LVDS and LVPECL. No additional external components are needed for the SYNCb signal path as shown in the interface circuit of Figure 51, but providing an electrical probing site is recommended for system debug.



Figure 51. SYNCb Input Receiver and Interface

The SYNCb input is an asynchronous input and does not have sub-clock-cycle setup and hold requirements relative to the CLKIN or any other input to the ADC16DX370 device. The SYNCb input also does not have setup and hold requirements relative to the frame and LMFC system clocks unless the delay through the JESD204B link is longer than a multi-frame. A design that has link delay greater than a multi-frame does not strictly follow the standard rules for achieving deterministic latency, but may be required in many applications and may still achieve deterministic latency. In this case, it is important to de-assert SYNCb within the window of the desired multi-frame period.

## 9.1.3 Output Serial Interface Considerations

## 9.1.3.1 Output Serial-Lane Interface

The output high speed serial lanes must be AC coupled to the receiving device with 0.01- $\mu$ F capacitors as shown in Figure 52. DC coupling to the receiving device is not supported. The lane channel on the PCB must be a 100- $\Omega$  differential transmission line with dominant coupling between the differential traces instead of to adjacent layers. The lane must terminate at a 100- $\Omega$  termination inside the receiving device. Avoid changing the direction of the channel traces abruptly at angles larger than  $45^{\circ}$ .



Figure 52. High-Speed Serial-Lane Interface

The recommended spacing between serial lanes is 3x the differential line spacing or greater. High speed serial lanes should be routed on top of or below adjacent, quiet ground planes to provide shielding. TI recommends that other high speed signal traces do not cross the serial lanes on adjacent PCB layers. If absolutely necessary, crossing should occur at a 90° angle with the trajectory of the serial lane to minimize coupling.



The integrity of the data transfer from the transmitter to receiver is limited by the accuracy of the lane impedance and the attenuation as the signal travels down the lane. Inaccurate or varying impedance and frequency dependent attenuation results in increased ISI (part of deterministic jitter) and reduced signal-to-noise ratio, which limits the ability of the receiver to accurately recover the data.

Two features are provided in the ADC16DX370 device serial transmitters to compensate attenuation and ISI caused by the serial lane: voltage swing control (VOD) and de-emphasis (DEM).

#### 9.1.3.2 Voltage Swing and De-Emphasis Optimization

Voltage swing control (VOD) compensates for attenuation across all frequencies through the channel at the expense of power consumption. Increasing the voltage swing increases the power consumption. De-emphasis (DEM) compensates for the frequency dependent attenuation of the channel but results in attenuation at lower frequencies. The voltage swing control and de-emphasis feature may be used together to optimally compensate for attenuation effects of the channel.

The frequency response of the PCB channel is typically lowpass with more attenuation occurring at higher frequencies. The de-emphasis implemented in the ADC16DX370 device is a form of linear, continuous-time equalization that shapes the signal at the transmitter into a high-pass response to counteract the low-pass response of the channel. The de-emphasis setting should be selected such that the equalizer's frequency response is the inverse of the channel's response. Therefore, transferring data at the highest speeds over long channel lengths requires knowledge of the channel characteristics.

Optimization of the de-emphasis and voltage swing settings is only necessary if the ISI and losses caused by the channel are too great for reception at the desired bit rate. Many applications will perform with an adequate BER using the default settings.

#### 9.1.3.3 Minimizing EMI

High data-transfer rates have the potential to emit radiation. EMI may be minimized using the following techniques:

- Use differential stripline channels on inner layer sandwiched between ground layers instead of routing microstrip pairs on the top layer.
- Avoid routing lanes near the edges of boards.
- Enable data scrambling to spread the frequency content of the transmitted data.
- If the serial lane must travel through an interconnect, choose a connector with good differential pair channels and shielding.
- Ensure lanes are designed with an accurate, 100-Ω characteristic impedance and provide accurate 100-Ω terminations inside the receiving device.

#### 9.1.4 JESD204B System Considerations

#### 9.1.4.1 Frame and LMFC Clock Alignment Procedure

Frame and LMFC clocks are generated inside the ADC16DX370 device and are used to properly align the phase of the serial data leaving the device. The phases of the frame and multi-frame clocks are determined by the frame alignment step for JESD204B link initialization as shown in Figure 34. These clocks are not accessible outside the device. The frequencies of the frame and LMFC must be equal to the frame and LMFC of the device receiving the serial data.

When the ADC16DX370 device is powered-up, the internal frame and local multi-frame clocks initially assume a default phase alignment. To ensure determinist latency through the JESD204B link, the frame and LMFC clocks of the ADC16DX370 device must be aligned in the system. Perform the following steps to align the ADC16DX370 device clocks:

- 1. Enable the SYSREF signal driver. See SYSREF Signaling for more information.
- 2. Configure the SYSREF offset feature appropriately based on the SYSREF signal and channel. See *Effectively Using the SYSREF Offset and Detection Gate Features* for more information.
- 3. Enable detection of the SYSREF signal at the ADC16DX370 device by enabling the SYSREF detection gate.
- 4. Apply the desired SYSREF signal at the ADC16DX370 device SYSREF input.
- 5. Disable detection of the SYSREF signal by disabling the SYSREF gate.



6. Configure the SYSREF driver into its idle state.

### 9.1.4.2 Link Interruption

The internal frame and multi-frame clocks must be stable to maintain the JESD204B link. The ADC16DX370 is designed to maintain the JESD204B link in most conditions but some features interrupt the internal clocks and break the link.

The following actions cause a break in the JESD204B link:

- The ADC16DX370 device is configured into power-down mode or sleep mode
- The ADC16DX370 device CLKIN clock divider setting is changed
- · The serial data receiver performs a synchronization request
- The ADC16DX370 device detects a SYSREF assertion that is not aligned with the internal frame or multiframe clocks
- The CLKIN input is interrupted
- · Power to the device is interrupted

The following actions do not cause a change in clock alignment nor break the JESD204B link:

- The sampling clock phase adjustment settings of the ADC16DX370 device are changed.
- The ambient temperature or operating voltages are varied across the ranges specified in the normal operating conditions.
- The ADC16DX370 device detects a SYSREF assertion that is aligned with the internal frame and multi-frame clocks.

## 9.1.4.3 Synchronization Requests and SYNCb Alignment in Multi-Device Systems

When a JESD204B link must be established, the transmitting and receiving devices must perform the process described in *JESD204B Link Initialization* to establish the link. Part of the process is the synchronization request, performed by asserting the SYNCb signal. The alignment of the SYNCb assertion with respect to other clocks in the system is not important unless the total link delay is greater than a multi-frame period. If the total link delay is greater than a multi-frame period, then the SYNCb signal at one device must be de-asserted in the same multi-frame period as the other devices in the system.

## 9.1.4.4 Clock Configuration Examples

The features provided in the ADC16DX370 device allow for a number of clock and JESD204B link configurations. These examples in Table 31 show some common implementations and may be used as a starting point for a more customized implementation.

Table 31. Example ADC16DX370 Clock Configurations

| Parameter                           | Example 1 | Example 2   | Example 3                     |
|-------------------------------------|-----------|-------------|-------------------------------|
| CLKIN frequency                     | 370 MHz   | 1480 MHz    | 2000 MHz                      |
| CLKIN divider                       | 1         | 4           | 8                             |
| Sampling rate                       | 370 MSPS  | 370 MSPS    | 370 MSPS                      |
| K (Frames per multi-<br>frame)      | 20        | 32          | 16                            |
| LMFC Frequency                      | 18.5 MHz  | 11.5625 MHz | 15.625 MHz                    |
| SYSREF<br>Frequency <sup>(1)</sup>  | 18.5 MHz  | 11.5625 MHz | 15.625 MHz                    |
| Dual-lane serial bit rate (L = 2)   | 3.7 Gb/s  | 3.7 Gb/s    | L = 2 does not support K < 17 |
| Single-lane serial bit rate (L = 1) | 7.4 Gb/s  | 7.4 Gb/s    | 5 Gb/s                        |

<sup>(1)</sup> The SYSREF frequency for a continuous SYSREF signal can be the indicated frequency f<sub>LMFC</sub> or integer sub-harmonic such as f<sub>LMFC</sub> / 2, f<sub>LMFC</sub> / 3, and so forth. Gapped-periodic SYSREF signals should have pulses spaced by the associated periods 1 / f<sub>LMFC</sub>, 2 / f<sub>LMFC</sub>, 3 / f<sub>LMFC</sub>, and so forth.



# 9.1.4.5 Configuring the JESD204B Receiver

The ASIC or FPGA device that receives the JESD204B data from the ADC16DX370 device must be configured properly to interpret the serial stream. Table 4 describes the JESD204B parameter information transmitted during the ILA sequence and may be used to dynamically configure the receiving device. Due to the various arrangements of output data across different operational modes, some parameters (N, N', CS, CF) do not always reflect the data properties in all modes. Therefore, the ILA information does not completely describe the data output from the ADC16DX370 device in all modes.

#### 9.1.5 SPI

Figure 53 demonstrates a typical circuit to interface the ADC16DX370 device to a SPI master using a shared SPI bus. The 4-wire interface (SCLK, SDI, SDO, CSb) is compatible with 1.2-, 1.8-, 2.5-, or 3.0-V logic. The input pins (SCLK, SDI, CSb) use thick-oxide devices to tolerate 3.0-V logic although the input threshold levels are relative to 1.2-V logic. A low-capacitance protection diode may also be added with the anode connected to the SDO output and the cathode connected to the desired voltage supply to prevent an accidental pre-configured read command from causing damage.



Figure 53. Typical SPI Application

### 9.2 Typical Application

The ADC16DX370 device is architected to fit seamlessly into most high intermediate frequency (IF) receiver applications where low noise and low distortion are required. An example block diagram is shown in Figure 54 where the ADC16DX370 device is used in the receive path as well as the transmitter observation path to accommodate digital pre-distortion. The 370-MHz sampling rate provides enough spectrum bandwidth and performance to support the newest cellular standards like LTE as well as the mature multi-carrier standards like GSM and UMTS with 100 MHz of bandwidth. The device supports diversity and MIMO architectures and multi-band receivers. The back-end JESD204B interface reduces the space required to transfer data and provides a standard interface that can migrate to future generations of products, making it optimal for highly-channelized applications.



# **Typical Application (continued)**



Figure 54. High IF Receiver and Transmitter With Digital Pre-Distortion Path



# **Typical Application (continued)**

## 9.2.1 High-IF Sampling Receiver



Figure 55. Typical Circuit Implementation

# 9.2.1.1 Design Requirements

The following are example design requirements expected of the ADC in a typical high-IF, 100-MHz bandwidth receiver, and is met by the ADC16DX370 device:

Table 32. Example Design Requirements for a High-IF Application

| Specification   | Example Design Requirement <sup>(1)</sup>       | ADC16DX370 Capability  |  |  |  |
|-----------------|-------------------------------------------------|------------------------|--|--|--|
| Sampling rate   | > 350-MSPS to allow 100-MHz unaliased bandwidth | Up to 370-MSPS         |  |  |  |
| Input bandwidth | > 400-MHz, 1-dB flatness                        | 500-MHz, 1dB Bandwidth |  |  |  |

<sup>(1)</sup> These example design requirements do not represent the capabilities of the ADC16DX370, rather the requirements are satisfied by the ADC16DX370.



## **Typical Application (continued)**

## Table 32. Example Design Requirements for a High-IF Application (continued)

| Specification                       | Example Design Requirement <sup>(1)</sup>                 | ADC16DX370 Capability                                            |
|-------------------------------------|-----------------------------------------------------------|------------------------------------------------------------------|
| Full-scale range                    | < 2-Vpp-diff                                              | 1.7-Vpp-diff                                                     |
| Small signal noise spectral density | < -152-dBFS/Hz in a 100-MHz bandwidth                     | -152.7-dBFS/Hz in a 100-MHz bandwidth                            |
| Large-signal SNR                    | > 69-dBFS for a -3 dBFS, 150-MHz Input                    | 69.6-dBFS for a -3 dBFS, 150-MHz Input                           |
| SFDR                                | > 85-dBFS for a -3 dBFS, 150-MHz input                    | 88-dBFS for a -3 dBFS, 150-MHz input                             |
| HD2, HD3                            | < -85-dBFS for a -3 dBFS, 150-MHz input                   | -88-dBFS for a -3 dBFS, 150-MHz input                            |
| Next largest SPUR                   | < -88-dBFS for a -3 dBFS, 150-MHz input                   | -90-dBFS for a -3 dBFS, 150-MHz input                            |
| Over-range detection                | Included                                                  | Fast over-range detection on dedicated pins                      |
| Digital interface                   | JESD204B interface, 1 lane/channel, < 10-Gb/s bit rate    | JESD204B subclass 1 interface, 1 lane/channel, 7.4-Gb/s bit rate |
| Configuration interface             | SPI configuration, 4-wire, 1.8-V logic, SCLK up to 20-MHz | SPI configuration, 4-Wire, 1.8-V Logic, SCLK > 20-MHz            |
| Package size                        | < 10 x 10 x 1 mm                                          | 8 × 8 × 0.8 mm                                                   |

#### 9.2.1.2 Design Procedure

The following procedure can be followed to design the ADC16DX370 device into most applications:

- Choose an appropriate ADC driver and analog input interface.
  - Optimize the signal chain gain leading up to the ADC to make use of the full ADC dynamic range.
  - Identify whether DC or AC coupling is required.
  - Determine the desired analog input interface, such as a bandpass filter or a transformer.
  - Use the provided input network models to design and verify the interface.
  - Refer to the interface recommendations in Analog Input Considerations.
- Determine the core sampling rate of the ADC.
  - Must satisfy the bandwidth requirements of the application .
  - Must also provide enough margin to prevent aliasing or to accommodate the transitions bands of an antialiasing filter.
  - Ensure the application initialization sequence properly handles ADC core calibration as described in ADC Core Calibration.
- Determine the system latency requirements.
  - Total allowable latency through the ADC and JESD204B link.
  - Is the system tolerant of latency variation over time or conditions or between power cycles?
- Determine the desired JESD204B link configuration as discussed in JESD204B Supported Features.
  - Based on the system latency requirements, determine whether deterministic latency is required across the JESD204B link.
  - Choose the number of lanes per channel, L, and verify that the device receiving the output serial data can accommodate the bit rate.
  - Choose the number of frames per multi-frame, K.
  - Choose whether scrambling is desired.
- Choose an appropriate clock generator, CLKIN interface, and SYSREF interface.
  - Determine the system clock distribution scheme and the clock frequencies for the CLKIN and SYSREF inputs.
  - Determine the allowable amount of sampling clock phase noise in the system and then select a CLKIN edge rate that satisfies this requirement as discussed in Clock Noise and Edge Rate.
  - Choose an appropriate CLKIN interface as discussed in *Driving the CLKIN+ and CLKIN- Input*.
  - Based on the latency requirements, determine whether SYSREF must meet setup and hold requirements relative to CLKIN.
  - Choose the SYSREF signal type as discussed in SYSREF Signaling.
  - Choose an appropriate SYSREF interface as discussed in *Driving the SYSREF Input*.



- Choose a CLKIN and SYSREF clock generator based on the above requirements. The signals need come from the same generator in some cases.
- Determine what clock idle modes are supported by the SYSREF clock generator and choose the appropriate setting for the SYSREF Offset feature as discussed in *Effectively Using the SYSREF Offset* and Detection Gate Features.
- Design the SYNCb interface as discussed in *Driving the SYNCb Input*.
- Choose appropriate configurations for the output serial data interface.
  - Design the serial lane interface according to Output Serial-Lane Interface.
  - Choose the required PCB materials, keeping in mind the desired rate of the serial lanes.
  - Characterize the signal lane channels the connect the ADC serial output transmitters to the receiving device either through simulation or bench characterization.
  - Optimize the VOD and DEM parameters to achieve the required signal integrity according to Voltage Swing and De-Emphasis Optimization.
- Design the SPI bus interface.
  - Verify the electrical and functional compatibility of the ADC SPI with the SPI controller.
  - Interface the ADC to the SPI bus according to SPI.
  - Ensure that the application initialization sequence properly configures the output SDO voltage before the first read command.
- Design the power supply architecture and de-coupling.
  - Choose appropriate power supply and supply filtering devices to provide stable, low-noise supplies as described in *Power Supply Design*.
  - Design the capacitive de-coupling around the ADC, also described in *Power Supply Design*, while paying close attention to placing the capacitors as close to the device as possible.
  - Time the power architecture to satisfy the power sequence requirements described in Power Supply Design.
- Ensure that the application initialization sequence satisfies the JESD204B link initialization requirements described in *JESD204B Link Initialization*.

#### 9.2.1.3 Application Curve

F1 = 145 MHz; F2 = 155 MHz



Figure 56. 2-Tone IMD3 Performance



# 10 Power Supply Recommendations

## 10.1 Power Supply Design

The ADC16DX370 device is a very-high dynamic range device and therefore requires very-low noise power supplies. LDO-type regulators, capacitive decoupling, and series isolation devices like ferrite beads are all recommended.

LDO-type low noise regulators should be used to generate the 1.2-, 1.8-, and 3.0-V supplies used by the device. To improve power efficiency, a switching-type regulator may precede the LDO to efficiently drop a supply to an intermediate voltage that satisfies the drop-out requirements of the LDO. TI recommends to follow a switching-type regulator with an LDO to provide the best filtering of the switching noise. Additional ferrite beads and LC filters may be used to further suppress noise. Supplying power to multiple devices in a system from one regulator may result in noise coupling between the multiple devices; therefore, series isolation devices and additional capacitive decoupling is recommended to improve the isolation.

The power supplies must be applied to the ADC16DX370 device in this specific order:

- 1. VA3.0
- 2. VA1.8
- 3. VA1.2
- 4. VD1.2

First, the VA3.0 (+3.0 V) must be applied to provide the bias for the ESD diodes. The VA1.8 (+1.8-V) supply should be applied next, followed by the VA1.2 (+1.2-V) supply, and then followed by the VD1.2 (+1.2-V) supply. As a guideline, each supply should stabilize to within 20% of the final value within 10 ms and before enabling the next supply in the sequence. If the stabilization time is longer than 10 ms, then the system should perform the calibration procedure after the supplies have stabilized. Turning power supplies off should occur in the reverse order. An alternate power-up sequence is also supported which allows enabling the 1.2-V supplies in any order or at the same time. The alternate sequence is:

- 1. VA3.0
- 2. VA1.2 / VD1.2
- 3. VA1.8

#### 10.2 Decoupling

Decoupling capacitors must be used at each supply pin to prevent supply or ground noise from degrading the dynamic performance of the ADC and to provide the ADC with a well of charge to minimize voltage ripple caused by current transients. The recommended supply decoupling scheme is to have a ceramic X7R 0201 0.01-µF and a X7R 0402 0.1-µF capacitor at each supply pin. The 0201 capacitor must be placed on the same layer as the device as close to the pin as possible to minimize the AC decoupling path length from the supply pin, through the capacitor, to the nearest adjacent ground pin. The 0402 capacitor should also be close to the pins. TI does not recommend placing the capacitor on the opposite board side. Each voltage supply should also have a single 10-µF decoupling capacitor near the device but the proximity to the supply pins is less critical.

The BP2.5 pin is an external bypass pin used for stabilizing an internal 2.5-V regulator and must have a ceramic or tantalum  $10-\mu F$  capacitor and a ceramic 0402 0.1- $\mu F$  capacitor. The 0.1- $\mu F$  capacitor should be placed as close to the BP2.5 pin as possible.



# 11 Layout

# 11.1 Layout Guidelines

The design of the PCB is critical to achieve the full performance of the ADC16DX370 device. Defining the PCB stackup should be the first step in the board design. Experience has shown that at least 6 layers are required to adequately route all required signals to and from the device. Each signal routing layer must have an adjacent solid ground plane to control signal return paths to have minimal loop areas and to achieve controlled impedances for microstrip and stripline routing. Power planes must also have adjacent solid ground planes to control supply return paths. Minimizing the spacing between supply and ground planes improves performance by increasing the distributed decoupling. The recommended stack-up for a 6-layer board design is shown in Figure 57.

Although the ADC16DX370 device consists of both analog and digital circuitry, TI highly recommends solid ground planes that encompass the device and its input and output signal paths. TI does not recommend split ground planes that divide the analog and digital portions of the device. Split ground planes may improve performance if a nearby, noisy, digital device is corrupting the ground reference of the analog signal path. When split ground planes are employed, one must carefully control the supply return paths and keep the paths on top of their respective ground reference planes.

Quality analog input signal and clock signal path layout is required for full dynamic performance. Symmetry of the differential signal paths and discrete components in the path is mandatory and symmetrical shunt-oriented components should have a common grounding via. The high frequency requirements of the input and clock signal paths necessitate using differential routing with controlled impedances and minimizing signal path stubs (including vias) when possible.

Coupling onto or between the clock and input signal paths must be avoided using any isolation techniques available including distance isolation, orientation planning to prevent field coupling of components like inductors and transformers, and providing well coupled reference planes. Via stitching around the clock signal path and the input analog signal path provides a quiet ground reference for the critical signal paths and reduces noise coupling onto these paths. Sensitive signal traces must not cross other signal traces or power routing on adjacent PCB layers, rather a ground plane must separate the traces. If necessary, the traces should cross at 90° angles to minimize crosstalk.

The substrate dielectric materials of the PCB are largely influenced by the speed and length of the high speed serial lanes. The affordable and common FR4 variety may not offer the consistency or loss to support the highest speed transmission (> 5 Gb/s) and long lengths (> 4 inch). Although the VOD and DEM features are available to improve the signal integrity of the serial lanes, some of the highest performing applications may still require special dielectric materials such as Rogers 4350.

Coupling of ambient signals into the signal path is reduced by providing quiet, close reference planes and by maintaining signal path symmetry to ensure the coupled noise is common-mode. Faraday caging may be used in very noisy environments and high dynamic range applications to isolate the signal path.

# 11.2 Layout Example



Figure 57. Recommended PCB Layer Stack-Up for a Six-Layer Board



# Layout Example (接下页)

Additional layout examples can be found on the associated EVM tools web page on www.ti.com.

## 11.3 Thermal Considerations

The exposed thermal pad of the ADC16DX370 device draws heat from the silicon down into the PCB to prevent overheating and must attach to the landing pad with a quality solder connection to maximize thermal conductivity. Overly hot operating temperatures may be alleviated further by increasing the PCB size, filling surface layers with ground planes to increase heat radiation, or using a thermally conductive connection between the package top and a heat sink.



## 12 器件和文档支持

#### 12.1 器件支持

#### 12.1.1 技术规格定义

**3dB 带宽** 是频率的测量值,在这一频率上,相对于施加在器件输入引脚上的差分电压信号,重建输出基频从其低频值偏离 **3dB**。

孔径延迟 是时钟的上升边沿到获得或保持转换所需输入信号的时间延迟。

孔径抖动(孔径不确定性) 是采样与采样之间的孔径延迟变化。

时钟占空比 是一个周期内重复数字波形为高电平的时间与一个周期总时长的比。 这里的技术规格是指 ADC 时钟输入信号。

共模电压 (V<sub>CM</sub>) 是施加在 ADC 差分输入两个端子上的共直流电压。

共模抑制比 **(CMRR)** 是采样频谱内单音寄生信号的幅度(将 ADC 模拟输入视为峰值电压量)与同时出现在差分模 拟输入(此输入作为生成寄生信号的共模信号)正负端子上正弦波的峰值电压摆幅的比。 通常情况 下,CMRR 的单位为分贝 [dB]。

串扰 是一个通道到其他通道的能量耦合。

微分非线性 (DNL) 是到 1 个最低有效位 (LSB) 的理想步长尺寸的最大偏差测量值。

增益变化 是转换器增益的预计标准偏差,此转换器进行部件或通道之间的施加电压到输出代码的转换。

积分非线性 (INL) 是每个独立代码到最佳拟合直线偏差的测量值。 任意指定代码到这条直线的偏差是代码值中央的测量值。

互调失真 (IMD) 是由于两个正弦频率同时被施加到 ADC 输入上所产生的额外频谱分量。 它将邻近输入音的最大互调乘积的功率量化,表示单位为 dBFS。(It quantifies the power of the largest intermodulation product adjacent to the input tones, expressed in dBFS.)

最低有效位 (LSB) 是所有位中具有最小值或最低权重的位。 这个值为  $V_{FS}$  /  $2^n$ ,在这里, $V_{FS}$  是满量程输入电压,而 n 是单位为位的 ADC 分辨率。

丢码 是那些没有出现在 ADC 输出上的输出代码。 额定情况下,ADC16DX370 器件无丢码。

最高有效位 (MSB) 是具有最大值或最高权重的位。 它的值是满量程的一半。

偏移误差 是两个输入电压之前的差额 (VIN+ - VIN-),需要此差额引起代码 32767LSB 和 32768LSB 偏移二进制数据格式的转换。

电源敏感度 是电源对噪声的敏感度的测量值。 在其技术规格内, 电源经 100mV, 500kHz 正弦波调制, 在测量频谱中产生的寄生信号。 敏感度的表示方法相对于可能的满量程正弦波的功率 [dBFS]。

**采样到并行输出 (S2PO)** 延迟 是转换开始到并行采样数据在接收器的弹性缓冲器输出上可用时的帧时钟周期数量。 这个延迟的额定值在满足 JESD204B 1 子类要求的情况下是确定的。

**采样到串行输出 (S2SO)** 延迟 是转换开始到针对此次采样的串行数据第一位出现在输出驱动器之上的帧时钟周期的数量。 这个延迟的额定值是不确定的。

第二谐波失真(**2<sup>ND</sup> HARM** 或 **HD2**) 是输入信号的 **2<sup>nd</sup>** 谐波的功率与输入信号功率的比,单位 dB。 HD2 通常表示为相对于可能的满量程正弦波功率 [dBFS] 或相对于实际输入载波信号的功率 [dBc]。

信噪比和失真 (SINAD) 是输入信号的功率与所有其他频谱分量(其中包括谐波分量,但不包括直流分量)的功率 之间的比,单位 dB。 SINAD 通常表示为相对于可能的满量程正弦波功率 [dBFS] 或相对于实际输入 载波信号的功率 [dBc]。

信噪比 (SNR) 是输入信号的功率与所有其他频谱分量(不包括谐波和直流分量)的功率之间的比,表示为 dB。 SNR 通常表示为相对于可能的满量程正弦波功率 [dBFS] 或相对于实际输入载波信号的功率 [dBc]。

SPUR 是峰值正弦信号的功率与输入信号功率的比,在这里,寄生信号是出现在输出频谱内,但未出现在输入内的任一信号,其中不包括第二和第三谐波失真。 SPUR 通常表示为相对于可能的满量程正弦波功率 [dBFS] 或相对于实际输入载波信号的功率 [dBc]。

无寄生动态范围 (SFDR) 是输入信号功率与峰值寄生信号功率的比,单位 dB,在这里,寄生信号是出现在输出频谱中,但是未出现在输入中的任一信号。 SINAD 通常表示为相对于可能的满量程正弦波功率 [dBFS]



## 器件支持 (接下页)

或相对于实际输入载波信号的功率 [dBc]。

第三谐波失真(3<sup>RD</sup> HARM 或 HD3) 是输入信号的 3<sup>rd</sup> 谐波的功率与输入信号功率的比,单位 dB。 HD3 通常表示为相对于可能的满量程正弦波功率 [dBFS] 或相对于实际输入载波信号的功率 [dBc]。

总谐波失真 **(THD)** 是头八个谐波(HD2 直到 HD9)的总功率与输入信号功率的比,单位 dB。 THD 通常表示为相对于可能的满量程正弦波功率 [dBFS],或者相对于实际输入载波信号的功率 [dBc]。

#### 12.1.2 JESD204B 定义

**器件时钟** 是主时钟信号,器件必须从这个时钟信号中生成其本地帧和本地多帧时钟。 对于 ADC16DX370 器件,这是指 CLKIN 输入上的信号。

**帧** 是一组连续的八位字节,可参考一个帧校准信号来确定每个八位字节的位置。

**帧时钟** 是用来对帧进行排序,并且监控它们的校准情况的信号。 对于 ADC16DX370 器件,这个时钟在内部 生成,并且不可从外部访问。

链接(数据链接) 是一个组装部件,由两个器件和它们之间的互连数据电路组成,由长协议使能数据(从一个数据源传输到一个数据接收端)控制。 这条链路包括 ADC16DX370 器件(发射器),现场可编程门阵列(FPGA)或特定用途集成电路(ASIC)(接收器),以及将它们连接在一起的硬件的多个部分。

本地多帧时钟 (LMFC) 是用来对多帧进行排序,并监控它们校准情况的信号。 这个时钟在 ADC16DX370 内部生成 自器件时钟,并且在器件的 JESD204B 链路中使用。

**多帧** 是一组连续的帧,可参考一个多帧校准信号来确定每个帧的位置。

八位字节 是一组八个邻近二进制位,作为到 8B/10B 编码器的输入,或 8B/10B 解码器的输出。

**换序** 是输出数据随机选择,用来消除连续同一已发射符号的长字符串,并且在不改变信令速率的情况下, 避免在信号频谱中出现频谱线。

串行信道 是针对一个方向数据传输的差分信号对。

**SYSREF** 是周期性的、单次、或断续周期信号,此信号用来在 JESD204B 1 子类兼容器件中校准本地多帧时钟的边界。 SYSREF 的源必须与器件时钟同步。

#### 12.2 商标

All trademarks are the property of their respective owners.

## 12.3 静电放电警告

ESD 可能会损坏该集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理措施和安装程序,可能会损坏集成电路。



ESD 的损坏小至导致微小的性能降级,大至整个器件故障。 精密的集成电路可能更容易受到损坏,这是因为非常细微的参数更改都可能会导致器件与其发布的规格不相符。

## 12.4 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

# 13 机械、封装和可订购信息

以下页中包括机械、封装和可订购信息。 这些信息是针对指定器件可提供的最新数据。 这些数据会在无通知且不对本文档进行修订的情况下发生改变。 欲获得该数据表的浏览器版本,请查阅左侧的导航栏。

www.ti.com 10-Nov-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins  | Package qty   Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking |
|-----------------------|--------|---------------|-----------------|-----------------------|------|-------------------------------|----------------------------|--------------|--------------|
|                       | (1)    | (2)           |                 |                       | (3)  | (4)                           |                            |              | (6)          |
|                       |        |               |                 |                       |      | (4)                           | (5)                        |              |              |
| ADC16DX370RMER        | Active | Production    | WQFN (RME)   56 | 2000   LARGE T&R      | Yes  | SN                            | Level-3-260C-168 HR        | -40 to 85    | ADC16DX370   |
| ADC16DX370RMER.A      | Active | Production    | WQFN (RME)   56 | 2000   LARGE T&R      | Yes  | SN                            | Level-3-260C-168 HR        | -40 to 85    | ADC16DX370   |
| ADC16DX370RMET        | Active | Production    | WQFN (RME)   56 | 250   SMALL T&R       | Yes  | SN                            | Level-3-260C-168 HR        | -40 to 85    | ADC16DX370   |
| ADC16DX370RMET.A      | Active | Production    | WQFN (RME)   56 | 250   SMALL T&R       | Yes  | SN                            | Level-3-260C-168 HR        | -40 to 85    | ADC16DX370   |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 1-Aug-2025

# TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device         | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| ADC16DX370RMER | WQFN            | RME                | 56 | 2000 | 330.0                    | 16.4                     | 8.3        | 8.3        | 1.3        | 12.0       | 16.0      | Q1               |
| ADC16DX370RMET | WQFN            | RME                | 56 | 250  | 178.0                    | 16.4                     | 8.3        | 8.3        | 1.3        | 12.0       | 16.0      | Q1               |

www.ti.com 1-Aug-2025



## \*All dimensions are nominal

| Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| ADC16DX370RMER | WQFN         | RME             | 56   | 2000 | 356.0       | 356.0      | 36.0        |
| ADC16DX370RMET | WQFN         | RME             | 56   | 250  | 208.0       | 191.0      | 35.0        |



WQFN - 0.8 mm max height

WQFN



## NOTES:

- All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



WQFN



NOTES: (continued)

4. This package is designed to be soldered to a thermal pad on the board. For more information, see to QFN/SON PCB application note in literature No. SLUA271 (www.ti.com/lit/slua271).



WQFN



NOTES: (continued)

5. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



# 重要通知和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、与某特定用途的适用性或不侵犯任何第三方知识产权的暗示担保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他安全、安保法规或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的相关应用。严禁以其他方式对这些资源进行复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。对于因您对这些资源的使用而对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,您将全额赔偿,TI 对此概不负责。

TI 提供的产品受 TI 销售条款)、TI 通用质量指南 或 ti.com 上其他适用条款或 TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 除非德州仪器 (TI) 明确将某产品指定为定制产品或客户特定产品,否则其产品均为按确定价格收入目录的标准通用器件。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

版权所有 © 2025, 德州仪器 (TI) 公司

最后更新日期: 2025 年 10 月