TPS65263-Q1 ZHCSDM4D - DECEMBER 2014 - REVISED MAY 2023 # TPS65263-Q1 具有 I<sup>2</sup>C 控制型动态电压调节功能的汽车类 4.0V 至 18V 输入电 压、3A/2A/2A 输出电流三路同步降压转换器 ## 1 特性 - 符合汽车应用要求 - 通过 AEC-Q100 资质认证,结果如下所示: - 器件温度等级 1: 40°C 至 125°C 的工作结温 范围 - 器件 HBM ESD 分类等级 H2 - 器件 CDM ESD 分类等级 C4B - 工作输入电压范围 4V 至 18V,最大连续输出电流 3A/2A/2A - Buck2 的 I<sup>2</sup>C 控制型 7 位 VID 可编程输出电压范围 为 0.68V 至 1.95V,阶跃为 10mV - Buck2 的 I<sup>2</sup>C 控制型 VID 电压转换压摆率 - I<sup>2</sup>C 回读电源正常状态、过流警告和裸片温度警告 - 具有支持标准模式 (100kHz) 和快速模式 (400kHz) 的 I<sup>2</sup>C 兼容接口 - 反馈基准电压为 0.6V ±1% - 可调节时钟频率范围为 200kHz 至 2.3MHz - 外部时钟同步 - 针对每次降压的专用使能引脚和软启动引脚 - 输出电压电源正常状态指示器 - 热过载保护 #### 2 应用 - 汽车 - 汽车音频和视频 - 家庭网关和接入点网络 - 监控 # 3 说明 TPS65263-Q1 包含三个同步降压转换器,并且具有 4.0V 至 18V 的宽输入电压范围。这款转换器具有恒定 频率峰值电流模式,专用于简化应用,同时方便设计人 员根据目标应用来优化系统。可通过外部电阻在 200kHz 至 2.3MHz 范围内调节转换器的开关频率。 buck1 和 buck 2, buck3 之间的 180° 异相运行 (buck2 和 buck3 同相运行)可最大限度降低对输入 滤波器的要求。 每个降压转换器的初始启动电压都可通过外部反馈电阻 设定。可使用 I<sup>2</sup>C 控制 7 位 VID 对 buck2 的输出电压 进行动态调整,范围为 0.68V 至 1.95V,步长为 10mV。可通过 I<sup>2</sup>C 总线 3 位控制对 VID 电压转换率进 行编程,以优化 VID 电压转换期间的过冲/下冲。 TPS65263-Q1 中的每个降压转换器都可通过 I<sup>2</sup>C 加以 控制,从而执行以下操作:启用/禁用输出电压、设置 脉冲跳跃模式 (PSM) 或轻负载条件下的强制持续电流 模式 (FCC) 以及读取电源正常状态、过流警告和温度 警告。 TPS65263-Q1 具有过压保护、过流保护、短路保护和 过热保护功能。 #### 封装信息<sup>(1)</sup> | 器件型号 | 封装 | 封装尺寸(标称值) | |-------------|-------------------|-----------------| | TPS65263-Q1 | RHB ( VQFN , 32 ) | 5.00mm × 5.00mm | (1) 如需了解所有可用封装,请参阅数据表末尾的可订购产品附 录。 效率与输出负载之间的关系 # **Table of Contents** | 1 特性 | 1 | 7.4 Device Functional Modes | 23 | |--------------------------------------|---|-----------------------------------------|----| | | | 7.5 Register Maps | 25 | | - 二, | | 8 Application and Implementation | | | 4 Revision History | | 8.1 Application Information | 28 | | 5 Pin Configuration and Functions | | 8.2 Typical Application | | | 6 Specifications | | 8.3 Power Supply Recommendations | | | 6.1 Absolute Maximum Ratings | | 8.4 Layout | | | 6.2 ESD Ratings | | 9 Device and Documentation Support | 39 | | 6.3 Recommended Operating Conditions | | 9.1 接收文档更新通知 | 39 | | 6.4 Thermal Information | | 9.2 支持资源 | 39 | | 6.5 Electrical Characteristics | | 9.3 Trademarks | | | 6.6 Typical Characteristics | | 9.4 静电放电警告 | | | 7 Detailed Description | | 9.5 术语表 | | | 7.1 Overview | | 10 Mechanical, Packaging, and Orderable | | | 7.2 Functional Block Diagram | | Information | 39 | | 7.3 Feature Description | | | | 4 Revision History 注:以前版本的页码可能与当前版本的页码不同 | C | hanges from Revision C (November 2015) to Revision D (May 2023) | Page | |---|----------------------------------------------------------------------------------------------------------|-----------------| | • | 在数据表标题中添加了"汽车"一词 | 1 | | • | 更新了整个文档中的表格、图和交叉参考的编号格式 | 1 | | • | 通篇去除了图像的颜色 | | | • | Change description of V7V pin in 表 5-1 | | | • | Update the ESD table to be in accordance with automotive specification | <mark>5</mark> | | • | Changed the recommended value of capacitor from V7V pin to power ground in V7V Low-Dropout and Bootstrap | | | • | Changed all instances of legacy terminology to controller and target where I <sup>2</sup> C is mentioned | <mark>23</mark> | | • | Changed recommended value of C9 in 图 8-1 | 28 | | С | hanges from Revision B (January 2015) to Revision C (November 2015) | Page | | • | Added more pin information for SDA and SCL | 3 | | • | Added more information about SDA and SCL pins | 12 | | • | Added Community Resources | 39 | | С | hanges from Revision A (January 2015) to Revision B (January 2015) | Page | | • | 已将器件状态更新为量产数据 | 1 | | С | hanges from Revision * (December 2014) to Revision A (January 2015) | Page | | • | 将 <i>特性</i> 中的反馈基准电压从 0.6V ±2% 更改为 0.6V ±1% | 1 | | • | Updated values for feedback voltage, PGOOD pin leakage, V7V LDO output voltage, buck1 low-sig | de sink | | | current limit, and buck2/buck3 low-side sink current limit in <i>Electrical Characteristics</i> | | | • | Updated current value in <i>节</i> 7.3.8, 方程式 6, and 图 7-10 | 20 | | | | | # **5 Pin Configuration and Functions** There is no electric signal down bonded to thermal pad inside IC. Exposed thermal pad must be soldered to PCB for optimal thermal performance. # 图 5-1. RHB Package 32-Pin VQFN Top View 表 5-1. Pin Functions | PIN | | DESCRIPTION | | | | |-------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | NAME | NO. | DESCRIPTION | | | | | EN3 | 1 | Enable for buck3. Float to enable. Can use this pin to adjust the input UVLO of buck3 with a resistor divider. | | | | | SDA | 2 | I <sup>2</sup> C interface data pin; float or connect to GND to disable I <sup>2</sup> C communication | | | | | SCL | 3 | I <sup>2</sup> C interface clock pin; float or connect to GND to disable I <sup>2</sup> C communication | | | | | AGND | 4 | Analog ground common to buck controllers and other analog circuits. It must be routed separately from high-current power grounds to the ( - ) terminal of bypass capacitor of input voltage VIN. | | | | | VOUT2 | 5 | Buck2 output voltage sense pin | | | | | FB2 | 6 | Feedback Kelvin sensing pin for buck2 output voltage. Connect this pin to buck2 resistor divider. | | | | | COMP2 | 7 | Error amplifier output and loop compensation pin for buck2. Connect a series resistor and capacitor to compensate the control loop of buck2 with peak current PWM mode. | | | | | SS2 | 8 | Soft-start and tracking input for buck2. An internal 5.2-µA pullup current source is connected to this pin. The soft-start time can be programmed by connecting a capacitor between this pin and ground. | | | | | BST2 | 9 | Boot-strapped supply to the high-side floating gate driver in buck2. Connect a capacitor (recommend 47 nF) from BST2 pin to LX2 pin. | | | | | LX2 | 10 | Switching node connection to the inductor and bootstrap capacitor for buck2. The voltage swing at this pin is from a diode voltage below the ground up to PVIN2 voltage. | | | | | PGND2 | 11 | Power ground connection of buck2. Connect PGND2 pin as close as practical to the ( - ) terminal of VIN2 input ceramic capacitor. | | | | | PVIN2 | 12 | Input power supply for buck2. Connect PVIN2 pin as close as practical to the (+) terminal of an input ceramic capacitor (suggest 10 µF). | | | | | PVIN3 | 13 | Input power supply for buck3. Connect PVIN3 pin as close as practical to the (+) terminal of an input ceramic capacitor (suggest 10 µF). | | | | | PGND3 | 14 | Power ground connection of buck3. Connect PGND3 pin as close as practical to the ( - ) terminal of VIN3 input ceramic capacitor. | | | | | LX3 | 15 | Switching node connection to the inductor and bootstrap capacitor for buck3. The voltage swing at this pin is from a diode voltage below the ground up to PVIN3 voltage. | | | | | BST3 | 16 | Boot-strapped supply to the high-side floating gate driver in buck3. Connect a capacitor (recommend 47 nF) from BST3 pin to LX3 pin. | | | | | SS3 | 17 | Soft-start and tracking input for buck3. An internal 5.2-µA pullup current source is connected to this pin. The soft-start time can be programmed by connecting a capacitor between this pin and ground. | | | | # 表 5-1. Pin Functions (continued) | PIN | | DESCRIPTION | | | | |-------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | NAME | NO. | DESCRIPTION | | | | | COMP3 | 18 | Error amplifier output and loop compensation pin for buck3. Connect a series resistor and capacitor to compensate the control loop of buck3 with peak current PWM mode. | | | | | FB3 | 19 | Feedback Kelvin sensing pin for buck3 output voltage. Connect this pin to buck3 resistor divider. | | | | | PGOOD | 20 | Output voltage supervision pin. When all bucks are in PGOOD monitor's regulation range, PGOOD is asserted high. | | | | | ROSC | 21 | Clock frequency adjustment pin. Connect a resistor from this pin to ground to adjust the clock frequency. When connected to an external clock, the internal oscillator synchronizes to the external clock. | | | | | FB1 | 22 | Feedback Kelvin sensing pin for buck1 output voltage. Connect this pin to buck1 resistor divider. | | | | | COMP1 | 23 | Error amplifier output and loop compensation pin for buck1. Connect a series resistor and capacitor to compensate the control loop of buck1 with peak current PWM mode. | | | | | SS1 | 24 | Soft-start and tracking input for buck1. An internal 5.2-µA pullup current source is connected to this pin. The soft-start time can be programmed by connecting a capacitor between this pin and ground. | | | | | BST1 | 25 | Boot-strapped supply to the high-side floating gate driver in buck1. Connect a capacitor (recommend 47 nF) from BST1 pin to LX1 pin. | | | | | LX1 | 26 | Switching node connection to the inductor and bootstrap capacitor for buck1. The voltage swing at this pin is from a diode voltage below the ground up to PVIN1 voltage. | | | | | PGND1 | 27 | Power ground connection of buck1. Connect PGND1 pin as close as practical to the ( - ) terminal of VIN1 input ceramic capacitor. | | | | | PVIN1 | 28 | Input power supply for buck1. Connect PVIN1 pin as close as practical to the $(+)$ terminal of an input ceramic capacitor (suggest 10 $\mu$ F). | | | | | VIN | 29 | Buck controller power supply | | | | | V7V | 30 | Internal LDO for gate driver and internal controller. Connect a 10-µF ceremic capacitor from the pin to power ground. | | | | | EN1 | 31 | Enable for buck1. Float to enable. Can use this pin to adjust the input UVLO of buck1 with a resistor divider. | | | | | EN2 | 32 | Enable for buck2. Float to enable. Can use this pin to adjust the input UVLO of buck2 with a resistor divider. | | | | | PAD | _ | There is no electric signal down bonded to thermal pad inside IC. Exposed thermal pad must be soldered to PCB for optimal thermal performance. | | | | # **6 Specifications** # **6.1 Absolute Maximum Ratings** over operating free-air temperature (unless otherwise noted) (1) | | MIN | MAX | UNIT | |----------------------------------------------------------------|-------|-----|------| | PVIN1, PVIN2, PVIN3,VIN | - 0.3 | 20 | V | | LX1, LX2, LX3 (Maximum withstand voltage transient < 20 ns) | - 1.0 | 20 | V | | BST1, BST2, BST3 referenced to LX1, LX2, LX3 pins respectively | - 0.3 | 7 | V | | EN1, EN2, EN3, V7V, VOUT2, SCL, SDA, PGOOD | - 0.3 | 7 | V | | FB1, FB2, FB3, COMP1, COMP2, COMP3, ROSC, SS1, SS2, SS3 | - 0.3 | 3.6 | V | | AGND, PGND1, PGND2, PGND3 | - 0.3 | 0.3 | V | | T <sub>J</sub> Operating junction temperature | - 40 | 150 | °C | | T <sub>stg</sub> Storage temperature | - 55 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ## 6.2 ESD Ratings | | | | | VALUE | UNIT | |----|--------------------|---------------|---------------------------------------------------------------------------------------|-------|------| | Γ, | \/ | Electrostatic | Human body model (HBM), per AEC Q100-002 HBM ESD Classification Level 2, all pins (1) | ±2000 | V | | | V <sub>(ESD)</sub> | discharge | Charged device model (CDM), per AEC Q100-011 CDM ESD classification level C4B | ±500 | V | <sup>(1)</sup> AEC Q100-002 indicates HBM stressing is done in accordance with the ANSI/ESDA/JEDEC JS-001 specification. # **6.3 Recommended Operating Conditions** over operating free-air temperature range (unless otherwise noted) | | MIN | MAX | UNIT | |----------------------------------------------------------------|-------|-----|------| | PVIN1, PVIN2, PVIN3,VIN | 4 | 18 | V | | LX1, LX2, LX3 (Maximum withstand voltage transient <20 ns) | - 0.8 | 18 | V | | BST1, BST2, BST3 referenced to LX1, LX2, LX3 pins respectively | - 0.1 | 6.8 | V | | EN1, EN2, EN3, V7V, VOUT1, VOUT2, VOUT3, SCL, SDA | - 0.1 | 6.3 | V | | FB1, FB2, FB3, COMP1, COMP2, COMP3, SS1, SS2, SS3 | - 0.1 | 3 | V | | T <sub>J</sub> Operating junction temperature | - 40 | 125 | °C | ## **6.4 Thermal Information** | | | TPS65263-Q1 | | |------------------------|----------------------------------------------|-------------|------| | | THERMAL METRIC <sup>(1)</sup> | RHB (VQFN) | UNIT | | | | 32 PINS | | | R <sub>0</sub> JA | Junction-to-ambient thermal resistance | 33.3 | °C/W | | R <sub>θ JC(top)</sub> | Junction-to-case (top) thermal resistance | 25.7 | °C/W | | R <sub>0</sub> JB | Junction-to-board thermal resistance | 7.4 | °C/W | | ψ JT | Junction-to-top characterization parameter | 0.3 | °C/W | | ψ ЈВ | Junction-to-board characterization parameter | 7.3 | °C/W | | R <sub>θ JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 2.1 | °C/W | For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953. #### **6.5 Electrical Characteristics** $V_{IN}$ = 12 V, $F_{SW}$ = 500 kHz, $T_J$ = $-40^{\circ}$ C to 125 $^{\circ}$ C, typical values are at $T_J$ = 25 $^{\circ}$ C (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------------------|---------------------------------------------------------------------|---------------------------------------------------|-------|-------|-------|-------------------| | INPUT SUPPLY | VOLTAGE | | | | | | | VIN | Input voltage range | | 4 | | 18 | V | | | | VIN rising | 3.5 | 3.8 | 4 | V | | UVLO | VIN UVLO | VIN falling | 3.1 | 3.3 | 3.5 | V | | | | Hysteresis | | 500 | | mV | | IDD <sub>SDN</sub> | Shutdown supply current | EN1 = EN2 = EN3 = 0 V | 4 | 9.5 | 18 | μA | | IDD <sub>Q_NSW</sub> | | EN1 = EN2 = EN3 = 5 V, FB1 = FB2<br>= FB3 = 0.8 V | 550 | 780 | 1150 | μA | | IDD <sub>Q_NSW1</sub> | | EN1 = 5 V, EN2 = EN3 = 0 V, FB1 = 0.8 V | 180 | 370 | 590 | μA | | IDD <sub>Q_NSW2</sub> | — Input quiescent current without buck1/2/3 switching | EN2 = 5 V, EN1 = EN3 = 0 V, FB2 = 0.8V | 180 | 370 | 590 | μΑ | | IDD <sub>Q_NSW3</sub> | | EN3 = 5 V, EN1 = EN2 = 0 V, FB3 = 0.8 V | 180 | 370 | 590 | μΑ | | V <sub>7V</sub> | V7V LDO output voltage | V <sub>7V</sub> load current = 0 A | | 6.3 | | V | | I <sub>OCP_V7V</sub> | V7V LDO current limit | | 78 | 185 | 260 | mA | | FEEDBACK VOL | TAGE REFERENCE | | | | | | | V <sub>FB</sub> | Feedback voltage | V <sub>COMP</sub> = 1.2 V | 0.594 | 0.6 | 0.606 | V | | BUCK1, BUCK2, | BUCK3 | | | | | | | V <sub>ENXH</sub> | EN1/2/3 high-level input voltage | | 1.12 | 1.2 | 1.26 | V | | V <sub>ENXL</sub> | EN1/2/3 low-level input voltage | | 1.05 | 1.15 | 1.21 | V | | I <sub>ENX1</sub> | EN1/2/3 pullup current | ENx = 1 V | 2.5 | 3.9 | 5.9 | μA | | I <sub>ENX2</sub> | EN1/2/3 pullup current | ENx = 1.5 V | 5.1 | 6.9 | 9.2 | μA | | I <sub>ENhys</sub> | Hysteresis current | | 2.6 | 3 | 3.3 | μA | | I <sub>SSX</sub> | Soft-start charging current | | 3.9 | 5.2 | 6.5 | <u>.</u><br>μΑ | | t <sub>ON MIN</sub> | Minimum on-time | | 50 | 75 | 110 | ns | | G <sub>m_EA</sub> | Error amplifier transconductance | - 2 μA < I <sub>COMPX</sub> < 2 μA | 140 | 300 | 450 | μs | | G <sub>m_PS1/2/3</sub> | COMP1/2/3 voltage to inductor current G <sub>m</sub> <sup>(1)</sup> | I <sub>LX</sub> = 0.5 A | | 7.4 | | A/V | | I <sub>LIMIT1</sub> | Buck1 peak inductor current limit | LX | 4.3 | 5.4 | 6.5 | A | | I <sub>LIMITSINK1</sub> | Buck1 low-side sink current limit | | 0.7 | 1.3 | 1.8 | Α | | I <sub>LIMIT2/3</sub> | Buck2/buck3 peak inductor current limit | | 2.55 | 3.3 | 3.9 | A | | I <sub>LIMITSINK2/3</sub> | Buck2/buck3 low-side sink current limit | | 0.5 | 1 | 1.4 | A | | Rdson_HS1 | Buck1 high-side switch resistance | VIN = 12 V | | 105 | | m Ω | | Rdson LS1 | Buck1 low-side switch resistance | VIN = 12 V | | 65 | | | | | | | | | | m Ω | | Rdson_HS2 | Buck2 high-side switch resistance | VIN = 12 V | | 140 | | m Ω | | Rdson_LS2 | Buck2 low-side switch resistance | VIN = 12 V | | 90 | | mΩ | | Rdson_HS3 | Buck3 high-side switch resistance | VIN = 12 V | | 140 | | mΩ | | Rdson_LS3 | Buck3 low-side switch resistance | VIN = 12 V | | 90 | | mΩ | | HICCUP TIMING | | | | | | | | t <sub>Hiccup_wait</sub> | Overcurrent wait time <sup>(1)</sup> | | | 256 | | cycles | | t <sub>Hiccup_re</sub> | Hiccup time before restart <sup>(1)</sup> | | | 8192 | | cycles | | POWER GOOD | | | | | | | | | | FBx undervoltage falling | | 92.5 | | | | $V_{th\ PG}$ | Feedback voltage threshold | FBx undervoltage rising | | 95 | | %V <sub>REF</sub> | | · m_PG | . Sassack Forlage Uncontrol | FBx overvoltage rising | | 107.5 | | , v ▼ REF | | | | FBx overvoltage falling | | 105 | | | | t <sub>DEGLITCH(PG)_F</sub> | PGOOD falling edge deglitch time | | | 112 | | cycles | | t <sub>RDEGLITCH(PG)</sub> R | PGOOD rising edge deglitch time | | | 616 | | cycles | # **6.5 Electrical Characteristics (continued)** $V_{IN}$ = 12 V, $F_{SW}$ = 500 kHz, $T_{J}$ = -40°C to 125°C, typical values are at $T_{J}$ = 25°C (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------------|------------------------------------------------------------------------------------------------------|----------------------------------------|------------|-----|------|------| | I <sub>PG</sub> | PGOOD pin leakage | | | | 0.1 | μA | | V <sub>LOW_PG</sub> | PGOOD pin low voltage | I <sub>SINK</sub> = 1 mA | | | 0.4 | V | | OSCILLATOR | | | | | | | | F <sub>SW</sub> | Switching frequency | R <sub>OSC</sub> = 88.7 k Ω | 430 | 500 | 560 | kHz | | F <sub>SW_range</sub> | Switching frequency | | 200 | | 2300 | kHz | | T <sub>SYNC_w</sub> | Clock sync minimum pulse width | | 80 | | | ns | | F <sub>SYNC_HI</sub> | Clock sync high threshold | | | | 2 | V | | V <sub>SYNC_LO</sub> | Clock sync low threshold | | 0.4 | | | V | | F <sub>SYNC</sub> | Clock sync frequency range | | 200 | | 2300 | kHz | | THERMAL PRO | TECTION | | | | | | | T <sub>TRIP_OTP</sub> | — Thermal protection trip point <sup>(1)</sup> | Temperature rising | | 160 | | °C | | T <sub>HYST_OTP</sub> | Thermal protection trip point(*) | Hysteresis | | 20 | | °C | | I <sup>2</sup> C INTERFACE | | | | | | | | Addr | Address <sup>(2)</sup> | 0x60H | | | | | | V <sub>IH</sub> SDA,SCL | Input high voltage | | | | 2 | V | | V <sub>IL</sub> SDA,SCL | Input low voltage | | 0.4 | | | V | | I <sub>I</sub> | Input current | SDA, SCL, VI = 0.4 to 4.5 V | - 10 | | 10 | μΑ | | VOL SDA | SDA output low voltage | SDA open drain, I <sub>OL</sub> = 4 mA | | | 0.4 | V | | $f_{(SCL)}$ | Maximum SCL clock frequency <sup>(2)</sup> | | 400 | | | kHz | | t <sub>BUF</sub> | Bus free time between a STOP and START condition <sup>(2)</sup> | | 1.3 | | | μs | | t <sub>HD_STA</sub> | Hold time (repeated) START condition <sup>(2)</sup> | | 0.6 | | | μs | | t <sub>su_sто</sub> | Setup time for STOP condition <sup>(2)</sup> | | 0.6 | | | μs | | t <sub>LOW</sub> | Low period of the SCL clock <sup>(2)</sup> | | 1.3 | | | μs | | t <sub>HIGH</sub> | High period of the SCL clock <sup>(2)</sup> | | 0.6 | | | μs | | t <sub>SU_STA</sub> | Setup time for a repeated START condition <sup>(2)</sup> | | 0.6 | | | μs | | t <sub>SU_DAT</sub> | Data setup time <sup>(2)</sup> | | 0.1 | | | μs | | t <sub>HD_DAT</sub> | Data hold time <sup>(2)</sup> | | 0 | | 0.9 | μs | | t <sub>RCL</sub> | Rise time of SCL signal <sup>(2)</sup> | Capacitance of one bus line (pF) | 20 + 0.1CB | , | 300 | ns | | t <sub>RCL1</sub> | Rise time of SCL signal after a repeated START condition and after an acknowledge bit <sup>(2)</sup> | Capacitance of one bus line (pF) | 20 + 0.1CB | | 300 | ns | | t <sub>FCL</sub> | Fall time of SCL signal <sup>(2)</sup> | Capacitance of one bus line (pF) | 20 + 0.1CB | | 300 | ns | | t <sub>RDA</sub> | Rise time of SDA signal <sup>(2)</sup> | Capacitance of one bus line (pF) | 20 + 0.1CB | | 300 | ns | | t <sub>FDA</sub> | Fall time of SDA signal <sup>(2)</sup> | Capacitance of one bus line (pF) | 20 + 0.1CB | | 300 | ns | | C <sub>B</sub> | Capacitance of bus line(SCL and SDA)(2) | | | | 400 | pF | <sup>(1)</sup> Lab validation result <sup>(2)</sup> Not production tested ## **6.6 Typical Characteristics** $T_A = 25^{\circ}C_{VIN} = 12 \text{ V}, V_{OUT1} = 1.5 \text{ V}, V_{OUT2} = 1.2 \text{ V}, V_{OUT3} = 2.5 \text{ V}, F_{SW} = 500 \text{ kHz}$ (unless otherwise noted) # **6.6 Typical Characteristics (continued)** $T_A = 25^{\circ}C_{,VIN} = 12 \text{ V}, V_{OUT1} = 1.5 \text{ V}, V_{OUT2} = 1.2 \text{ V}, V_{OUT3} = 2.5 \text{ V}, F_{SW} = 500 \text{ kHz}$ (unless otherwise noted) ## **6.6 Typical Characteristics (continued)** $T_A = 25^{\circ}C_{VIN} = 12 \text{ V}, V_{OUT1} = 1.5 \text{ V}, V_{OUT2} = 1.2 \text{ V}, V_{OUT3} = 2.5 \text{ V}, F_{SW} = 500 \text{ kHz}$ (unless otherwise noted) # **6.6 Typical Characteristics (continued)** $T_A = 25^{\circ}C_{,VIN} = 12 \text{ V}, V_{OUT1} = 1.5 \text{ V}, V_{OUT2} = 1.2 \text{ V}, V_{OUT3} = 2.5 \text{ V}, F_{SW} = 500 \text{ kHz}$ (unless otherwise noted) ## 7 Detailed Description #### 7.1 Overview The TPS65263-Q1 is a monolithic, triple-synchronous step-down (buck) converter with 3-A/2-A/2-A output currents. A wide 4- to 18-V input supply voltage range encompasses most intermediate bus voltages operating off 5-, 9-, 12-, or 15-V power bus. The feedback voltage reference for each buck is 0.6 V. Each buck is independent with dedicated enable, soft-start, and loop compensation pins. The TPS65263-Q1 is equipped with an $I^2C$ compatible bus for communication with SoC to control buck converters. Through the $I^2C$ interface, SoC can enable or disable the buck converters, set output voltage (BUCK2 only), and read status registers. External feedback divider resistors can set the initial start-up voltage of the buck2. After the voltage identification VID DAC is updated via the $I^2C$ , output voltage of the buck2 can be independently programmed with 7 bits VID from 0.68 to 1.95 V in 10-mV voltage step resolution. Output voltage of the buck2 transition begins after the $I^2C$ interface receives the command for the GO bit in the command register. If SDA and SCL pins are floated or are connected to GND, the I<sup>2</sup>C communication is rejected and the TPS65263-Q1 operates as a traditional triple buck. Each buck on or off is separately controlled by the relevant enable pin. Buck2' s output voltage is set with the external feedback divider resistors. In the light load condition, the converter automatically operates in pulse skipping mode (PSM) to save power. PSM can be disabled through I<sup>2</sup>C so that the converter operates at continuous current mode (CCM) at light load with a fixed frequency for optimized output ripple. The TPS65263-Q1 implements a constant frequency, peak current mode control that simplifies external loop compensation. The wide switching frequency of 200 kHz to 2.3 MHz allows for optimizing system efficiency, filtering size, and bandwidth. The switching frequency can be adjusted with an external resistor connecting between the ROSC pin and ground. The TPS65263-Q1 also has an internal phase locked loop (PLL) controlled by the ROSC pin that can be used to synchronize the switching cycle to the falling edge of an external system clock. The switching clock of buck1 is 180° out-of-phase operation from the clocks of buck2 and buck3 channels to reduce input current ripple, input capacitor size, and power-supply-induced noise. The TPS65263-Q1 is designed for safe monotonic start-up into prebiased loads. The default start-up is when VIN is typically 3.8 V. The ENx pin can also be used to adjust the input voltage undervoltage lockout (UVLO) with an external resistor divider. In addition, the ENx pin has an internal 3.9-µA current source, so the EN pin can be floating for automatically powering up the converters. The TPS65263-Q1 reduces the external component count by integrating the bootstrap circuit. The bias voltage for the integrated high-side MOSFET is supplied by a capacitor between the BST and LX pins. A UVLO circuit monitors the bootstrap capacitor voltage $V_{BST}$ - $V_{LX}$ in each buck. When $V_{BST}$ - $V_{LX}$ voltage drops to the threshold, LX pin is pulled low to recharge the bootstrap capacitor. The TPS65263-Q1 can operate at 100% duty cycle as long as the bootstrap capacitor voltage is higher than the BOOT-LX UVLO threshold, which is typically 2.1 V. The TPS65263-Q1 has power-good comparators with hysteresis, which monitor the output voltages through internal feedback voltages. I<sup>2</sup>C can read the power-good status with the command register. The device also features the PGOOD pin to supervise output voltages of the buck converter. When all bucks are in regulation range and power sequence is done, PGOOD is asserted high. The SS (soft-start/tracking) pin is used to minimize inrush currents or provide power-supply sequencing during power up. A small value capacitor or resistor divider is connected to the pin for soft start or voltage tracking. The TPS65263-Q1 is protected from overload and overtemperature fault conditions. The converter minimizes excessive output overvoltage transients by taking advantage of the power-good comparator. When the output is over, the high-side MOSFET is turned off until the internal feedback voltage is lower than 105% of the 0.6-V reference voltage. The TPS65263-Q1 implements both high-side MOSFET overload protection and bidirectional low-side MOSFET overload protections to avoid inductor current runaway. If the overcurrent condition has lasted for more than the OC wait time (256 clock cycle), the converter shuts down and restarts after the hiccup time (8192 clock cycles). The TPS65263-Q1 shuts down if the junction temperature is higher than thermal shutdown Product Folder Links: TPS65263-Q1 Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated trip point. When the junction temperature drops 20°C typically below the thermal shutdown trip point, the TPS65263-Q1 is restarted under control of the soft-start circuit automatically. ## 7.2 Functional Block Diagram ## 7.3 Feature Description ## 7.3.1 Adjusting the Output Voltage The output voltage of each buck is set with a resistor divider from the output of buck to the FB pin. TI recommends to use 1% tolerance or better resistors. 图 7-1. Voltage Divider Circuit $$R_2 = R_1 \times \frac{0.6}{V_{\text{out}} - 0.6} \tag{1}$$ To improve efficiency at light loads consider using larger value resistors. If the values are too high, the regulator is more sensitive to noise. 表 7-1 shows the recommended resistor values. | 表 7-1. Output Resistor Divider Selection | | | | | | | |------------------------------------------|------------|------------|--|--|--|--| | OUTPUT VOLTAGE<br>(V) | R1<br>(kΩ) | R2<br>(kΩ) | | | | | | 1 | 10 | 15 | | | | | | 1.2 | 10 | 10 | | | | | | 1.5 | 15 | 10 | | | | | | 1.8 | 20 | 10 | | | | | | 2.5 | 31.6 | 10 | | | | | | 3.3 | 45.3 | 10 | | | | | | 3.3 | 22.6 | 4.99 | | | | | | 5 | 73.2 | 10 | | | | | | 5 | 36.5 | 4.99 | | | | | The output voltage of the buck converter can be dynamically scaled by I<sup>2</sup>C-controlled 7-bit register, VOUTx SEL. Before I<sup>2</sup>C communication, the output voltage is set with the resistor divider from the output of buck to the FB pin. When the GO bit is set to 1 through the I<sup>2</sup>C interface, the buck converter switches the external resistor divider to the internal resistor divider as shown in 🛭 7-2. The output voltage can be selected among 128 voltages with voltage identifications (VID) shown in 表 7-2. The output voltage range of dynamic voltage scaling is 0.68 to 1.95 V with 10-mV resolution of each voltage step. 图 7-2. Voltage Divider Circuit 表 7-2. Vour Output Voltage Setting | | | | <u> </u> | | | | | |------------------|-------------------------|-------------------|----------------------|-------------------|----------------------|-------------------|----------------------| | OUT_SEL<br><7:0> | V <sub>OUT</sub><br>(V) | VOUT_SEL<br><7:0> | V <sub>OUT</sub> (V) | VOUT_SEL<br><7:0> | V <sub>OUT</sub> (V) | VOUT_SEL<br><7:0> | V <sub>OUT</sub> (V) | | 0 | 0.68 | 20 | 1 | 40 | 1.32 | 60 | 1.64 | Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated 表 7-2. V<sub>OUT</sub> Output Voltage Setting (continued) | | 表 7-2. V <sub>OUT</sub> Output Voltage Setting (continued) | | | | | | | | | |------------------|------------------------------------------------------------|-------------------|-------------------------|-------------------|-------------------------|-------------------|-------------------------|--|--| | OUT_SEL<br><7:0> | V <sub>OUT</sub><br>(V) | VOUT_SEL<br><7:0> | V <sub>OUT</sub><br>(V) | VOUT_SEL<br><7:0> | V <sub>OUT</sub><br>(V) | VOUT_SEL<br><7:0> | V <sub>OUT</sub><br>(V) | | | | 1 | 0.69 | 21 | 1.01 | 41 | 1.33 | 61 | 1.65 | | | | 2 | 0.7 | 22 | 1.02 | 42 | 1.34 | 62 | 1.66 | | | | 3 | 0.71 | 23 | 1.03 | 43 | 1.35 | 63 | 1.67 | | | | 4 | 0.72 | 24 | 1.04 | 44 | 1.36 | 64 | 1.68 | | | | 5 | 0.73 | 25 | 1.05 | 45 | 1.37 | 65 | 1.69 | | | | 6 | 0.74 | 26 | 1.06 | 46 | 1.38 | 66 | 1.7 | | | | 7 | 0.75 | 27 | 1.07 | 47 | 1.39 | 67 | 1.71 | | | | 8 | 0.76 | 28 | 1.08 | 48 | 1.4 | 68 | 1.72 | | | | 9 | 0.77 | 29 | 1.09 | 49 | 1.41 | 69 | 1.73 | | | | Α | 0.78 | 2A | 1.1 | 4A | 1.42 | 6A | 1.74 | | | | В | 0.79 | 2B | 1.11 | 4B | 1.43 | 6B | 1.75 | | | | С | 0.8 | 2C | 1.12 | 4C | 1.44 | 6C | 1.76 | | | | D | 0.81 | 2D | 1.13 | 4D | 1.45 | 6D | 1.77 | | | | Е | 0.82 | 2E | 1.14 | 4E | 1.46 | 6E | 1.78 | | | | F | 0.83 | 2F | 1.15 | 4F | 1.47 | 6F | 1.79 | | | | 10 | 0.84 | 30 | 1.16 | 50 | 1.48 | 70 | 1.8 | | | | 11 | 0.85 | 31 | 1.17 | 51 | 1.49 | 71 | 1.81 | | | | 12 | 0.86 | 32 | 1.18 | 52 | 1.5 | 72 | 1.82 | | | | 13 | 0.87 | 33 | 1.19 | 53 | 1.51 | 73 | 1.83 | | | | 14 | 0.88 | 34 | 1.2 | 54 | 1.52 | 74 | 1.84 | | | | 15 | 0.89 | 35 | 1.21 | 55 | 1.53 | 75 | 1.85 | | | | 16 | 0.9 | 36 | 1.22 | 56 | 1.54 | 76 | 1.86 | | | | 17 | 0.91 | 37 | 1.23 | 57 | 1.55 | 77 | 1.87 | | | | 18 | 0.92 | 38 | 1.24 | 58 | 1.56 | 78 | 1.88 | | | | 19 | 0.93 | 39 | 1.25 | 59 | 1.57 | 79 | 1.89 | | | | 1A | 0.94 | 3A | 1.26 | 5A | 1.58 | 7A | 1.9 | | | | 1B | 0.95 | 3B | 1.27 | 5B | 1.59 | 7B | 1.91 | | | | 1C | 0.96 | 3C | 1.28 | 5C | 1.6 | 7C | 1.92 | | | | 1D | 0.97 | 3D | 1.29 | 5D | 1.61 | 7D | 1.93 | | | | 1E | 0.98 | 3E | 1.3 | 5E | 1.62 | 7E | 1.94 | | | | 1F | 0.99 | 3F | 1.31 | 5F | 1.63 | 7F | 1.95 | | | | | | | | | | | | | | #### 7.3.2 Enable and Adjusting UVLO The ENx pin provides electrical on and off control of the device. After the ENx pin voltage exceeds the threshold voltage, the device starts operation. If each ENx pin voltage is pulled below the threshold voltage, the regulator stops switching and enters a low lq state. The EN pin has an internal pullup current source, allowing the user to float the EN pin for enabling the device. If an application requires controlling the EN pin, use open-drain or open-collector output logic to interface with the pin. The device implements internal UVLO circuitry on the VIN pin. The device is disabled when the VIN pin voltage falls below the internal VIN UVLO threshold. The internal VIN UVLO threshold has a hysteresis of 500 mV. If an application requires either a higher UVLO threshold on the VIN pin or a secondary UVLO on the PVINx in split rail applications, then the user can configure the ENx pin as shown in 图 7-3, 图 7-4, and 图 7-5. When using the external UVLO function, TI recommends to set the hysteresis >500 mV. The EN pin has a small pullup current, $I_p$ , which sets the default state of the pin to enable when no external components are connected. The pullup current is also used to control the voltage hysteresis for the UVLO function because it increases by $I_h$ after the EN pin crosses the enable threshold. The UVLO thresholds can be calculated using 5 and $$R_{1} = \frac{V_{START} \left( \frac{V_{ENFALLING}}{V_{ENRISING}} \right) - V_{STOP}}{I_{P} \left( 1 - \frac{V_{ENFALLING}}{V_{ENRISING}} \right) + I_{h}}$$ (2) $$R_{2} = \frac{R_{1} \times V_{ENFALLING}}{V_{STOP} - V_{ENFALLING} + R_{1} \left( I_{h} + I_{p} \right)}$$ (3) #### where - $I_h = 3 \mu A$ - $I_p = 3.9 \, \mu A$ - V<sub>ENRISING</sub> = 1.2 V - V<sub>ENFALLING</sub> = 1.15 V #### 7.3.3 Soft-Start Time The voltage on the respective SS pin controls the start-up of buck output. When the voltage on the SS pin is less than the internal 0.6-V reference, The TPS65263-Q1 regulates the internal feedback voltage to the voltage on the SS pin instead of 0.6 V. The SS pin can be used to program an external soft-start function or to allow output of buck to track another supply during start-up. The device has an internal pullup current source of $5.2\ \mu\text{A}$ (typical) that charges an external soft-start capacitor to provide a linear ramping voltage at the SS pin. The TPS65263-Q1 regulates the internal feedback voltage to the voltage on the SS pin, allowing VOUT to rise smoothly from $0\ \text{V}$ to its regulated voltage without inrush current. The soft-start time can be calculated approximately by $52.4\ \text{C}$ $$Tss(ms) = \frac{Css(nF) \times Vref(V)}{Iss(\mu A)}$$ (4) Many of the common power-supply sequencing methods can be implemented using the SSx and ENx pins. 图 7-6 shows the method implementing ratiometric sequencing by connecting the SSx pins of three buck channels together. The regulator outputs ramp up and reach regulation at the same time. When calculating the soft-start time, the pullup current source must be tripled in 方程式 4. 图 7-6. Ratiometric Power-Up Using SSx Pins The user can implement simultaneous power-supply sequencing by connecting the capacitor to the SSx pin, shown in 图 7-7. Using 方程式 4 and 方程式 5, the capacitors can be calculated. $$\frac{\text{Css1}}{\text{Vout1}} = \frac{\text{Css2}}{\text{Vout2}} = \frac{\text{Css3}}{\text{Vout3}}$$ (5) 图 7-7. Simultaneous Start-up Sequence Using SSx Pins #### 7.3.4 Power-Up Sequencing The TPS65263-Q1 has a dedicated enable pin and soft-start pin for each converter. The converter enable pins are biased by a current source that allows for easy sequencing by the addition of an external capacitor. Disabling the converter with an active pulldown transistor on the ENx pin allows for predictable power-down timing operation. 图 7-8 shows the timing diagram of a typical buck power-up sequence with connecting a capacitor at the ENx pin. A typical 1.4- $\mu$ A current is charging the ENx pin from input supply. When the ENx pin voltage rises to typical 0.4 V, the internal V7V LDO turns on. A 3.9- $\mu$ A pullup current is sourcing ENx. After the ENx pin voltage reaches the ENx enabling threshold, a 3.0- $\mu$ A hysteresis current sources to the pin to improve noise sensitivity. The internal soft-start comparator compares the SS pin voltage to 1.2 V. When the SS pin voltage ramps up to 1.2 V, PGOOD monitor is enabled. After PGOOD deglitch time, PGOOD is deasserted. The SS pin voltage is eventually clamped around 2.1 V. 图 7-8. Start-up Power Sequence #### 7.3.5 V7V Low-Dropout Regulator and Bootstrap Power for the high-side and low-side MOSFET drivers and most other internal circuitry is derived from the V7V pin. The internal built-in low-dropout linear regulator (LDO) supplies 6.3 V (typical) from VIN to V7V. The user must connect a 10-µF ceramic capacitor from V7V pin to power ground. If the input voltage, VIN, decreases to the UVLO threshold voltage, the UVLO comparator detects the V7V pin voltage and forces the converter off. Each high-side MOSFET driver is biased from the floating bootstrap capacitor, CB, shown in <a>8</a> 7-9, which is normally recharged during each cycle through an internal low-side MOSFET or the body diode of a low-side MOSFET when the high-side MOSFET turns off. The boot capacitor is charged when the BST pin voltage is less than VIN and BST-LX voltage is below regulation. TI recommends a 47-nF ceramic capacitor. TI recommends a ceramic capacitor with an X7R or X5R grade dielectric with a voltage rating of 10 V or higher because of the stable characteristics over temperature and voltage. Each low-side MOSFET driver is powered from the V7V pin directly. To improve dropout, the device is designed to operate at 100% duty cycle as long as the BST to LX pin voltage is greater than the BST-LX UVLO threshold, which is typically 2.1 V. When the voltage between BST and LX drops below the BST-LX UVLO threshold, the high-side MOSFET is turned off and the low-side MOSFET is turned on allowing the boot capacitor to be recharged. 图 7-9. V7V Linear Dropout Regulator and Bootstrap Voltage Diagram #### 7.3.6 Out-of-Phase Operation To reduce input ripple current, the switch clock of buck1 is 180° out-of-phase from the clock of buck2 and buck3. This enables the system having less input current ripple to reduce input capacitors' size, cost, and EMI. #### 7.3.7 Output Overvoltage Protection (OVP) The device incorporates an OVP circuit to minimize output voltage overshoot. When the output is overloaded, the error amplifier compares the actual output voltage to the internal reference voltage. If the FB pin voltage is lower than the internal reference voltage for a considerable time, the output of the error amplifier demands maximum output current. After the condition is removed, the regulator output rises and the error amplifier output transitions to the steady-state voltage. In some applications with small output capacitance, the load can respond faster than the error amplifier. This leads to the possibility of an output overshoot. Each buck compares the FB pin voltage to the OVP threshold. If the FB pin voltage is greater than the OVP threshold, the high-side MOSFET is turned off preventing current from flowing to the output and minimizing output overshoot. When the FB voltage drops lower than the OVP threshold, the high-side MOSFET turns on at the next clock cycle. #### 7.3.8 PSM The TPS65263-Q1 can enter high-efficiency PSM operation at light load current. To disable PSM operation, set the VOUTx\_COM registers' bit 1 to '1' through $I^2$ C interface. When a controller is enabled for PSM operation, the peak inductor current is sensed and compared with 310-mA current typically. Because the integrated current comparator catches the peak inductor current only, the average load current entering PSM varies with the applications and external output filters. In PSM, the sensed peak inductor current is clamped at 310 mA, shown in $\boxed{30}$ 7-10. When a controller operates in PSM, the inductor current is not allowed to reverse. The reverse current comparator turns off the low-side MOSFET when the inductor current reaches 0, preventing it from reversing and going negative. Due to the delay in the circuit and current comparator, tdly (typical 50 nS at Vin = 12 V), the real peak inductor current threshold to turn off high-side power MOSFET can shift higher depending on inductor inductance and input/output voltages. Calculate the threshold of peak inductor current to turn off high-side power MOSFET with 方程式 6. $$IL_{PEAK} = 310 \text{ mA} + \frac{Vin - Vout}{L} \times tdly$$ (6) After the charge accumulated on the Vout capacitor is more than loading need, the COMP pin voltage drops to a low voltage driven by the error amplifier. There is an internal comparator at COMP pin. If the comp voltage is <0.35 V, the power stage stops switching to save power. 图 7-10. PSM Current Comparator #### 7.3.9 Slope Compensation To prevent the subharmonic oscillations when the device operates at duty cycles greater than 50%, the TPS65263-Q1 adds built-in slope compensation, which is a compensating ramp to the switch current signal. #### 7.3.10 Overcurrent Protection The device is protected from overcurrent conditions by cycle-by-cycle current limiting on both the high-side MOSFET and low-side MOSFET. #### 7.3.10.1 High-Side MOSFET Overcurrent Protection The device implements current mode control that uses the COMP pin voltage to control the turn off of the high-side MOSFET and the turn on of the low-side MOSFET on a cycle-by-cycle basis. Each cycle the switch current and the current reference generated by the COMP pin voltage are compared, when the peak switch current intersects the current reference, the high-side switch is turned off. #### 7.3.10.2 Low-Side MOSFET Overcurrent Protection While the low-side MOSFET is turned on, its conduction current is monitored by the internal circuitry. During normal operation, the low-side MOSFET sources current to the load. At the end of every clock cycle, the low-side MOSFET sourcing current is compared to the internally set low-side sourcing current limit. If the low-side sourcing current is exceeded, the high-side MOSFET is not turned on and the low-side MOSFET stays on for the next cycle. The high-side MOSFET is turned on again when the low-side current is below the low-side sourcing current limit at the start of a cycle. The low-side MOSFET can also sink current from the load. If the low-side sinking current limit is exceeded, the low-side MOSFET is turned off immediately for the rest of that clock cycle. In this scenario both MOSFETs are off until the start of the next cycle. Furthermore, if an output overload condition (as measured by the COMP pin voltage) has lasted for more than the hiccup wait time which is programmed for 256 switching cycles shown in $\boxed{3}$ 7-11, the device shuts down and restarts after the hiccup time of 8192 cycles. The hiccup mode helps to reduce the device power dissipation under severe overcurrent condition. 图 7-11. Overcurrent Protection #### 7.3.11 Power Good The PGOOD pin is an open-drain output. When feedback voltage of each buck is between 95% (rising) and 105% (falling) of the internal voltage reference, the PGOOD pin pulldown is deasserted and the pin floats. TI recommends to use a pullup resistor between the values of 10 and 100 k $\Omega$ to a voltage source that is 5.5 V or less. The PGOOD is in a defined state when the VIN input voltage is greater than 1 V, but with reduced current sinking capability. The PGOOD achieves full current sinking capability after the VIN input voltage is above UVLO threshold, which is 3.8 V. The PGOOD pin is pulled low when any feedback voltage of buck is lower than 92.5% (falling) or greater than 107.5% (rising) of the nominal internal reference voltage. Also, when the PGOOD is pulled low, if the input voltage is undervoltage locked up, thermal shutdown is asserted, the EN pin is pulled low or the converter is in soft-start period. The power-good indicator for each buck channel can be read back through I<sup>2</sup>C. The bits in SYS\_STATUS[2:0] (address 0x06H) present the feedback voltage in regulation (logic 1) or not (logic 0) for buck1, buck2, and buck3 respectively #### 7.3.11.1 Adjustable Switching Frequency The ROSC pin can be used to set the switching frequency by connecting a resistor to GND. The switching frequency of the device is adjustable from 200 kHz to 2.3 MHz. To determine the ROSC resistance for a given switching frequency, use 方程式 7 or the curve in 图 7-12. To reduce the solution size, the user must set the switching frequency as high as possible, but consider tradeoffs of the supply efficiency and minimum controllable on-time. $$f_{\rm osc} (kHz) = 37254 \times R(K\Omega)^{-0.966}$$ (7) 图 7-12. ROSC vs Switching Frequency When an external clock applies to ROSC pin, the internal PLL has been implemented to allow internal clock synchronizing to an external clock between 200 and 2300 kHz. To implement the clock synchronization feature, connect a square wave clock signal to the ROSC pin with a duty cycle between 20% to 80%. The clock signal amplitude must transition lower than 0.4 V and higher than 2.0 V. The start of the switching cycle is synchronized to the falling edge of ROSC pin. In applications where both resistor mode and synchronization mode are needed, the user can configure the device as shown in $\[mu]$ 7-13. Before an external clock is present, the device works in resistor mode and ROSC resistor sets the switching frequency. When an external clock is present, the synchronization mode overrides the resistor mode. The first time the ROSC pin is pulled above the ROSC high threshold (2.0 V), the device switches from the resistor mode to the synchronization mode and the ROSC pin becomes high impedance as the PLL starts to lock onto the frequency of the external clock. TI does not recommend to switch from the synchronization mode back to the resistor mode because the internal switching frequency drops to 100 kHz first before returning to the switching frequency set by ROSC resistor. 图 7-13. Works With Resistor Mode and Synchronization Mode #### 7.3.12 Thermal Shutdown The internal thermal shutdown circuitry forces the device to stop switching if the junction temperature exceeds 160°C typically. The device reinitiates the power-up sequence when the junction temperature drops below 140°C typically. #### 7.4 Device Functional Modes #### 7.4.1 Serial Interface Description $I^2C$ is a 2-wire serial interface developed by NXP Semiconductor (see $I^2C$ -Bus Specification, Version 2.1, January 2000). The bus consists of a data line (SDA) and a clock line (SCL) with pullup structures. When the bus is idle, both SDA and SCL lines are pulled high. All the $I^2C$ -compatible devices connect to the $I^2C$ bus through open-drain I/O pins, SDA and SCL. A controller device, usually a microcontroller or a digital signal processor, controls the bus. The controller is responsible for generating the SCL signal and device addresses. The controller also generates specific conditions that indicate the START and STOP of data transfer. A target device receives and/or transmits data on the bus under control of the controller device. The TPS65263-Q1 device works as a target and supports the following data transfer modes, as defined in the $I^2$ C-Bus Specification: standard mode (100 kbps) and fast mode (400 kbps). The interface adds flexibility to the power-supply solution, enabling most functions to be programmed to new values depending on the instantaneous application requirements. Register contents remain intact as long as supply voltage remains above 3.8 V (typical). The data transfer protocol for standard and fast modes is exactly the same. Therefore, they are referred to as F/S-mode in this document. The TPS65263-Q1 device supports 7-bit addressing. 10-bit addressing and general call address are not supported. 图 7-14. I<sup>2</sup>C Interface Timing Diagram ## 7.4.2 I<sup>2</sup>C Update Sequence The TPS65263-Q1 requires a start condition, a valid I<sup>2</sup>C address, a register address byte, and a data byte for a single update. After the receipt of each byte, TPS65263-Q1 device acknowledges by pulling the SDA line low during the high period of a single clock pulse. A valid I<sup>2</sup>C address selects the TPS65263-Q1. TPS65263-Q1 performs an update on the falling edge of the LSB byte. When the TPS65263-Q1 is in hardware shutdown (EN1, EN2, and EN3 pin tied to ground) the device cannot be updated through the $I^2C$ interface. Conversely, the $I^2C$ interface is fully functional during software shutdown (EN1, EN2, and EN3 bit = 0). 图 7-16. I<sup>2</sup>C Read Data Format Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated ## 7.5 Register Maps ## 表 7-3. Register Addresses | NAME | BITS | ADDRESS | |------------|------|---------| | VOUT2_SEL | 8 | 0x01H | | VOUT1_COM | 8 | 0X03H | | VOUT2_COM | 8 | 0x04H | | VOUT3_COM | 8 | 0X05H | | SYS_STATUS | 8 | 0x06H | ## 7.5.1 VOUT2\_SEL: Vout2 Voltage Selection Register (Address = 0x01H) # 图 7-17. VOUT2\_SEL: Vout2 Voltage Selection Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------------|------------|------------|------------|------------|------------|------------|------------| | Vout2_Bit7 | Vout2_Bit6 | Vout2_Bit5 | Vout2_Bit4 | Vout2_Bit3 | Vout2_Bit2 | Vout2_Bit1 | Vout2_Bit0 | LEGEND: R/W = Read/Write; R = Read only; -n = value after reset #### 表 7-4. VOUT2\_SEL: Vout2 Voltage Selection Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|------------|------|-------------------------------|-------------------------------------------------------------------------| | 7 | Vout2_Bit7 | R/W | 0 | "Go" bit, must set 1 to enable I <sup>2</sup> C controlled VID voltages | | 6 | Vout2_Bit6 | R/W | 0 | 128 voltage selections with 7-bits control | | 5 | Vout2_Bit5 | R/W | Voltage range: 0.68 to 1.95 V | Voltage range: 0.68 to 1.95 V<br>Voltage step resolution: 10 mV | | 4 | Vout2_Bit4 | R/W | 0 | Total go stop to solution to the | | 3 | Vout2_Bit3 | R/W | 0 | 0x00H: Vout2 = 0.68 V; | | 2 | Vout2_Bit2 | R/W | 0 | 0x7FH: Vout2 = 1.95 V | | 1 | Vout2_Bit1 | R/W | 0 | | | 0 | Vout2_Bit0 | R/W | 0 | | ## 7.5.2 VOUT1\_COM: Buck1 Command Register (offset = 0x03H) ## 图 7-18. VOUT1\_COM: Buck1 Command Register LEGEND: R/W = Read/Write; R = Read only; -n = value after reset ## 表 7-5. VOUT1\_COM: Buck1 Command Register Field Descriptions | Bit Field Type Reset Description | | Reset | Description | | | |----------------------------------|-----|-------|---------------------|---|--------------------------------------------------------------------------------------| | | 7:2 | N/A | R/W 000000 Not used | | Not used | | | 1 | Mode1 | R/W | 0 | 0: Enable buck 1 PSM operation at light load;<br>1: Forced buck 1 PWM mode operation | | | 0 | nEN1 | R/W | 0 | 0: Enable buck1;<br>1: Disable buck1 | ## 7.5.3 VOUT2\_COM: Buck2 Command Register (offset = 0x04H) ## 图 7-19. VOUT2\_COM: Buck2 Command Register | 7 | | Г | 4 | 2 | | | 0 | |-----|-----|-----|-----|-----|-----|-------|------| | / | О | 5 | 4 | 3 | 2 | 1 | U | | N/A | SR3 | SR2 | SR1 | N/A | N/A | Mode2 | nEN2 | LEGEND: R/W = Read/Write; R = Read only; -n = value after reset #### 表 7-6. VOUT2\_COM: Buck2 Command Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|-------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------| | 7 | N/A | R/W | 0 | Not used | | 6 | SR3 | R/W | 0 | Vout2 VID voltage transition Slew Rate control. | | 5 | SR2 | R/W | 0 | 000: 10 mV/cycle; 001: 10 mV/2 cycles; | | 4 | SR1 | R/W | 0 | 010: 10 mV/4 cycles; 011: 10 mV/8 cycles; 100: 10 mV/16 cycles; 101: 10 mV/32 cycles; 110: 10 mV/64 cycles; 111: 10 mV/128 cycles | | 3 | N/A | R/W | 0 | Not used | | 2 | N/A | R/W | 0 | Not used | | 1 | Mode2 | R/W | 0 | 0: Enable buck 2 PSM operation at light load;<br>1: Forced buck 2 PWM mode operation | | 0 | nEN2 | R/W | 0 | 0: Enable buck2;<br>1: Disable buck2 | # 7.5.4 VOUT3\_COM: Buck3 Command Register (offset = 0x05H) # 图 7-20. VOUT3\_COM: Buck3 Command Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---|---|----|---|---|-------|------| | | | N | /A | | | Mode3 | nEN3 | LEGEND: R/W = Read/Write; R = Read only; -n = value after reset ## 表 7-7. VOUT3\_COM: Buck3 Command Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|-------|------|--------|--------------------------------------------------------------------------------------| | 7:2 | N/A | R/W | 000000 | Not used | | 1 | Mode3 | R/W | 0 | 0: Enable buck 3 PSM operation at light load;<br>1: Forced buck 3 PWM mode operation | | 0 | nEN3 | R/W | 0 | 0: Enable buck3;<br>1: Disable buck3 | \_\_\_\_\_\_ English Data Sheet: SLVSCS9 Submit Document Feedback # 7.5.5 SYS\_STATUS: System Status Register (offset = 0x06H) # 图 7-21. SYS\_STATUS: System Status Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----|-----|-----|-----|-----|--------|--------|--------| | OTP | OC3 | OC2 | OC1 | OTW | PGOOD3 | PGOOD2 | PGOOD1 | LEGEND: R/W = Read/Write; R = Read only; -n = value after reset # 表 7-8. SYS\_STATUS: System Status Register Field Descriptions | Bit | Field | Type | Reset | Description | |-----|--------|------|-------|----------------------------------------------------------------------------| | 7 | OTP | R | 0 | 1: Die temperature over 160°C, which triggers over temperature protection; | | | | | | 0: Die overtemperature protection is not triggered. | | 6 | OC3 | R | 0 | 1: Buck3 over current limiting and hiccup protection is triggered; | | | | | | 0: Buck3 current <b>not</b> beyond the current limit. | | 5 | OC2 | R | 0 | 1: Buck2 overcurrent limiting and hiccup protection is triggered; | | | | | | 0: Buck2 current <b>not</b> beyond the current limit. | | 4 | OC1 | R | 0 | 1: Buck1 overcurrent limiting and hiccup protection is triggered; | | | | | | 0: Buck1 current <b>not</b> beyond the current limit. | | 3 | OTW | R | 0 | 1: Die temperature over 125°C; | | | | | | 0: Die temperature below 125°C. | | 2 | PGOOD3 | R | 0 | 1: Vout3 in power good monitor's range; | | | | | | 0: Vout3 not in power good monitor's range. | | 1 | PGOOD2 | R | 0 | 1: Vout2 in power good monitor's range; | | | | | | 0: Vout2 not in power good monitor's range. | | 0 | PGOOD1 | R | 0 | 1: Vout1 in power good monitor's range; | | | | | | 0: Vout1 not in power good monitor's range. | ## 8 Application and Implementation #### 备注 以下应用部分中的信息不属于 TI 器件规格的范围,TI 不担保其准确性和完整性。TI 的客 户应负责确定器件是否适用于其应用。客户应验证并测试其设计,以确保系统功能。 ## 8.1 Application Information The device is triple-synchronous step-down dc/dc converter with I<sup>2</sup>C interface. It is typically used to convert a higher dc voltage to lower dc voltages with continuous available output current of 3 A/2 A/2 A. ## 8.2 Typical Application The following design procedure can be used to select component values for the TPS65263-Q1. This section presents a simplified discussion of the design process. 图 8-1. Typical Application Schematic #### 8.2.1 Design Requirements This example details the design of triple-synchronous step-down converter. A few parameters must be known to start the design process. These parameters are typically determined at the system level. For this example, we start with the following known parameters: **PARAMETER VALUE** 1.5 V Vout1 lout1 3 A Vout2 1.2 V lout2 2 A 2.5 V Vout3 lout3 2 A Transient response 1-A load step ±5% Input voltage 12 V normal, 4 to 18 V Output voltage ripple ±1% Switching frequency 500 kHz Product Folder Links: TPS65263-Q1 表 8-1. Design Parameters 8 Submit Document Feedback ## 8.2.2 Detailed Design Procedure #### 8.2.2.1 Output Inductor Selection To calculate the value of the output inductor, use 方程式 8. LIR is a coefficient that represents the amount of inductor ripple current relative to the maximum output current. The inductor ripple current is filtered by the output capacitor. Therefore, choosing high inductor ripple currents impact the selection of the output capacitor because the output capacitor must have a ripple current rating equal to or greater than the inductor ripple current. In general, the inductor ripple value is at the discretion of the designer; however, LIR is normally from 0.1 to 0.3 for the majority of applications. $$L = \frac{V_{\text{inmax}} - V_{\text{out}}}{I_{\text{o}} \times \text{LIR}} \times \frac{V_{\text{out}}}{V_{\text{inmax}} \times f_{\text{sw}}}$$ (8) For the output filter inductor, it is important that the RMS current and saturation current ratings not be exceeded. Calculate the RMS and peak inductor current from 方程式 10 and 方程式 11. $$I_{ripple} = \frac{V_{inmax} - V_{out}}{L} \times \frac{V_{out}}{V_{inmax} \times f_{sw}}$$ (9) $$I_{Lrms} = \sqrt{I_{O}^{2} + \frac{\left(\frac{V_{out} \times (V_{inmax} - V_{out})}{V_{inmax} \times L \times f_{sw}}\right)^{2}}{12}}$$ (10) $$I_{Lpeak} = I_{out} + \frac{I_{ripple}}{2}$$ (11) The current flowing through the inductor is the inductor ripple current plus the output current. During power up, faults or transient load conditions, the inductor current can increase above the calculated peak inductor current level calculated above. In transient conditions, the inductor current can increase up to the switch current limit of the device. For this reason, the most conservative approach is to specify an inductor with a saturation current rating equal to or greater than the switch current limit rather than the peak inductor current. #### 8.2.2.2 Output Capacitor Selection The three primary considerations for selecting the value of the output capacitor are: - Output capacitor determines the modulator pole - · Output voltage ripple - How the regulator responds to a large change in load current The output capacitance must be selected based on the most stringent of these three criteria. The desired response to a large change in the load current is the first criterion. The output capacitor needs to supply the load with current when the regulator cannot. This situation can occur if there are desired hold-up times for the regulator where the output capacitor must hold the output voltage above a certain level for a specified amount of time after the input power is removed. The regulator is also temporarily not able to supply sufficient output current if there is a large, fast increase in the current needs of the load such as a transition from no load to full load. The regulator usually needs two or more clock cycles for the control loop to see the change in load current and output voltage and adjust the duty cycle to react to the change. The output capacitor must be sized to supply the extra current to the load until the control loop responds to the load change. The output capacitance must be large enough to supply the difference in current for 2 clock cycles while only allowing a tolerable amount of droop in the output voltage. 方程式 12 shows the minimum output capacitance necessary to accomplish this. $$C_{o} = \frac{2 \times \Delta I_{out}}{f_{sw} \times \Delta V_{out}}$$ (12) #### where - $\Delta$ lout is the change in output current - $f_{sw}$ is the regulators switching frequency - $\triangle$ Vout is the allowable change in the output voltage 方程式 13 calculates the minimum output capacitance needed to meet the output voltage ripple specification. $$C_{o} > \frac{1}{8 \times f_{sw}} \times \frac{1}{\frac{V_{oripple}}{I_{oripple}}}$$ (13) #### where - $f_{sw}$ is the switching frequency - V<sub>oripple</sub> is the maximum allowable output voltage ripple - I<sub>oripple</sub> is the inductor ripple current 方程式 14 calculates the maximum ESR an output capacitor can have to meet the output voltage ripple specification. $$R_{esr} < \frac{V_{oripple}}{I_{oripple}}$$ (14) Additional capacitance deratings for aging, temperature, and DC bias must be factored in, which increases this minimum value. Capacitors generally have limits to the amount of ripple current they can handle without failing or producing excess heat. The user must specify an output capacitor that can support the inductor ripple current. Some capacitor data sheets specify the root mean square (RMS) value of the maximum ripple current. Use 方程式 15 to calculate the RMS ripple current the output capacitor needs to support. $$I_{corms} = \frac{V_{out} \times (V_{inmax} - V_{out})}{\sqrt{12} \times V_{inmax} \times L \times f_{sw}}$$ (15) #### 8.2.2.3 Input Capacitor Selection $$I_{inrms} = I_{out} \times \sqrt{\frac{V_{out}}{V_{inmin}} \times \frac{(V_{inmin} - V_{out})}{V_{inmin}}}$$ (16) The value of a ceramic capacitor varies significantly over temperature and the amount of DC bias applied to the capacitor. The capacitance variations due to temperature can be minimized by selecting a dielectric material that is stable over temperature. X5R and X7R ceramic dielectrics are usually selected for power regulator capacitors because they have a high capacitance-to-volume ratio and are fairly stable over temperature. The output capacitor must also be selected with the DC bias taken into account. The capacitance value of a capacitor decreases as the DC bias across a capacitor increases. The input capacitance value determines the input ripple voltage of the regulator. Use 方程式 17 to calculate the input voltage ripple. $$\Delta V_{\text{in}} = \frac{I_{\text{outmax}} \times 0.25}{C_{\text{in}} \times f_{\text{sw}}}$$ (17) #### 8.2.2.4 Loop Compensation The TPS65263-Q1 incorporates a peak current mode control scheme. The error amplifier is a transconductance amplifier with a gain of 300 µS. A typical type II compensation circuit adequately delivers a phase margin between 40° and 90°. C<sub>b</sub> adds a high-frequency pole to attenuate high-frequency noise when needed. To calculate the external compensation components, follow these steps. - 1. Select switching frequency, f<sub>sw</sub>, that is appropriate for application depending on L and C sizes, output ripple, EMI, and so forth. Switching frequency between 500 kHz to 1 MHz gives best trade-off between performance and cost. To optimize efficiency, lower switching frequency is desired. - 2. Set up crossover frequency, $f_c$ , which is typically between 1/5 and 1/20 of $f_{sw}$ . - 3. R<sub>C</sub> can be determined by: $$R_{C} = \frac{2\pi \times fc \times Vo \times Co}{G_{m-EA} \times Vref \times G_{m-PS}}$$ (18) where - G<sub>m\_EA</sub> is the error amplifier gain (300 μS). G<sub>m\_PS</sub> is the power stage voltage to current conversion gain (7.4 A/V). - 4. Calculate $C_C$ by placing a compensation zero at or before the dominant pole $\frac{1}{C_0 \times R_L \times 2\pi}$ $$C_{C} = \frac{R_{L} \times Co}{R_{C}}$$ (19) 5. Optional C<sub>b</sub> can be used to cancel the zero from the ESR associated with C<sub>O</sub>. $$C_{b} = \frac{R_{ESR} \times Co}{R_{C}}$$ (20) 6. Type III compensation can be implemented with the addition of one capacitor, C<sub>1</sub>. This allows for slightly higher loop bandwidths and higher phase margins. If used, calculate C<sub>1</sub> from 方程式 21. $$C_1 = \frac{1}{2\pi \times R_1 \times f_C} \tag{21}$$ 图 8-2. DC/DC Loop Compensation ## 8.2.3 Application Curves ## 8.3 Power Supply Recommendations The devices are designed to operate from an input voltage supply range between 4 and 18 V. This input power supply must be well regulated. If the input supply is located more than a few inches from the TPS65263-Q1 converter, additional bulk capacitance can be required in addition to the ceramic bypass capacitors. An electrolytic capacitor with a value of 47 µF is a typical choice. #### 8.4 Layout #### 8.4.1 Layout Guidelines 8-25 shows the TPS65263-Q1 on a 2-layer PCB. Layout is a critical portion of good power-supply design. See 8 8-25 for a PCB layout example. The top contains the main power traces for PVIN, VOUT, and LX. The top layer also has connections for the remaining pins of the TPS65263-Q1 and a large top-side area filled with ground. The top-layer ground area must be connected to the bottom layer ground using vias at the input bypass capacitor, the output filter capacitor, and directly under the TPS65263-Q1 device to provide a thermal path from the exposed thermal pad land to ground. The bottom layer acts as ground plane connecting analog ground and power ground. For operation at full rated load, the top-side ground area together with the bottom-side ground plane must provide adequate heat dissipating area. Several signals paths conduct fast changing currents or voltages that can interact with stray inductance or parasitic capacitance to generate noise or degrade the power supplies' performance. To help eliminate these problems, bypass the PVIN pin to ground with a low-ESR ceramic bypass capacitor with X5R or X7R dielectric. Take care to minimize the loop area formed by the bypass capacitor connections, the PVIN pins, and the ground connections. The VIN pin must also be bypassed to ground using a low-ESR ceramic capacitor with X5R or X7R dielectric. Because the LX connection is the switching node, the output inductor must be located close to the LX pins, and the area of the PCB conductor minimized to prevent excessive capacitive coupling. The output filter capacitor ground must use the same power ground trace as the PVIN input bypass capacitor. Try to minimize this conductor length while maintaining adequate width. The small signal components must be grounded to the analog ground path. The FB and COMP pins are sensitive to noise so the resistors and capacitors must be located as close as possible to the IC and routed with minimal lengths of trace. The additional external components can be placed approximately as shown. Product Folder Links: TPS65263-Q1 ## 8.4.2 Layout Example - O 0.010-inch Diameter Thermal VIA to Ground Plane - VIA to Ground Plane 图 8-25. PCB Layout English Data Sheet: SLVSCS9 ## 9 Device and Documentation Support ## 9.1 接收文档更新通知 要接收文档更新通知,请导航至 ti.com 上的器件产品文件夹。点击*订阅更新* 进行注册,即可每周接收产品信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。 ### 9.2 支持资源 TI E2E™ 支持论坛是工程师的重要参考资料,可直接从专家获得快速、经过验证的解答和设计帮助。搜索现有解答或提出自己的问题可获得所需的快速设计帮助。 链接的内容由各个贡献者"按原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI 的《使用条款》。 #### 9.3 Trademarks TI E2E™ is a trademark of Texas Instruments. 所有商标均为其各自所有者的财产。 #### 9.4 静电放电警告 静电放电 (ESD) 会损坏这个集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理和安装程序,可能会损坏集成电路。 ESD 的损坏小至导致微小的性能降级,大至整个器件故障。精密的集成电路可能更容易受到损坏,这是因为非常细微的参数更改都可能会导致器件与其发布的规格不相符。 #### 9.5 术语表 TI术语表本术语表列出并解释了术语、首字母缩略词和定义。 ## 10 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Product Folder Links: TPS65263-Q1 Copyright © 2023 Texas Instruments Incorporated Submit Document Feedback www.ti.com 24-Apr-2023 #### PACKAGING INFORMATION | Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|----------------------|---------| | TPS65263QRHBRQ1 | ACTIVE | VQFN | RHB | 32 | 3000 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | TPS<br>65263Q | Samples | | TPS65263QRHBTQ1 | ACTIVE | VQFN | RHB | 32 | 250 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | TPS<br>65263Q | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # **PACKAGE OPTION ADDENDUM** www.ti.com 24-Apr-2023 #### OTHER QUALIFIED VERSIONS OF TPS65263-Q1: Catalog: TPS65263 NOTE: Qualified Version Definitions: Catalog - TI's standard catalog product # **PACKAGE MATERIALS INFORMATION** www.ti.com 24-Apr-2023 ## TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |-----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TPS65263QRHBRQ1 | VQFN | RHB | 32 | 3000 | 330.0 | 12.4 | 5.3 | 5.3 | 1.1 | 8.0 | 12.0 | Q2 | | TPS65263QRHBTQ1 | VQFN | RHB | 32 | 250 | 180.0 | 12.4 | 5.3 | 5.3 | 1.1 | 8.0 | 12.0 | Q2 | www.ti.com 24-Apr-2023 #### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |-----------------|--------------|-----------------|------|------|-------------|------------|-------------| | TPS65263QRHBRQ1 | VQFN | RHB | 32 | 3000 | 346.0 | 346.0 | 33.0 | | TPS65263QRHBTQ1 | VQFN | RHB | 32 | 250 | 210.0 | 185.0 | 35.0 | 5 x 5, 0.5 mm pitch PLASTIC QUAD FLATPACK - NO LEAD Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details. 4224745/A # **VQFN - 1 mm max height** PLASTIC QUAD FLATPACK - NO LEAD #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. - 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance. PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. ## 重要声明和免责声明 TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。 这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。 这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。 TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 TI 反对并拒绝您可能提出的任何其他或不同的条款。 邮寄地址: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023,德州仪器 (TI) 公司