TPS65131-Q1 ZHCSAI3E -MAY 2012-REVISED MARCH 2017 # TPS65131-Q1 正负输出直流/直流转换器 ### 1 特性 - 适用于汽车电子 应用 - AEC-Q100 在测试指南中包括以下结果: - 器件温度 2 级: -40°C 至 105°C 的环境运行温度范围 - 己在 -40℃ 至 125℃ 的结温范围内测试电气特性 - 器件 HBM ESD 分类等级 H1C - 器件 CDM ESD 分类等级 C4B - 高达 15V 和低至 -15V 的双向可调输出电压 - 对升压和逆变器主开关具有 2A 典型开关电流限制 - 高转换效率 - 正输出轨高达 91% - 负输出轨高达 85% - 低负载状态下的省电模式 - 针对加电和断电排序的独立使能输入 - 用于外部 PFET 的控制输出可支持在关断时完全断电 - 2.7V 至 5.5V 输入电压范围 - 最低 1.25MHz 的定频 PWM 操作 - 热关断 - 在两个输出上的过压保护 - 0.2uA 典型关断电流 - 小型 4mm x 4mm QFN-24 封装 (RGE) ### 2 应用范围 - 小尺寸至中等尺寸有机发光二极管 (OLED) 显示器 - (TFT) LCD、CCD 偏置电源 ### 3 说明 TPS65131-Q1 器件作为双输出直流/直流转换器,可产生高达 15V 的正输出电压和低至 -15V 的负输出电压,输出电流通常为 200mA,具体值取决于输入电压与输出电压比。凭借高达 85% 的总体效率,此器件非常适合于便携式电池供电类设备。输入电压范围为 2.7V 至 5.5V,因此允许诸如 3.3V 和 5V 的电压轨为 TPS65131-Q1 器件供电。TPS65131-Q1 器件采用带有散热垫的 QFN-24 封装。由于只需少量较小的外部组件,因此总体解决方案尺寸可以非常小。 此转换器采用定频 PWM 控制拓扑运行,而且在启用省电模式后,它在轻负载电流的情况下使用脉冲跳跃模式。在运行时,典型的总体器件静态电流只有500μA。在关断状态下,器件一般消耗 0.2μA。独立使能引脚可实现针对两个输出的加电和断电排序。为了尽可能地实现故障情况下的高可靠性,此器件有一个内部电流限制、过压保护和热关断。 根据 AEC-Q100 温度 2 级要求,TPS65131-Q1 器件符合汽车应用的要求。该器件在 -40°C 至 125°C 的器件结温范围内接受了电气特性测试。该器件还具有最低关断电流、小巧的解决方案尺寸、带散热垫的封装以及良好的效率和保护 特性,适合汽车和工业应用。 #### 器件信息<sup>(1)</sup> | 器件型号 | 封装 | 封装尺寸 (标称值) | |-------------|--------------------------|------------| | TPS65131-Q1 | 超薄四方扁平无引线<br>(VQFN) (24) | 4mm x 4mm | (1) 如需了解所有可用封装,请参阅可订购产品附录。 #### 应用电路原理图 | 1 | 特性1 | | 8.2 Functional Block Diagram | | |---|--------------------------------------|----|--------------------------------|----| | 2 | 应用范围 1 | | 8.3 Feature Description | 10 | | 3 | | | 8.4 Device Functional Modes | | | 4 | 修订历史记录 | _ | Application and Implementation | 12 | | 5 | Pin Configuration and Functions | | 9.1 Application Information | 12 | | 6 | Specifications | | 9.2 Typical Applications | 12 | | O | 6.1 Absolute Maximum Ratings | 40 | Power Supply Recommendations | 2 | | | 6.2 ESD Ratings | 44 | Layout | 2 | | | 6.3 Recommended Operating Conditions | | 11.1 Layout Guidelines | | | | 6.4 Thermal Information | | 11.2 Layout Example | 2 | | | 6.5 Electrical Characteristics | | 器件和文档支持 | 20 | | | 6.6 Switching Characteristics | | 12.1 器件支持 | 20 | | | 6.7 Typical Characteristics | | 12.2 商标 | 20 | | 7 | Parameter Measurement Information | | 12.3 静电放电警告 | 20 | | 8 | Detailed Description | | 12.4 Glossary | 20 | | J | 8.1 Overview | 40 | 机械、封装和可订购信息 | 20 | **4** 修订历史记录 注: 之前版本的页码可能与当前版本有所不同。 | CI | Page 已更改 特性项标条目文本从"通过认证"改为"测试指南"并且 HBM 分类等级从"H2"改为"H1C" | | |----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------| | • | 已更改 特性项标条目文本从"通过认证"改为"测试指南"并且 HBM 分类等级从"H2"改为"H1C" | 1 | | • | Moved T <sub>stg</sub> spec to the Abs Max Ratings table per new data sheet standard | 5 | | • | Changed "Handling Ratings" to "ESD Ratings" and HBM Value From "±2 kV" to "±1000 V" | <del>5</del> | | • | input voltage range $V_I = 2.7 \text{ V}$ to 5.5 V and over the temperature range $T_J = -40 ^{\circ}\text{C}$ to 125 °C unless otherwise | 6 | | • | Changed The specification applies over the full recommended input voltage range $V_I = 2.7 \text{ V}$ to 5.5 V and over the temperature range $T_J = -40 \text{ °C}$ to 125 °C unless otherwise noted. Typical values apply for $V_I = 3.6 \text{ V}$ and $T_J = 25 \text{ °}$ | | | • | 已添加 Analog Supply Input Filter description | 16 | | | | | | CI | hanges from Revision C (March 2014) to Revision D | Page | |----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------| | • | 全局编辑更改,数据表使用了全新的格式 | 1 | | • | 已更改 最大效率从 89% 改为 91% 以及从 81% 改为 85% | 1 | | • | 己删除 "最低 1.25MHz" | 1 | | • | 已更改 1µA 关断电流至典型的 0.2µA | 1 | | • | Relocated and renamed the pin Functions table | | | • | Added thermal pad to pin Functions Table | 4 | | • | Added Thermal Pad to Absolute Maximum Ratings. Added min./max. values where missing | 5 | | • | Added V <sub>(VIN)</sub> , V <sub>(INN)</sub> , V <sub>NEG</sub> , V <sub>POS</sub> , V <sub>(ENN)</sub> , V <sub>(ENP)</sub> , V <sub>(PSN)</sub> to Recommended Operating Conditions table | | | • | Changed symbol names to JEDEC compliance | | | • | Added frequency and duty cycles to Switching Characteristics table. Removed from Electrical Characteristics table. | | | • | 已添加 Rectifier Diode Selection Guide | 15 | | • | 已添加 P-MOSFET Selection Guide | | | CI | nanges from Revision B (February 2013) to Revision C | Page | |----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------| | • | 已添加 "已在 -40°C 至 125°C 的结温范围内测试电气特性" | 1 | | • | Deleted T <sub>A</sub> table row | 5 | | • | Changed I <sub>NN</sub> to V <sub>INN</sub> , added pin names VIN and INN | 5 | | • | Added pin name VPOS | 5 | | • | Added pin name VNEG | 5 | | • | Changed I <sub>NP</sub> to V <sub>INP</sub> , added pin name INP | 5 | | • | Changed "between pins OUTN to V <sub>INN</sub> " to "between pins OUTN to INN" | 5 | | • | Added operating junction temperature | 5 | | • | Added "In applications where high power dissipation and/or poor package thermal resistance is present, the maximum ambient temperature may require derating. See Thermal Information for details." | 5 | | • | Deleted "virtual" from "Operating virtual junction temperature range" | 5 | | • | Changed Electrical Characteristics condition statement to "This specification applies over the full recommended input voltage range $V_I = 2.7 \text{ V}$ to 5.5 V and over the temperature range $T_J = T_A = -40 ^{\circ}\text{C}$ to 125 °C unless otherwise noted. Typical values apply for $V_I = 3.6 \text{ V}$ and $T_J = T_A = 25 ^{\circ}\text{C}$ ." | 6 | | • | Changed I <sub>LIM,min</sub> = 1800 mA to 1700 mA | 6 | | • | Deleted V <sub>POS</sub> = 5 V (105°C) row | 6 | | • | Changed $r_{DS(on)P,max}$ ( $V_{POS} = 5 V$ ) = 300 m $\Omega$ to 390 m $\Omega$ | 6 | | • | Changed $r_{DS(on)P,max}$ (V <sub>POS</sub> = 10 V) = 200 m $\Omega$ to 230 m $\Omega$ | 6 | | • | Changed I <sub>LIMP,min</sub> = 1800 mA to 1700 mA | 6 | | • | Changed I <sub>LIMP,max</sub> = 2200 mA to 2250 mA | 6 | | • | Added $T_A = -40$ °C to 85°C | 6 | | • | Changed minimum f = 1250 kHz to 1150 kHz | <mark>7</mark> | | • | Editorially updated Block Diagram | 9 | | • | 已更改 "The maximum recommended junction temperature (T <sub>J</sub> ) of the TPS65131-Q1 is 125°C." to "The recommended device junction temperature range, T <sub>J</sub> , is -40°C to 125°C." | 16 | | • | 已更改 R <sub>θJA</sub> = 37.8°C/W to R <sub>θJA</sub> = 34.1°C/W | 16 | | • | 已更改 "Specified regulator operation is ensured to a maximum ambient temperature $T_A$ of 105°C." to "The recommended operating ambient temperature range for the device is $T_A = -40$ °C to 105°C." | 16 | | • | 已更改 "Therefore, the maximum power dissipation is about 1058 mW" to "Use 公式 13 to calculate the maximum power dissipation, $P_D$ max, as a function of $T_A$ . In this equation, use $T_J$ = 125°C to operate the device within the recommended temperature range, use $T_J = T_{(TS)}$ to determine the absolute maximum threshold when the device might go into thermal shutdown." | 16 | | | 已更改 公式 13 | | | _ | | 10 | | Cł | nanges from Revision A (November 2012) to Revision B | Page | | <u>•</u> | 将 CDM ESD 等级从 C3B 改为 C4B。 | 1 | | Cl | nanges from Original (May 2012) to Revision A | Page | | • | 器件将从预览推进到生产 | 1 | | • | Added thermal information table values. | 6 | | • | Added V <sub>POS</sub> = 5 V (105°C) row and values to Electrical Characteristics table | 6 | # 5 Pin Configuration and Functions #### 24-pin VQFN With PowerPAD™ Package RGE Package (Bottom View) #### **Pin Functions** | PI | N | 1/0 | DEGODIDATION | | | |-------------------|--------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | NAME | NO. | 1/0 | DESCRIPTION | | | | AGND | 19 | _ | Analog ground pin | | | | BSW | 7 | 0 | Gate-control pin for external battery switch. This pin goes low when ENP is set high. | | | | CN | 18 | I/O | Compensation pin for inverting converter control | | | | СР | 21 | I/O | Compensation pin for boost converter control | | | | ENN | 10 | I | Enable pin for the negative-output voltage (0 V: disabled, VIN: enabled) | | | | ENP | 8 | I | Enable pin for the positive-output voltage (0 V: disabled, VIN: enabled) | | | | FBN | 16 | I | Feedback pin for the negative-output voltage divider | | | | FBP | 22 | I | Feedback pin for the positive-output voltage divider | | | | INN | 5, 6 | 0 | Inverting converter switch pin | | | | INP | 1, 24 | 0 | Boost converter switch pin | | | | NC <sup>(1)</sup> | 12, 20 | _ | Not connected | | | | OUTN | 13, 14 | I/O | Inverting converter switch output | | | | PGND | 2, 3 | _ | Power ground pin | | | | PSN | 11 | I | Power-save mode enable for inverter stage (0 V: disabled, VIN: enabled) | | | | PSP | 9 | I | Power-save mode enable for boost converter stage (0 V: disabled, VIN: enabled) | | | | VIN | 4 | I | Control supply input | | | | VNEG | 15 | I | Negative-output voltage-sense input | | | | VPOS | 23 | I | Positive-output voltage-sense input | | | | VREF | 17 | 0 | Reference output voltage. Bypass this pin with a 220-nF capacitor to ground. Connect the lower resistor of the negative-output voltage divider to this pin. | | | | Thermal pa | ad | | Thermal pad for thermal performance, connect to PGND <sup>(1)</sup> | | | (1) NC - No internal connection ### 6 Specifications ### 6.1 Absolute Maximum Ratings over operating free-air temperature, unless otherwise noted (1) | | | VA | LUE | UNIT | |------------------|---------------------------------------------------------------|------|--------------------------|------| | | | MIN | MAX | UNII | | | Input voltage range at pins VIN, INN (2) | -0.3 | 6 | V | | | Voltage at pin VPOS (2) | -0.3 | 17 | V | | | Voltage at pin VNEG (2) | -17 | V <sub>(VIN)</sub> + 0.3 | V | | | Voltage at pins ENN, ENP, FBP, FBN, CN, CP, PSP, PSN, BSW (2) | -0.3 | V <sub>(VIN)</sub> + 0.3 | V | | | Input voltage at pin INP (2) | -0.3 | 17 | V | | | Differential voltage between pins OUTN to INN (2) | -0.3 | 24 | V | | | Thermal pad <sup>(2)</sup> | -0.3 | 0.3 | V | | TJ | Operating junction temperature | -40 | 150 | °C | | T <sub>stg</sub> | Storage temperature range | -65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ### 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|---------------------------------------------------------|-------|------| | ., | | Human body model (HBM), per AEC Q100-002 <sup>(1)</sup> | ±1000 | V | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per AEC Q100-011 | ±750 | V | <sup>(1)</sup> AEC Q100-002 indicates HBM stressing is done in accordance with the ANSI/ESDA/JEDEC JS-001 specification. ### 6.3 Recommended Operating Conditions over operating free-air temperature, unless otherwise noted | | | MIN | MAX | UNIT | |-----------------------------------------------------------------|--------------------------------------------------------------------------|----------------------|-----|------| | $\begin{matrix} V_I \;,\; V_{(VIN)}, \\ V_{(INN)} \end{matrix}$ | Application input voltage range, input voltage range at VIN and INN pins | 2.7 | 5.5 | V | | $V_{POS}$ | Adjustable output voltage range for the boost converter | V <sub>I</sub> + 0.5 | 15 | V | | $V_{NEG}$ | Adjustable output voltage range for the inverting converter | -15 | -2 | V | | V <sub>(ENN)</sub> ,<br>V <sub>(ENP)</sub> | Enable signals voltage | 0 | 5.5 | V | | $V_{(PSN)}, V_{(PSP)}$ | Power-save mode enable signals voltage | 0 | 5.5 | V | | $T_A$ | Operating free-air temperature range <sup>(1)</sup> | -40 | 105 | °C | | TJ | Operating junction temperature range | -40 | 125 | °C | <sup>(1)</sup> In applications where high power dissipation and/or poor package thermal resistance is present, the maximum ambient temperature may require derating. See *Thermal Information* for details. <sup>(2)</sup> All voltage values are with respect to the network ground pin, unless otherwise noted. #### 6.4 Thermal Information | | | TPS65131-Q1 | | |--------------------|----------------------------------------------|-------------|------| | | THERMAL METRIC <sup>(1)</sup> | RGE PACKAGE | UNIT | | | | 24 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 34.1 | °C/W | | $R_{\theta JCtop}$ | Junction-to-case (top) thermal resistance | 36.8 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 12.2 | °C/W | | ΨЈТ | Junction-to-top characterization parameter | 0.4 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 12.3 | °C/W | | $R_{\theta JCbot}$ | Junction-to-case (bottom) thermal resistance | 2.8 | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report (SPRA953). ### 6.5 Electrical Characteristics This specification applies over the full recommended input voltage range $V_1 = 2.7 \text{ V}$ to 5.5 V and over the temperature range $T_1 = -40^{\circ}\text{C}$ to 125°C unless otherwise noted. Typical values apply for $V_1 = 3.6 \text{ V}$ and $T_2 = 25^{\circ}\text{C}$ . | | PARAMETER | | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------------|-------------------------------------------------|------------------|------------------------------------------------------------------------------------|--------|-------|-------|------| | DC-DC STA | GE (V <sub>(VPOS)</sub> , V <sub>(VNEG)</sub> ) | | | | | | | | V <sub>ref</sub> | Reference voltage | | I <sub>ref</sub> = 10 μA | 1.2 | 1.213 | 1.225 | V | | I <sub>(FBP)</sub> | Positive feedback inpe | ut bias current | $V_{(FBP)} = V_{ref}$ | | 50 | | nA | | I <sub>(FBN)</sub> | Negative feedback inp | out bias current | V <sub>(FBN)</sub> = 0.1 V <sub>ref</sub> | | 50 | | nA | | V <sub>(FBP)</sub> | Positive feedback reg | ulation voltage | | 1.189 | 1.213 | 1.237 | V | | V <sub>(FBN)</sub> | Negative feedback re | gulation voltage | | -0.024 | 0 | 0.024 | V | | | Total output dc accura | асу | | | 3% | | | | _ | Laurenten au State aus man | | V <sub>(VIN)</sub> = 3.6 V | | 440 | 620 | | | r <sub>DS(on)(N)</sub> | Inverter switch on-res | istance | V <sub>(VIN)</sub> = 5 V | | 330 | 530 | mΩ | | I <sub>(LIM-N)</sub> | Inverter switch curren | t limit | V <sub>(VIN)</sub> = 3.6 V | 1700 | 1950 | 2200 | mA | | | Boost switch on-resistance | | V <sub>(POS)</sub> = 5 V | | 230 | 390 | mΩ | | r <sub>DS(on)(P)</sub> | | | V <sub>(POS)</sub> = 10 V | | 170 | 230 | | | I <sub>(LIM-P)</sub> | Boost switch current I | imit | V <sub>(VIN)</sub> = 3.6 V, V <sub>(POS)</sub> = 8 V | 1700 | 1950 | 2250 | mA | | CONTROL | STAGE | | | | | | | | V <sub>IH</sub> | High-level input voltaç<br>PSP, PSN | ge, ENP, ENN, | | 1.4 | | | V | | V <sub>IL</sub> | Low-level input voltag<br>PSP, PSN | e, ENP, ENN, | | | | 0.4 | V | | | Input current, ENP, E | NN, PSP, PSN | ENP, ENN, PSP, PSN connected to GND or VIN | | 0.01 | 0.1 | μΑ | | R <sub>(BSW)</sub> | Output resistance | | | | 27 | | kΩ | | | | VIN | $V_{(VIN)} = 3.6 \text{ V}, I_{(POS)} = I_{(NEG)} = 0,$<br>ENP = ENN = PSP = PSN = | | 300 | 500 | | | IQ | Quiescent current | VPOS | | | 100 | 120 | μΑ | | | | VNEG | $V_{(VIN)},$<br>$V_{(POS)} = 8 \text{ V}, V_{(NEG)} = -5 \text{ V}$ | | 100 | 120 | | | I <sub>SD</sub> | Shutdown supply curr | ent | ENN = ENP = LOW, T <sub>A</sub> = -40°C to 85°C | | 0.2 | 1.5 | μΑ | | V <sub>(UVLO)</sub> | Undervoltage lockout | threshold | | 2.1 | 2.35 | 2.7 | V | | T <sub>(TS)</sub> | Thermal shutdown | | | | 150 | | °C | | T <sub>(TS-HYS)</sub> | Thermal shutdown hy | steresis | Junction temperature decreasing | | 5 | | °C | ### 6.6 Switching Characteristics The specification applies over the full recommended input voltage range $V_1 = 2.7 \text{ V}$ to 5.5 V and over the temperature range $T_1 = -40 \text{ °C}$ to 125°C unless otherwise noted. Typical values apply for $V_1 = 3.6 \text{ V}$ and $T_1 = 25 \text{ °C}$ . | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------|-----------------------------------------|-----------------|------|-------|------|------| | FREQUENC | CY | | | | | | | f | Oscillator frequency | | 1150 | 1380 | 1500 | kHz | | DUTY CYC | LE | | | | | | | D <sub>(MAX-P)</sub> | Maximum-duty-cycle, boost converter | | | 87.5% | | | | D <sub>(MAX-N)</sub> | Maximum-duty-cycle, inverting converter | | | 87.5% | | | | D <sub>(MIN-P)</sub> | Minimum-duty-cycle, boost converter | | | 12.5% | | | | D <sub>(MIN-N)</sub> | Minimum-duty-cycle, inverting converter | | | 12.5% | | | ### 6.7 Typical Characteristics At 25°C, unless otherwise noted. # 7 Parameter Measurement Information ### 表 1. List of Components | REFERENCE | SETUP | VALUE, DESCRIPTION | | | | |-----------|---------------------------|--------------------------------------------------|--|--|--| | C1, C2 | | 4.7 μF, ceramic, 6.3 V, X5R | | | | | C3 | | 0.1 µF, ceramic, 10 V, X5R | | | | | C4, C5 | | 4 x 4.7 μF, ceramic, 25 V, X7R | | | | | C6 | _ | 10 nF, ceramic, 16 V, X7R | | | | | C7 | | 4.7 nF, 50 V, C0G | | | | | C8 | | 220 nF, ceramic, 6.3 V, X5R | | | | | R1 | V <sub>POS</sub> = 10.5 V | 1 ΜΩ | | | | | K1 | V <sub>POS</sub> = 15 V | 975 kΩ | | | | | R2 | V <sub>POS</sub> = 10.5 V | 130 kΩ | | | | | R2 | V <sub>POS</sub> = 15 V | 85.8 kΩ | | | | | R3 | V <sub>NEG</sub> = −10 V | 1 ΜΩ | | | | | K3 | V <sub>NEG</sub> = −15 V | 1.3 ΜΩ | | | | | R4 | V <sub>NEG</sub> = −10 V | 121.2 kΩ | | | | | K4 | V <sub>NEG</sub> = −15 V | 104.8 kΩ | | | | | R7 | | 100 Ω | | | | | D1, D2 | | Schottky, 1 A, 20 V, Onsemi<br>MBRM120 | | | | | L1, L2 | _ | 4.7 μH, Epcos B82462-G4472 | | | | | Q1 | | MOSFET, p-channel, 12 V, 4 A,<br>Vishay Si2323DS | | | | 图 5. Parameter Measurement Setup ### 8 Detailed Description #### 8.1 Overview The TPS65131-Q1 is a dual-output dc-dc converter that generates two adjustable output voltages. One output voltage is positive (boost converter), the other is negative (inverting converter). The positive output is adjustable up to 15 V, the negative output is adjustable down to –15 V. The device operates with an input voltage range of 2.7 V to 5.5 V. Both converters (positive and negative output) work independently of each other. They share a common clock and a common voltage reference. A fixed-frequency, pulse-width-modulated (PWM) regulator controls both outputs separately. In general, each converter operates in continuous-conduction mode (CCM). To improve efficiency at light loads, the converters can operate in discontinuous-conduction mode (DCM). When the power-save mode is enabled, the converters automatically transition between CCM and DCM operation: As the load current decreases, the converter enters DCM mode. Power-save mode is individually configurable for both outputs. The transition as a function of the load current works independently for each converter. ### 8.2 Functional Block Diagram 版权 © 2012–2017, Texas Instruments Incorporated ### 8.3 Feature Description #### 8.3.1 Power Conversion Both converters operate in a fixed-frequency, PWM control scheme. The on-time of the internal switches varies depending on the input-to-output voltage ratio and the load. During the on-time, the inductors connected to the converters charge with current. In the remaining time, the off-time with a time period set by the fixed operating frequency, the inductors discharge into the output capacitors through the rectifier diodes. Usually at higher loads, the inductor currents are continuous. At lighter loads, the boost converter uses an additional internal switch to allow current to flow back to the input. This avoids inductor current becoming discontinuous in the boost converter. At the inverting converter, during light loads, the inductor current can become discontinuous. In this case, the control circuit of the inverting controller output automatically takes care of these changing conditions to operate always with an optimum control setup. #### 8.3.2 Control The controller circuits of both converters employ a fixed-frequency, multiple-feedforward controller topology. These circuits monitor input voltage, output voltage, and voltage drop across the switches. Changes in the operating conditions of the converters directly affect the duty cycle and must not take the indirect and slow way through the output voltage-control loops. A self-learning control corrects measurement errors in this feedforward system. An external capacitor damps the output to avoid output-voltage steps due to output changes of this self-learning control system. The voltage loops, determined by the error amplifiers, must only handle small signal errors. The error amplifiers feature internal compensation. Their inputs are the feedback voltages on the FBP and FBN pins. The device uses a comparison of these voltages with the internal reference voltage to generate an accurate and stable output voltage. ### 8.3.3 Output Rails Enable or Disable Both converters can be enabled or disabled individually. Applying a logic HIGH signal at the enable pins (ENP for the boost converter, ENN for the inverting converter) enables the corresponding output. After enabling, internal circuitry, necessary to operate the specific converter, then turns on, followed by the *Soft Start*. Applying a low signal at the enable ENP or ENN pin shuts down the corresponding converter. When both enable pins are low, the device enters shutdown mode, where all internal circuitry turns off. The device now consumes shutdown current flowing into the VIN pin. The output loads of the converters can be disconnected from the input, see *Load Disconnect*. #### 8.3.4 Load Disconnect The device supports completely disconnecting the load when the converters are disabled. For the inverting converter, the device turns off the internal PMOS switch. If the inverting converter is turned off, no dc current path remains which could discharge the battery or supply. This is different for the boost converter. The external rectifying diode, together with the boost inductor, form a dc current path which could discharge the battery or supply if any load connects to the output. The device has no internal switch to prevent current from flowing. For this reason, the device offers a PMOS gate control output (BSW) to enable and disable a PMOS switch in this dc current path, ideally directly between the boost inductor and battery. To be able to fully disconnect the battery, the forward direction of the parasitic backgate diode of this switch must point to the battery or supply. The external PMOS switch, which connects to BSW, turns on when the boost converter is enabled and turns off when the boost converter is disabled. #### 8.3.5 Soft Start Both converters have implemented soft-start functions. When each converter is enabled, the implemented switch current limit ramps up slowly to its nominal programmed value in typically 1 ms. The device includes this function to limit the input current during start-up to avoid high peak input currents, which could interfere with other systems connected to the same battery or supply. If the application includes the *Load Disconnect* PMOS switch, a current flows from the input to the output of the boost converter at the moment the PMOS switch becomes conducting. ### Feature Description (接下页) #### 8.3.6 Overvoltage Protection Both built-in converters (boost and inverter) have implemented individual overvoltage protection. If the feedback voltage under normal operation exceeds the nominal value by typically 5%, the corresponding converter shuts down immediately to protect any connected circuitry from possible damage. #### 8.3.7 Undervoltage Lockout An undervoltage lockout prevents the device from starting up and operating if the supply voltage at the VIN pin is lower than the undervoltage lockout threshold. For this case, the device automatically shuts down both converters when the supply voltage at VIN falls below this threshold. Nevertheless, parts of the control circuits remain active, which is different than device shutdown using EN inputs. The device includes the undervoltage lockout function to prevent device malfunction. ### 8.3.8 Overtemperature Shutdown The device automatically shuts down both converters if the implemented internal temperature sensor detects a chip temperature above the thermal shutdown temperature. It automatically starts operating again when the chip temperature falls below this threshold plus hysteresis threshold. The built-in hysteresis avoids undefined operation caused by ringing from shutdown and prevents operating at a temperature close to the overtemperature shutdown threshold. #### 8.4 Device Functional Modes #### 8.4.1 Power-Save Mode The power-save mode can improve efficiency at light loads. In power-save mode, the converter only operates when the output voltage falls below an device internally set threshold voltage. The converter ramps up the output voltage with one or several operating pulses and goes again into power-save mode once the inductor current becomes discontinuous. The PSN and PSP logic level selects between power-save mode and continuous-conduction mode. If the specific pins (PSP for the boost converter, PSN for the inverting converter) are HIGH, the power-save mode for the corresponding converter operates at light loads. Similary, a LOW on the PSP pin or PSN pin disables the power-save mode for the corresponding converter. ## 9 Application and Implementation 注 Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. ### 9.1 Application Information The TPS656131-Q1 boost converter output voltage, $V_{POS}$ , and the inverting converter output voltage, $V_{NEG}$ , require external components to set the required output voltages. The valid output voltage ranges are as shown in *Recommended Operating Conditions*). The passages below show typical application examples with different output voltage settings and guidance for external component choices. ### 9.2 Typical Applications ### 9.2.1 TPS65131-Q1 With $V_{POS} = 10.5 \text{ V}$ , $V_{NEG} = -10 \text{ V}$ 图 6. Typical Application Schematic With $V_{POS} = 10.5 \text{ V}$ , $V_{NEG} = -10 \text{ V}$ ### 9.2.1.1 Design Requirements This design example uses the following parameters: 表 2. Design Parameters | Design Parameter | Example Value | | | | |--------------------------------------------------|---------------------------------------------------------------------------|--------|--|--| | Input voltage range | 2.7 V to 5.5 V | | | | | Boost converter output voltage, V <sub>POS</sub> | $R1 = 1 \text{ M}\Omega$ $R2 = 130 \text{ k}\Omega$ $C9 = 6.8 \text{ pF}$ | 10.5 V | | | ### 表 2. Design Parameters (接下页) | Design Parameter | Example Value | | | | | | |------------------------------------------------------|--------------------------------------------|-------|--|--|--|--| | Inverting converter output voltage, V <sub>NEG</sub> | R3 = 1 MΩ<br>R4 = 121.2 kΩ<br>C10 = 7.5 pF | -10 V | | | | | In this example, the converters operate with power-save mode both enabled and disabled (see *Power-Save Mode*). #### 9.2.1.2 Detailed Design Procedure #### 9.2.1.2.1 Programming the Output Voltage #### 9.2.1.2.1.1 Boost Converter An external resistor divider adjusts the output voltage of the TPS65131-Q1 boost converter stage. Connect this divider to the FBP pin. The typical value of the voltage at the FBP pin is the reference voltage, which is 1.213 V. The maximum recommended output voltage at the boost converter is 15 V. To achieve appropriate accuracy, the current through the feedback divider should be about 100 times higher than the current into the FBP pin. Typical current into the FBP pin is 0.05 $\mu$ A, and the voltage across R2 is 1.213 V. Based on those values, the recommended value for R2 should be lower than 200 k $\Omega$ in order to set the divider current at 5 $\mu$ A or higher. Calculate the value of resistor R1, as a function of the needed output voltage (V<sub>POS</sub>), with 公式 1: $$R1 = R2 \times \left(\frac{V_{POS}}{V_{ref}} - 1\right)$$ (1) In this example, with R2 = 130 k $\Omega$ , choose R1 = 1 M $\Omega$ to set V<sub>POS</sub> = 10.5 V. #### 9.2.1.2.1.2 Inverting Converter An external resistor divider adjusts the output voltage of the TPS65131-Q1 inverting converter stage. Connect this divider to the FBN pin. Unlike the feedback divider at the boost converter, the reference point of the feedback divider is not GND, but $V_{ref}$ . So the typical value of the voltage at the FBN pin is 0 V. The minimum recommended output voltage at the inverting converter is –15 V. Feedback divider current considerations are similar to the considerations for the boost converter. For the same reasons, the feedback divider current should be in the range of 5 $\mu$ A or higher. The voltage across R4 is 1.213 V. Based on those values, the recommended value for R4 should be lower than 200 k $\Omega$ in order to set the divider current at the required value. Calculate the value of resistor R3, as a function of the needed output voltage ( $V_{NEG}$ ), with 公式 2: $$R3 = -R4 \times \left(\frac{V_{NEG}}{V_{ref}}\right) \tag{2}$$ In this example, with R4 = 121.2 k $\Omega$ k $\Omega$ , choose R3 = 1 M $\Omega$ to set $V_{NEG}$ = -10 V. #### 9.2.1.2.2 Inductor Selection An inductive converter normally requires two main passive components to store energy during the conversion. Therefore, each converter requires an inductor and a storage capacitor. To select the right inductor, it is recommended to keep the possible peak inductor current below the current-limit threshold of the power switch in the chosen configuration. For example, the current-limit threshold of the switch for the boost converter and for the inverting converters is nominally 1950 mA. The highest peak current through the switches and the inductor depends on the output load ( $I_{POS}$ , $I_{NEG}$ ), the input voltage ( $V_{I}$ ), and the output voltages ( $V_{POS}$ , $V_{NEG}$ ). Use $\Delta \vec{x}$ 3 to estimate the peak inductor current in the boost converter, $I_{(L-P)}$ . $\Delta \vec{x}$ 4 shows the corresponding formula for the inverting converter, $I_{(L-N)}$ . $$I_{(L-P)} = \frac{V_{POS}}{V_{I} \times 0.64} \times I_{POS}$$ (3) $$I_{(L-N)} = \frac{V_I - V_{NEG}}{V_I \times 0.64} \times I_{NEG}$$ (4) The second parameter for choosing the inductor is the desired current ripple in the inductor. Normally, it is advisable to work with a ripple of less than 20% of the average inductor current. A smaller ripple reduces the losses in the inductor, as well as output voltage ripple and EMI. But in the same way, output voltage regulation gets slower, causing higher voltage changes during fast load changes. In addition, a larger inductor usually increases the total system cost. Keep those parameters in mind and calculate the possible inductor value with \( \text{\( \)} \) 式 5 for the boost converter (L1) and 公式 6 for the inverting converter (L2). $$L1 = \frac{V_{I} \times (V_{POS} - V_{I})}{\Delta I_{(L-P)} \times f \times V_{POS}}$$ (5) $$L2 = \frac{V_I \times V_{NEG}}{\Delta I_{(L-N)} \times f \times (V_{NEG} - V_I)}$$ (6) The parameter f is the switching frequency. For the boost converter, $\Delta I_{(L-P)}$ is the ripple current in the inductor, that is, 20% of $I_{(L-P)}$ . Accordingly, for the inverting converter, $\Delta I_{(L-N)}$ is the ripple current in the inductor, that is, 20% of $I_{(L-N)}$ . $V_1$ is the input voltage, which is 3.3 V in this example. So, the calculated inductance value for the boost inductor is 5.1 µH and for the inverting converter inductor is 5.1 µH. With these calculated values and the calculated currents, it is possible to choose a suitable inductor. In typical applications, the recommendation is to choose a 4.7-µH inductor. The device is optimized to work with inductance values between 3.3 µH and 6.8 µH. Nevertheless, operation with higher inductance values may be possible in some applications. Perform detailed stability analysis in this case. Be aware of the possibility that load transients and losses in the circuit can lead to higher currents than estimated in 公式 3 and 公式 4. Also, the losses caused by magnetic hysteresis and conductor resistance are a major parameter for total circuit efficiency. The following table shows inductors from different suppliers used with the TPS65131-Q1 converter: | VENDOR <sup>(1)</sup> | INDUCTOR SERIES | |---------------------------------|-----------------| | EPCOS | B8246284-G4 | | Wurth Elektronik | 7447789XXX | | Wurth Elektronik | 744031XXX | | TDK | VLF3010 | | IDK | VLF4012 | | Cooper Electronics Technologies | SD12 | 表 3. List of Inductors ### 9.2.1.2.3 Capacitor Selection #### 9.2.1.2.3.1 Input Capacitor As a recommendation, choose an input capacitors of at least 4.7 µF for the input of the boost converter (INP) and accordingly for the input of the inverting converter (INN). This improves transient behavior of the regulators and EMI behavior of the total power-supply circuit. Choose a ceramic capacitor or a tantalum capacitor. For the use of a tantalum capcitor, an additional, smaller ceramic capacitor (100 nF) in parallel is required. Place the input capacitor(s) close to the input pins. ### 9.2.1.2.3.2 Output Capacitors One of the major parameters necessary to define the capacitance value of the output capacitor is the maximum allowed output voltage ripple of the converter. Two parameters, which are the capacitance and the equivalent series resitance (ESR), affect this ripple. It is possible to calculate the minimum capacitance needed for the defined ripple, supposing that the ESR is zero. Use 公式 7 for the boost-converter output capacitor (C4min) and 公式 8 for the inverting-converter output capacitor (C5min). $$C4min = \frac{I_{POS} \times (V_{POS} - V_{I})}{f \times \Delta V_{POS} \times V_{POS}}$$ $$C5min = \frac{I_{NEG} \times V_{NEG}}{f \times \Delta V_{NEG} \times (V_{NEG} - V_{I})}$$ (8) $$C5 \min = \frac{\frac{NEG \wedge VNEG}{f \times \Delta V_{NEG} \times (V_{NEG} - V_{I})}}{(8)}$$ <sup>(1)</sup> See Third-party Products Disclaimer The parameter f is the switching frequency. $\Delta V_{POS}$ and $\Delta V_{NEG}$ are the maximum allowed ripple voltages for each converter. Choosing a ripple voltage in the range of 10 mV requires a minimum capacitance of 12 $\mu$ F. The total ripple is larger due to the ESR of the output capacitor. Use $\Delta \vec{x}$ 9 for the boost converter and $\Delta \vec{x}$ 10 for the inverting converter to calculate this additional ripple component. $$\Delta V_{(ESR-P)} = I_{POS} \times R_{(ESR-C4)}$$ (9) $$\Delta V_{(ESR-N)} = I_{NEG} \times R_{(ESR-C5)}$$ (10) In this example, an additional ripple of 2 mV is the result of using a typical ceramic capacitor with an ESR in the $10\text{-m}\Omega$ range. The total ripple is the sum of the ripple caused by the capacitance and the ripple caused by the ESR of the capacitor. In this example, the total ripple is 10 mV. Load transients can create additional ripple. When the load current increases rapidly, the output capacitor must provide the additional current until the inductor current increases by the control loop which sets a higher on-time (duty cycle) of the main switch. The higher duty cycle results in longer inductor charging periods. The inductance itself also limits the rate of increase of the inductor current. When the load current decreases rapidly, the output capacitor must store the excess energy (stored in the inductor) until the regulator has decreased the inductor current by reducing the duty cycle. The recommendation is to use higher capacitance values, as the foregoing calculations show. #### 9.2.1.2.4 Rectifier Diode Selection Both converters (the boost and inverting converter) require rectifier diodes, D1 and D2. As a recommendation, to reduce losses, use Schottky diodes. The forward current rating needed is equal to the maximum output current. Consider that the maximum currents, $I_{POS}$ max and $I_{NEG}$ max, might differ for $V_{POS}$ and $V_{NEG}$ when choosing the diodes. #### 9.2.1.2.5 External P-MOSFET Selection During shutdown, when connected to a power supply, a path from the power supply to the positive output conducts through the inductor and an external diode. Optionally, in oder to fully disconnect the positive output $V_{POS}$ during shutdown, add an external p-MOSFET (Q1). The BSW pin controls the gate of the p-MOSFET. When choosing a proper p-MOSFET, the $V_{GS}$ and $V_{GD}$ voltage ratings must cover the input voltage range, the drain current rating must not be lower than the maximum input current flowing into the application, and conditions of the p-MOSFET operating area must fit. If there is no intention to use an external p-MOSFET, leave the BSW pin floating. #### 9.2.1.2.6 Stabilizing the Control Loop #### 9.2.1.2.6.1 Feedforward Capacitors As a recommendation, to speed up the control loop, place feedforward capacitors in the feedback divider, parallel to R1 (boost converter) and R3 (inverting converter). 公式 11 shows how to calculate the appropriate value for the boost converter, and 公式 12 for the inverting converter. $$C9 = \frac{6.8 \ \mu s}{R1} \tag{11}$$ $$C10 = \frac{7.5 \ \mu s}{R3} \tag{12}$$ In this application example, C9 = 6.8 pF and C10 = 7.5 pF match the choices of R1 and R3. To avoid coupling noise into the control loop from the feedforward capacitors, it is possible to place a series resistor to limit the bandwidth of the feedforward effect. Any value between 10 k $\Omega$ and 100 k $\Omega$ is suitable. The higher the resistance, the lower the noise coupled into the control loop system. #### 9.2.1.2.6.2 Compensation Capacitors The device features completely internally compensated control loops for both converters. The internal feedforward system has built-in error correction which requires external capacitors. As a recommendation, use a 10-nF capacitor at the CP pin of the boost converter and a 4.7-nF capacitor at the CN pin of the inverting converter. #### 9.2.1.3 Analog Supply Input Filter To ensure a noise free voltage supply of the IC, it is recommended to add an RC or LC filter between IIN and VIN pins. #### 9.2.1.3.1 RC-Filter For most applications an RC filter can be used with a resistance value of 100 $\Omega$ minimum and capacitor value of 0.1 $\mu$ F as in the application example $\aleph$ 6. #### 9.2.1.3.2 LC-Filter For applications where input voltages $V_I$ with a fast rising edge (slew rate $\geq$ 275 mV/ $\mu$ s) are expected, it is recommended to replace the resistor R7 with a ferrite bead to minimize the delay between the signals on IIN and VIN. A ferrite bead with the lowest possible DCR and a proper current rating should be selected - BLM18KG101TN1 for example. A conservative approach for the current rating specification is to set it at 1.5 times or twice the maximum input current. #### 表 4. List of Ferrite Beads | VENDOR | FERRITE BEAD SERIES | | | | |--------|---------------------|--|--|--| | Murata | BLMxKG | | | | #### 9.2.1.4 Thermal Information Implementation of integrated circuits in low-profile and fine-pitch surface-mount packages typically requires special attention to power dissipation. Many system-dependent issues, such as thermal coupling, airflow, added heatsinks and convection surfaces, and the presence of heat-generating components affect the power-dissipation limits of a given component. Three basic approaches for enhancing thermal performance follow. - Improving the power dissipation capability of the PCB design - Improving the thermal coupling of the component to the PCB - Introducing airflow to the system The recommended device junction temperature range, $T_J$ , is $-40^{\circ}\text{C}$ to $125^{\circ}\text{C}$ . The thermal resistance of the 24-pin QFN, 4-mm × 4-mm package (RGE) is $R_{\theta JA} = 34.1^{\circ}\text{C/W}$ . The recommended operating ambient temperature range for the device is $T_A = -40^{\circ}\text{C}$ to $105^{\circ}\text{C}$ . Use $\Delta \vec{x}$ 13 to calculate the maximum power dissipation, $P_D$ max, as a function of $T_A$ . In this equation, use $T_J = 125^{\circ}\text{C}$ to operate the device within the recommended temperature range, use $T_J = T_{(TS)}$ to determine the absolute maximum threshold when the device might go into thermal shutdown. If the maximum ambient temperature of the application is lower, more heat dissipation is possible. $$P_{D} \max = \frac{T_{J} - T_{A}}{R_{\theta J A}}$$ (13) ### 9.2.1.5 Application Curves 图 9. Inverting Converter (V<sub>NEG</sub>) Efficiency vs Output Current 图 10. Inverting Converter (V<sub>NEG</sub>) Efficiency vs Output Current ## 9.2.2 TPS65131-Q1 With $V_{POS} = 5.5 \text{ V}$ , $V_{NEG} = -5 \text{ V}$ #### 9.2.2.1 Design Requirements The design procedure for this setup is similar to the first example, see *Detailed Design Procedure*. Change the feedback dividers to set the output voltage, see *Programming the Output Voltage*. Further, choose the feedforward capacitors according to *Feedforward Capacitors*. 表 5 shows the components being changed. See 图 6. 表 5. Design Parameters | Design Parameter | Examp | le Value | | |------------------------------------------------------|-------------------------------------------|----------|--| | Input voltage range | 2.7 V t | to 5.5 V | | | Boost converter output voltage, V <sub>POS</sub> | R1 = 390 kΩ<br>R2 = 110 kΩ<br>C9 = 18 pF | 5.5 V | | | Inverting converter output voltage, V <sub>NEG</sub> | R3 = 620 kΩ<br>R4 = 150 kΩ<br>C10 = 12 pF | –5 V | | In this example, the converters are operated with power-save mode both enabled and disabled (see Power-Save Mode). ### 9.2.2.2 Application Curves Current # 9.2.3 TPS65131-Q1 With $V_{POS} = 15 \text{ V}, V_{NEG} = -15 \text{ V}$ #### 9.2.3.1 Design Requirements The design procedure for this setup is similar to the first example, see *Detailed Design Procedure*. Change the feedback dividers to set the output voltage, see *Programming the Output Voltage*. Further, choose the feedforward capacitors according to *Feedforward Capacitors*. 表 6 shows the components being changed. See 图 6. 表 6. Design Parameters | Design Parameter | Examp | le Value | | |------------------------------------------------------|----------------------------------------------|----------|--| | Input voltage range | 2.7 V t | o 5.5 V | | | Boost converter output voltage, V <sub>POS</sub> | R1 = 975 kΩ<br>R2 = 85.8 kΩ<br>C9 = 6.8 pF | 15 V | | | Inverting converter output voltage, V <sub>NEG</sub> | R3 = 1.3 MΩ<br>R4 = 104.8 kΩ<br>C10 = 5.6 pF | –15 V | | In this example, the converters operate with power-save mode both enabled and disabled (see Power-Save Mode). ### 9.2.3.2 Application Curves ### 10 Power Supply Recommendations The TPS65131-Q1 input voltage ranges from 2.7 V to 5.5 V. Consequently, the supply can come, for example, from a 3.3-V or 5-V rail. If the device starts into load during the *Soft Start* phase, the drawn input current can be higher than during post-start operation. Consider the application requirements when selecting the power supply. To avoid unintended toggling of the *Undervoltage Lockout*, connect the TPS65131-Q1 via a low-impedance path to the power supply. ### 11 Layout ### 11.1 Layout Guidelines As for all switching power supplies, the layout is an important step in the design, especially at high peak currents and high switching frequencies. Improper layout might show the symptoms of poor line or load regulation, ground and output voltage shifts, stability issues, unsatisfying EMI behavior or worsened efficiency. Therefore, use wide and short traces for the main current paths and for the power ground tracks. The input capacitors (C1, C2, C3), output capacitors (C4, C5), the inductors (L1, L2), and the rectifying diodes (D1, D2) should be placed as close as possible to the IC to keep parasitic inductances low. Use a wide PGND plane. Connect the analog ground pin (AGND) to the PGND plane. Further, connect the PGND plane with the exposed thermal pad. Place the feedback dividers as close as possible to the control pin (boost converter) or the VREF pin (inverting converter) of the IC. ### 11.2 Layout Example 图 42. TPS65131-Q1 Layout Recommendation ### 12 器件和文档支持 ### 12.1 器件支持 #### 12.1.1 Third-Party Products Disclaimer TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE. ### 12.2 商标 PowerPAD is a trademark of Texas Instruments. ### 12.3 静电放电警告 这些装置包含有限的内置 ESD 保护。 存储或装卸时,应将导线一起截短或将装置放置于导电泡棉中,以防止 MOS 门极遭受静电损伤。 ### 12.4 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. ### 13 机械、封装和可订购信息 以下页中包括机械、封装和可订购信息。这些信息是针对指定器件提供的最新数据。这些数据会在无通知且不对本文档进行修订的情况下发生改变。要获得这份数据表的浏览器版本,请查阅左侧导航栏。 ### PACKAGE OPTION ADDENDUM 10-Dec-2020 #### PACKAGING INFORMATION | Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------| | TPS65131TRGERQ1 | ACTIVE | VQFN | RGE | 24 | 3000 | RoHS & Green | NIPDAU | Level-3-260C-168 HR | -40 to 105 | 2U65131<br>Q1 | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # **PACKAGE MATERIALS INFORMATION** www.ti.com 3-Jun-2022 ### TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |---|-----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | ĺ | TPS65131TRGERQ1 | VQFN | RGE | 24 | 3000 | 330.0 | 12.4 | 4.25 | 4.25 | 1.15 | 8.0 | 12.0 | Q2 | # **PACKAGE MATERIALS INFORMATION** www.ti.com 3-Jun-2022 ### \*All dimensions are nominal | Ì | Device | Device Package Type | | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | |---|-----------------|---------------------|-----|------|------|-------------|------------|-------------|--| | ı | TPS65131TRGERQ1 | VQFN | RGE | 24 | 3000 | 356.0 | 356.0 | 35.0 | | Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details. 4204104/H #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. - 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance. NOTES: (continued) - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. NOTES: (continued) 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. ### 重要声明和免责声明 TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。 这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。 这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。 TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 TI 反对并拒绝您可能提出的任何其他或不同的条款。 邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022,德州仪器 (TI) 公司