TPS62090-Q1

# 具有 DCS-Control 的 TPS62090-Q1 3A 高效自动同步降压转换器

## 1 特性

- 符合汽车应用要求
- 具有符合 AEC-Q100 标准的下列特性:
  - 器件温度等级 1: 40°C 至 125°C 工作结温范 韦
  - 器件 HBM ESD 分类等级 H2
  - 器件 CDM ESD 分类等级 C6
- 输入电压范围为 2.5V 至 6V
- DCS-Control
- 转换器效率 95%
- 省电模式
- 20µA 运行静态电流
- 100% 占空比,可实现超低压降
- 2.8MHz 和 1.4MHz 典型开关频率
- 0.8V 至 V<sub>IN</sub> 可调节输出电压
- 输出放电功能
- 可调软启动
- 断续短路保护
- 输出电压跟踪
- 宽输出电容选择
- 采用 3mm × 3mm 16 引脚 QFN 封装
- 推出的新产品: TPS62813-Q1 采用具有可湿性侧 面的 2mm×3mm QFN 封装的 6V 降压转换器

## 2 应用

- 汽车应用
- 分布式电源
- 处理器电源
- 电池供电的应用



## 3 说明

TPS62090-Q1 器件系列是一种高频同步降压转换器, 经优化具有小设计尺寸和高效率,适用于电池供电型应 用。为了更大限度地提高效率,该系列转换器以 2.8MHz 至 1.4MHz 的标称开关频率在脉宽调制 (PWM) 模式下工作,并且会在轻负载电流条件下自动 进入节能工作模式。当用于分布式电源和负载点调节 时,这些器件允许对其他电压轨的电压进行跟踪,并且 允许采用介于 10µF 至 150µF 范围内甚至更高的输出 电容。、通过使用 DCS-Control 拓扑,这些器件可实 现出色的负载瞬态性能和精确的输出稳压。

输出电压启动斜坡由 SS 引脚控制,从而支持作为独立 电源运行或采用跟踪配置。通过配置使能和电源正常引 脚也有可能实现电源时序。在节能模式下,这些器件静 态工作电流的典型值为 20uA。自动进入省电模式,并 且在整个负载电流范围内以无缝方式保持高效率。

#### 封装信息

| 器件型号        | 封装 <sup>(1)</sup> | 封装尺寸 <sup>(2)</sup> |  |  |
|-------------|-------------------|---------------------|--|--|
| TPS62090-Q1 | RGT ( QFN , 16 )  | 3.00mm × 3.00mm     |  |  |

- (1) 有关更多信息,请参阅节10。
- 封装尺寸(长×宽)为标称值,并包括引脚(如适用)。





## **Table of Contents**

| 1 特性                                 |
|--------------------------------------|
| 2 应用                                 |
|                                      |
| 3 说明                                 |
| 4 Pin Configuration and Functions    |
| 5 Specifications                     |
| 5.1 Absolute Maximum Ratings         |
| 5.2 ESD Ratings                      |
| 5.3 Recommended Operating Conditions |
| 5.4 Thermal Information              |
| 5.5 Electrical Characteristics       |
| 5.6 Typical Characteristics          |
| 6 Detailed Description               |
| 6.1 Overview                         |
| 6.2 Functional Block Diagram         |
| 6.3 Feature Description              |
| 6.4 Device Functional Modes1         |
| 7 Application and Implementation     |

| 7.17   | Application information            | IJ |
|--------|------------------------------------|----|
| 7.2    | Typical Application1               | 13 |
| 7.3    | System Examples1                   | 19 |
| 7.4 I  | Power Supply Recommendations2      | 20 |
| 7.5 I  | Layout2                            | 20 |
| 8 器件   | 和文档支持2                             | 21 |
| 8.1    | 器件支持2                              | 21 |
| 8.2    | 文档支持2                              | 21 |
|        | 接收文档更新通知2                          |    |
| 8.4    | 支持资源2                              | 21 |
| 8.5    | 商标2                                | 21 |
| 8.6    | 静电放电警告2                            | 21 |
| 8.7    | 术语表2                               | 21 |
| 9 Revi | ision History2                     | 22 |
|        | chanical, Packaging, and Orderable |    |
|        | rmation2                           | 22 |
|        |                                    |    |

# **4 Pin Configuration and Functions**



The exposed thermal pad is connected to AGND.

## 图 4-1. RGT Package 16-Pin QFN With Exposed Thermal Pad (Top View)

表 4-1. Pin Functions

| PIN                       |        | TYPE <sup>(1)</sup> | DESCRIPTION                                                                                                                                                                                                                                                                                           |  |  |  |  |  |
|---------------------------|--------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| NAME                      | NO.    | ITPE                | DEGORIF HON                                                                                                                                                                                                                                                                                           |  |  |  |  |  |
| AGND                      | 6      | _                   | Analog ground                                                                                                                                                                                                                                                                                         |  |  |  |  |  |
| AVIN                      | 10     | I                   | Bias supply input voltage pin                                                                                                                                                                                                                                                                         |  |  |  |  |  |
| CN                        | 8      | I/O                 | Internal charge-pump flying capacitor. Connect a 10-nF capacitor between CP and CN.                                                                                                                                                                                                                   |  |  |  |  |  |
| СР                        | 7      | I/O                 | Internal charge-pump flying capacitor. Connect a 10-nF capacitor between CP and CN.                                                                                                                                                                                                                   |  |  |  |  |  |
| EN                        | 13     | 1                   | Device enable. To enable the device this pin must be pulled high. Pulling this pin low disables the device. This pin has a pulldown resistor of typically 400 k $\Omega$ , which is active when EN is low.                                                                                            |  |  |  |  |  |
| Exposed<br>Thermal<br>Pad | _      | _                   | The exposed thermal pad is connected to AGND. This pin must be soldered for mechanical reliability.                                                                                                                                                                                                   |  |  |  |  |  |
| FB                        | 5      | I                   | Feedback pin of the device. For the adjustable version, connect a resistor divider to set the output voltage.                                                                                                                                                                                         |  |  |  |  |  |
| FREQ                      | 3      | I                   | This pin selects the switching frequency of the device. FREQ = Low sets the typical switching frequency to 2.8 MHz. FREQ = High sets the typical switching frequency to 1.4 MHz. This pin has an active pulldown resistor of typically 400 k $\Omega$ and can be left floating for 2.8-MHz operation. |  |  |  |  |  |
| PG                        | 4      | 0                   | Power good open-drain output. This pin is high impedance if the output voltage is within regulation. This pin is pulled low if the output is below the nominal value. The pullup resistor can not be connected to any voltage higher than the input voltage of the device.                            |  |  |  |  |  |
| PGND                      | 14, 15 | _                   | Power ground connection                                                                                                                                                                                                                                                                               |  |  |  |  |  |
| PVIN                      | 11, 12 | I                   | Power supply input voltage pin                                                                                                                                                                                                                                                                        |  |  |  |  |  |
| ss                        | 9      | 1                   | Soft-start control pin. A capacitor is connected to this pin and sets the soft-start time. Leaving this pin floating sets the minimum start-up time.                                                                                                                                                  |  |  |  |  |  |
| SW                        | 1, 2   | I/O                 | Switch pin of the power stage                                                                                                                                                                                                                                                                         |  |  |  |  |  |
| vos                       | 16     | I                   | Output voltage sense pin. This pin must be connected to the output voltage.                                                                                                                                                                                                                           |  |  |  |  |  |

(1) I = input, O = output



## **5 Specifications**

## 5.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)(1)

|                                                |                                   | MIN   | MAX                   | UNIT |  |
|------------------------------------------------|-----------------------------------|-------|-----------------------|------|--|
|                                                | PVIN, AVIN, FB, SS, EN, FREQ, VOS | - 0.3 | 7                     |      |  |
| Voltage <sup>(2)</sup>                         | SW, PG                            | - 0.3 | V <sub>IN</sub> + 0.3 | V    |  |
|                                                | CN, CP                            | -0.3  | V <sub>IN</sub> + 7   |      |  |
| Power Good sink current, PG                    |                                   |       | 1                     | mA   |  |
| Operating junction temperature, T <sub>J</sub> |                                   | - 40  | 150                   | °C   |  |
| Storage temperature, T <sub>stg</sub>          |                                   | - 65  | 150                   | °C   |  |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device

## 5.2 ESD Ratings

|                    |                         |                                                         | VALUE | UNIT |
|--------------------|-------------------------|---------------------------------------------------------|-------|------|
| V                  | Electrostatic discharge | Human-body model (HBM), per AEC Q100-002 <sup>(1)</sup> | ±2500 | \/   |
| V <sub>(ESD)</sub> | Liectiostatic discharge | Charged-device model (CDM), per AEC Q100-011            | ±1500 | V    |

<sup>(1)</sup> AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

## **5.3 Recommended Operating Conditions**

For additional information, see # 7.1.

|                 |                                | MIN  | MAX | UNIT |
|-----------------|--------------------------------|------|-----|------|
| V <sub>IN</sub> | Input voltage                  | 2.5  | 6   | V    |
| TJ              | Operating junction temperature | - 40 | 125 | °C   |

## 5.4 Thermal Information

|                        |                                              | TPS62090-Q1 |      |  |
|------------------------|----------------------------------------------|-------------|------|--|
|                        | THERMAL METRIC <sup>(1)</sup>                | RGT (QFN)   | UNIT |  |
|                        |                                              | 16 PINS     |      |  |
| R <sub>0</sub> JA      | Junction-to-ambient thermal resistance       | 45.6        | °C/W |  |
| R <sub>θ JC(top)</sub> | Junction-to-case (top) thermal resistance    | 58.9        | °C/W |  |
| R <sub>0</sub> JB      | Junction-to-board thermal resistance         | 19          | °C/W |  |
| ψJT                    | Junction-to-top characterization parameter   | 1.1         | °C/W |  |
| ψ ЈВ                   | Junction-to-board characterization parameter | 19          | °C/W |  |
| R <sub>θ</sub> JC(bot) | Junction-to-case (bottom) thermal resistance | 4           | °C/W |  |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

Product Folder Links: TPS62090-Q1 English Data Sheet: SLVSC55

Copyright © 2025 Texas Instruments Incorporated

<sup>(2)</sup> All voltage values are with respect to network ground terminal.

## **5.5 Electrical Characteristics**

 $V_{IN}$  = 3.6 V,  $T_J$  = -40°C to 125°C, typical values are at  $T_J$  = 25°C (unless otherwise noted)

|                    | PARAMETER                                    | TEST                                                                                                                 | CONDITIONS                                                                     | MIN    | TYP    | MAX      | UNIT |
|--------------------|----------------------------------------------|----------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------|--------|--------|----------|------|
| SUPPL              | _Y                                           |                                                                                                                      |                                                                                |        |        |          |      |
| V <sub>IN</sub>    | Input voltage range                          |                                                                                                                      |                                                                                | 2.5    |        | 6        | V    |
| I <sub>QIN</sub>   | Quiescent current                            | Not switching, FB = FB +5 %, In                                                                                      |                                                                                | 20     |        | μA       |      |
| I <sub>sd</sub>    | Shutdown current                             | Into PVIN and AVIN                                                                                                   |                                                                                | 0.6    | 5      | μA       |      |
|                    | Undervoltage lockout threshold               | V <sub>IN</sub> falling                                                                                              |                                                                                | 2.1    | 2.2    | 2.3      | V    |
| UVLO               | Undervoltage lockout hysteresis              |                                                                                                                      |                                                                                |        | 200    |          | mV   |
|                    | Thermal shutdown                             | Temperature rising                                                                                                   | emperature rising                                                              |        | 150    |          | °C   |
|                    | Thermal shutdown hysteresis                  |                                                                                                                      |                                                                                |        | 20     |          | °C   |
| CONTI              | ROL SIGNALS EN, FREQ                         |                                                                                                                      |                                                                                |        |        |          |      |
| V <sub>H</sub>     | High level input voltage                     | V <sub>IN</sub> = 2.5 to 6 V                                                                                         |                                                                                | 1      | 0.65   |          | V    |
| VL                 | Low level input voltage                      | V <sub>IN</sub> = 2.5 to 6 V                                                                                         |                                                                                |        | 0.6    | 0.4      | V    |
| I <sub>lkg</sub>   | Input leakage current                        | EN, FREQ = GND or V <sub>IN</sub>                                                                                    |                                                                                |        | 10     | 100      | nA   |
| R <sub>PD</sub>    | Pulldown resistance                          |                                                                                                                      |                                                                                |        | 400    |          | kΩ   |
| SOFT               | START                                        | 1                                                                                                                    |                                                                                | ,      |        |          |      |
| I <sub>SS</sub>    | Soft-start current                           |                                                                                                                      |                                                                                | 6.3    | 7.5    | 8.7      | μA   |
| POWE               | R GOOD                                       | 1                                                                                                                    |                                                                                |        |        |          |      |
|                    |                                              | Output voltage rising                                                                                                |                                                                                |        | 95%    |          |      |
| $V_{th}$           | Power good threshold                         | Output voltage falling                                                                                               |                                                                                |        | 90%    |          |      |
| VL                 | Low level voltage                            | I <sub>(sink)</sub> = 1 mA                                                                                           |                                                                                |        |        | 0.4      | V    |
| I <sub>PG</sub>    | PG sinking current                           |                                                                                                                      |                                                                                |        |        | 1        | mA   |
| I <sub>lkg</sub>   | Leakage current                              | V <sub>PG</sub> = 3.6 V                                                                                              |                                                                                |        | 10     | 200      | nA   |
|                    | R SWITCH                                     | <u> </u>                                                                                                             |                                                                                |        |        |          |      |
| R <sub>DS(on</sub> | High-side FET on-resistance                  | I <sub>SW</sub> = 500 mA                                                                                             |                                                                                |        | 50     |          | mΩ   |
| )<br>)             | Low-side FET on-resistance                   | I <sub>SW</sub> = 500 mA                                                                                             |                                                                                |        | 40     |          | mΩ   |
| I <sub>LIM</sub>   | High-side FET switch current limit           |                                                                                                                      |                                                                                | 3.7    | 4.6    | 5.5      | Α    |
| LIIVI              |                                              | FREQ = GND, I <sub>OUT</sub> = 3 A                                                                                   |                                                                                |        | 2.8    |          | MHz  |
| $f_s$              | Switching frequency                          | FREQ = VIN, I <sub>OUT</sub> = 3 A                                                                                   |                                                                                |        | 1.4    |          | MHz  |
| OUTPL              | JT                                           | , , , ,                                                                                                              |                                                                                |        |        |          |      |
| V <sub>s</sub>     | Output voltage                               |                                                                                                                      |                                                                                | 0.8    |        | $V_{IN}$ | V    |
| R <sub>od</sub>    | Output discharge resistor                    | EN = GND, V <sub>OUT</sub> = 1.8 V                                                                                   |                                                                                |        | 200    |          | Ω    |
| V <sub>FB</sub>    | Feedback regulation voltage                  | , 301                                                                                                                |                                                                                |        | 0.8    |          | V    |
| 10                 |                                              |                                                                                                                      | I <sub>OUT</sub> = 1 A, PWM mode                                               | - 1.4% |        | 1.4%     |      |
|                    |                                              |                                                                                                                      | I <sub>OUT</sub> = 0 mA, FREQ = 2.8 MHz, V <sub>OUT</sub><br>≥ 0.8 V, PFM mode | - 1.4% |        | 3%       |      |
| $V_{FB}$           | Feedback voltage accuracy <sup>(1)</sup> (2) | V <sub>IN</sub> ≥ V <sub>OUT</sub> + 1 V                                                                             | I <sub>OUT</sub> = 0 mA, FREQ = 1.4 MHz, V <sub>OUT</sub><br>≥ 1.2 V, PFM mode | - 1.4% |        | 3%       |      |
|                    |                                              |                                                                                                                      | I <sub>OUT</sub> = 0 mA, FREQ = 1.4 MHz, V <sub>OUT</sub> < 1.2 V, PFM mode    | - 1.4% |        | 3.7%     |      |
| I <sub>FB</sub>    | Feedback input bias current                  | V <sub>FB</sub> = 0.8 V                                                                                              |                                                                                |        | 10     | 100      | nA   |
|                    |                                              | V <sub>IN</sub> ≥ V <sub>OUT</sub> + 1 V, fixed output                                                               | I <sub>OUT</sub> = 1 A, PWM mode                                               | - 1.4% |        | 1.4%     |      |
| V <sub>OUT</sub>   | Output voltage accuracy <sup>(2)</sup>       | voltage, f = 2.8 MHz, L = 0.47<br>µH, C <sub>OUT</sub> = 22 µF or f = 1.4<br>MHz, L = 1 µH, C <sub>OUT</sub> = 22 µF | I <sub>OUT</sub> = 0 mA, FREQ = high and low,<br>PFM mode                      | - 1.4% |        | 2.5%     |      |
|                    | Line regulation                              | V <sub>OUT</sub> = 1.8 V, PWM operation                                                                              |                                                                                |        | 0.016% |          | V    |
|                    | Load regulation                              | V <sub>OUT</sub> = 1.8 V, PWM operation                                                                              |                                                                                |        | 0.04%  |          | Α    |

<sup>1)</sup> For output voltages < 1.2 V, use a 2 × 22 μF output capacitance to achieve 3% output voltage accuracy.

5

<sup>(2)</sup> For more information, see # 6.4.2.



## **5.6 Typical Characteristics**





## **6 Detailed Description**

#### 6.1 Overview

The TPS62090Q synchronous switched mode converter is based on DCS-Control (Direct Control with Seamless transition into power save mode). DCS-Control is an advanced regulation topology that combines the advantages of hysteretic and voltage mode control.

The DCS-Control topology operates in Pulse Width Modulation (PWM) mode for medium to heavy load conditions and in power save mode at light load currents. In PWM, the converter operates with nominal switching frequency of 2.8 MHz or 1.4 MHz, having a controlled frequency variation over the input voltage range. As the load current decreases, the converter enters power save mode, reducing the switching frequency and minimizing the IC quiescent current to achieve high efficiency over the entire load current range. DCS-Control supports both operation modes (PWM and PFM) using a single building block with a seamless transition from PWM to power save mode without effecting the output voltage. The TPS62090Q device offers excellent DC-voltage regulation and load transient regulation, combined with low output voltage ripple, to minimize interference with RF circuits.

### 6.2 Functional Block Diagram



Copyright © 2016, Texas Instruments Incorporated

(2) The resistors are disconnected when the pins are high.

#### **6.3 Feature Description**

#### 6.3.1 Enable and Disable (EN)

The device is enabled by setting the EN pin to a logic high. Accordingly, shutdown mode is forced if the EN pin is pulled low with a shutdown current of typically 0.6  $\mu$ A. In shutdown mode, the internal power switches as well as the entire control circuitry are turned off. An internal resistor of 200  $\Omega$  discharges the output through the VOS pin smoothly. An internal pulldown resistor of 400 k $\Omega$  is connected to the EN pin when the EN pin is low. The pulldown resistor is disconnected when the EN pin is high.

#### 6.3.2 Soft Start (SS) and Hiccup Current Limit During Start-Up

$$t_{SS} = C_{SS} \times \frac{1.25 \text{V}}{7.5 \mu \text{A}}$$
 (1)

$$V_{FB} = \frac{V_{SS}}{1.56} \tag{2}$$

During start-up, the switch current limit is reduced to 1/3 (approximately 1.5 A) of the typical current limit of 4.6 A. After the output voltage exceeds typically 0.6 V, the current limit is released to the nominal value. The device provides a reduced load current of approximately 1.5 A when the output voltage is below typically 0.6 V. Due to this, a small or no soft-start time can trigger the short-circuit protection during start-up especially for larger output capacitors. This is avoided by using a larger soft-start capacitance to extend the soft-start time. See # 6.3.4 for details of the reduced current limit during start-up. Leaving the soft-start pin floating sets the minimum start-up time (around 50 µs).

#### 6.3.3 Voltage Tracking (SS)

The SS pin is externally driven by another voltage source to achieve output voltage tracking. The application circuit is shown in § 6-1. The internal reference voltage follows the voltage at the SS pin with a fraction of 1.56 until the internal reference voltage of 0.8 V is reached. The device achieves ratiometric or coincidental (simultaneous) output tracking, as shown in § 6-2.



图 6-1. Output Voltage Tracking

Product Folder Links: TPS62090-Q1





图 6-2. Voltage Tracking Options

The R2 value must be set properly to achieve accurate voltage tracking by taking 7.5- $\mu$ A soft start-up current into account. 1 k $\Omega$  or smaller is a sufficient value for R2.

For decreasing the SS pin voltage, the device does not sink current from the output when the device is in power save mode. So the resulting decreases of the output voltage can be slower than the SS pin voltage if the load is light. When driving the SS pin with an external voltage, do not exceed the voltage rating of the SS pin which is 7 V.

#### 6.3.4 Short-Circuit Protection (Hiccup Mode)

The device is protected against hard short circuits to GND and overcurrent events. This protection is implemented by a two-level short-circuit protection. During start-up and when the output is shorted to GND, the switch current limit is reduced to 1/3 of the typical current limit of 4.6 A. When the output voltage exceeds typically 0.6 V, the current limit is released to the nominal value. The full current limit is implemented as a hiccup current limit. After the internal current limits are triggered 32 times, the device stops switching and starts a new start-up sequence after a typical delay time of  $66~\mu S$  passed by. The device continues in this cycle until the high current condition is released.

#### 6.3.5 Output Discharge Function

To make sure the device starts up under the defined conditions, the output discharges through the VOS pin with a typical discharge resistor of 200  $\,^{\Omega}$  whenever the device shuts down. This discharge happens when the device is disabled or if thermal shutdown, undervoltage lockout or short-circuit hiccup mode is triggered.

#### 6.3.6 Power Good Output (PG)

The power good output is low when the output voltage is below the nominal value. The power good becomes high impedance after the output is within 5% of regulation. The PG pin is an open-drain output and is specified to typically sink up to 1 mA. This output requires a pullup resistor to be monitored properly. The pullup resistor cannot be connected to any voltage higher than the input voltage of the device. The PG output is low when the device is disabled, in thermal shutdown, or in UVLO. The PG output can be left floating if unused.

## 6.3.7 Frequency Set Pin (FREQ)

The FREQ pin is a digital logic input which sets the nominal switching frequency. Pulling this pin to GND sets the nominal switching frequency to 2.8 MHz and pulling this pin high sets the nominal switching frequency to 1.4 MHz. Because this pin changes the switching frequency, it also changes the on-time during PFM mode. At 1.4 MHz the on-time is twice the on-time as operating at 2.8 MHz. This pin has an active pulldown resistor of typically 400 k  $\Omega$ . For applications where efficiency is of highest importance, a lower switching frequency must be selected. A higher switching frequency allows the use of smaller external components, faster load transient response, and lower output voltage ripple when using same L-C values.

#### 6.3.8 Undervoltage Lockout (UVLO)

To avoid mis-operation of the device at low input voltages, an undervoltage lockout is included. UVLO shuts down the device at input voltages lower than typically 2.2 V with a 200-mV hysteresis.

#### 6.3.9 Thermal Shutdown

The device enters thermal shutdown after the junction temperature exceeds typically 150°C with a 20°C hysteresis.

#### 6.3.10 Charge Pump (CP, CN)

The CP and CN pins must attach to an external 10-nF capacitor to complete a charge pump for the gate driver. This capacitor must be rated for the input voltage. TI does not recommend connecting any other circuits to the CP or CN pins.

#### 6.4 Device Functional Modes

#### 6.4.1 Pulse Width Modulation Operation

At medium to heavy load currents, the device operates with PWM at a nominal switching frequency of 2.8 MHz or 1.4 MHz depending on the setting of the FREQ pin. As the load current decreases, the converter enters the power save mode operation reducing the switching frequency. The device enters power save mode at the boundary to discontinuous conduction mode (DCM).

## 6.4.2 Power Save Mode Operation

As the load current decreases, the converter enters power save mode operation. During power save mode, the converter operates with reduced switching frequency in PFM mode and with a minimum quiescent current while maintaining high efficiency. The power save mode is based on a fixed on-time architecture following 方程式 3. When operating at 1.4 MHz, the on-time is twice as long as the on-time for 2.8-MHz operation, resulting in larger output voltage ripple, as shown in 图 7-11 and 图 7-12, and slightly higher output voltage at no load, as shown in 图 7-8 and 图 7-9. To have the same output voltage ripple at 1.4 MHz during PFM mode, either the output capacitor or the inductor value must be increased. As an example, operating at 2.8 MHz using 0.47-µH inductor gives the same output voltage ripple as operating with 1.4 MHz using 1-µH inductor.

$$ton_{2.8MHz} = \frac{V_{OUT}}{V_{IN}} \times 360 \text{ns}$$

$$ton_{1.4MHz} = \frac{V_{OUT}}{V_{IN}} \times 360 \text{ns} \times 2$$

$$f = \frac{2 \times I_{OUT}}{ton^2 \left(1 + \frac{V_{IN} - V_{OUT}}{V_{OUT}}\right) \times \frac{V_{IN} - V_{OUT}}{L}}$$
(3)

In power save mode the output voltage rises slightly above the nominal output voltage in PWM mode, as shown in 3.7-8 and 7.9. This effect is reduced by increasing the output capacitance or the inductor value. This effect is also reduced by programming the output voltage of the TPS62090Q lower than the target value. As an example, if the target output voltage is 3.3 V, then the TPS62090Q is programmed to 3.3 V - 0.8%. As a result the output voltage accuracy is now - 2.2% to +2.2% instead of - 1.4% to 3%. The output voltage accuracy in PFM operation is reflected in the 5.5 table and given for a 22- $\mu$ F output capacitance.

#### 6.4.3 Low-Dropout Operation (100% Duty Cycle)

The device offers low input to output voltage difference by entering 100% duty cycle mode. In this mode the high-side MOSFET switch is constantly turned on which is particularly useful in battery-powered applications to achieve longest operation time by taking full advantage of the whole battery voltage range. The minimum input voltage where the output voltage falls below the nominal regulation value is given by 方程式 4.

Copyright © 2025 Texas Instruments Incorporated

提交文档反馈

11



$$V_{IN (min)} = V_{OUT} + I_{OUT} \times (R_{DS(on)} + R_L)$$

## (4)

## Where

- R<sub>DS(on)</sub> = High side FET on-resistance
   R<sub>L</sub> = DC resistance of the inductor



## 7 Application and Implementation

## 备注

以下应用部分中的信息不属于 TI 器件规格的范围,TI 不担保其准确性和完整性。TI 的客 户应负责确定器件是否适用于其应用。客户应验证并测试其设计,以确保系统功能。

## 7.1 Application Information

The TPS62090-Q1 device is a high-frequency, synchronous, step-down converter optimized for small solution size, high efficiency, and is suitable for battery-powered applications.

## 7.2 Typical Application



Copyright © 2016, Texas Instruments Incorporated

图 7-1. Test Circuit

#### 7.2.1 Design Requirements

表 7-1 is a recommended list of components for the test circuit in 图 7-1.

## 表 7-1. List of Components

| REFERENCE  | DESCRIPTION                         | MANUFACTURER                                           |
|------------|-------------------------------------|--------------------------------------------------------|
| TPS62090Q  | High efficiency step-down converter | Texas Instruments                                      |
| L1         | Inductor: 1 μH, 0.47 μH, 0.4 μH     | Coilcraft XFL4020-102, XAL4020-401, TOKO DEF252012-R47 |
| C1         | Ceramic capacitor: 10 μF, 22 μF     | (6.3-V, X5R, 0603), (6.3-V, X5R, 0805)                 |
| C2         | Ceramic capacitor: 22 μF            | (6.3-V, X5R, 0805)                                     |
| C3, C4     | Ceramic capacitor                   | Standard                                               |
| R1, R2, R3 | Resistor                            | Standard                                               |

13

#### 7.2.2 Detailed Design Procedure

The first step in the design procedure is the selection of the output filter components. To simplify this process,  $\frac{1}{2}$  and  $\frac{1}{2}$  7-3 list possible inductor and capacitor value combinations.

表 7-2. Output Filter Selection (2.8-MHz Operation, FREQ = GND)

| INDUCTOR VALUE (µH)(3) | OUTPUT CAPACITOR VALUE (μF) <sup>(2)</sup> |       |          |     |     |  |
|------------------------|--------------------------------------------|-------|----------|-----|-----|--|
| INDUCTOR VALUE (µH)(4) | 10                                         | 22    | 47       | 100 | 150 |  |
| 0.47                   | _                                          | √ (1) | <b>√</b> | √   | √   |  |
| 1                      | <b>√</b>                                   | √     | <b>√</b> | √   | √   |  |
| 2.2                    | _                                          | _     | _        | _   | _   |  |
| 3.3                    | _                                          | _     | _        | _   | _   |  |

- (1) Typical application configuration. Other check marks indicate alternative filter combinations.
- (2) Capacitance tolerance and bias voltage de-rating is anticipated. The effective capacitance varies by +20% and - 50%.
- (3) Inductor tolerance and current de-rating is anticipated. The effective inductance varies by +20% and -30%.

表 7-3. Output Filter Selection (1.4-MHz Operation, FREQ =  $V_{IN}$ )

| INDUCTOR VALUE (µH)(3) | OUTPUT CAPACITOR VALUE (μF) <sup>(2)</sup> |       |    |          |     |  |
|------------------------|--------------------------------------------|-------|----|----------|-----|--|
| INDUCTOR VALUE (µH)    | 10                                         | 22    | 47 | 100      | 150 |  |
| 0.47                   | _                                          | √     | √  | √        | √   |  |
| 1                      | √                                          | √ (1) | √  | <b>√</b> | √   |  |
| 2.2                    | <b>√</b>                                   | √     | √  | <b>√</b> | √   |  |
| 3.3                    | _                                          | _     | _  | _        | _   |  |

- (1) Typical application configuration. Other check marks indicate alternative filter combinations.
- (2) Capacitance tolerance and bias voltage de-rating is anticipated. The effective capacitance varies by +20% and -50%.
- (3) Inductor tolerance and current de-rating is anticipated. The effective inductance varies by +20% and -30%.

#### 7.2.2.1 Inductor Selection

The inductor selection is affected by several parameters such as inductor-ripple current, output-voltage ripple, transition point into power save mode, and efficiency. See 表 7-4 for typical inductors.

表 7-4. Inductor Selection

| INDUCTOR VALUE | COMPONENT SUPPLIER         | SIZE (L × W × H mm) | Isat / DCR            |  |  |
|----------------|----------------------------|---------------------|-----------------------|--|--|
| 0.6 μΗ         | Coilcraft XAL4012-601      | 4 × 4 × 2.1         | 7.1 A / 9.5 m Ω       |  |  |
| 1 μΗ           | Coilcraft XAL4020-102      | 4 × 4 × 2.1         | 5.9 A / 13.2 m Ω      |  |  |
| 1 μΗ           | 1 μH Coilcraft XFL4020-102 |                     | 5.1 A / 10.8 m Ω      |  |  |
| 0.47 μH        | TOKO DFE252012 R47         | 2.5 × 2 × 1.2       | 3.7 A / 39 m Ω        |  |  |
| 1 μΗ           | TOKO DFE252012 1R0         | 2.5 × 2 × 1.2       | 3.0 A / 59 m Ω        |  |  |
| 0.68 μΗ        | 0.68 μH TOKO DFE322512 R68 |                     | 3.5 A / 37 m Ω        |  |  |
| 1 μΗ           | 1 μH TOKO DFE322512 1R0    |                     | 3.1 A / 45 m $\Omega$ |  |  |

Copyright © 2025 Texas Instruments Incorporated Product Folder Links: *TPS62090-Q1* 

$$I_{L} = I_{OUT} + \frac{\Delta I_{L}}{2}$$
 (5)

$$I_{L} = I_{OUT} + \frac{\frac{V_{OUT}}{\eta} \times \left(1 - \frac{V_{OUT}}{V_{IN} \times \eta}\right)}{2 \times f \times L}$$
(6)

#### where

- f = Converter switching frequency (typical 2.8 MHz or 1.4 MHz)
- L = Selected inductor value
- $\eta$  = Estimated converter efficiency (use the number from the efficiency curves or 0.80 as an conservative assumption)

#### 备注

The calculation must be done for the maximum input voltage of the application

Calculating the maximum inductor current using the actual operating conditions gives the minimum saturation current. A margin of 20% must be added to cover for load transients during operation.

#### 7.2.2.2 Input and Output Capacitor Selection

For best output and input voltage filtering, low-ESR (X5R or X7R) ceramic capacitors are recommended. The input capacitor minimizes input voltage ripple, suppresses input voltage spikes and provides a stable system rail for the device. A  $10-\mu F$  or larger input capacitor is recommended when FREQ = Low and a  $22-\mu F$  or larger when FREQ = High.

The output capacitor value can range from 10  $\mu$ F up to 150  $\mu$ F and beyond. Load transient testing and measuring the bode plot are good ways to verify stability with larger capacitor values. The recommended typical output capacitor value is 22  $\mu$ F (nominal) and can vary over a wide range as outline in the output filter selection table. For output voltages above 1.8 V, noise can cause duty cycle jitter. This does not degrade device performance. Using an output capacitor of 2 × 22  $\mu$ F (nominal) for output voltages >1.8 V avoids duty cycle jitter.

Ceramic capacitor have a DC-Bias effect, which has a strong influence on the final effective capacitance. Choose the right capacitor carefully in combination with considering the package size and voltage rating.

#### 7.2.2.3 Setting the Output Voltage

The output voltage is set by an external resistor divider according to 方程式 7, 方程式 8, and 方程式 9.

$$V_{OUT} = V_{FB} \times \left(1 + \frac{R1}{R2}\right) = 0.8 \text{ V} \times \left(1 + \frac{R1}{R2}\right)$$
 (7)

$$R2 = \frac{V_{FB}}{I_{FB}} = \frac{0.8 \text{ V}}{5 \,\mu\text{A}} \approx 160 \,\text{k}\Omega \tag{8}$$

$$R1 = R2 \times \left(\frac{V_{OUT}}{V_{FB}} - 1\right) = R2 \times \left(\frac{V_{OUT}}{0.8V} - 1\right)$$
(9)

When sizing R2, use a minimum of 5  $\mu$ A for the feedback current (I<sub>FB</sub>) to achieve low quiescent current and acceptable noise sensitivity. Larger currents through R2 improve noise sensitivity and output voltage accuracy. A feed-forward capacitor is not required for proper operation.

Copyright © 2025 Texas Instruments Incorporated

提交文档反馈

15



### 7.2.3 Application Curves



Product Folder Links: TPS62090-Q1 English Data Sheet: SLVSC55









## 7.3 System Examples

图 7-22, 图 7-23, and 图 7-24 show additional circuits for varying voltage options.



Copyright © 2016, Texas Instruments Incorporated

图 7-22. 1.5-V Adjustable Version Operating at 2.8 MHz



Copyright © 2016, Texas Instruments Incorporated

图 7-23. 1.8-V Adjustable Version Operating at 1.4 MHz

19





Copyright © 2016, Texas Instruments Incorporated

图 7-24. 1.05-V Adjustable Version Operating at 1.4 MHz

## 7.4 Power Supply Recommendations

The power supply to the TPS62090-Q1 device must have a current rating according to the supply voltage, output voltage, and output current of the TPS62090-Q1 device.

#### 7.5 Layout

#### 7.5.1 Layout Guidelines

- TI recommends placing the input capacitor as close as possible to the IC pins PVIN and PGND.
- The VOS connection is noise sensitive and needs to be routed as short and directly to the output pin of the inductor.
- The exposed thermal pad of the package, analog ground (pin 6) and power ground (pin 14, 15) must have a single joint connection at the exposed thermal pad of the package. This minimizes switch node jitter.
- The charge pump capacitor connected to CP and CN must be placed close to the IC to minimize coupling of switching waveforms into other traces and circuits.
- Refer to the TPS62090EVM-063 Evaluation Module (SLVU670) for an example of component placement, routing, and thermal design.

#### 7.5.2 Layout Example



图 7-25. TPS62090Q Layout

Copyright © 2025 Texas Instruments Incorporated

## 8 器件和文档支持

#### 8.1 器件支持

#### 8.1.1 第三方产品免责声明

TI 发布的与第三方产品或服务有关的信息,不能构成与此类产品或服务或保修的适用性有关的认可,不能构成此 类产品或服务单独或与任何 TI 产品或服务一起的表示或认可。

#### 8.2 文档支持

#### 8.2.1 相关文档

请参阅以下相关文档:

- 德州仪器 (TI), 降压转换器功率级的基本计算应用手册
- 德州仪器 (TI), 为漏极开路输出选择适当的上拉/下拉电阻应用手册
- 德州仪器 (TI), 如何测量 DCS-Control™ 器件的控制环路 应用手册
- 德州仪器 (TI), 优化 TPS62090 输出滤波器应用手册
- 德州仪器 (TI), 精确测量 PFM 模式效率应用手册
- 德州仪器 (TI), QFN/SON PCB 连接应用手册
- 德州仪器 (TI), TPS62090EVM-063 评估模块应用手册
- 德州仪器 (TI), 了解 SW 节点的绝对最大额定值应用手册

#### 8.3 接收文档更新通知

要接收文档更新通知,请导航至 tj.com 上的器件产品文件夹。点击*通知* 进行注册,即可每周接收产品信息更改摘 要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。

## 8.4 支持资源

TI E2E™ 中文支持论坛是工程师的重要参考资料,可直接从专家处获得快速、经过验证的解答和设计帮助。搜索 现有解答或提出自己的问题,获得所需的快速设计帮助。

链接的内容由各个贡献者"按原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI的使用条款。

#### 8.5 商标

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

所有商标均为其各自所有者的财产。

Copyright © 2025 Texas Instruments Incorporated

### 8.6 静电放电警告



静电放电 (ESD) 会损坏这个集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理 和安装程序,可能会损坏集成电路。

ESD 的损坏小至导致微小的性能降级,大至整个器件故障。精密的集成电路可能更容易受到损坏,这是因为非常细微的参 数更改都可能会导致器件与其发布的规格不相符。

#### 8.7 术语表

TI 术语表 本术语表列出并解释了术语、首字母缩略词和定义。

Product Folder Links: TPS62090-Q1



## **9 Revision History**

注:以前版本的页码可能与当前版本的页码不同

| Ch | anges from Revision C (November 2021) to Revision D (June 2025)     | Page |
|----|---------------------------------------------------------------------|------|
| •  | 更新了整个数据表中的商标信息                                                      | 1    |
| •  | 更新了文档标题                                                             | 1    |
| •  | Added Pin Configuration and Functions to the data sheet             |      |
| _  |                                                                     |      |
| Cr | anges from Revision B (December 2016) to Revision C (November 2021) | Page |
| •  | 更新了整个文档中的表格、图和交叉参考的编号格式                                             | 1    |
| •  | 添加了 TPS62813-Q1 链接                                                  | 1    |

## 10 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

> Copyright © 2025 Texas Instruments Incorporated Product Folder Links: TPS62090-Q1

6-Nov-2025

www.ti.com

#### PACKAGING INFORMATION

| Orderable part number | Status (1) | Material type | Package   Pins  | Package qty   Carrier | RoHS (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|------------|---------------|-----------------|-----------------------|----------|-------------------------------|----------------------------|--------------|------------------|
| TPS62090QRGTRQ1       | Active     | Production    | VQFN (RGT)   16 | 3000   LARGE T&R      | Yes      | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | SJG              |
| TPS62090QRGTRQ1.A     | Active     | Production    | VQFN (RGT)   16 | 3000   LARGE T&R      | Yes      | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | SJG              |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF TPS62090-Q1:

Catalog: TPS62090

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

# **PACKAGE OPTION ADDENDUM**

www.ti.com 6-Nov-2025

NOTE: Qualified Version Definitions:

 $_{\bullet}$  Catalog - TI's standard catalog product

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 11-Jun-2025

## TAPE AND REEL INFORMATION



# TAPE DIMENSIONS + K0 - P1 - B0 W Cavity - A0 -

| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device          |      | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------------|------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS62090QRGTRQ1 | VQFN | RGT                | 16 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |

PACKAGE MATERIALS INFORMATION

www.ti.com 11-Jun-2025



#### \*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|--|
| TPS62090QRGTRQ1 | VQFN         | RGT             | 16   | 3000 | 346.0       | 346.0      | 33.0        |  |



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.







PLASTIC QUAD FLATPACK - NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



## 重要通知和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、与某特定用途的适用性或不侵犯任何第三方知识产权的暗示担保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他安全、安保法规或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的相关应用。严禁以其他方式对这些资源进行复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。对于因您对这些资源的使用而对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,您将全额赔偿,TI 对此概不负责。

TI 提供的产品受 TI 销售条款)、TI 通用质量指南 或 ti.com 上其他适用条款或 TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 除非德州仪器 (TI) 明确将某产品指定为定制产品或客户特定产品,否则其产品均为按确定价格收入目录的标准通用器件。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

版权所有 © 2025, 德州仪器 (TI) 公司

最后更新日期: 2025 年 10 月