TPD6F002-Q1 ZHCSDL8A - DECEMBER 2014 - REVISED FEBRUARY 2015 # TPD6F002-Q1 面向 LCD 显示屏和 FPD-Link 的汽车类 ESD 保护和 EMI 滤波器 ### 特性 - 符合 AEC-Q101 标准 - 针对数据端口的 6 通道电磁干扰 (EMI) 滤波 - 100MHz 频率下的串扰衰减为 -47dB - 800MHz 频率下的插入损耗为 -30dB - 100MHz 频率下的的带宽为 -3dB - Pi型 (C-R-C) 滤波器配置 $(R = 100\Omega, C_{TOTAL} = 34pF)$ - 优异的静电放电 (ESD) 保护,超过了 IEC 61000-4-2 标准(4级) - ±20kV IEC 61000-4-2 接触放电 - ±30kV IEC 61000-4-2 气隙放电 - 低泄漏电流 20nA (最大值) - 采用节省空间的小外形尺寸无引线 (SON) 封装 $(3mm \times 1.35mm)$ ### 2 应用 - 液晶显示屏 (LCD) 显示接口 - 通用输入/输出 (GPIO) - 存储器接口 - 采用柔性电缆的数据线 - FPD-Link ### 3 说明 TPD6F002-Q1 是一款高度集成的器件,该器件提供有 6 通道 EMI 滤波器和基于瞬态电压抑制器 (TVS) 的 ESD 保护二极管阵列。 低通滤波器阵列可为数据端口 抑制 EMI/射频干扰 (RFI) 辐射, 防止其受到电磁干 扰。 TVS 二极管阵列的额定 ESD 冲击消散值高于 IEC 61000-4-2 国际标准中规定的最高水平。 此器件 高度集成,并且采用易于布线的小型 DSV 封装,可对 LCD 显示屏、存储器接口、GPIO 线和 FPD-Link 提供 强力的电路保护。 #### 器件信息(1) | 器件型号 | 封装 | 封装尺寸 (标称值) | |-------------|----------|-----------------| | TPD6F002-Q1 | SON (12) | 3.00mm x 1.35mm | (1) 要了解所有可用封装,请见数据表末尾的可订购产品附录。 ### 简化电路原理图 | | | 目求 | | | | |---|--------------------------------------|----|----|--------------------------------|------------------| | 1 | 特性 | 1 | | 8.2 Functional Block Diagram | 6 | | 2 | 应用 | 1 | | 8.3 Feature Description | | | 3 | 说明 | | | 8.4 Device Functional Modes | 7 | | 4 | 简化电路原理图 | | 9 | Application and Implementation | 7 | | 5 | 修订历史记录 | | | 9.1 Application Information | 7 | | 6 | Pin Configuration and Functions | | | 9.2 Typical Application | 8 | | 7 | Specifications | | 10 | Power Supply Recommendations | 10 | | • | 7.1 Absolute Maximum Ratings | | 11 | Layout | 10 | | | 7.2 ESD Ratings | | | 11.1 Layout Guidelines | 10 | | | 7.3 Recommended Operating Conditions | | | 11.2 Layout Example | 10 | | | 7.4 Thermal Information | | 12 | 器件和文档支持 | <mark>1</mark> 1 | | | 7.5 Electrical Characteristics | | | 12.1 商标 | 11 | | | 7.6 Typical Characteristics | | | 12.2 静电放电警告 | 11 | | 8 | Detailed Description | | | 12.3 术语表 | | | 9 | Detailed Description | 🗸 | 13 | 机械、封装和可订购信息 | 4.4 | # 5 修订历史记录 | Cŀ | anges from Original (Dec | ember 2014) to Revision A | Page | |----|--------------------------|---------------------------|------| | • | 最初发布的完整版数据表。 | | | ### 6 Pin Configuration and Functions #### **Pin Functions** | PIN | | I/O | DESCRIPTION | | | | | | |---------|------------------------|-----|-----------------------------------------------------------|--|--|--|--|--| | NAME | NO. | 1/0 | PESCRIPTION | | | | | | | ChX_In | 1, 2, 3, 4, 5,<br>6 | Ю | ESD-protected channel, connected to corresponding ChX_Out | | | | | | | ChX_Out | 7, 8, 9, 10,<br>11, 12 | Ю | ESD-protected channel, connected to corresponding ChX_In | | | | | | | GND G G | | G | Ground | | | | | | ## 7 Specifications ## 7.1 Absolute Maximum Ratings<sup>(1)</sup> over operating free-air temperature range (unless otherwise noted) | | | MIN | MAX | UNIT | |------------------|---------------------------|-----|------|----------| | $V_{IO}$ | IO to GND | | 5.75 | <b>V</b> | | $T_{J}$ | Junction temperature | | 125 | ٥° | | T <sub>stg</sub> | Storage temperature range | -65 | 150 | ô | <sup>(1)</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rated conditions for extended periods may affect device reliability. #### 7.2 ESD Ratings | | | | VALUE | UNIT | | |--------------------|-------------------------|-------------------------------------------------------------------|-------|------|----| | | | Human body model (HBM), per AEC Q100-002, all pins <sup>(1)</sup> | ±10 | | | | \/ | Clastrostatio discharge | Charged device model (CDM), per AEC Q101-005, all pins | | kV | | | V <sub>(ESD)</sub> | Electrostatic discharge | IEC 61000-4-2 Contact Discharge | | ±20 | KV | | | | IEC 61000-4-2 Air-Gap Discharge | ±30 | | | <sup>(1)</sup> AEC Q100-002 indicates HBM stressing is done in accordance with the ANSI/ESDA/JEDEC JS-001 specification. ### 7.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) | | | MIN | NOM MAX | UNIT | |----------------|--------------------------------|-----|---------|------| | $V_{IO}$ | Input pin voltage | 0 | 5.5 | V | | T <sub>A</sub> | Operating free-air temperature | -40 | 125 | °C | ### 7.4 Thermal Information | | | TPD6F002-Q1 | | |-----------------------|----------------------------------------------|-------------|------| | | THERMAL METRIC <sup>(1)</sup> | DSV | UNIT | | | | 12 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 120.7 | | | $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance | 104.4 | | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 78.5 | °C/M | | ΨЈТ | Junction-to-top characterization parameter | 13.0 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 77.7 | | | R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 66.5 | | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953. ### 7.5 Electrical Characteristics $T_A = -40$ °C to 125°C (Unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP <sup>(1)</sup> | MAX | UNIT | |-----------------|-------------------------|------------------------------------------------------|-----|--------------------|-----|------| | $V_{BR}$ | DC breakdown voltage | I <sub>IO</sub> = 10 μA | 6 | | | V | | R | Resistance | $V_{IN} = 3.3 \text{ V}, I_{In-to-out} = 1\text{mA}$ | 85 | 100 | 115 | Ω | | С | Capacitance (C1 or C2) | V <sub>IO</sub> = 2.5 V | | 17 | | pF | | I <sub>IO</sub> | Channel leakage current | V <sub>IO</sub> = 3.3 V | | 1 | 20 | nA | | $f_C$ | Cut-off frequency | $Z_{SOURCE} = 50 \Omega, Z_{LOAD} = 50 \Omega$ | | 100 | | MHz | <sup>(1)</sup> Typical values are at $T_A = 25$ °C. ### 7.6 Typical Characteristics $T_A = 25$ °C unless otherwise noted #### 8 Detailed Description #### 8.1 Overview The TPD6F002-Q1 is a highly integrated device that provides a six channel EMI filter and a TVS based ESD protection diode array. The low-pass filter array suppresses EMI/RFI emissions for data ports subject to electromagnetic interference. The TPD6F002-Q1 is rated to dissipate ESD strikes above the maximum level specified in the IEC 61000-4-2 international standard. The high level of integration, combined with its small easy-to-route DSV package, makes this device ideal for protecting interfaces like LCD displays, memory interfaces, and FPD-Link. #### 8.2 Functional Block Diagram #### 8.3 Feature Description The TPD6F002-Q1 is a highly integrated device that provides a six channel EMI filter and a TVS based ESD protection diode array. The low-pass filter array suppresses EMI/RFI emissions for data ports subject to electromagnetic interference. The TVS diode array is rated to dissipate ESD strikes above the maximum level specified in the IEC 61000-4-2 international standard. The high level of integration, combined with its small easy-to-route DSV package, allows this device to provide great circuit protection for LCD displays, memory interfaces, GPIO lines, and FPD-Link. #### 8.3.1 AEC-Q101 Qualified This device is qualified to AEC-Q101 standards. It passes HBM H3B ( $\pm 8$ kV) and CDM C5 ( $\pm 1$ kV) ESD ratings and is qualified to operate from $-40^{\circ}$ C to $125^{\circ}$ C. #### 8.3.2 Six-Channel EMI Filtering This device provides six channels for EMI filtering of data lines with the following parameters: - –47 dB Crosstalk Attenuation at 100 MHz - -30 dB Insertion Loss at 800 MHz - -3 dB Bandwidth: 100 MHz #### 8.3.3 Pi-Style Filter Configuration This device has a pi-style filtering configuration composed of a series resistor and two capacitors in parallel with the I/O pins. The typical resistor value is 100 $\Omega$ and the typical capacitor values are 17 pF each. #### 8.3.4 Robust ESD Protection The ESD protection on all pins exceeds the IEC 61000-4-2 level 4 standard. Contact ESD is rated at ±20 kV and Air-gap ESD is rated at ±30 kV. #### Feature Description (continued) #### 8.3.5 Low Leakage Current The I/O pins feature an ultra-low leakage current of 20-nA (max) with a bias of 3.3 V #### 8.3.6 Space-Saving SON Package The layout of this device makes it easy to add protection to existing layouts. The packages offer flow-through routing which requires minimal changes to existing layout for addition of these devices. Additionally, the device offers a small space-saving package that takes a minimal footprint on the board. #### 8.4 Device Functional Modes The TPD6F002-Q1 is a passive integrated circuit that passively filters EMI and triggers when voltages are above $V_{BR}$ or below the lower diode voltage (-0.6 V). During ESD events, voltages as high as $\pm 30$ kV (air) can be directed to ground via the internal diode network. Once the voltages on the protected line fall below the trigger levels, the device reverts to passive. ### 9 Application and Implementation #### **NOTE** Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. ### 9.1 Application Information The TPD6F002-Q1 is a highly integrated device that provides a six channel EMI filter and a TVS based ESD protection diode array. The low-pass filter array suppresses EMI/RFI emissions for data ports subject to electromagnetic interference. The TVS diode array is rated to dissipate ESD strikes above the maximum level specified in the IEC 61000-4-2 international standard. The high level of integration, combined with its small easy-to-route DSV package, allows this device to provide great circuit protection for LCD displays, memory interfaces, GPIO lines, and FPD-Link. ## 9.2 Typical Application Figure 7. Display Panel Schematic #### **Typical Application (continued)** #### 9.2.1 Design Requirements For this design example, three TPD6F002-Q1 devices are being used in an 18-bit display panel application. This will provide a complete ESD and EMI protection solution for the display connector. Given the display panel application, the following parameters are known. | DESIGN PARAMETER | VALUE | |-------------------------------------|------------| | Signal range on all pins except GND | 0 V to 5 V | | Operating Frequency | 50 MHz | #### 9.2.2 Detailed Design Procedure To begin the design process, some design parameters must be decided; the designer needs to know the following: - Signal range of all the protected lines - Operating frequency - · Crosstalk response #### 9.2.2.1 Signal Range on All Protected Lines The TPD6F002-Q1 has 6 identical protection channels for signal lines. All I/O pins will support a signal range from 0 to 5.5 V. #### 9.2.2.2 Operating Frequency The TPD6F002-Q1 has a 100 MHz –3 dB bandwidth, which supports the operating frequency for this display. #### 9.2.2.3 Crosstalk Response The TPD6F002-Q1 has a -47 dB near-side crosstalk attenuation at 100 MHz, sufficient for this display. #### 9.2.3 Application Curves ### 10 Power Supply Recommendations This device is a passive EMI and ESD device so there is no need to power it. Care should be taken to not violate the recommended $V_{IO}$ specification (5.5 V) to ensure the device functions properly. ### 11 Layout #### 11.1 Layout Guidelines - The optimum placement is as close to the connector as possible. - EMI during an ESD event can couple from the trace being struck to other nearby unprotected traces, resulting in early system failures. - The PCB designer needs to minimize the possibility of EMI coupling by keeping any unprotected traces away from the protected traces which are between the TVS and the connector. - Route the protected traces as straight as possible. - Eliminate any sharp corners on the protected traces between the TVS and the connector by using rounded corners with the largest radii possible. - Electric fields tend to build up on corners, increasing EMI coupling. #### 11.2 Layout Example This application is typical of an 18-bit RGB display panel layout. Figure 9. TPD6F002-Q1 Layout ### 12 器件和文档支持 ### 12.1 商标 All trademarks are the property of their respective owners. ### 12.2 静电放电警告 这些装置包含有限的内置 ESD 保护。 存储或装卸时,应将导线一起截短或将装置放置于导电泡棉中,以防止 MOS 门极遭受静电损伤。 ### 12.3 术语表 SLYZ022 — TI 术语表。 这份术语表列出并解释术语、首字母缩略词和定义。 ### 13 机械、封装和可订购信息 以下页中包括机械、封装和可订购信息。 这些信息是针对指定器件可提供的最新数据。 这些数据会在无通知且不对本文档进行修订的情况下发生改变。 欲获得该数据表的浏览器版本,请查阅左侧的导航栏。 #### 重要声明 德州仪器(TI) 及其下属子公司有权根据 JESD46 最新标准, 对所提供的产品和服务进行更正、修改、增强、改进或其它更改, 并有权根据 JESD48 最新标准中止提供任何产品和服务。客户在下订单前应获取最新的相关信息, 并验证这些信息是否完整且是最新的。所有产品的销售都遵循在订单确认时所提供的TI 销售条款与条件。 TI 保证其所销售的组件的性能符合产品销售时 TI 半导体产品销售条件与条款的适用规范。仅在 TI 保证的范围内,且 TI 认为 有必要时才会使用测试或其它质量控制技术。除非适用法律做出了硬性规定,否则没有必要对每种组件的所有参数进行测试。 TI 对应用帮助或客户产品设计不承担任何义务。客户应对其使用 TI 组件的产品和应用自行负责。为尽量减小与客户产品和应 用相关的风险,客户应提供充分的设计与操作安全措施。 TI 不对任何 TI 专利权、版权、屏蔽作品权或其它与使用了 TI 组件或服务的组合设备、机器或流程相关的 TI 知识产权中授予 的直接或隐含权限作出任何保证或解释。TI 所发布的与第三方产品或服务有关的信息,不能构成从 TI 获得使用这些产品或服 务的许可、授权、或认可。使用此类信息可能需要获得第三方的专利权或其它知识产权方面的许可,或是 TI 的专利权或其它 知识产权方面的许可。 对于 TI 的产品手册或数据表中 TI 信息的重要部分,仅在没有对内容进行任何篡改且带有相关授权、条件、限制和声明的情况 下才允许进行 复制。TI 对此类篡改过的文件不承担任何责任或义务。复制第三方的信息可能需要服从额外的限制条件。 在转售 TI 组件或服务时,如果对该组件或服务参数的陈述与 TI 标明的参数相比存在差异或虚假成分,则会失去相关 TI 组件 或服务的所有明示或暗示授权,且这是不正当的、欺诈性商业行为。TI 对任何此类虚假陈述均不承担任何责任或义务。 客户认可并同意,尽管任何应用相关信息或支持仍可能由 TI 提供,但他们将独力负责满足与其产品及在其应用中使用 TI 产品 相关的所有法律、法规和安全相关要求。客户声明并同意,他们具备制定与实施安全措施所需的全部专业技术和知识,可预见 故障的危险后果、监测故障及其后果、降低有可能造成人身伤害的故障的发生机率并采取适当的补救措施。客户将全额赔偿因 在此类安全关键应用中使用任何 TI 组件而对 TI 及其代理造成的任何损失。 在某些场合中,为了推进安全相关应用有可能对 TI 组件进行特别的促销。TI 的目标是利用此类组件帮助客户设计和创立其特 有的可满足适用的功能安全性标准和要求的终端产品解决方案。尽管如此,此类组件仍然服从这些条款。 TI 组件未获得用于 FDA Class III(或类似的生命攸关医疗设备)的授权许可,除非各方授权官员已经达成了专门管控此类使 用的特别协议。 只有那些 TI 特别注明属于军用等级或"增强型塑料"的 TI 组件才是设计或专门用于军事/航空应用或环境的。购买者认可并同 意,对并非指定面向军事或航空航天用途的 TI 组件进行军事或航空航天方面的应用,其风险由客户单独承担,并且由客户独 力负责满足与此类使用相关的所有法律和法规要求。 TI 己明确指定符合 ISO/TS16949 要求的产品,这些产品主要用于汽车。在任何情况下,因使用非指定产品而无法达到 ISO/TS16949 要求,TI不承担任何责任。 | | 产品 | | 应用 | |---------------|------------------------------------|--------------|--------------------------| | 数字音频 | www.ti.com.cn/audio | 通信与电信 | www.ti.com.cn/telecom | | 放大器和线性器件 | www.ti.com.cn/amplifiers | 计算机及周边 | www.ti.com.cn/computer | | 数据转换器 | www.ti.com.cn/dataconverters | 消费电子 | www.ti.com/consumer-apps | | DLP® 产品 | www.dlp.com | 能源 | www.ti.com/energy | | DSP - 数字信号处理器 | www.ti.com.cn/dsp | 工业应用 | www.ti.com.cn/industrial | | 时钟和计时器 | www.ti.com.cn/clockandtimers | 医疗电子 | www.ti.com.cn/medical | | 接口 | www.ti.com.cn/interface | 安防应用 | www.ti.com.cn/security | | 逻辑 | www.ti.com.cn/logic | 汽车电子 | www.ti.com.cn/automotive | | 电源管理 | www.ti.com.cn/power | 视频和影像 | www.ti.com.cn/video | | 微控制器 (MCU) | www.ti.com.cn/microcontrollers | | | | RFID 系统 | www.ti.com.cn/rfidsys | | | | OMAP应用处理器 | www.ti.com/omap | | | | 无线连通性 | www.ti.com.cn/wirelessconnectivity | 德州仪器在线技术支持社区 | www.deyisupport.com | | | | | | 邮寄地址: 上海市浦东新区世纪大道1568 号,中建大厦32 楼邮政编码: 200122 Copyright © 2015, 德州仪器半导体技术(上海)有限公司 ### PACKAGE OPTION ADDENDUM 10-Dec-2020 #### PACKAGING INFORMATION | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------| | | | | | | | | (6) | | | | | | TPD6F002QDSVRQ1 | ACTIVE | SON | DSV | 12 | 3000 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | UNS | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. **Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. ## PACKAGE MATERIALS INFORMATION www.ti.com 25-Jan-2018 ### TAPE AND REEL INFORMATION | | | Dimension designed to accommodate the component width | |---|----|-----------------------------------------------------------| | E | 30 | Dimension designed to accommodate the component length | | K | (0 | Dimension designed to accommodate the component thickness | | | N | Overall width of the carrier tape | | F | 21 | Pitch between successive cavity centers | ### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |-----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TPD6F002QDSVRQ1 | SON | DSV | 12 | 3000 | 180.0 | 8.4 | 1.74 | 3.33 | 1.05 | 4.0 | 8.0 | Q1 | www.ti.com 25-Jan-2018 #### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | |-----------------|--------------|-----------------|------|------|-------------|------------|-------------|--| | TPD6F002QDSVRQ1 | SON | DSV | 12 | 3000 | 213.0 | 191.0 | 35.0 | | NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994. - B. This drawing is subject to change without notice. - C. SON (Small Outline No-Lead) package configuration. - D. The package thermal pad must be soldered to the board for thermal and mechanical performance. - E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions. - Pin 1 identifiers are located on both top and bottom of the package and within the zone indicated. The Pin 1 identifiers are either a molded, marked, or metal feature. ## DSV (R-PWSON-N12) ### PLASTIC SMALL OUTLINE NO-LEAD #### THERMAL INFORMATION This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC). For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com. The exposed thermal pad dimensions for this package are shown in the following illustration. Bottom View Exposed Thermal Pad Dimensions 4209318/B 12/11 NOTE: All linear dimensions are in millimeters # DSV (R-PWSON-N12) ## PLASTIC SMALL OUTLINE NO-LEAD NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat—Pack Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>. - E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations. - F. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads. #### 重要声明和免责声明 TI 均以"原样"提供技术性及可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证其中不含任何瑕疵,且不做任何明示或暗示的担保,包括但不限于对适销性、适合某特定用途或不侵犯任何第三方知识产权的暗示担保。 所述资源可供专业开发人员应用TI产品进行设计使用。您将对以下行为独自承担全部责任: (1)针对您的应用选择合适的TI产品; (2)设计、验证并测试您的应用; (3)确保您的应用满足相应标准以及任何其他安全、安保或其他要求。所述资源如有变更,恕不另行通知。TI对您使用所述资源的授权仅限于开发资源所涉及TI产品的相关应用。除此之外不得复制或展示所述资源,也不提供其它TI或任何第三方的知识产权授权许可。如因使用所述资源而产生任何索赔、赔偿、成本、损失及债务等,TI对此概不负责,并且您须赔偿由此对TI及其代表造成的损害。 TI 所提供产品均受TI 的销售条款 (http://www.ti.com.cn/zh-cn/legal/termsofsale.html) 以及ti.com.cn上或随附TI产品提供的其他可适用条款的约束。TI提供所述资源并不扩展或以其他方式更改TI 针对TI 产品所发布的可适用的担保范围或担保免责声明。 邮寄地址: 上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码: 200122 Copyright © 2020 德州仪器半导体技术(上海)有限公司