www.ti.com.cn # 支持静电放电 (ESD),用于 V<sub>BUS\_CON</sub> 引脚的 USB 充电器过压保护 (OVP) 查询样品: TPD1S414 ### 特性 - V<sub>BUS CON</sub> 上的输入直流电压保护高达 30V - 低 R<sub>ON</sub> nFET 开关支持主机和充电模式 - 耐受高达 100V 开路浪涌电压(按照 IEC61000-4-5 标准) - 内部 15ms 启动延迟 - 内部 30ms 软启动延迟以最大限度地减小 USB 涌入电流 - ESD 性能 V<sub>BUS\_CON</sub> - ±15kV 接触放电 (IEC 61000-4-2) - ±15kV 空气间隙放电 (IEC 61000-4-2) - 集成输入启用和状态输出信号 - 热关断特性 - 节省空间的晶圆芯片级 (WCSP) 封装 (1.4mm x 1.89mm) ## 应用范围 - 手机 - 电子书 - 便携式媒体播放器 ### 说明 TPD1S414 是一款用于 USB 连接器的 $V_{BUS}$ 线路保护的单芯片解决方案。 此双向 nFET 开关在保护内部系统电路不受任何 $V_{BUS\_CON}$ 引脚上过压情况影响的同时,可确保充电和主机模式下的安全电流流量。 在 $V_{BUS\_CON}$ 引脚上,这个器件能够处理高达 30V 超压保护。在 $\overline{EN}$ 引脚切换为低电平时,TPD1S414 在接通 nFET 之前通过一个软启动延迟来等待 20ms。 $\overline{ACK}$ 引脚表示 FET 完全接通。 #### YZ PACKAGE (TOP VIEW - SEE THROUGH) ### 12-YZ Pin Mapping | | | - 1-1- | 3 | | |---|-----|----------------------|----------------------|-----| | | 1 | 2 | 3 | 4 | | Α | GND | $V_{BUS\_SYS}$ | V <sub>BUS_SYS</sub> | GND | | В | ACK | $V_{BUS\_SYS}$ | V <sub>BUS_CON</sub> | GND | | С | EN | V <sub>BUS_CON</sub> | V <sub>BUS_CON</sub> | GND | Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates. ### **FUNCTIONAL BLOCK DIAGRAM** **Table 1. DEVICE OPERATION** | Vo | Voltage Condition | | | Current Condition | | | | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|------|----------------------------------------------|---------------------------------------------------------------|--------|--|--| | V <sub>BUS_CON</sub> | V <sub>BUS_SYS</sub> | EN | Current Flow | Comment | | | | | X | <v<sub>BUS_CON</v<sub> | High | No Flow | Switch off | High-Z | | | | X | >V <sub>BUS_CON</sub> | High | V <sub>BUS_SYS</sub> to V <sub>BUS_CON</sub> | Switch off, current flows through the body diode | High-Z | | | | <ovp< td=""><td><v<sub>BUS_CON</v<sub></td><td>Low</td><td>V<sub>BUS_CON</sub> to V<sub>BUS_SYS</sub></td><td>Current flows through the switch, normal device charging mode</td><td>Low</td></ovp<> | <v<sub>BUS_CON</v<sub> | Low | V <sub>BUS_CON</sub> to V <sub>BUS_SYS</sub> | Current flows through the switch, normal device charging mode | Low | | | | <ovp< td=""><td>&gt;V<sub>BUS_CON</sub></td><td>Low</td><td>V<sub>BUS_SYS</sub> to V<sub>BUS_CON</sub></td><td>Current flows through the switch, normal host mode</td><td>Low</td></ovp<> | >V <sub>BUS_CON</sub> | Low | V <sub>BUS_SYS</sub> to V <sub>BUS_CON</sub> | Current flows through the switch, normal host mode | Low | | | | >OVP | <v<sub>BUS_CON</v<sub> | Low | No Flow | Switch off due to OVP | High-Z | | | | >OVP | >V <sub>BUS_CON</sub> | Low | V <sub>BUS_SYS</sub> to V <sub>BUS_CON</sub> | Switch off, current flows through the body diode | High-Z | | | | Х | х | Х | No Flow/ Current thru<br>Body Diode | THERMAL SHUTDOWN CONDITION | High-Z | | | | <v<sub>UVLO</v<sub> | <v<sub>BUS_CON</v<sub> | Low | No Flow | Low Voltage is cut-off from the system | High-Z | | | ### **PIN DESCRIPTIONS** | PIN NAME | PIN NUMBER | PIN TYPE | DESCRIPTION | |----------------------|----------------|----------|------------------------------------------------------------------------------------------------------------------------------------------| | ACK | B1 | 0 | Open-Drain Acknowledge pin. See the Device Operation section. | | EN | C1 | I | Enable Active-Low Input. Drive $\overline{\text{EN}}$ low to enable the switch. Drive $\overline{\text{EN}}$ high to disable the switch. | | V <sub>BUS_CON</sub> | C3, C2, B3 | I/O | Connect to USB connector V <sub>BUS_CON</sub> ;<br>IEC61000-4-2 ESD protection<br>IEC61000-4-5 Surge protection | | V <sub>BUS_SYS</sub> | A3, A2, B2 | I/O | Connect to internal V <sub>BUS</sub> plane | | GND | A1, A4, B4, C4 | Ground | Connect to PCB ground plane | For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI Web site at www.ti.com. # ABSOLUTE MAXIMUM RATINGS (1)(2) over operating free-air temperature range (unless otherwise noted) | | | MIN | MAX | UNIT | |------------------------------------------------------------------|---------------------------------------------------------|------|-----|------| | Supply voltage from USB connector, V <sub>BUS_CON</sub> | Supply voltage from USB connector, V <sub>BUS CON</sub> | | | V | | Internal Supply DC voltage Rail on the PCB, V <sub>BUS_SYS</sub> | | -0.5 | 7 | V | | Voltage on Input pin (EN). V <sub>EN</sub> | | -0.5 | 7 | V | | Voltage on ACK pin | | -0.5 | 7 | V | | Storage temperature range, T <sub>STG</sub> | | -40 | 150 | °C | | Operating Free Air Temperature, T <sub>A</sub> | | -40 | 85 | °C | | IEC 61000-4-2 Contact Discharge | V <sub>BUS_CON</sub> pin | | ±15 | kV | | IEC 61000-4-2 Air-gap Discharge | V <sub>BUS_CON</sub> pin | | ±15 | kV | | Human-Body Model | ALL Pins | | ±2 | kV | | IEC 61000-4-5 Peak Pulse Current (t <sub>p</sub> = 8/20 μs) | V <sub>BUS_CON</sub> pin | | 21 | Α | | IEC 61000-4-5 Peak Pulse Power (t <sub>p</sub> = 8/20 μs) | V <sub>BUS_CON</sub> pin | | 700 | W | | IEC 61000-4-5 Open circuit voltage (t <sub>p</sub> = 1.2/50 μs) | V <sub>BUS_CON</sub> pin | | 100 | V | | Output load capacitance, C <sub>LOAD</sub> | V <sub>BUS_SYS</sub> pin | 0.1 | 50 | μF | | Input capacitance, C <sub>ON</sub> | V <sub>BUS_CON</sub> pin | 0.1 | 50 | μF | <sup>(1)</sup> Stresses above these ratings may cause permanent damage. Exposure to absolute maximum conditions for extended periods may degrade device reliability. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those specified is not implied. ### THERMAL INFORMATION | | TUEDMAL METRIC(1) | YZ | LINUTO | |-------------------------------|----------------------------------------------|---------|--------| | THERMAL METRIC <sup>(1)</sup> | | 12 PINS | UNITS | | $\theta_{JA}$ | Junction-to-ambient thermal resistance | 89 | | | $\theta_{JC(top)}$ | Junction-to-case(top) thermal resistance | 0.6 | | | $\theta_{JB}$ | Junction-to-board thermal resistance | 16.3 | 90044 | | ΨЈТ | Junction-to-top characterization parameter | 2.7 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 16.2 | | | θ <sub>JC(bottom)</sub> | Junction-to-case(bottom) thermal resistance | n/A | | <sup>(1)</sup> 有关传统和全新热度量的更多信息,请参阅 IC 封装热度量 应用报告 (文献号: ZHCA543)。 <sup>(2)</sup> The algebraic convention, whereby the most negative value is a minimum and the most positive value is a maximum. ### RECOMMENDED OPERATING CONDITIONS over operating free-air temperature range (unless otherwise noted) | | PARAMETER | | | | MAX | UNIT | |----------------------|--------------------------------------------------------------------------|----------------------------------------------|--|-----|-----|------| | V <sub>BUS_CON</sub> | Supply voltage from USB connector | | | | 5.9 | V | | V <sub>BUS_SYS</sub> | Internal Supply DC voltage Rail on the PCB | | | | 5.9 | V | | C <sub>LOAD</sub> | Output load capacitance | V <sub>BUS_SYS</sub> pin | | 2.2 | | μF | | C <sub>IN</sub> | Input capacitance | V <sub>BUS_CON</sub> pin | | 1 | | μF | | R <sub>PULLUP</sub> | Pull up resistor | ACK pin | | 4.3 | 100 | kΩ | | I <sub>VBUS</sub> | Continuous current on V <sub>BUS_CON</sub> and V <sub>BUS_SYS</sub> pins | V <sub>BUS_CON</sub><br>V <sub>BUS_SYS</sub> | | | 3.5 | Α | | I <sub>DIODE</sub> | Continuous current through the FET body diode | | | | 1 | Α | ### SUPPLY CURRENT CONSUMPTION over operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------------|----------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------| | I <sub>VBUS_SLEEP</sub> | V <sub>BUS CON</sub> Operating Current | Measured at V <sub>BUS_CON</sub> pin,<br>V <sub>BUS_CON</sub> = 5 V, EN =5V | | 30 | 70 | μΑ | | I <sub>VBUS</sub> | Consumption | Measured at $V_{BUS\_CON}$ pin,<br>$V_{BUS\_CON} = 5 \text{ V, EN } 0 \text{ V and no load}$ | | 175 | 373 | μΑ | | I <sub>VBUS_SYS</sub> | V <sub>BUS_CON</sub> Operating Current Consumption | Measured at $V_{BUS\_SYS}$ pin,<br>$V_{BUS\_SYS} = 5 \text{ V}$ , $EN = 0 \text{ V}$ and<br>$V_{BUS\_CON} = \text{Hi Z}$ | | 175 | 373 | μΑ | | I <sub>HOST_LEAK</sub> | Host Mode Leakage current | Measured at $V_{BUS\_SYS}$ .<br>$V_{BUS\_CON} = Hi Z, EN = 5 V,$<br>$V_{BUS\_SYS} = 5V$ | 90 | | 200 | μΑ | # **ELECTRICAL CHARACTERISTICS (EN, ACK PINS)** over operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP MAX | UNIT | |--------------|-------------------------------|------------------------|-----|---------|------| | $V_{IH}$ | High-level input voltage, EN | | 1.2 | 6 | V | | $V_{IL}$ | Low-level input voltage, EN | | | 0.8 | ٧ | | $I_{\rm IL}$ | Input Leakage Current EN | V <sub>I</sub> = 3.3 V | | 1 | μA | | $V_{OL}$ | Low-level output voltage, ACK | I <sub>OL</sub> = 3 mA | | 0.4 | V | # **ELECTRICAL CHARACTERISTICS (OVP CIRCUIT)** over operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |---------------------------|---------------------------------------------------------------------|----------------------------------------------------------------|------|-----|------|----------| | V <sub>OVP_RISING</sub> | Input overvoltage protection threshold, V <sub>BUS_CON</sub> | V <sub>BUS_CON</sub> increasing from 5 V | 6 | 6.2 | 6.4 | ٧ | | V <sub>HYS_OVP</sub> | Hysteresis on OVP, V <sub>BUS_CON</sub> | $V_{\mbox{\scriptsize BUS\_CON}}$ decreasing from 7 V to 5 V | | 50 | | mV | | V <sub>OVP_FALLING</sub> | Input overvoltage protection threshold, V <sub>BUS_CON</sub> | V <sub>BUS_CON</sub> decreasing from 7 V to 5 V | 5.93 | | 6.37 | <b>V</b> | | V <sub>UVLO</sub> | Input under voltage lockout, V <sub>BUS_CON</sub> | $V_{\text{BUS\_CON}}$ voltage rising from 0 V to 5 $\Breve{V}$ | 3.1 | 3.3 | 3.5 | <b>V</b> | | V <sub>HYS_UVLO</sub> | Hysteresis on UVLO, V <sub>BUS_CON</sub> | Difference between rising and falling UVLO thresholds | | 100 | | mV | | V <sub>UVLO_FALLING</sub> | Input under voltage lockout, V <sub>BUS_CON</sub> | V <sub>BUS_CON</sub> voltage rising from 5 V to 0 V | 3 | 3.2 | 3.4 | ٧ | | V <sub>UVLO_SYS</sub> | V <sub>BUS_SYS</sub> under voltage lockout,<br>V <sub>BUS_SYS</sub> | $V_{\text{BUS\_SYS}}$ voltage rising from 0 V to 5 $\Breve{V}$ | 3.1 | 3.6 | 4.3 | ٧ | # **ELECTRICAL CHARACTERISTICS (OVP CIRCUIT) (continued)** over operating free-air temperature range (unless otherwise noted) | PARAMETER | | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------------|--------------------------------------------------------------------|-------------------------------------------------------------------|-----|-----|-----|------| | V <sub>HYS_UVLO_SYS</sub> | V <sub>BUS_SYS</sub> UVLO Hysteresis,<br>V <sub>BUS_SYS</sub> | Difference between rising and falling UVLO thresholds on VBUS_SYS | | 480 | | mV | | V <sub>UVLO_SYS_FALL</sub> | V <sub>BUS_SYS</sub> undervoltage lockout,<br>V <sub>BUS_SYS</sub> | V <sub>BUS_SYS</sub> voltage falling from 7 V to 5 V | 3 | 3.2 | 3.4 | V | ### THERMAL SHUTDOWN FEATURE over operating free-air temperature range (unless otherwise noted) | PARAMETER | | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------|-----------------------------|----------------------|-----|-----|-----|------| | _ | Thermal Shutdown | Junction temperature | | 145 | | °C | | SHDN | Thermal-Shutdown Hysteresis | Junction temperature | | 35 | | °C | ### **SWITCHING CHARACTERISTICS (nFET)** over operating free-air temperature range (unless otherwise noted) | PARAMETER | | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |---------------------|----------------------|------------------------------------------------------------------------------------|-----|-----|-----|-----------| | R <sub>DS(on)</sub> | Switch ON Resistance | $V_{BUS\_CON} = 5 \text{ V}, I_{OUT} = 1 \text{ A},$<br>$T_A = 25^{\circ}\text{C}$ | | 39 | 50 | $m\Omega$ | ### **TIMING REQUIREMENTS** over operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------------------------------------------|----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------| | t <sub>DELAY</sub> | USB Charging Turn-ON Delay | Measured from EN asserted LOW to nFET beginning to Turn ON <sup>(1)</sup> excluding soft-start time | | 20 | | ms | | t <sub>SS</sub> USB Charging rise time (Soft Start Delay) | | Measure from $V_{BUS\_SYS}$ rises above 25% (with 1 M $\Omega$ load/ NO $C_{LOAD}$ ) until ACK goes Low (10%) | | 25 | | ms | | t <sub>OFF_DELAY</sub> USB Charging Turn-OFF time | | Measured from $\overline{\text{EN}}$ asserted High to $V_{\text{BUS\_SYS}}$ falling to 10% with $R_{\text{LOAD}}$ = 10 $\Omega$ and No $C_{\text{LOAD}}$ on $V_{\text{BUS\_SYS}}$ | | 4 | | μs | | Over Voltage I | Protection | | | | | | | t <sub>OVP_response</sub> | OVP Response time | Measured from OVP Condition to FET Turn OFF <sup>(1)</sup> (2). V <sub>BUS_CON</sub> rises at 1V / 100ns | | 100 | ns | | | t <sub>OVP_Recov</sub> Recovery Time | | Measured from OVP Clear to FET Turn ON <sup>(1)(3)</sup> | 20 | | ms | | <sup>(1)</sup> Shown in TIMING DIAGRAM Plots <sup>(2)</sup> Parameters provided for reference only, and do not constitute part of TI's published device specifications for purposes of TI's product warranty. <sup>(3)</sup> Excludes soft start time ### TYPICAL CHARACTERISTICS Figure 1. Input Supply Current vs. Supply Voltage Figure 3. Normalized $R_{\text{DS(ON)}}$ vs. Output Current Figure 2. Normalized $R_{DS(ON)}$ vs. Temperature Figure 4. Normalized V<sub>OVP</sub> Figure 6. V<sub>OVP</sub> Response Time # **TYPICAL CHARACTERISTICS (continued)** Figure 7. Power Up With 2.2 $\mu F$ on $V_{BUS\_SYS}$ Figure 8. Response to a 100-V Surge #### DEVICE INFORMATION ### **DEVICE OPERATION** The TPD1S414 provides a single-chip ESD protection, surge protection and over voltage protection solution for portable USB charging and Host interfaces. It offers over voltage protection at the $V_{BUS\_CON}$ pin up to 30 V. The TPD1S414 also provides a ACK pin that indicates to the system if a fault condition has occurred. The TPD1S414 offers an ESD clamp and a Surge Clamp for $V_{BUS\_CON}$ pin, thus eliminating the need for external TVS clamp circuits in the application. The TPD1S414 has an internal oscillator and charge pump that controls the turn-on of the internal <u>nFE</u>T switch. The internal oscillator controls the timers that enable the charge pump and resets the open-drain ACK output. If $V_{BUS\_CON}$ is less than $V_{OVP}$ , the internal charge pump is enabled. After a 15 ms internal delay, the charge-pump starts-up, turns on <u>the</u> internal nFET switch through a soft start. Once the nFE<u>T</u> is completely turned ON, TPD1S414 asserts ACK pin LOW. At any time, if $V_{BUS\_CON}$ rises above $V_{OVP}$ , the ACK pin is in High-Z and is pulled HIGH through external resistors. The nFET switch is turned OFF. ### **OVP OPERATION** When the $V_{BUS\_CON}$ voltage rises above $V_{OVP}$ , the internal nFET switch is turned OFF, removing power from the system. The response is rapid, with the FET switch turning off in less than 100 ns. The $\overline{ACK}$ pin is set to High-Z when an overvoltage condition is detected and the nFET is turned OFF. This pin can be pulled up through external resistors to indicate a OVP condition. When the $V_{BUS\_CON}$ voltage returns below $V_{OVP} - V_{HYS-OVP}$ , the nFET switch is turned on again after the internal delay of $tO_{VP\_Recov}$ . This delay time ensures that the $V_{BUS\_CON}$ supply has stabilized before turning the switch back on. After $t_{OVP\_Recov}$ , the TPD1S414 turns ON the nFET through a soft start to ensure that the USB Inrush current compliance is met. When the OVP condition is cleared and the nFET is completely turned ON, the $\overline{ACK}$ is reset LOW. #### TIMING DIAGRAMS Figure 9. Thermal Shutdown Operation #### **APPLICATION INFORMATION** Figure 10. Typical Application Configuration for TPD1S414 The IEC 61000-4-5 standard specifies the lightning and industrial surge model. Power lines like the $V_{BUS}$ line on the USB port is subject to switching and lightning transients. Power supply switching transients can enter the system due to capacitor bank switching on the rail, minor load switching on the system and various system faults like arcing to the grounding system of the installation. Direct lightning to the outer installations cause an over voltage condition on the $V_{BUS}$ line. In the event of an over voltage condition, the OVP block of the Processor or the protection circuitry turns off isolating the system from these transients. Abruptly turning off the Load, causes a further ripple due to the inductive nature of the charging cable. End systems require protection against these transients. These transients have greater energy than the ESD events. Systems cannot be protected from these transients using simple ESD diodes. The TPD1S414 has a precision trigger and precision clamping circuit that ensures a DC tolerance of 30 V while suppressing surge voltage up to 100V under 35 V. ### **BOARD LAYOUT** TPD1S414 can be routed in a single layer PCB. PCB traces to $V_{BUS\_SYS}$ , $V_{BUS\_CON}$ , and GND can be routed in the fashion shown in Figure 11. Figure 11. $V_{BUS\ SYS}$ , $V_{BUS\ CON}$ , and GND pins tied together Tying $V_{BUS\_SYS}$ , $V_{BUS\_CON}$ , and GND pins respectively together provides lower resistance connectivity between the USB connector and the PMIC. For this example, the trace widths to $V_{BUS\_SYS}$ , $V_{BUS\_CON}$ are 25 mils (0.635 mm) under TPD1S414. There are no VIAs required within the SMD pads in this design. Stitching VIAs for GND can be placed near the component instead. The decoupling capacitors per the recommended operating settings should be placed as close as possible to the TPD1S414. There should be a short path from the device ground pins to the system ground plane. This ensures best protection under ESD and surge transients. # **REVISION HISTORY** | Ch | anges from Original (October 2013) to Revision A | Page | |----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------| | • | 将说明中的文本从:TPD1S414 在接通 nFET 前等待 15ms 更改为:TPD1S414 在接通 nFET 前等待 20ms<br>Deleted Peak input current on V <sub>BUS_CON</sub> pin, I <sub>BUS</sub> from the ABSOLUTE MAXIMUM RATINGS table | | | • | Deleted Continuous forward current through the FET body diode, I <sub>DIODE</sub> from the ABSOLUTE MAXIMUM RATINGS table | 3 | | • | Added Voltage on ACK pin to the ABSOLUTE MAXIMUM RATINGS table | 3 | | • | Added values to the THERMAL INFORMATION table | 3 | | • | Added Continuous current on V <sub>BUS_CON</sub> and V <sub>BUS_SYS</sub> pins to the RECOMMENDED OPERATING CONDITIONS table | 4 | | • | Added Continuous forward current through the FET body diode, I <sub>DIODE</sub> to the RECOMMENDED OPERATING CONDITIONS table | 4 | | • | Changed the I <sub>HOST LEAK</sub> MAX value From: 160 To: 200 µA in the SUPPLY CURRENT CONSUMPTION table | 4 | | • | Changed horizontal axis labeling on Figure 6 | 6 | | • | Deleted graphs: Enabling the Load Switch, Connecting V <sub>BUS_CON</sub> , and OVP Operation from the TIMING DIAGRAMS section | 8 | | • | Changed Figure 10 | 9 | | • | Added text to the APPLICATION INFORMATION section | 9 | # PACKAGE OPTION ADDENDUM 10-Dec-2020 ### **PACKAGING INFORMATION** | Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------| | TPD1S414YZR | ACTIVE | DSBGA | YZ | 12 | 3000 | RoHS & Green | SNAGCU | Level-1-260C-UNLIM | -40 to 85 | RH414 | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # **PACKAGE MATERIALS INFORMATION** www.ti.com 20-Apr-2024 ### TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |-------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TPD1S414YZR | DSBGA | YZ | 12 | 3000 | 180.0 | 8.4 | 1.5 | 1.99 | 0.75 | 4.0 | 8.0 | Q2 | # **PACKAGE MATERIALS INFORMATION** www.ti.com 20-Apr-2024 ### \*All dimensions are nominal | Ì | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |---|-------------|--------------|-----------------|------|------|-------------|------------|-------------| | ı | TPD1S414YZR | DSBGA | YZ | 12 | 3000 | 182.0 | 182.0 | 20.0 | # 重要声明和免责声明 TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。 这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。 这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。 TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 TI 反对并拒绝您可能提出的任何其他或不同的条款。 邮寄地址: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024,德州仪器 (TI) 公司