TPA6211A1-Q1 ZHCS294G - JUNE 2011 -**REVISED MAY 2024** # TPA6211A1-Q1 3.1W 单声道全差分音频功率放大器 # 1 特性 - 符合汽车应用要求 - 温度等级 2: -40°C 至 105°C T<sub>A</sub> - 器件 HBM ESD 分类等级 2 - 器件 CDM ESD 分类等级 C6 - 在 THD = 10% ( 典型值 ) 时 可利用 5V 电源向 3Ω 负载输送 3.1W 功率 - 低电源电流:电压为 5V 时为 4mA(典型值) - 关断电流: 0.01µA(典型值) - 快速启动,具有极小杂音 - 仅三个外部组件 - 针对直接电池供电运行,改进了 PSRR (-80dB) 和宽电源电压 (2.5V 至 5.5V) - 全差分设计简化了射频 整流 - 63dB CMRR 省去了两个输入 耦合电容 # 2 应用 - 汽车音频 - 紧急呼叫 - 驾驶员通知 - 仪表组蜂鸣装置 # 3 说明 TPA6211A1-Q1 器件是一款 3.1W 单声道全差分放大 器,设计用于驱动一个阻抗至少为 $3\Omega$ 的扬声器,同时 在大多数应用中仅占用 20mm² 的总体印刷电路板 (PCB) 面积。此器件在 2.5V 至 5.5V 电压范围内运 行, 仅消耗 4mA 静态电源电流。TPA6211A1-Q1 器件 采用节省空间的 8 引脚 HVSSOP 封装。 该器件包含如下特性: - 80dB 的电源电压抑制比 (20Hz 至 2kHz),改善的 RF 整流抗扰度以及较小 的 PCB 占用面积。杂音超低的快速启动特性使得 TPA6211A1-Q1 器件非常适合用于紧急呼叫应用。此 外,该器件可满足信息娱乐系统与仪表组应用中(例如 仪表组提示音或驾驶员通知)的低功耗需求。 # 器件信息 | 器件型号 | <b>封装</b> <sup>(1)</sup> | 封装尺寸 <sup>(2)</sup> | 本体尺寸(标称值) | |------------------|--------------------------|---------------------|--------------------| | TPA6211A1-<br>Q1 | HVSSOP (8) | | 3.00mm x<br>3.00mm | - 有关更多信息,请参阅节10。 - 封装尺寸(长×宽)为标称值,并包括引脚(如适用)。 C(BYPASS) 是可选的 应用电路 # **Table of Contents** | 1 特性 | |---------------------------------------| | 2 应用 | | 3 说明 | | 4 Pin Configuration and Functions | | Pin Functions | | 4.1 DAPPER | | 5 Specifications | | 5.1 Absolute Maximum Ratings | | 5.2 ESD Ratings | | 5.3 Recommended Operating Conditions4 | | 5.4 Thermal Information | | 5.5 Electrical Characteristics | | 5.6 Operating Characteristics | | 5.7 Dissipation Ratings | | 6 Detailed Description1 | | 6.1 Overview1 | | 6.2 Functional Block Diagram. | | 6.3 Feature Description | 13 | |-----------------------------------------------------|------| | 6.4 Device Functional Modes | 18 | | 7 Application and Implementation | 19 | | 7.1 Application Information | . 19 | | 7.2 Typical Applications | | | 7.3 Power Supply Recommendations | 24 | | 7.4 Layout | . 25 | | 8 Device and Documentation Support | | | 8.1 Receiving Notification of Documentation Updates | 26 | | 8.2 支持资源 | 26 | | 8.3 Trademarks | | | 8.4 静电放电警告 | . 26 | | 8.5 术语表 | . 26 | | 9 Revision History | | | 10 Mechanical, Packaging, and Orderable | | | Information | . 27 | | | | # 4 Pin Configuration and Functions 图 4-1. DGN Package 8-Pin HVSSOP Top View # **Pin Functions** | PIN | PIN I/O | | PIN | | DESCRIPTION | |------------------|---------|-----|----------------------------------------------------------------------------------------------------------------|--|-------------| | NAME | NO. | 1/0 | DESCRIPTION | | | | BYPASS | 2 | I | Mid-supply voltage, adding a bypass capacitor improves PSRR | | | | GND | 7 | I | High-current ground | | | | IN - | 4 | I | Negative differential input | | | | IN+ | 3 | I | Positive differential input | | | | SHUTDOWN | 1 | I | Shutdown pin (active low logic) | | | | Thermal Pad | _ | _ | Connect to ground. Thermal pad must be soldered down in all applications to properly secure device on the PCB. | | | | V <sub>DD</sub> | 6 | I | Power supply | | | | V <sub>O+</sub> | 5 | 0 | Positive BTL output | | | | V <sub>O</sub> - | 8 | 0 | Negative BTL output | | | # **4.1 DAPPER** | NAME | NO. | TYPE | DESCRIPTION | |------------------|-----|------|----------------------------------------------------------------------------------------------------------------| | BYPASS | 2 | I | Mid-supply voltage, adding a bypass capacitor improves PSRR | | GND | 7 | I | High-current ground | | IN - | 4 | I | Negative differential input | | IN+ | 3 | I | Positive differential input | | SHUTDO<br>WN | 1 | I | Shutdown pin (active low logic) | | $V_{DD}$ | 6 | I | Power supply | | V <sub>O+</sub> | 5 | 0 | Positive BTL output | | V <sub>O</sub> - | 8 | 0 | Negative BTL output | | Thermal<br>Pad | _ | _ | Connect to ground. Thermal pad must be soldered down in all applications to properly secure device on the PCB. | # **5 Specifications** # 5.1 Absolute Maximum Ratings over operating free-air temperature range unless otherwise noted(1) | | | MIN | MAX | UNIT | |--------------------------------------------------------|-----|-------|-------------------------|------| | Supply voltage, V <sub>DD</sub> | | - 0.3 | 6 | V | | Input voltage, V <sub>I</sub> | | - 0.3 | V <sub>DD</sub> + 0.3 V | V | | Continuous total power dissipation | | See | · # 5.7 | | | Lead temperature 1.6 mm (1/16 lnch) from case for 10 s | DGN | | 260 | °C | | Operating free-air temperature, T <sub>A</sub> | · | - 40 | 105 | °C | | Junction temperature, T <sub>J</sub> | | - 40 | 150 | °C | | Storage temperature, T <sub>stg</sub> | | - 65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under #5.3. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. # 5.2 ESD Ratings | | | | VALUE | UNIT | |-------|--------------------------------------------|---------------------------------------------------------|-------|------| | V | √ <sub>(ESD)</sub> Electrostatic discharge | Human-body model (HBM), per AEC Q100-002 <sup>(1)</sup> | ±2000 | \/ | | (ESD) | | Charged-device model (CDM), per AEC Q100-011 | ±1000 | v | <sup>(1)</sup> AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification. # **5.3 Recommended Operating Conditions** | | | | MIN | MAX | UNIT | |-----------------|--------------------------------|----------|------|-----|------| | $V_{DD}$ | Supply voltage | | 2.5 | 5.5 | V | | V <sub>IH</sub> | High-level input voltage | SHUTDOWN | 1.55 | | V | | V <sub>IL</sub> | Low-level input voltage | SHUTDOWN | | 0.5 | V | | T <sub>A</sub> | Operating free-air temperature | | - 40 | 105 | °C | ### 5.4 Thermal Information | | | TPA6211A1-Q1 | | |------------------------|----------------------------------------------|--------------|------| | | THERMAL METRIC <sup>(1)</sup> | DGN (HVSSOP) | UNIT | | | | 8 PINS | | | R <sub>0</sub> JA | Junction-to-ambient thermal resistance | 71.7 | °C/W | | R <sub>θ JC(top)</sub> | Junction-to-case (top) thermal resistance | 55.9 | °C/W | | R <sub>0</sub> JB | Junction-to-board thermal resistance | 44.9 | °C/W | | ΨJT | Junction-to-top characterization parameter | 3.7 | °C/W | | ψ ЈВ | Junction-to-board characterization parameter | 44.7 | °C/W | | R <sub>θ JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 19.6 | °C/W | For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. #### 5.5 Electrical Characteristics $T_A = 25^{\circ}C$ | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------|-------------------------------------------------|--------------------------------------------------------------------------|-----|------|------|------| | Vos | Output offset voltage (measured differentially) | V <sub>I</sub> = 0-V differential, Gain = 1 V/V, V <sub>DD</sub> = 5.5 V | - 9 | 0.3 | 9 | mV | | PSRR | Power supply rejection ratio | V <sub>DD</sub> = 2.5 V to 5.5 V | | - 85 | - 60 | dB | Product Folder Links: TPA6211A1-Q1 Copyright © 2024 Texas Instruments Incorporated $T_A = 25^{\circ}C$ | | PARAMETER | TEST CONDITIONS | | MIN | TYP | MAX | UNIT | |-------------------|------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------|--------------------------------------------------|--------------------------------------------------|--------------------------------|------| | V <sub>IC</sub> | Common mode input range | V <sub>DD</sub> = 2.5 V to 5.5 V | | 0.5 | | V <sub>DD</sub> - 0.8 | V | | OMDD | O | $V_{DD} = 2.5 \text{ V to } 5.5 \text{ V} $ $V_{DD} = 5.5 \text{ V, } V_{IC} = 0.5 \text{ V to } 4.7 \text{ V} $ $V_{DD} = 2.5 \text{ V, } V_{IC} = 0.5 \text{ V to } 1.7 \text{ V} $ $= 63$ $R_{L} = 4 \Omega, V_{IN+} = V_{DD}, V_{IN-} = 0 \text{ V or } V_{IN-} = V_{DD}$ $R_{DD} = 3.6 \text{ V} $ $V_{DD} = 3.6 \text{ V} $ $V_{DD} = 3.6 \text{ V} $ $V_{DD} = 2.5 \text{ V} $ $V_{DD} = 3.6 \text{ V} $ $V_{DD} = 2.5 \text{ V} $ $V_{DD} = 3.6 | V <sub>DD</sub> = 5.5 V, V <sub>IC</sub> = 0.5 V to 4.7 V | | - 40 | dB | | | CMRR | Common mode rejection ratio | V <sub>DD</sub> = 2.5 V, V <sub>IC</sub> = 0.5 V to 1.7 V | | | - 63 | - 40 | ав | | | | | V <sub>DD</sub> = 5.5 V | | 0.45 | | | | | Low-output swing | | V <sub>DD</sub> = 3.6 V | | 0.37 | | V | | | | | V <sub>DD</sub> = 2.5 V | | 0.26 | 0.4 | | | | | | V <sub>DD</sub> = 5.5 V | | | | | | | High-output swing | $R_L = 4 \Omega$ , $V_{IN+} = V_{DD}$ , $V_{IN-} = V_{DD}$ , $V_{DD}$ | V <sub>DD</sub> = 3.6 V | | 3.18 | | V | | | | Ca 1 77, 7 IN - 2 7 8. 7 IN - 2 7 | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ | | | | | | I <sub>IH</sub> | High-level input current, shutdown | V <sub>DD</sub> = 5.5 V, V <sub>I</sub> = 5.8 V | • | | 58 | 100 | μA | | I <sub>IL</sub> | Low-level input current, shutdown | V <sub>DD</sub> = 5.5 V, V <sub>I</sub> = -0.3 V | | | 3 | 100 | μA | | IQ | Quiescent current | V <sub>DD</sub> = 2.5 V to 5.5 V, no load | | | 4 | 5 | mA | | I <sub>(SD)</sub> | Supply current | $V_{SHUTDOWN} \le 0.5 \text{ V}, V_{DD}$ = 2.5 V to 5.5 \ | /, R <sub>L</sub> = 4 Ω | | 0.01 | 1 | μA | | | Gain | $R_L = 4 \Omega$ | | $\frac{38 \text{ k}\Omega}{\text{R}_{\text{I}}}$ | $\frac{40 \text{ k}\Omega}{\text{R}_{\text{I}}}$ | <u>42 kΩ</u><br>R <sub>I</sub> | V/V | | | Resistance from shutdown to GND | | | | 100 | | kΩ | # **5.6 Operating Characteristics** $T_A = 25$ °C, Gain = 1 V/V | | PARAMETER | | TEST CONDITIO | NS | MIN | TYP | MAX | UNIT | |------------------|-------------------------------------------------------|------------------------------------------------|--------------------------------------------------|-----------------------------------------------|-----|--------|-----|---------------| | | | | | V <sub>DD</sub> = 5 V | | 2.45 | | | | | | THD + N = 1%, f = 1 | kHz, $R_L = 3 \Omega$ | V <sub>DD</sub> = 3.6 V | | 1.22 | | | | | | | | V <sub>DD</sub> = 2.5 V | | 0.49 | | | | | | | | V <sub>DD</sub> = 5 V | | 2.22 | | | | Po | ID+N Total harmonic distortion plus noise | THD + N = 1%, f = 1 | kHz, $R_L = 4 \Omega$ | V <sub>DD</sub> = 3.6 V | | 1.1 | | W | | | | | | V <sub>DD</sub> = 2.5 V | | 0.47 | | | | | | | | V <sub>DD</sub> = 5 V | | 1.36 | | | | | | THD + N = 1%, f = 1 | kHz, $R_L = 8 \Omega$ | V <sub>DD</sub> = 3.6 V | | 0.72 | | | | | | | | V <sub>DD</sub> = 2.5 V | | 0.33 | | | | | Total harmonic distortion plus noise | | P <sub>O</sub> = 2 W, V <sub>DD</sub> | = 5 V | | 0.045% | | | | | | $f = 1 \text{ kHz}, R_L = 3 \Omega$ | P <sub>O</sub> = 1 W, V <sub>DD</sub> | P <sub>O</sub> = 1 W, V <sub>DD</sub> = 3.6 V | | 0.05% | | | | | | | $P_{O} = 300 \text{ mW}, V_{DD} = 2.5 \text{ V}$ | | | 0.06% | | | | | | f = 1 kHz, R <sub>L</sub> = 4 Ω | P <sub>O</sub> = 1.8 W, V <sub>DD</sub> = 5 V | | | 0.03% | | | | THD+N | | | $P_{O} = 0.7 \text{ W}, V_{DD} = 3.6 \text{ V}$ | | | 0.03% | | | | | | | P <sub>O</sub> = 300 mW, V <sub>DD</sub> = 2.5 V | | | 0.04% | | | | | | | P <sub>O</sub> = 1 W, V <sub>DD</sub> = 5 V | | | 0.02% | | | | | | $f = 1 \text{ kHz}, R_L = 8 \Omega$ | $P_0 = 0.5 \text{ W}, V_{D}$ | <sub>O</sub> = 3.6 V | | 0.02% | | | | | | | P <sub>O</sub> = 200 mW, V <sub>DD</sub> = 2.5 V | | | 0.03% | | | | | 0 1 1 1 1 1 1 | V <sub>DD</sub> = 3.6 V, Inputs A | C-grounded with | f = 217 Hz | | - 80 | | 15 | | k <sub>SVR</sub> | Supply ripple rejection ratio | $C_1 = 2 \mu F, V_{RIPPLE} = 2$ | 200 mV <sub>pp</sub> | f = 20 Hz to 20 kHz | | - 70 | | dB | | SNR | Signal-to-noise ratio | V <sub>DD</sub> = 5 V, P <sub>O</sub> = 2 W, | R <sub>L</sub> = 4 Ω | | | 105 | | dB | | ., | | V <sub>DD</sub> = 3.6 V, f = 20 H; | z to 20 kHz. | No weighting | | 15 | | ., | | V <sub>n</sub> | Output voltage noise | Inputs AC-grounded | | A weighting | | 12 | | $\mu V_{RMS}$ | | CMRR | Common mode rejection ratio | V <sub>DD</sub> = 3.6 V, V <sub>IC</sub> = 1 V | $V_{\rm pp}$ | f = 217 Hz | | - 65 | | dB | | Z <sub>I</sub> | Input impedance | | | | 38 | 40 | 44 | kΩ | | | | V <sub>DD</sub> = 3.6 V, No C <sub>BYF</sub> | V <sub>DD</sub> = 3.6 V, No C <sub>BYPASS</sub> | | | 4 | | μs | | | Output voltage noise MRR Common mode rejection ratio | V <sub>DD</sub> = 3.6 V, C <sub>BYPASS</sub> | = 0.1 µF | | | 27 | | ms | # 5.7 Dissipation Ratings | PACKAGE | $T_A \leqslant 25^{\circ}C$ POWER RATING | DERATING<br>FACTOR <sup>(1)</sup> | T <sub>A</sub> = 70°C<br>POWER RATING | T <sub>A</sub> = 85°C<br>POWER RATING | |---------|------------------------------------------|-----------------------------------|---------------------------------------|---------------------------------------| | DGN | 2.13 W | 17.1 mW/°C | 1.36 W | 1.11 W | (1) Derating factor based on High-k board layout. Copyright © 2024 Texas Instruments Incorporated Product Folder Links: *TPA6211A1-Q1* # **Typical Characteristics** 表 5-1. Table of Graphs | | | FIGURE | |-----------------------------------|------------------------------|--------------------------------------| | Output nower | vs Supply voltage | 图 5-1 | | Output power | vs Load resistance | 图 5-2 | | Power dissipation | vs Output power | 图 5-3, 图 5-4 | | | vs Output power | 图 5-5, 图 5-6, 图 5-7 | | Total harmonic distortion + noise | vs Frequency | 图 5-8, 图 5-9, 图 5-10, 图 5-11, 图 5-12 | | | vs Common-mode input voltage | 图 5-13 | | Supply voltage rejection ratio | vs Frequency | 图 5-14, 图 5-15, 图 5-16, 图 5-17 | | Supply voltage rejection ratio | vs Common-mode input voltage | 图 5-18 | | GSM Power supply rejection | vs Time | 图 5-19 | | GSM Power supply rejection | vs Frequency | 图 5-20 | | Common-mode rejection ratio | vs Frequency | 图 5-21 | | Common-mode rejection ratio | vs Common-mode input voltage | 图 5-22 | | Closed loop gain/phase | vs Frequency | 图 5-23 | | Open loop gain/phase | vs Frequency | 图 5-24 | | Supply current | vs Supply voltage | 图 5-25 | | очрріў синені | vs Shutdown voltage | 图 5-26 | | Start-up time | vs Bypass capacitor | 图 5-27 | 图 5-4. Power Dissipation vs Output Power 图 5-5. Total Harmonic Distortion + Noise vs Output 图 5-6. Total Harmonic Distortion + Noise vs Output **Power** 图 5-7. Total Harmonic Distortion + Noise vs Output **Power** 图 5-8. Total Harmonic Distortion + Noise vs Frequency 图 5-9. Total Harmonic Distortion + Noise vs Frequency 图 5-10. Total Harmonic Distortion + Noise vs Frequency 图 5-11. Total Harmonic Distortion + Noise vs Frequency 图 5-12. Total Harmonic Distortion + Noise vs Frequency 图 5-13. Total Harmonic Distortion + Noise vs Common-Mode Input Voltage 图 5-14. Supply Voltage Rejection Ratio vs Frequency 图 5-21. Common-Mode Rejection Ratio vs **Frequency** 图 5-22. Common-Mode Rejection Ratio vs Common-Mode Input Voltage 图 5-23. Closed Loop Gain/Phase vs Frequency 图 5-24. Open Loop Gain/Phase vs Frequency 10 图 5-26. Supply Current vs Shutdown Voltage 11 Product Folder Links: TPA6211A1-Q1 English Data Sheet: SBOS555 # 6 Detailed Description ### 6.1 Overview The TPA6211A1-Q1 device is a fully differential amplifier with differential inputs and outputs. The fully differential amplifier consists of a differential amplifier and a common-mode amplifier. The differential amplifier ensures that the amplifier outputs a differential voltage that is equal to the differential input times the gain. The common-mode feedback ensures that the common-mode voltage at the output is biased around V<sub>DD</sub> / 2 regardless of the common-mode voltage at the input. # 6.2 Functional Block Diagram A. C<sub>(BYPASS)</sub> is optional #### **6.3 Feature Description** #### 6.3.1 Advantages of Fully Differential Amplifiers Input coupling capacitors are not required. A fully differential amplifier with good CMRR, such as the TPA6211A1-Q1 device, allows the inputs to be biased at voltage other than mid-supply. For example, if a DAC has a lower mid-supply voltage than that of the TPA6211A1-Q1 device, the common-mode feedback circuit compensates, and the outputs are still biased at the mid-supply point of the TPA6211A1-Q1 device. The inputs of the TPA6211A1-Q1 device can be biased from 0.5 V to V<sub>DD</sub> - 0.8 V. If the inputs are biased outside of that range, input coupling capacitors are required. A Mid-supply bypass capacitor, C<sub>BYPASS</sub>, is not required. The fully differential amplifier does not require a bypass capacitor. Any shift in the mid-supply voltage affects both positive and negative channels equally, thus canceling at the differential output. Removing the bypass capacitor slightly worsens power supply rejection ratio (k<sub>SVR</sub>), but a slight decrease of k<sub>SVR</sub> can be acceptable when an additional component can be eliminated (see \text{\text{\text{S}}} 5-17). The RF-immunity is improved. A fully differential amplifier cancels the noise from RF disturbances much better than the typical audio amplifier. #### 6.3.2 Fully Differential Amplifier Efficiency and Thermal Information Class-AB amplifiers are inefficient, primarily because of voltage drop across the output-stage transistors. The two components of this internal voltage drop are the headroom or DC voltage drop that varies inversely to output power, and the sinewave nature of the output. The total voltage drop can be calculated by subtracting the RMS value of the output voltage from V<sub>DD</sub>. The internal voltage drop multiplied by the average value of the supply current, I<sub>DD</sub>(avg), determines the internal power dissipation of the amplifier. Product Folder Links: TPA6211A1-Q1 Copyright © 2024 Texas Instruments Incorporated 提交文档反馈 An easy-to-use equation to calculate efficiency starts out as being equal to the ratio of power from the power supply to the power delivered to the load. To accurately calculate the RMS and average values of power in the load and in the amplifier, the current and voltage waveform shapes must first be understood (see 图 6-1). 图 6-1. Voltage and Current Waveforms for BTL Amplifiers Although the voltages and currents for SE and BTL are sinusoidal in the load, currents from the supply are different between SE and BTL configurations. In an SE application the current waveform is a half-wave rectified shape, whereas in BTL the current waveform is a full-wave rectified waveform. This means RMS conversion factors are different. Keep in mind that for most of the waveform both the push and pull transistors are not on at the same time, which supports the fact that each amplifier in the BTL device only draws current from the supply for half the waveform. 方程式 2 to 方程式 11 are the basis for calculating amplifier efficiency. Efficiency of a BTL amplifier = $$\frac{P_L}{P_{SUP}}$$ Where: $$P_L = \frac{V_L \text{rms}^2}{R_L}$$ , and $V_{LRMS} = \frac{V_P}{\sqrt{2}}$ , therefore, $P_L = \frac{V_P^2}{2R_L}$ and $$P_{SUP} = V_{DD}I_{DD}$$ avg and $I_{DD}$ avg $= \frac{1}{\pi}\int_0^{\pi} \frac{V_P}{R_L} \sin(t) dt = -\frac{1}{\pi} \times \frac{V_P}{R_L} \left[\cos(t)\right]_0^{\pi} = \frac{2V_P}{\pi R_L}$ Product Folder Links: TPA6211A1-Q1 Therefore, $$P_{SUP} = \frac{2 V_{DD} V_{P}}{\pi R_{L}}$$ substituting P<sub>L</sub> and P<sub>SUP</sub> into equation 6 substituting P<sub>L</sub> and P<sub>SUP</sub> into equation 6, Efficiency of a BTL amplifier $$= \frac{\frac{V_P^2}{2 R_L}}{\frac{2 V_{DD} V_P}{\pi R_L}} = \frac{\pi V_P}{4 V_{DD}}$$ Where: $$V_{P} = \sqrt{2 P_{L} R_{L}}$$ $$\eta_{BTL} = \frac{P_L}{P_{SUP}}$$ $P_{SUP}^{}$ = Power drawn from power supply $V_{LRMS}$ = RMS voltage on BTL load R<sub>L</sub> = Load resistance V<sub>P</sub> = Peak voltage on BTL load I<sub>DD</sub>avg = Average current drawn from the power supply $V_{DD}$ = Power supply voltage η<sub>BTL</sub> = Efficiency of a BTL amplifier #### where $\eta_{BTL}$ is the efficiency of a BTL amplifier (2) (1) - · P<sub>L</sub> is the power delivered to load - P<sub>SUP</sub> is the power drawn from power supply PL is calculated with 方程式 3, and V<sub>LRMS</sub> is calculated with 方程式 4. $$P_{L} = \frac{V_{LRMS}^{2}}{R_{L}} \tag{3}$$ where - V<sub>LRMS</sub> = RMS voltage on BTL load - · R<sub>L</sub> is load resistance $$V_{LRMS} = \frac{V_{P}}{\sqrt{2}} \tag{4}$$ where V<sub>P</sub> is peak voltage on BTL load Therefore, P<sub>L</sub> can be given as 方程式 5. $$P_{L} = \frac{V_{P}^{2}}{2 \times R_{L}} \tag{5}$$ P<sub>SUP</sub> is calculated with 方程式 6. $$P_{SUP} = V_{DD} \times I_{DD}avg \tag{6}$$ where - V<sub>DD</sub> is power supply voltge - I<sub>DD</sub>avg is average current drawn from the power supply I<sub>DD</sub>avg is calculated with 方程式 7. $$I_{DD}avg = \frac{1}{\pi} \int_0^{\pi} \frac{V_P}{R_L} \times \sin(t) \times dt = -\frac{1}{\pi} \times \frac{V_P}{R_L} \times \cos(t)_0^{\pi} = \frac{2 \times V_P}{\pi \times R_L}$$ (7) Therefore, P<sub>SUP</sub> can be given as 方程式 8. $$P_{SUP} = \frac{2 \times V_{DD} \times V_{P}}{\pi \times R_{L}}$$ (8) Substituting for P<sub>L</sub> and P<sub>SUP</sub>, 方程式 2 becomes 方程式 9 $$\eta_{BTL} = \frac{\frac{V_P^2}{2 \times R_L}}{\frac{2 \times V_{DD} \times V_P}{\pi \times R_L}} = \frac{\pi \times V_P}{4 \times V_{DD}}$$ (9) V<sub>P</sub> is calculated with 方程式 10. $$V_{P} = \sqrt{2 \times P_{L} \times R_{L}} \tag{10}$$ And substituting for V<sub>P</sub>, ŋ<sub>BTL</sub> can be calculated with 方程式 11 $$\eta_{BTL} = \frac{\pi \sqrt{2 \times P_L \times R_L}}{4 \times V_{DD}} \tag{11}$$ A simple formula for calculating the maximum power dissipated ( $P_{Dmax}$ ) can be used for a differential output application: $$P_{Dmax} = \frac{2V_{DD}^2}{\pi^2 R_L} \tag{12}$$ 表 6-1. Efficiency and Maximum Ambient Temperature vs Output Power | OUTPUT POWER | EFFICIENCY | INTERNAL DISSIPATION | POWER FROM SUPPLY | MAX AMBIENT TEMPERATURE | |--------------------|------------|----------------------|-------------------|--------------------------------------------------------------| | 5-V, 3-Ω SYSTEMS | | | | | | 0.5 W | 27.2% | 1.34 W | 1.84 W | 54°C | | 1 W | 38.4% | 1.6 W | 2.6 W | 35°C | | 2.45 W | 60.2% | 1.62 W | 4.07 W | 34°C | | 3.1 W | 67.7% | 1.48 W | 4.58 W | 44°C | | 5-V, 4-Ω BTL SYSTI | EMS | | | | | 0.5 W | 31.4% | 1.09 W | 1.59 W | 72°C | | 1 W | 44.4% | 1.25 W | 2.25 W | 60°C | | 2 W | 62.8% | 1.18 W | 3.18 W | 65°C | | 2.8 W | 74.3% | 0.97 W | 3.77 W | 80°C | | 5-V, 8-Ω SYSTEMS | | | | | | 0.5 W | 44.4% | 0.625 W | 1.13 W | 105°C (limited by maximum ambient temperature specification) | | 1 W | 62.8% | 0.592 W | 1.6 W | 105°C (limited by maximum ambient temperature specification) | | 1.36 W | 73.3% | 0.496 W | 1.86 W | 105°C (limited by maximum ambient temperature specification) | | 1.7 W | 81.9% | 0.375 W | 2.08 W | 105°C (limited by maximum ambient temperature specification) | 方程式 11 is used to calculate efficiencies for four different output power levels, see 表 6-1. The efficiency of the amplifier is quite low for lower power levels and rises sharply as power to the load is increased resulting in a nearly flat internal power dissipation over the normal operating range. The internal dissipation at full output power is less than in the half power range. Calculating the efficiency for a specific system is the key to proper power supply design. For a 2.8-W audio system with 4- $\Omega$ loads and a 5-V supply, the maximum draw on the power supply is almost 3.8 W. The maximum ambient temperature depends on the heat sinking ability of the PCB system. Given R $_{\theta}$ JA (junction-to-ambient thermal resistance), the maximum allowable junction temperature, and the internal dissipation at 1-W output power with a 4-Ohm load, the maximum ambient temperature can be calculated with $_{\tau}$ 程式 13. The maximum recommended junction temperature for the TPA6211A1-Q1 device is 150°C. $$T_A(Max) = T_J(Max) - R_{\theta JA} \times P_D = 150 - 71.7 \times 1.25 = 60^{\circ}C$$ (13) Copyright © 2024 Texas Instruments Incorporated Product Folder Links: *TPA6211A1-Q1* English Data Sheet: SBOS555 方程式 13 shows that the maximum ambient temperature is 60°C at 1-W output power and 4-Ohm load with a 5-V supply. $\bar{k}$ 6-1 shows that the thermal performance must be considered when using a Class-AB amplifier to keep junction temperatures in the specified range. The TPA6211A1-Q1 device is designed with thermal protection that turns the device off when the junction temperature surpasses 150°C to prevent damage to the IC. In addition, using speakers with an impedance higher than 4 $\Omega$ dramatically increases the thermal performance by reducing the output current. #### 6.3.3 Differential Output Versus Single-Ended Output 图 6-2 shows a Class-AB audio power amplifier (APA) in a fully differential configuration. The TPA6211A1-Q1 amplifier has differential outputs driving both ends of the load. One of several potential benefits to this configuration is power to the load. The differential drive to the speaker means that as one side is slewing up, the other side is slewing down, and vice versa. This in effect doubles the voltage swing on the load as compared to a ground-referenced load. Plugging 2 × V<sub>O(PP)</sub> into the power equation (方程式 14) yields four-times the output power (as the voltage is squared) from the same supply rail and load impedance (see 方程式 16 and 方程式 17). $$V_{(rms)} = \frac{V_{O(PP)}}{2\sqrt{2}}$$ $$Power = \frac{V_{(rms)}^{2}}{R_{L}}$$ (14) $$Power_{(S-E)} = \frac{V_{(rms)}^{2}}{R_{L}} = \frac{\left(\frac{V_{O(PP)}}{2\sqrt{2}}\right)^{2}}{R_{L}} = \frac{V_{O(PP)}^{2}}{8R_{L}}$$ (15) $$Power_{(Diff)} = \frac{V_{(rms)}^{2}}{R_{L}} = \frac{\left(\frac{2 \times V_{O(PP)}}{2\sqrt{2}}\right)^{2}}{R_{L}} = \frac{V_{O(PP)}^{2}}{2R_{L}}$$ (16) $$Power_{(Diff)} = 4 \times Power_{(S-E)}$$ (17) 图 6-2. Differential Output Configuration In a typical automotive application operating at 5 V, bridging raises the power into an $8-\Omega$ speaker from a singled-ended (SE, ground reference) limit of 390 mW to 1.56 W. This is a 6-dB improvement in sound power, or Copyright © 2024 Texas Instruments Incorporated 提交文档反馈 loudness of the sound. In addition to increased power, there are frequency-response concerns. Consider the single-supply SE configuration shown in 图 6-3. A coupling capacitor ( $C_C$ ) is required to block the DC-offset voltage from the load. This capacitor can be quite large (approximately 33 $\mu F$ to 1000 $\mu F$ ) so it tends to be expensive, heavy, occupy valuable PCB area, and have the additional drawback of limiting low-frequency performance. This frequency-limiting effect is due to the high-pass filter network created with the speaker impedance and the coupling capacitance. This is calculated with $\hbar E$ 18. $$f_{c} = \frac{1}{2\pi R_{L} C_{C}} \tag{18}$$ For example, a $68-\mu F$ capacitor with an $8-\Omega$ speaker would attenuate low frequencies below 293 Hz. The BTL configuration cancels the DC offsets, which eliminates the need for the blocking capacitors. Low-frequency performance is then limited only by the input network and speaker response. Cost and PCB space are also minimized by eliminating the bulky coupling capacitor. 图 6-3. Single-Ended Output and Frequency Response Increasing power to the load does carry a penalty of increased internal power dissipation. The increased dissipation is understandable considering that the BTL configuration produces four-times the output power of the SE configuration. #### **6.4 Device Functional Modes** The TPA6211A1-Q1 device can be put in shutdown mode when asserting SHUTDOWN pin to a logic LOW. While in shutdown mode, the device output stage is turned off and set into high impedance, making the current consumption very low. The device exits shutdown mode when a HIGH logic level is applied to SHUTDOWN pin. Product Folder Links: TPA6211A1-Q1 Copyright © 2024 Texas Instruments Incorporated # 7 Application and Implementation # 备注 Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. # 7.1 Application Information The TPA6211A1-Q1 is a fully-differential amplifier designed to drive a speaker with at least 3- Ω impedance while consuming only 20-mm<sup>2</sup> total printed-circuit board (PCB) area in most applications. # 7.2 Typical Applications 🗵 7-1 shows a typical application circuit for the TPA6211A1-Q1 with a speaker, input resistors, and supporting power supply decoupling capacitors. #### 7.2.1 Typical Differential Input Application ### C(BYPASS) is optional # 图 7-1. Typical Differential Input Application Schematic Typical values are shown in $\frac{1}{2}$ 7-1. 表 7-1. Typical Component Values | COMPONENT | VALUE | |-------------------------|---------| | R <sub>I</sub> | 40 kΩ | | C <sub>BYPASS</sub> (1) | 0.22 μF | | C <sub>S</sub> | 1 µF | | Cı | 0.22 μF | <sup>(1)</sup> C<sub>BYPASS</sub> is optional. #### 7.2.1.1 Design Requirements For this design example, use the parameters listed in 表 7-2 as the input parameters. Copyright © 2024 Texas Instruments Incorporated Product Folder Links: TPA6211A1-Q1 | 表 7-2. Design P | arameters | |-----------------|-----------| |-----------------|-----------| | PARAMETER | EXAMPLE VALUE | | | |----------------------|-------------------------------------|--|--| | Power supply voltage | 2.5 V to 5.5 V | | | | Current | 4 mA to 5 mA | | | | Shutdown | High > 1.55 V | | | | Silutdowii | Low < 0.5 V | | | | Speaker | $3~\Omega, 4~\Omega,$ or $8~\Omega$ | | | #### 7.2.1.2 Detailed Design Procedure #### 7.2.1.2.1 Resistors (R<sub>I</sub>) The input resistor (R<sub>I</sub>) can be selected to set the gain of the amplifier according to 方程式 19. $$Gain = \frac{R_F}{R_I} \tag{19}$$ The internal feedback resistors ( $R_F$ ) are trimmed to 40 k $\Omega$ . Resistor matching is very important in fully differential amplifiers. The balance of the output on the reference voltage depends on matched ratios of the resistors. CMRR, PSRR, and the cancellation of the second harmonic distortion diminishes if resistor mismatch occurs. Therefore, TI recommends 1%-tolerance resistors or better to optimize performance. ### 7.2.1.2.2 Bypass Capacitor (CBYPASS) and Start-Up Time The internal voltage divider at the BYPASS pin of this device sets a mid-supply voltage for internal references and sets the output common mode voltage to $V_{DD}$ / 2. Adding a capacitor filters any noise into this pin, increasing $k_{SVR}$ . $C_{BYPASS}$ also determines the rise time of $V_{O+}$ and $V_{O-}$ when the device exits shutdown. The larger the capacitor, the slower the rise time. #### 7.2.1.2.3 Input Capacitor (C<sub>I</sub>) The TPA6211A1-Q1 device does not require input coupling capacitors when driven by a differential input source biased from 0.5 V to $V_{DD}$ - 0.8 V. Use 1% tolerance or better gain-setting resistors if not using input coupling capacitors. $$f_c = \frac{1}{2\pi R_I C_I} \tag{20}$$ 图 7-2. Input Filter Cutoff Frequency The value of C<sub>I</sub> is an important consideration, as it directly affects the bass (low frequency) performance of the circuit. Consider the example where $R_I$ is 10 k $\Omega$ and the specification calls for a flat bass response down to 100 Hz. 方程式 20 is reconfigured as 方程式 21. $$C_{I} = \frac{1}{2\pi R_{I} f_{c}} \tag{21}$$ In this example, C<sub>I</sub> is 0.16 µF, so the likely choice ranges from 0.22 µF to 0.47 µF. TI recommends the use of ceramic capacitors because they are the best choice in preventing leakage current. When polarized capacitors are used, the positive side of the capacitor faces the amplifier input in most applications. The input DC level is held at V<sub>DD</sub> / 2, typically higher than the source DC level. Confirming the capacitor polarity in the application is important. #### 7.2.1.2.4 Band-Pass Filter ( $R_i$ , $C_i$ , and $C_F$ ) Having signal filtering beyond the one-pole high-pass filter formed by the combination of C<sub>1</sub> and R<sub>1</sub> can be desirable. A low-pass filter can be added by placing a capacitor (C<sub>F</sub>) between the inputs and outputs, forming a band-pass filter. An example of when this technique might be used would be in an application where the desirable pass-band range is between 100 Hz and 10 kHz, with a gain of 4 V/V. 方程式 22 to 方程式 29 allow the proper values of CF and C<sub>I</sub> to be determined. #### 7.2.1.2.4.1 Step 1: Low-Pass Filter $$f_{c(LPF)} = \frac{1}{2\pi R_F C_F} \tag{22}$$ $$f_{c(LPF)} = \frac{1}{2\pi 40 k\Omega C_F} \tag{23}$$ Therefore, $$C_{F} = \frac{1}{2\pi 40 \text{ k}\Omega \text{ f}_{c(LPF)}}$$ (24) Substituting 10 kHz for $f_{c(LPF)}$ and solving for $C_F$ : $$C_F = 398 \text{ pF}$$ (25) # 7.2.1.2.4.2 Step 2: High-Pass Filter $$f_{c(HPF)} = \frac{1}{2\pi R_I C_I} \tag{26}$$ Because the application in this case requires a gain of 4 V/V, R<sub>I</sub> must be set to 10 kΩ. Substituting R<sub>I</sub> into 方程式 26. $$f_{c(HPF)} = \frac{1}{2\pi 10 \, \text{k}\Omega \, \text{C}_{\text{I}}} \tag{27}$$ Product Folder Links: TPA6211A1-Q1 Therefore, $$C_{I} = \frac{1}{2\pi 10 \text{ k}\Omega \text{ f}_{c(HPF)}}$$ (28) Substituting 100 Hz for f<sub>c(HPF)</sub> and solving for C<sub>I</sub>: $$C_1 = 0.16 \,\mu\text{F}$$ (29) At this point, a first-order band-pass filter has been created with the low-frequency cutoff set to 100 Hz and the high-frequency cutoff set to 10 kHz. The process can be taken a step further by creating a second-order high-pass filter. This is accomplished by placing a resistor ( $R_a$ ) and capacitor ( $C_a$ ) in the input path. $R_a$ must be at least 10 times smaller than $R_i$ ; otherwise its value has a noticeable effect on the gain, as $R_a$ and $R_i$ are in series. ### 7.2.1.2.4.3 Step 3: Additional Low-Pass Filter $R_a$ must be at least ten-times smaller than $R_I$ . Set $R_a$ = 1 k $\Omega$ $$f_{c(LPF)} = \frac{1}{2\pi R_a C_a} \tag{30}$$ Therefore, $$C_{a} = \frac{1}{2\pi \ 1k\Omega \ f_{c(LPF)}}$$ (31) Substituting 10 kHz for $f_{c(LPF)}$ and solving for $C_a$ : $$C_a = 160 \text{ pF}$$ (32) 图 7-3 is a bode plot for the band-pass filter in the previous example. 图 7-8 shows how to configure the TPA6211A1-Q1 device as a band-pass filter. 图 7-3. Bode Plot #### 7.2.1.2.5 Decoupling Capacitor (C<sub>S</sub>) The TPA6211A1-Q1 device is a high-performance CMOS audio amplifier that requires adequate power supply decoupling to ensure the output total harmonic distortion (THD) is as low as possible. Power-supply decoupling also prevents oscillations for long lead lengths between the amplifier and the speaker. For higher frequency transients, spikes, or digital hash on the line, a good low equivalent-series-resistance (ESR) ceramic capacitor, typically 0.1 $\mu$ F to 1 $\mu$ F, placed as close as possible to the device $V_{DD}$ lead works best. For filtering lower frequency noise signals, a 10- $\mu$ F or greater capacitor placed near the audio power amplifier also helps, but is not required in most applications because of the high PSRR of this device. Copyright © 2024 Texas Instruments Incorporated Product Folder Links: *TPA6211A1-Q1* #### 7.2.1.2.6 Using Low-ESR Capacitors Low-ESR capacitors are recommended throughout this applications section. A real (as opposed to ideal) capacitor can be modeled simply as a resistor in series with an ideal capacitor. The voltage drop across this resistor minimizes the beneficial effects of the capacitor in the circuit. The lower the equivalent value of this resistance the more the real capacitor behaves like an ideal capacitor. #### 7.2.1.3 Application Curves # 7.2.2 Other Application Circuits 图 7-6, 图 7-7, and 图 7-8 show example circuits using the TPA6211A1-Q1 device. # $C_{(BYPASS)}$ is optional 图 7-6. Differential Input Application Schematic Optimized With Input Capacitors Product Folder Links: TPA6211A1-Q1 23 提交文档反馈 A. C<sub>(BYPASS)</sub> is optional 图 7-7. Single-Ended Input Application Schematic A. C<sub>(BYPASS)</sub> is optional 图 7-8. Differential Input Application Schematic With Input Bandpass Filter ### 7.3 Power Supply Recommendations The TPA6211A1-Q1 device is designed to operate from an input voltage supply range between 2.5 V and 5.5 V. Therefore, the output voltage range of power supply must be within this range and well regulated. The current capability of upper power should not exceed the maximum current limit of the power switch. # 7.3.1 Power Supply Decoupling Capacitor The TPA6211A1-Q1 device requires adequate power supply decoupling to ensure a high efficiency operation with low total harmonic distortion (THD). Place a low equivalent series resistance (ESR) ceramic capacitor, typically 0.1 $\mu$ F, as close as possible of the V<sub>DD</sub> pin. This choice of capacitor and placement helps with higher frequency transients, spikes, or digital hash on the line. TI recommends placing a 2.2- $\mu$ F to 10- $\mu$ F capacitor on Copyright © 2024 Texas Instruments Incorporated Product Folder Links: *TPA6211A1-Q1* the $V_{DD}$ supply trace. This larger capacitor acts as a charge reservoir, providing energy faster than the board supply, thus helping to prevent any droop in the supply voltage. #### 7.4 Layout ### 7.4.1 Layout Guidelines Place all the external components close to the TPA6211A1-Q1 device. The input resistors need to be close to the device input pins so noise does not couple on the high impedance nodes between the input resistors and the input amplifier of the device. Placing the decoupling capacitors, $C_S$ and $C_{BYPASS}$ , close to the TPA6211A1-Q1 device is important for the efficiency of the amplifier. Any resistance or inductance in the trace between the device and the capacitor can cause a loss in efficiency. ### 7.4.2 Layout Example 图 7-9. TPA6211A1-Q1 8-Pin HVSSOP (DGN) Board Layout # 8 Device and Documentation Support # 8.1 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. # 8.2 支持资源 TI E2E™中文支持论坛是工程师的重要参考资料,可直接从专家处获得快速、经过验证的解答和设计帮助。搜索现有解答或提出自己的问题,获得所需的快速设计帮助。 链接的内容由各个贡献者"按原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI 的使用条款。 ### 8.3 Trademarks TI E2E™ is a trademark of Texas Instruments. 所有商标均为其各自所有者的财产。 ### 8.4 静电放电警告 静电放电 (ESD) 会损坏这个集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理和安装程序,可能会损坏集成电路。 ESD 的损坏小至导致微小的性能降级,大至整个器件故障。精密的集成电路可能更容易受到损坏,这是因为非常细微的参数更改都可能会导致器件与其发布的规格不相符。 ### 8.5 术语表 TI术语表本术语表列出并解释了术语、首字母缩略词和定义。 # 9 Revision History 注:以前版本的页码可能与当前版本的页码不同 | С | hanges from Revision F (February 2024) to Revision G (May 2024) | Page | |--------|--------------------------------------------------------------------|------| | • | Changed the ESD Ratings for CDM to ±1000V | 4 | | С | hanges from Revision E (August 2019) to Revision F (February 2024) | Page | | • | 更改了"特性"中以下部分下的器件 HBM ESD 分类等级:符合汽车应用要求 | 1 | | • | Changed the ESD Ratings for HBM to ±2000V | 4 | | С | hanges from Revision D (August 2019) to Revision E (August 2019) | Page | | • | 将封装更改为 HVSSOP | | | • | Changed packaging to HVSSOP | 4 | | •<br>_ | Changed packaging to HVSSOP | 25 | | С | hanges from Revision C (August 2016) to Revision D (August 2019) | Page | | • | 从"特性"中的以下部分下删除了 AEC-Q100: 符合汽车应用要求 | 1 | | | 删除了特性:温度等级 2 | | | | Changed the ESD Ratings table | | Copyright © 2024 Texas Instruments Incorporated Product Folder Links: *TPA6211A1-Q1* | Changes from Revision B (January 2014) to Revision C (August 2016) | Page | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|------| | • 添加了 <i>器件信息</i> 表、 <i>ESD 等级</i> 表、 <i>特性说明</i> 部分、 <i>器件功能模式</i> 部分、 <i>应用和实施</i> 部分、<br>分、 <i>布局</i> 部分、 <i>器件和文档支持</i> 部分以及 <i>机械、封装和可订购信息</i> 部分 | | | • Added missing Max Ambient Temperature values to 表 6-1 | | | • Changed 45.9 to 71.7, 1.27 to 1.25, and 91.7 to 60 in 方程式 13 | | | Changes from Revision A (November 2013) to Revision B (January 2014) | Page | | <ul> <li>Added three new equations to the DIFFERENTIAL OUTPUT VERSUS SINGLE-ENDED OU order to show difference between single-ended and differential output</li> </ul> | | | Changes from Revision * (June 2011) to Revision A (November 2013) | Page | | • 从 <i>特性</i> 列表中删除了 <i>设计用于无线或蜂窝手持设备和 PDA</i> 。 | 1 | | Deleted Ordering Information table | 3 | | • Changed reference from "equation 6" to 方程式 26 in the High-Pass Filter section | | # 10 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Copyright © 2024 Texas Instruments Incorporated 提交文档反馈 www.ti.com 13-May-2024 #### PACKAGING INFORMATION | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------| | TPA6211A1TDGNRQ1 | ACTIVE | HVSSOP | DGN | 8 | 2500 | RoHS & Green | NIPDAU | Level-3-260C-168 HR | -40 to 105 | 6211Q | Samples | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF TPA6211A1-Q1: # **PACKAGE OPTION ADDENDUM** www.ti.com 13-May-2024 NOTE: Qualified Version Definitions: • Catalog - TI's standard catalog product # **PACKAGE MATERIALS INFORMATION** www.ti.com 13-May-2024 # TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TPA6211A1TDGNRQ1 | HVSSOP | DGN | 8 | 2500 | 330.0 | 12.4 | 5.3 | 3.4 | 1.4 | 8.0 | 12.0 | Q1 | # **PACKAGE MATERIALS INFORMATION** www.ti.com 13-May-2024 ### \*All dimensions are nominal | Ì | Device | Device Package Type | | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | |---|------------------|---------------------|-----|------|------|-------------|------------|-------------|--| | ı | TPA6211A1TDGNRQ1 | HVSSOP | DGN | 8 | 2500 | 346.0 | 346.0 | 29.0 | | 3 x 3, 0.65 mm pitch SMALL OUTLINE PACKAGE This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details. # $\textbf{PowerPAD}^{^{\text{\tiny{TM}}}}\,\textbf{VSSOP - 1.1 mm max height}$ SMALL OUTLINE PACKAGE #### NOTES: PowerPAD is a trademark of Texas Instruments. - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side. - 5. Reference JEDEC registration MO-187. SMALL OUTLINE PACKAGE #### NOTES: (continued) - 6. Publication IPC-7351 may have alternate designs. - 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. - 8. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. - 9. Size of metal pad may vary due to creepage requirement. SMALL OUTLINE PACKAGE NOTES: (continued) - 10. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 11. Board assembly site may have different recommendations for stencil design. # 重要声明和免责声明 TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。 这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。 这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。 TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 TI 反对并拒绝您可能提出的任何其他或不同的条款。 邮寄地址: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024,德州仪器 (TI) 公司