











TLV61220

ZHCS918A -MAY 2012-REVISED DECEMBER 2014

# TLV61220 采用薄型 SOT-23 封装的低输入电压升压转换器

## 特性

- 在典型工作条件下效率高达 95%
- 5.5µA 静态电流
- 负载的启动输入电压为 0.7V
- 运行输入电压范围为 0.7V 至 5.5V
- 停机期间具有导通功能
- 最小开关电流为 200mA
- 保护特性:
  - 输出过压
  - 过热
  - 输入欠压闭锁
- 可调节输出电压范围为 1.8V 至 5.5V
- 小型 6 引脚超薄小外形尺寸晶体管 (SOT)-23 封装

### 2 应用范围

- 电池供电类 应用
  - 1至3节碱性电池、镍镉电池 (NiCd) 或者镍氢 电池 (NiMH)
  - 1 节锂离子或者锂离子一次性电池
- 太阳能或燃料电池供电 应用
- 消费类及便携式医疗产品
- 个人护理产品
- 白色或者状态发光二极管 (LED)
- 智能电话

## 典型应用电路原理图

# 3 说明

TLV61220 器件可以为由单节、2 节或 3 节碱性、镍镉 或镍氢电池或单节锂离子或锂聚合物电池供电的产品提 供电源解决方案。可实现的输出电流取决于输入输出电 压比。升压转换器建立在采用同步整流的磁滞控制器拓 扑基础之上, 能够以最少的静态电流实现最高的效率。 可通过一个外部电阻分压器对此可调版本的输出电压进 行设定,或者可将此电压内部设定为一个固定值。此转 换器可由一个特定的使能引脚关闭。关闭时,电池消耗 降至最低。此器件采用一个 6 引脚超薄 SOT-23 封装 (DBV)。

#### 器件信息(1)

| 器件型号     | 封装      | 封装尺寸(标称值)       |
|----------|---------|-----------------|
| TLV61220 | SOT (6) | 2.90mm x 1.60mm |

(1) 如需了解所有可用封装,请见数据表末尾的可订购产品附录。





|    |                                      | 目录 |     |                                |      |
|----|--------------------------------------|----|-----|--------------------------------|------|
| 1  | 特性1                                  |    |     | 10.2 Functional Block Diagram  |      |
| 2  | 应用范围1                                |    |     | 10.3 Feature Description       |      |
| 3  | 说明1                                  |    |     | 10.4 Device Functional Modes   |      |
| 4  | 典型应用电路原理图1                           |    | 11  | Application and Implementation | 12   |
| 5  | 修订历史记录 2                             |    |     | 11.1 Application Information   | . 12 |
| 6  | Device Options                       |    |     | 11.2 Typical Application       | . 12 |
| 7  | Pin Configuration and Functions      |    | 12  | Power Supply Recommendations   | 16   |
| 8  | Specifications                       |    | 13  | Layout                         |      |
| •  | 8.1 Absolute Maximum Ratings         |    |     | 13.1 Layout Guidelines         |      |
|    | 8.2 ESD Ratings                      |    |     | 13.2 Layout Example            | . 16 |
|    | 8.3 Recommended Operating Conditions |    |     | 13.3 Thermal Considerations    | . 16 |
|    | 8.4 Thermal Information              |    | 14  | 器件和文档支持                        | 17   |
|    | 8.5 Electrical Characteristics       |    |     | 14.1 器件支持                      | . 17 |
|    | 8.6 Typical Characteristics          |    |     | 14.2 文档支持                      | . 17 |
| 9  | Parameter Measurement Information    |    |     | 14.3 商标                        | . 17 |
| -  |                                      |    |     | 14.4 静电放电警告                    | . 17 |
| 10 |                                      |    |     | 14.5 术语表                       | . 17 |
|    | 10.1 Overview 10                     |    | 4 = | 扣提 技术和司尔哈萨自                    | 47   |

# 5 修订历史记录

## Changes from Original (May 2012) to Revision A

Page

15 机械、封装和可订购信息......17



# **6 Device Options**

| T <sub>A</sub> | OUTPUT VOLTAGE<br>DC/DC | PACKAGE      | PART NUMBER |
|----------------|-------------------------|--------------|-------------|
| -40°C to 85°C  | Adjustable              | 6-Pin SOT-23 | TLV61220DBV |

# 7 Pin Configuration and Functions



**Pin Functions** 

| PIN  |     | I/O | DESCRIPTION                                         |  |  |  |  |
|------|-----|-----|-----------------------------------------------------|--|--|--|--|
| NAME | NO. | 1/0 | DESCRIPTION                                         |  |  |  |  |
| EN   | 3   | I   | Enable input (VBAT enabled, GND disabled)           |  |  |  |  |
| FB   | 4   | I   | Voltage feedback for programming the output voltage |  |  |  |  |
| GND  | 2   | _   | IC ground connection for logic and power            |  |  |  |  |
| SW   | 1   | I   | Boost and rectifying switch input                   |  |  |  |  |
| VBAT | 6   | I   | Supply voltage                                      |  |  |  |  |
| VOUT | 5   | 0   | Boost converter output                              |  |  |  |  |



## 8 Specifications

## 8.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) (1)

|                  |                                         | MII | N MAX | UNIT |
|------------------|-----------------------------------------|-----|-------|------|
| V <sub>IN</sub>  | Input voltage on VBAT, SW, VOUT, EN, FB | -0. | 3 7.5 | V    |
| $T_J$            | Operating junction temperature          | -4  | 0 150 | °C   |
| T <sub>stg</sub> | Storage temperature                     | -6  | 5 150 | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## 8.2 ESD Ratings

|             |                         |                                                                                | VALUE | UNIT |
|-------------|-------------------------|--------------------------------------------------------------------------------|-------|------|
|             |                         | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1)                         | ±2000 | ı    |
| $V_{(ESD)}$ | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1500 | V    |

- (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
- (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

### 8.3 Recommended Operating Conditions

|                |                                              | MIN | NOM MAX | UNIT |
|----------------|----------------------------------------------|-----|---------|------|
| $V_{IN}$       | Supply voltage at VIN                        | 0.7 | 5.5     | V    |
| T <sub>A</sub> | Operating free air temperature range         | -40 | 85      | °C   |
| $T_{J}$        | Operating virtual junction temperature range | -40 | 125     | °C   |

### 8.4 Thermal Information

|                      | THERMAL METRIC <sup>(1)</sup>                | DBV    | UNIT |
|----------------------|----------------------------------------------|--------|------|
|                      |                                              | 6 PINS |      |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance       | 185.7  |      |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance    | 124.3  |      |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 31.3   | °C/W |
| ΨЈТ                  | Junction-to-top characterization parameter   | 22.9   | C/VV |
| ΨЈВ                  | Junction-to-board characterization parameter | 30.8   |      |
| $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | N/A    |      |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.



# 8.5 Electrical Characteristics

over recommended free-air temperature range and over recommended input voltage range (typical at an ambient temperature range of 25°C) (unless otherwise noted)

|                     | PARAMETER                        | ł                 | TEST CONDITIONS                                                                            | MIN                      | TYP   | MAX                      | UNIT |
|---------------------|----------------------------------|-------------------|--------------------------------------------------------------------------------------------|--------------------------|-------|--------------------------|------|
| DC/DC S1            | TAGE                             |                   |                                                                                            |                          |       |                          |      |
| V <sub>IN</sub>     | Input voltage rar                | nge               |                                                                                            | 0.7                      |       | 5.5                      | V    |
| V <sub>IN</sub>     | Minimum input voltage at startup |                   | R <sub>Load</sub> ≥ 150 Ω                                                                  |                          |       | 0.7                      | V    |
| V <sub>OUT</sub>    | TLV61220 outpu                   | ıt voltage range  | V <sub>IN</sub> < V <sub>OUT</sub>                                                         | 1.8                      |       | 5.5                      | V    |
| $V_{FB}$            | TLV61220 feedb                   | ack voltage       |                                                                                            | 483                      | 500   | 513                      | mV   |
| I <sub>LH</sub>     | Inductor current                 | ripple            |                                                                                            |                          | 200   |                          | mA   |
|                     |                                  |                   | V <sub>OUT</sub> = 3.3 V, V <sub>IN</sub> = 1.2 V, T <sub>A</sub> = 25 °C                  | 220                      | 400   |                          | mA   |
| $I_{SW}$            | switch current lir               | nit               | V <sub>OUT</sub> = 3.3 V, T <sub>A</sub> = -40°C to 85 °C                                  | 180                      | 400   |                          | mA   |
|                     |                                  |                   | V <sub>OUT</sub> = 3.3 V, T <sub>A</sub> = 0°C to 85 °C                                    | 200                      | 400   |                          | mA   |
|                     | Rectifying switch                | n on resistance,  | V <sub>OUT</sub> = 3.3 V                                                                   |                          | 1000  |                          | mΩ   |
|                     | HSD                              | ·                 | V <sub>OUT</sub> = 5 V                                                                     |                          | 700   |                          | mΩ   |
| R <sub>DS(on)</sub> | Main auditale and                | anistana ICD      | V <sub>OUT</sub> = 3.3 V                                                                   |                          | 600   |                          | mΩ   |
|                     | Main switch on resistance, LSD   |                   | V <sub>OUT</sub> = 5 V                                                                     |                          | 550   |                          | mΩ   |
|                     | Line regulation                  |                   | V <sub>IN</sub> < V <sub>OUT</sub>                                                         |                          | 0.5%  |                          |      |
|                     | Load regulation                  |                   | V <sub>IN</sub> < V <sub>OUT</sub>                                                         |                          | 0.5%  |                          |      |
|                     | Quiescent current                | V <sub>IN</sub>   | 1 0 m/s V V 42 V V 22 V                                                                    |                          | 0.5   | 0.9                      | μΑ   |
| lQ                  |                                  | V <sub>OUT</sub>  | $I_0 = 0 \text{ mA}, V_{EN} = V_{IN} = 1.2 \text{ V}, V_{OUT} = 3.3 \text{ V}$             |                          | 5     | 7.5                      | μΑ   |
| I <sub>SD</sub>     | Shutdown current                 | V <sub>IN</sub>   | $V_{EN} = 0 \text{ V}, V_{IN} = 1.2 \text{ V}, V_{OUT} \ge V_{IN}$                         |                          | 0.2   | 0.5                      | μΑ   |
|                     | Leakage current                  | into VOUT         | V <sub>EN</sub> = 0 V, V <sub>IN</sub> = 1.2 V, V <sub>OUT</sub> = 3.3 V                   |                          | 1     |                          | μΑ   |
| I <sub>LKG</sub>    | Leakage current                  | into SW           | $V_{EN} = 0 \text{ V}, V_{IN} = 1.2 \text{ V}, V_{SW} = 1.2 \text{ V}, V_{OUT} \ge V_{IN}$ |                          | 0.01  | 0.2                      | μΑ   |
| I <sub>FB</sub>     | TLV61220 Feed current            | back input        | V <sub>FB</sub> = 0.5 V                                                                    |                          | 0.01  |                          | μΑ   |
| I <sub>EN</sub>     | EN input current                 |                   | Clamped on GND or V <sub>IN</sub> (V <sub>IN</sub> < 1.5 V)                                |                          | 0.005 | 0.1                      | μΑ   |
| CONTRO              | L STAGE                          |                   |                                                                                            |                          |       |                          |      |
| $V_{IL}$            | EN input low vol                 | tage              | V <sub>IN</sub> ≤ 1.5 V                                                                    |                          |       | 0.2 ×<br>V <sub>IN</sub> | V    |
| $V_{IH}$            | EN input high vo                 | oltage            | V <sub>IN</sub> ≤ 1.5 V                                                                    | 0.8 ×<br>V <sub>IN</sub> |       |                          | V    |
| V <sub>IL</sub>     | EN input low voltage             |                   | 5 V > V <sub>IN</sub> > 1.5 V                                                              |                          |       | 0.4                      | V    |
| V <sub>IH</sub>     | EN input high voltage            |                   | 5 V > V <sub>IN</sub> > 1.5 V                                                              | 1.2                      |       |                          | V    |
| V <sub>UVLO</sub>   | Undervoltage lo                  | ckout threshold   | V <sub>IN</sub> decreasing                                                                 |                          | 0.5   | 0.7                      | V    |
|                     | Overvoltage pro                  | tection threshold |                                                                                            | 5.5                      |       | 7.5                      | V    |
|                     | Overtemperature                  | e protection      |                                                                                            |                          | 140   |                          | °C   |
|                     | Overtemperature                  | e hysteresis      |                                                                                            |                          | 20    |                          | °C   |



# 8.6 Typical Characteristics

## **Table 1. Table of Graphs**

|                |                                                                                                              | FIGURE    |
|----------------|--------------------------------------------------------------------------------------------------------------|-----------|
|                | Input Voltage, I <sub>SW</sub> = 330 mA, Minimum I <sub>SW</sub> = 200 mA, V <sub>O</sub> = 1.8V             | Figure 1  |
| Output Current | Input Voltage, $I_{SW}$ = 400 mA, Minimum $I_{SW}$ = 200 mA, $V_O$ = 3.3V                                    | Figure 2  |
|                | Input Voltage, $I_{SW} = 380$ mA, Minimum $I_{SW} = 200$ mA, $V_O = 5V$                                      | Figure 3  |
| Efficiency     | vs Output Current, $V_0 = 1.8 \text{ V}$ , $V_1 = [0.7 \text{ V}; 1.2 \text{ V}; 1.5 \text{ V}]$             | Figure 4  |
|                | vs Output Current, $V_0 = 3.3 \text{ V}$ , $V_1 = [0.7 \text{ V}; 1.2 \text{ V}; 2.4 \text{V}; 3 \text{V}]$  | Figure 5  |
|                | vs Output Current, $V_0 = 5 \text{ V}$ , $V_1 = [0.7 \text{ V}; 1.2 \text{ V}; 3.6 \text{V}; 4.2 \text{V}]$  | Figure 6  |
|                | vs Input Voltage, $V_0 = 1.8 \text{ V}$ , $I_0 = [100 \mu\text{A}; 1 \text{mA}; 10 \text{mA}; 50 \text{mA}]$ | Figure 7  |
| Efficiency     | vs Input Voltage, $V_O = 3.3 \text{ V}$ , $I_O = [100\mu\text{A}; 1\text{mA}; 10\text{mA}; 50\text{mA}]$     | Figure 8  |
|                | vs Input Voltage, $V_O = 5 \text{ V}$ , $I_O = [100\mu\text{A}; 1\text{mA}; 10\text{mA}; 50\text{mA}]$       | Figure 9  |
| 0              | vs Output Current, V <sub>O</sub> = 1.8 V, V <sub>I</sub> = [0.7 V; 1.2 V]                                   | Figure 10 |
| Output Voltage | vs Output Current, V <sub>O</sub> = 3.3 V, V <sub>I</sub> = [0.7 V; 1.2 V; 2.4 V]                            | Figure 11 |



Figure 1. Maximum Output Current vs Input Voltage





Figure 2. Maximum Output Current vs Input Voltage



Figure 4. Efficiency vs Output Current and Input Voltage







Figure 6. Efficiency vs Input Voltage and Output Current





Figure 7. Efficiency vs Input Voltage and Output Current



Figure 8. Efficiency vs Input Voltage and Output Current =1.8V





Figure 9. Efficiency vs Input Voltage and Output Current

Figure 10. Output Voltage vs Output Current and Input Voltage







# 9 Parameter Measurement Information



Figure 12. Parameter Measurement Schematic

### 10 Detailed Description

#### 10.1 Overview

The TLV61220 is a high performance, highly efficient boost converter. To achieve high efficiency the power stage is realized as a synchronous boost topology. For the power switching two actively controlled low  $R_{DS(on)}$  power MOSFETs are implemented.

### 10.2 Functional Block Diagram



### 10.3 Feature Description

#### 10.3.1 Controller Circuit

The device is controlled by a hysteretic current mode controller. This controller regulates the output voltage by keeping the inductor ripple current constant in the range of 200 mA and adjusting the offset of this inductor current depending on the output load. In case the required average input current is lower than the average inductor current defined by this constant ripple the inductor current gets discontinuous to keep the efficiency high at low load conditions.



Figure 13. Hysteretic Current Operation

The output voltage  $V_{\text{OUT}}$  is monitored via the feedback network which is connected to the voltage error amplifier. To regulate the output voltage, the voltage error amplifier compares this feedback voltage to the internal voltage reference and adjusts the required offset of the inductor current accordingly. An external resistor divider needs to be connected.

The self oscillating hysteretic current mode architecture is inherently stable and allows fast response to load variations. It also allows using inductors and capacitors over a wide value range.



### Feature Description (continued)

#### 10.3.1.1 Startup

After the EN pin is tied high, the device starts to operate. In case the input voltage is not high enough to supply the control circuit properly a startup oscillator starts to operate the switches. During this phase the switching frequency is controlled by the oscillator and the maximum switch current is limited. As soon as the device has built up the output voltage to about 1.8 V, high enough for supplying the control circuit, the device switches to its normal hysteretic current mode operation. The startup time depends on input voltage and load current.

#### 10.3.1.2 Operation at Output Overload

If in normal boost operation the inductor current reaches the internal switch current limit threshold the main switch is turned off to stop further increase of the input current.

In this case the output voltage will decrease since the device can not provide sufficient power to maintain the set output voltage.

If the output voltage drops below the input voltage the backgate diode of the rectifying switch gets forward biased and current starts flow through it. This diode cannot be turned off, so the current finally is only limited by the remaining DC resistances. As soon as the overload condition is removed, the converter resumes providing the set output voltage.

### 10.3.1.3 Undervoltage Lockout

An implemented undervoltage lockout function stops the operation of the converter if the input voltage drops below the typical undervoltage lockout threshold. This function is implemented in order to prevent malfunctioning of the converter.

#### 10.3.1.4 Overvoltage Protection

If, for any reason, the output voltage is not fed back properly to the input of the voltage amplifier, control of the output voltage will not work anymore. Therefore an overvoltage protection is implemented to avoid the output voltage exceeding critical values for the device and possibly for the system it is supplying. For this protection the TLV61220 output voltage is also monitored internally. In case it reaches the internally programmed threshold of 6.5 V typically the voltage amplifier regulates the output voltage to this value.

If the TLV61220 is used to drive LEDs, this feature protects the circuit if the LED fails.

#### 10.3.1.5 Overtemperature Protection

The device has a built-in temperature sensor which monitors the internal IC junction temperature. If the temperature exceeds the programmed threshold (see electrical characteristics table), the device stops operating. As soon as the IC temperature has decreased below the programmed threshold, it starts operating again. To prevent unstable operation close to the region of overtemperature threshold, a built-in hysteresis is implemented.

#### 10.4 Device Functional Modes

#### 10.4.1 Device Enable and Shutdown Mode

The device is enabled when EN is set high and shut down when EN is low. During shutdown, the converter stops switching and all internal control circuitry is turned off. In this case the input voltage is connected to the output through the back-gate diode of the rectifying MOSFET. This means that there always will be voltage at the output which can be as high as the input voltage or lower depending on the load.



## 11 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## 11.1 Application Information

The TLV61220 is intended for systems powered by a single cell battery to up to three Alkaline, NiCd or NiMH cells with a typical terminal voltage between 0.7 V and 5.5 V. It can also be used in systems powered by one-cell Li-lon or Li-Polymer batteries with a typical voltage between 2.5 V and 4.2 V. Additionally, any other voltage source with a typical output voltage between 0.7 V and 5.5 V can be used with the TLV61220.

### 11.2 Typical Application



Figure 14. Typical Application Circuit for Adjustable Output Voltage Option

#### 11.2.1 Design Requirements

In this example, TLV61220 is used to design a 3.3-V power supply with up to 50-mA output current capability. The TLV61220 can be powered by a single-cell battery to up to three Alkaline, NiCd or NiMH cells with a typical terminal voltage between 0.7 V and 5.5 V. It can also be used in systems powered by one-cell Li-lon or Li-Polymer batteries with a typical voltage between 2.5 V and 4.2 V. In this example, the input voltage range is from 2 V to 3 V for one-cell coin cell battery input design.

Table 2. TLV61220 3.3 V Output Design Requirements

| PARAMETERS     | VALUES     |
|----------------|------------|
| Input Voltage  | 2 V to 3 V |
| Output Voltage | 3.3 V      |
| Output Current | 50 mA      |

## 11.2.2 Detailed Design Procedure

**Table 3. List of Components** 

|                                 | ·                  |              |                                                                                 |  |  |  |  |
|---------------------------------|--------------------|--------------|---------------------------------------------------------------------------------|--|--|--|--|
| COMPONENT<br>REFERENCE          | PART NUMBER        | MANUFACTURER | VALUE                                                                           |  |  |  |  |
| C <sub>1</sub>                  | GRM188R60J106ME84D | Murata       | 10 μF, 6.3V. X5R Ceramic                                                        |  |  |  |  |
| C <sub>2</sub>                  | GRM188R60J106ME84D | Murata       | 10 μF, 6.3V. X5R Ceramic                                                        |  |  |  |  |
| L <sub>1</sub>                  | 1269AS-H-4ZR7N     | Toko         | 4.7 μH                                                                          |  |  |  |  |
| R <sub>1</sub> , R <sub>2</sub> |                    |              | $R_1$ = 1M $\Omega$ , $R_2$ = Values depending on the programmed output voltage |  |  |  |  |



### 11.2.2.1 Adjustable Output Voltage Version

An external resistor divider is used to adjust the output voltage. The resistor divider needs to be connected between VOUT, FB and GND as shown in Figure 14. When the output voltage is regulated properly, the typical voltage value at the FB pin is 500 mV. The maximum recommended value for the output voltage is 5.5 V. The current through the resistive divider should be about 100 times greater than the current into the FB pin. The typical current into the FB pin is 0.01  $\mu$ A, and the voltage across the resistor between FB and GND, R<sub>2</sub>, is typically 500 mV. Based on those two values, the recommended value for R<sub>2</sub> should be lower than 500 kΩ, in order to set the divider current to 1  $\mu$ A or higher. The value of the resistor connected between VOUT and FB, R<sub>1</sub>, depending on the needed output voltage (V<sub>OUT</sub>), can be calculated using Equation 1:

$$R_1 = R_2 \times \left( \frac{V_{OUT}}{V_{FB}} - 1 \right) \tag{1}$$

As an example, if an output voltage of 3.3 V is needed, a 1-M $\Omega$  resistor is calculated for R<sub>1</sub> when for R<sub>2</sub> a 180-k $\Omega$  has been selected.

### 11.2.2.2 Inductor Selection

To make sure that the TLV61220 can operate, a suitable inductor must be connected between pin VBAT and pin SW. Inductor values of  $4.7~\mu H$  show good performance over the whole input and output voltage range .

Choosing other inductance values affects the switching frequency f proportional to 1/L as shown in Equation 2.

$$L = \frac{1}{f \times 200 \text{ mA}} \times \frac{V_{IN} \times (V_{OUT} - V_{IN})}{V_{OUT}}$$
(2)

Choosing inductor values higher than 4.7  $\mu$ H can improve efficiency due to reduced switching frequency and, therefore, with reduced switching losses. Using inductor values below 2.2  $\mu$ H is not recommended.

Having selected an inductance value, the peak current for the inductor in steady state operation can be calculated. Equation 3 gives the peak current estimate.

$$I_{L,MAX} = \begin{cases} \frac{V_{OUT} \times I_{OUT}}{0.8 \times V_{IN}} + 100 \text{ mA}; & \text{continous current operation} \\ 200 \text{ mA}; & \text{discontinuous current operation} \end{cases}$$
(3)

For selecting the inductor this would be the suitable value for the current rating. It also needs to be taken into account that load transients and error conditions may cause higher inductor currents.

Equation 4 helps to estimate whether the device will work in continuous or discontinuous operation depending on the operating points. As long as the inequation is true, continuous operation is typically established. If the inequation becomes false, discontinuous operation is typically established.

$$\frac{V_{\text{OUT}} \times I_{\text{OUT}}}{V_{\text{IN}}} > 0.8 \times 100 \text{ mA}$$
(4)

The following inductor series from different suppliers have been used with TLV61220 converters:

**Table 4. List of Inductors** 

| VENDOR           | INDUCTOR SERIES |  |  |  |
|------------------|-----------------|--|--|--|
| Toko             | DFE252010C      |  |  |  |
| Coilcraft        | EPL3015         |  |  |  |
|                  | EPL2010         |  |  |  |
| Murata           | LQH3NP          |  |  |  |
| Taiyo Yuden      | NR3015          |  |  |  |
| Wurth Elektronik | WE-TPC Typ S    |  |  |  |



#### 11.2.2.3 Capacitor Selection

#### 11.2.2.3.1 Input Capacitor

At least a 10- $\mu$ F input capacitor is recommended to improve transient behavior of the regulator and EMI behavior of the total power supply circuit. A ceramic capacitor placed as close as possible to the VBAT and GND pins of the IC is recommended.

### 11.2.2.3.2 Output Capacitor

For the output capacitor  $C_2$ , it is recommended to use small ceramic capacitors placed as close as possible to the VOUT and GND pins of the IC. If, for any reason, the application requires the use of large capacitors which can not be placed close to the IC, the use of a small ceramic capacitor with an capacitance value of around  $2.2\mu F$  in parallel to the large one is recommended. This small capacitor should be placed as close as possible to the VOUT and GND pins of the IC.

A minimum capacitance value of 4.7  $\mu$ F should be used, 10  $\mu$ F are recommended. If the inductor value exceeds 4.7  $\mu$ H, the value of the output capacitance value needs to be half the inductance value or higher for stability reasons, see Equation 5.

$$C_2 \ge \frac{L}{2} \times \frac{\mu F}{\mu H} \tag{5}$$

The TLV61220 is not sensitive to the ESR in terms of stability. Using low ESR capacitors, such as ceramic capacitors, is recommended anyway to minimize output voltage ripple. If heavy load changes are expected, the output capacitor value should be increased to avoid output voltage drops during fast load transients.

#### 11.2.3 Application Curves

|                                                                                              | FIGURE    |
|----------------------------------------------------------------------------------------------|-----------|
| Load transient, $V_I = 1.2 \text{ V}$ , $V_O = 3.3 \text{ V}$ , $I_O = 5 \text{mA}$ to 20 mA | Figure 15 |
| Line transient, $V_I$ = 1.8 V to 2.4V, $V_O$ = 3.3 V, $I_O$ = 30 mA                          | Figure 16 |
| Startup after Enable, $V_I$ = 1.2 V, $V_O$ = 3.3 V, $R_{LOAD}$ = 50 $\Omega$                 | Figure 17 |





14







# 12 Power Supply Recommendations

The power supply can be single-cell, two-cell, or three-cell alkaline, NiCd or NiMH, or one-cell Li-lon or Lipolymer battery.

The input supply should be well regulated with the rating of TLV61220. If the input supply is located more than a few inches from the device, additional bulk capacitance may be required in addition to the ceramic bypass capacitors. An electrolytic or tantalum capacitor with a value of 47 µF is a typical choice.

### 13 Layout

### 13.1 Layout Guidelines

As for all switching power supplies, the layout is an important step in the design, especially at high peak currents and high switching frequencies. If the layout is not carefully done, the regulator could show stability problems as well as EMI problems. Therefore, use wide and short traces for the main current path and for the power ground paths. The input and output capacitor, as well as the inductor should be placed as close as possible to the IC.

The feedback divider should be placed as close as possible to the control ground pin of the IC. To lay out the ground, it is recommended to use short traces as well, separated from the power ground traces. This avoids ground shift problems, which can occur due to superimposition of power ground current and control ground current. Assure that the ground traces are connected close to the device GND pin.

### 13.2 Layout Example



Figure 18. PCB Layout Recommendation

#### 13.3 Thermal Considerations

Implementation of integrated circuits in low-profile and fine-pitch surface-mount packages typically requires special attention to power dissipation. Many system-dependent issues such as thermal coupling, airflow, added heat sinks and convection surfaces, and the presence of other heat-generating components affect the power-dissipation limits of a given component.

Three basic approaches for enhancing thermal performance are listed below.

- Improving the power-dissipation capability of the PCB design
- Improving the thermal coupling of the component to the PCB
- Introducing airflow in the system

For more details on how to use the thermal parameters in the dissipation ratings table please check the *Thermal Characteristics Application Note* (SZZA017) and the *IC Package Thermal Metrics Application Note* (SPRA953).



### 14 器件和文档支持

### 14.1 器件支持

### 14.1.1 第三方产品免责声明

TI 发布的与第三方产品或服务有关的信息,不能构成与此类产品或服务或保修的适用性有关的认可,不能构成此类产品或服务单独或与任何 TI 产品或服务一起的表示或认可。

### 14.2 文档支持

### 14.2.1 相关文档

相关文档请参见以下部分:

- 《散热特性数据应用手册》, SZZA017
- 应用手册《IC 封装热指标》(文献编号: SPRA953)

### 14.3 商标

All trademarks are the property of their respective owners.

## 14.4 静电放电警告



这些装置包含有限的内置 ESD 保护。 存储或装卸时,应将导线一起截短或将装置放置于导电泡棉中,以防止 MOS 门极遭受静电损伤。

## 14.5 术语表

SLYZ022 — TI 术语表。

这份术语表列出并解释术语、首字母缩略词和定义。

## 15 机械、封装和可订购信息

以下页中包括机械、封装和可订购信息。这些信息是针对指定器件可提供的最新数据。这些数据会在无通知且不对本文档进行修订的情况下发生改变。欲获得该数据表的浏览器版本,请查阅左侧的导航栏。

www.ti.com 7-Oct-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins   | Package qty   Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|--------|---------------|------------------|-----------------------|------|-------------------------------|----------------------------|--------------|------------------|
|                       | (.,    | (=)           |                  |                       | (0)  | (4)                           | (5)                        |              | (0)              |
| TLV61220DBVR          | Active | Production    | SOT-23 (DBV)   6 | 3000   LARGE T&R      | Yes  | NIPDAU   SN                   | Level-1-260C-UNLIM         | -40 to 85    | VUAI             |
| TLV61220DBVR.A        | Active | Production    | SOT-23 (DBV)   6 | 3000   LARGE T&R      | Yes  | SN                            | Level-1-260C-UNLIM         | -40 to 85    | VUAI             |
| TLV61220DBVRG4        | Active | Production    | SOT-23 (DBV)   6 | 3000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | VUAI             |
| TLV61220DBVRG4.A      | Active | Production    | SOT-23 (DBV)   6 | 3000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | VUAI             |
| TLV61220DBVT          | Active | Production    | SOT-23 (DBV)   6 | 250   SMALL T&R       | Yes  | NIPDAU   SN                   | Level-1-260C-UNLIM         | -40 to 85    | VUAI             |
| TLV61220DBVT.A        | Active | Production    | SOT-23 (DBV)   6 | 250   SMALL T&R       | Yes  | SN                            | Level-1-260C-UNLIM         | -40 to 85    | VUAI             |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.



# **PACKAGE OPTION ADDENDUM**

www.ti.com 7-Oct-2025

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 5-Nov-2025

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device         | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TLV61220DBVR   | SOT-23          | DBV                | 6 | 3000 | 178.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| TLV61220DBVRG4 | SOT-23          | DBV                | 6 | 3000 | 178.0                    | 9.0                      | 3.23       | 3.17       | 1.37       | 4.0        | 8.0       | Q3               |
| TLV61220DBVT   | SOT-23          | DBV                | 6 | 250  | 180.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 5-Nov-2025



## \*All dimensions are nominal

| Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TLV61220DBVR   | SOT-23       | DBV             | 6    | 3000 | 208.0       | 191.0      | 35.0        |
| TLV61220DBVRG4 | SOT-23       | DBV             | 6    | 3000 | 180.0       | 180.0      | 18.0        |
| TLV61220DBVT   | SOT-23       | DBV             | 6    | 250  | 210.0       | 185.0      | 35.0        |



SMALL OUTLINE TRANSISTOR



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.25 per side.

- 4. Leads 1,2,3 may be wider than leads 4,5,6 for package orientation.
- 5. Refernce JEDEC MO-178.



SMALL OUTLINE TRANSISTOR



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE TRANSISTOR



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



# 重要通知和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、与某特定用途的适用性或不侵犯任何第三方知识产权的暗示担保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他安全、安保法规或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的相关应用。严禁以其他方式对这些资源进行复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。对于因您对这些资源的使用而对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,您将全额赔偿,TI 对此概不负责。

TI 提供的产品受 TI 销售条款)、TI 通用质量指南 或 ti.com 上其他适用条款或 TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 除非德州仪器 (TI) 明确将某产品指定为定制产品或客户特定产品,否则其产品均为按确定价格收入目录的标准通用器件。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

版权所有 © 2025, 德州仪器 (TI) 公司

最后更新日期: 2025 年 10 月