**OP07, OP07C, OP07D** ZHCSRX0H - SEPTEMBER 1983 - REVISED MARCH 2023 # OP07x 精密运算放大器 # 1 特性 - 低噪声 - 无需外部元件 - 以更低的成本更换斩波放大器 - 宽输入电压范围: 0V 至 ±14V ( 典型值, ±15V 电源) • 宽电源电压范围: ±3V 至 ±18V # 2 应用 - 模拟输入模块 - 电池测试 - 实验室和现场仪表 - 温度变送器 - 商用网络和服务器 PSU # 3 说明 通过低噪声、无斩波、双极输入晶体管放大器电路, OP07C 和 OP07D (OP07x) 器件可提供低失调电压和 长期稳定性。对于大多数应用,无需外部元件即可实现 失调电压归零和频率补偿。真差分输入连同宽输入电压 范围和出色的共模抑制能力,有助于在高噪声环境和同 相应用中提供出色的灵活性和性能。在整个温度范围 内,该类器件可维持低偏置电流和超高的输入阻抗。 要获得更高的性能和更宽的温度范围,请参阅下一代具 有低功耗的 OPA207 和具有重容性负载驱动能力的 OPA202。 ## 封装信息 | 器件型号 | 封装 <sup>(1)</sup> | 封装尺寸 ( 标称值 ) | |-------------|-------------------|-----------------| | | D ( SOIC , 8 ) | 4.90mm × 3.91mm | | OP07C、OP07D | P ( PDIP , 8 ) | 9.81mm × 6.35mm | | | PS ( SO , 8 ) | 6.20mm × 5.30mm | 如需了解所有可用封装和 OP07,请参阅数据表末尾的可订购 产品附录。 # **Table of Contents** | 1 特性 | 1 | 7.3 Feature Description | 8 | |--------------------------------------|---|-----------------------------------------|----| | 2 应用 | | 7.4 Device Functional Modes | 8 | | - <i>,</i><br>3 说明 | | 8 Application and Implementation | 9 | | 4 Revision History | | 8.1 Application Information | ç | | 5 Pin Configuration and Functions | | 8.2 Typical Application | 9 | | 6 Specifications | | 8.3 Power Supply Recommendations | | | 6.1 Absolute Maximum Ratings | | 8.4 Layout | 12 | | 6.2 ESD Ratings | | 9 Device and Documentation Support | 13 | | 6.3 Recommended Operating Conditions | | 9.1 接收文档更新通知 | 13 | | 6.4 Thermal Information | | 9.2 支持资源 | 13 | | 6.5 Electrical Characteristics | | 9.3 Trademarks | | | 6.6 Typical Characteristics | | 9.4 静电放电警告 | 13 | | 7 Detailed Description | | 9.5 术语表 | | | 7.1 Overview | | 10 Mechanical, Packaging, and Orderable | | | 7.2 Functional Block Diagram | | Information | 13 | # **4 Revision History** 注:以前版本的页码可能与当前版本的页码不同 | С | hanges from Revision G (November 2014) to Revision H (July 2022) | Page | |---|-----------------------------------------------------------------------------------------------------------------------------------------------|----------------| | • | 向宽输入电压范围特性要点添加了电源条件 | 1 | | • | Changed VCC <sub>+</sub> to V+ and VCC <sub>-</sub> to V | 3 | | • | Changed supply voltage abbreviation from VCC+ and VCC - to V <sub>S</sub> in <i>Absolute Maximum Ratings</i> and throughout the data sheet | | | • | Changed note 5 in <i>Absolute Maximum Ratings</i> to include a note that fast-ramping shorts to the positive supply can damage the device | | | • | Changed Electrostatic discharge Human-body model and Charged-device model from 1000 V to ±1000 Added new values to <i>Thermal Information</i> | V 4 | | • | Changed Electrical Characteristics format | | | • | Changed parameter name from supply-voltage sensitivity to power supply rejection ratio in <i>Electrical Characteristics</i> | | | • | Changed parameter name from input offset voltage to Input voltage noise density in Electrical Characte | | | • | Changed input current noise density unit from nV/ √ Hz to pA/ √ Hz in <i>Electrical Characteristics</i> | <mark>5</mark> | | • | Changed parameter name from large-signal differential voltage gain to open-loop voltage gain in <i>Electric Characteristics</i> | | | • | Changed parameter name from peak output voltage to voltage output swing in Electrical Characteristics Changed functional block diagram | | | • | Changed text to clarify how to adjust input mismatches using null pins in Application Information | | | С | hanges from Revision F (January 2014) to Revision G (November 2014) | Page | | • | 添加了应用、器件信息表、引脚功能表、处理等级表、热性能信息表、典型特性、特性说明部分、器模式、应用和实施部分、电源相关建议部分、布局部分、器件和文档支持部分以及机械、封装和可订购部分 | 购信息 | | С | hanges from Revision E (May 2004) to Revision F (January 2014) | Page | | • | 删除了 <i>订购信息</i> 表 | 1 | # **5 Pin Configuration and Functions** 图 5-1. D Package, 8-Pin SOIC, P Package, 8-Pin PDIP, and PS Package, 8-Pin SO (Top View) 表 5-1. Pin Functions | PIN | | TYPE | DESCRIPTION | |-----------|-----|--------|------------------------------------------| | NAME | NO. | ITPE | DESCRIPTION | | IN+ | 3 | Input | Noninverting input | | IN - | 2 | Input | Inverting input | | NC | 5 | _ | Do not connect | | OFFSET N1 | 1 | Input | External input offset voltage adjustment | | OFFSET N2 | 8 | Input | External input offset voltage adjustment | | OUT | 6 | Output | Output | | V+ | 7 | _ | Positive supply | | V - | 4 | _ | Negative supply | # **6 Specifications** # 6.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted) (1) | | | | MIN MA | X UNIT | |------------------|-------------------------------------|-----------------------------|-----------|--------| | Vs | Supply voltage <sup>((2))</sup> | Single supply | | 14 | | | Supply Voltage "-" | Dual supply | ± | 22 V | | | Input voltage | Differential <sup>(3)</sup> | | 30 V | | | Input voltage | Single-ended <sup>(4)</sup> | ± | 22 V | | | Output short-circuit <sup>(5)</sup> | | Continous | | | TJ | Operating junction temperature | | - 55 1s | 50 °C | | T <sub>stg</sub> | Storage temperature | | - 65 1 | °C | - (1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - (2) All voltage values, unless otherwise noted, are with respect to the midpoint between V+ and V-. - (3) Differential voltages are at IN+ with respect to IN-. - (4) The magnitude of the input voltage must never exceed the magnitude of the supply voltage or 15 V, whichever is less. - (5) The output can be shorted to ground or to the negative power supply. Fast ramping shorts to the positive supply can cause permanent damage and eventual destruction. # 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------| | V | Electrostatic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±1000 | V | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1000 | V | - (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. - (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. # 6.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) | | | | MIN | NOM MAX | UNIT | |-----------------|-------------------------------|------------------------|------|---------|------| | V <sub>S</sub> | Supply voltage | Single supply | 6 | 36 | V | | | Supply voltage | Dual supply | ±3 | ±18 | ] | | V <sub>CM</sub> | Common-mode input voltage | V <sub>S</sub> = ±15 V | - 13 | 13 | V | | T <sub>A</sub> | Operating ambient temperature | | 0 | 70 | °C | #### 6.4 Thermal Information | | | OP | 07x | | |------------------------|----------------------------------------------|----------|----------|------| | | THERMAL METRIC(1) | D (SOIC) | P (PDIP) | UNIT | | | | 8 PINS | 8 PINS | | | R <sub>0 JA</sub> | Junction-to-ambient thermal resistance | 127.6 | 85 | °C/W | | R <sub>θ JC(top)</sub> | Junction-to-case (top) thermal resistance | 67.1 | 68.6 | °C/W | | R <sub>0 JB</sub> | Junction-to-board thermal resistance | 71.4 | 556 | °C/W | | ψJT | Junction-to-top characterization parameter | 18.7 | 38.3 | °C/W | | ψ <sub>JB</sub> | Junction-to-board characterization parameter | 70.6 | 55.2 | °C/W | | R <sub>θ JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | _ | _ | °C/W | For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated # 6.5 Electrical Characteristics at $T_A = 25^{\circ}C$ , $V_S = \pm 15 \text{ V}$ , $R_L = 2 \text{ k}\Omega$ connected to mid-supply, and $V_{CM} = V_{OUT} = \text{mid-supply}$ (unless otherwise noted)<sup>(1)</sup>. | | PARAMETER | TEST CO | NDITIONS | MIN | TYP | MAX | UNIT | | | |----------------------|--------------------------------------------------------|----------------------------------------------|------------------------------|-----|-------|------|---------------------|--|--| | OFFSET V | OLTAGE | | | | | | | | | | | | 00070 | | | ±60 | | | | | | , | | OP07C | T <sub>A</sub> = 0°C to 70°C | | ±85 | | ., | | | | V <sub>OS</sub> | Input offset voltage | | | | | ±150 | μ <b>V</b> | | | | | | OP07D | T <sub>A</sub> = 0°C to 70°C | | | ±250 | | | | | | | | OP07C | | ±0.5 | | | | | | dV <sub>OS</sub> /dT | Input offset voltage drift | $T_A = 0$ °C to 70°C | OP07D | | | ±2.5 | μ V/°C | | | | | Long-term drift of input offset voltage <sup>(2)</sup> | | | | ±0.4 | | μV/mo | | | | | Offset adjustment range | $R_s$ = 20 kΩ, see $\#$ 8.1 | | | ±4 | | mV | | | | | Power supply rejection | | | | 7 | 32 | | | | | PSRR | ratio | $V_S = \pm 3 \text{ V to } \pm 18 \text{ V}$ | T <sub>A</sub> = 0°C to 70°C | | 10 | 51 | μV/V | | | | NPUT BIA | AS CURRENT | | Λ | | | | | | | | | | | | | ±1.8 | | | | | | | | OP07C | T <sub>A</sub> = 0°C to 70°C | | ±2.2 | | | | | | l <sub>B</sub> | Input bias current | | -A | | | ±12 | nA | | | | | | OP07D | T <sub>A</sub> = 0°C to 70°C | | | ±14 | | | | | | | OP07C | I A C C IS I C C | | ±18 | | | | | | | Input bias current drift | OP07D | | | | | pA/°C | | | | | | 0.015 | | | ±0.8 | ±50 | | | | | | | OP07C | T <sub>A</sub> = 0°C to 70°C | | ±1.6 | | | | | | l <sub>os</sub> | Input offset current | | 1A - 0 0 to 70 0 | | 11.0 | ±6 | nA | | | | | | OP07D | T <sub>A</sub> = 0°C to 70°C | | | ±8 | | | | | | | OP07C | 1A - 0 C to 70 C | | 12 | 10 | | | | | | Input offset current drift | OP07D | | | 12 | ±50 | pA/°C | | | | NOISE | | OP07D | | | | ±50 | | | | | NOISE | | f = 0.4 H= t= 40 H= | | | 0.00 | | | | | | | Input voltage noise | f = 0.1 Hz to 10 Hz | | | 0.38 | | μ V <sub>PP</sub> | | | | | Input voltage noise | f = 10 Hz | | | 10.5 | | | | | | e <sub>N</sub> | density | f = 100 Hz | | | 10.2 | | nV/ √ <del>Hz</del> | | | | | | f = 1 kHz | | | 9.8 | | | | | | | Input current noise | f = 0.1 Hz to 10 Hz | | | 15 | | pA <sub>pp</sub> | | | | | | f = 10 Hz | | | 0.35 | | | | | | İ <sub>N</sub> | Input current noise density | f = 100 Hz | | | 0.15 | | pA/ √ Hz | | | | | | f = 1 kHz | | | 0.13 | | | | | | INPUT VO | LTAGE RANGE | | 1 | | | | | | | | $V_{CM}$ | Common-mode voltage | | | ±13 | ±14 | | V | | | | JIVI | | T <sub>A</sub> = 0°C to 70°C | | ±13 | ±13.5 | | | | | | | | OP07C | | 100 | 120 | | | | | | CMRR | Common-mode rejection | V <sub>CM</sub> = ±13 V | T <sub>A</sub> = 0°C to 70°C | 97 | 120 | | dB | | | | | ratio | OP07D | | 94 | 110 | | QD. | | | | | | V <sub>CM</sub> = ±13 V | $T_A = 0$ °C to $70$ °C | 94 | 106 | | | | | | NPUT CA | PACITANCE | | | | | | | | | | rı | Input resistance | | | 7 | 33 | | ΜΩ | | | | OPEN-LO | OP GAIN | • | <u> </u> | | | - | | | | # **6.5 Electrical Characteristics (continued)** at $T_A = 25^{\circ}C$ , $V_S = \pm 15$ V, $R_L = 2$ k $\Omega$ connected to mid-supply, and $V_{CM} = V_{OUT} = \text{mid-supply}$ (unless otherwise noted)<sup>(1)</sup>. | | PARAMETER | TEST CONDITION | IS | MIN | TYP | MAX | UNIT | |-----------------|------------------------|----------------------------------|--------------------------------------|-----|-----|-----|------| | | | 1.4 V < V <sub>O</sub> < 11.4 V, | OP07C | 100 | 400 | | | | | | $R_L = 500 \text{ k}\Omega$ | OP07D | | 400 | | | | A <sub>OL</sub> | Open-loop voltage gain | | | 120 | 400 | | V/mV | | | | V <sub>O</sub> = ±10 V | T <sub>A</sub> = - 40°C to<br>+125°C | 100 | 400 | | | # 6.5 Electrical Characteristics (continued) at $T_A = 25^{\circ}$ C, $V_S = \pm 15$ V, $R_L = 2$ k $\Omega$ connected to mid-supply, and $V_{CM} = V_{OUT} =$ mid-supply (unless otherwise noted)<sup>(1)</sup> | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |---------|----------------------|----------------------------------------------|-------|-------|-----|-------| | FREQUE | ENCY RESPONSE | | | | - | | | | Unity gain bandwidth | | 0.4 | 0.6 | | MHz | | SR | Slew rate | $V_S = 5 \text{ V}, R_L = 2 \text{ k}\Omega$ | | 0.3 | | V/μs | | OUTPUT | Γ | | | | ' | | | | | | ±11.5 | ±12.8 | | | | | Neltana autoritari | T <sub>A</sub> = 0°C to 70°C | ±11 | ±12.6 | | V | | | Voltage output swing | $R_L = 10 \text{ k}\Omega$ | ±12 | ±13 | | V | | | | $R_L = 1 \text{ k}\Omega$ | | ±12 | | | | POWER | SUPPLY | | | | ' | | | D | Danier dia air ation | No load | | 80 | 150 | mW | | $P_{D}$ | Power dissipation | $V_S = \pm 3 \text{ V, no load}$ | | 4 | 8 | 11177 | <sup>(1)</sup> The specifications listed in the *Electrical Characteristics* apply to OP07C and OP07D. # **6.6 Typical Characteristics** 图 6-1. Input-Offset Voltage vs Temperature <sup>(2)</sup> Because long-term drift cannot be measured on the individual devices before shipment, this specification is not intended to be a warranty. This specification is an engineering estimate of the averaged trend line of drift versus time over extended periods after the first 30 days of operation. # 7 Detailed Description ## 7.1 Overview These devices offer low offset and long-term stability by means of a low-noise, chopperless, bipolar-input-transistor amplifier circuit. For most applications, external components are not required for offset nulling and frequency compensation. The true differential input, with a wide input-voltage range and outstanding common-mode rejection, provides maximum flexibility and performance in high-noise environments and in noninverting applications. Low bias currents and extremely high input impedances are maintained over the entire temperature range. These devices are characterized for operation from 0°C to 70°C. # 7.2 Functional Block Diagram #### 7.3 Feature Description #### 7.3.1 Offset-Voltage Null Capability The input offset voltage of operational amplifiers (op amps) arises from unavoidable mismatches in the differential input stage of the op-amp circuit caused by mismatched transistor pairs, collector currents, current-gain betas ( $\beta$ ), collector or emitter resistors, and so on. The input offset pins allow the designer to adjust for these mismatches by external circuitry. See #8 for more details on design techniques. #### 7.3.2 Slew Rate The slew rate is the rate at which an operational amplifier can change the output when there is a change on the input. The OP07x have a $0.3-V/\mu s$ slew rate. ## 7.4 Device Functional Modes The OP07x are powered on when the supply is connected. The devices can be operated as single-supply operational amplifiers or dual-supply amplifiers, depending on the application. # 8 Application and Implementation # 备注 以下应用部分中的信息不属于 TI 器件规格的范围, TI 不担保其准确性和完整性。TI 的客户应负责确定器件是否适用于其应用。客户应验证并测试其设计,以确保系统功能。 # 8.1 Application Information The input offset voltage of operational amplifiers (op amps) arises from unavoidable mismatches in the differential input stage of the op-amp circuit caused by mismatched transistor pairs, collector currents, current-gain betas (β), collector or emitter resistors, and so on. The input offset pins allow the designer to adjust for these mismatches with external circuitry. 🖺 8-1 shows how these input mismatches can be adjusted by putting resistors or a potentiometer between the null pins. Use a potentiometer to fine tune the circuit during testing or for applications that require precision offset control. For more information about designing using the input-offset pins, see the *Nulling Input Offset Voltage of Operational Amplifiers* application report. 图 8-1. Input Offset-Voltage Null Circuit # 8.2 Typical Application The voltage follower configuration of the operational amplifier is used for applications where a weak signal is used to drive a relatively high current load. This circuit is also called a buffer amplifier or unity gain amplifier. The inputs of an operational amplifier have a very high resistance that puts a negligible current load on the voltage source. The output resistance of the operational amplifier is almost negligible, so the amplifier can provide as much current as necessary to the output load. 图 8-2. Voltage Follower Schematic ## 8.2.1 Design Requirements - Output range of 2 V to 11 V - Input range of 2 V to 11 V #### 8.2.2 Detailed Design Procedure # 8.2.2.1 Output Voltage Swing The output voltage of an operational amplifier is limited by the internal circuitry to some level less than the supply rails. For this amplifier, the output voltage swing is within ±12 V, which accommodates the input and output voltage requirements. #### 8.2.2.2 Supply and Input Voltage For correct operation of the amplifier, neither input must be higher than the recommended positive supply rail voltage or lower than the recommended negative supply rail voltage. The chosen amplifier must be able to operate at the supply voltage that accommodates the inputs. Because the input for this application goes up to 11 V, the supply voltage must be 12 V. Using a negative voltage on the lower rail, rather than ground, allows the amplifier to maintain linearity for inputs below 2 V. ## 8.2.3 Application Curves ## 8.3 Power Supply Recommendations The OP07x operate from ±3 V to ±18 V supplies; many specifications apply from 0°C to 70°C. #### **CAUTION** Supply voltages larger than ±22 V can permanently damage the device. See also #6.1. Place 0.1- $\mu$ F bypass capacitors close to the power-supply pins to reduce errors coupling in from noisy or high-impedance power supplies. For more details on bypass capacitor placement, see #8.4.1. ## 8.4 Layout #### 8.4.1 Layout Guidelines For best operational performance of the device, use good PCB layout practices, including: - Noise can propagate into analog circuitry through the power pins of the circuit as a whole, as well as the operational amplifier. Bypass capacitors are used to reduce the coupled noise by providing low-impedance power sources local to the analog circuitry. - Connect low-ESR, 0.1- μ F ceramic bypass capacitors between each supply pin and ground, placed as close to the device as possible. A single bypass capacitor from V+ to ground is applicable for single supply applications. - Separate grounding for analog and digital portions of circuitry is one of the simplest and most-effective methods of noise suppression. On multilayer PCBs, one or more layers are usually devoted to ground planes. A ground plane helps distribute heat and reduces EMI noise pickup. Make sure to physically separate digital and analog grounds, paying attention to the flow of the ground current. - To reduce parasitic coupling, run the input traces as far away from the supply or output traces as possible. If it is not possible to keep them separate, it is much better to cross the sensitive trace perpendicularly, as opposed to in parallel, with the noisy trace. - Place the external components as close to the device as possible. Keeping RF and RG close to the inverting input minimizes parasitic capacitance, as shown in #8.4.2. - Keep the length of input traces as short as possible. Always remember that the input traces are the most sensitive part of the circuit. - Consider a driven, low-impedance guard ring around the critical traces. A guard ring can significantly reduce leakage currents from nearby traces that are at different potentials. #### 8.4.2 Layout Example 图 8-6. Operational Amplifier Schematic for Noninverting Configuration 图 8-7. Operational Amplifier Board Layout for Noninverting Configuration # 9 Device and Documentation Support # 9.1 接收文档更新通知 要接收文档更新通知,请导航至 ti.com 上的器件产品文件夹。点击*订阅更新* 进行注册,即可每周接收产品信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。 # 9.2 支持资源 TI E2E™ 支持论坛是工程师的重要参考资料,可直接从专家获得快速、经过验证的解答和设计帮助。搜索现有解答或提出自己的问题可获得所需的快速设计帮助。 链接的内容由各个贡献者"按原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI 的《使用条款》。 #### 9.3 Trademarks TI E2E™ is a trademark of Texas Instruments. 所有商标均为其各自所有者的财产。 ## 9.4 静电放电警告 静电放电 (ESD) 会损坏这个集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理和安装程序,可能会损坏集成电路。 ESD 的损坏小至导致微小的性能降级,大至整个器件故障。精密的集成电路可能更容易受到损坏,这是因为非常细微的参数更改都可能会导致器件与其发布的规格不相符。 # 9.5 术语表 TI术语表本术语表列出并解释了术语、首字母缩略词和定义。 # 10 Mechanical, Packaging, and Orderable Information The following pages include mechanical packaging and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser based versions of this data sheet, refer to the left hand navigation. www.ti.com 7-Apr-2024 #### **PACKAGING INFORMATION** | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |------------------|---------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|----------------------|---------| | OP-07DP | ACTIVE | PDIP | Р | 8 | 50 | RoHS & Green | NIPDAU | N / A for Pkg Type | 0 to 70 | OP-07DP | Samples | | OP-07DPS | ACTIVE | SO | PS | 8 | 80 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | 0 to 70 | OP-07D | Samples | | OP-07DPSR | ACTIVE | SO | PS | 8 | 2000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | 0 to 70 | OP-07D | Samples | | OP07-W | ACTIVE | WAFERSALE | YS | 0 | 3603 | TBD | Call TI | Call TI | | | Samples | | OP07CD | LIFEBUY | SOIC | D | 8 | 75 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | 0 to 70 | OP07C | | | OP07CDE4 | LIFEBUY | SOIC | D | 8 | 75 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | 0 to 70 | OP07C | | | OP07CDG4 | LIFEBUY | SOIC | D | 8 | 75 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | 0 to 70 | OP07C | | | OP07CDR | ACTIVE | SOIC | D | 8 | 2500 | RoHS & Green | NIPDAU SN | Level-1-260C-UNLIM | 0 to 70 | OP07C | Samples | | OP07CDRE4 | LIFEBUY | SOIC | D | 8 | 2500 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | 0 to 70 | OP07C | | | OP07CDRG4 | LIFEBUY | SOIC | D | 8 | 2500 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | 0 to 70 | OP07C | | | OP07CP | ACTIVE | PDIP | Р | 8 | 50 | RoHS & Green | NIPDAU | N / A for Pkg Type | 0 to 70 | OP07CP | Samples | | OP07DD | ACTIVE | SOIC | D | 8 | 75 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | 0 to 70 | OP07D | Samples | | OP07DDR | ACTIVE | SOIC | D | 8 | 2500 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | 0 to 70 | OP07D | Samples | | OP07DP | ACTIVE | PDIP | Р | 8 | 50 | RoHS & Green | NIPDAU | N / A for Pkg Type | 0 to 70 | OP07DP | Samples | | OP07DPE4 | ACTIVE | PDIP | Р | 8 | 50 | RoHS & Green | NIPDAU | N / A for Pkg Type | 0 to 70 | OP07DP | Samples | <sup>(1)</sup> The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. <sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". # PACKAGE OPTION ADDENDUM www.ti.com 7-Apr-2024 **Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. www.ti.com 23-Mar-2024 # TAPE AND REEL INFORMATION # TAPE DIMENSIONS KO P1 BO W Cavity A0 | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |-----------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | OP-07DPSR | so | PS | 8 | 2000 | 330.0 | 16.4 | 8.35 | 6.6 | 2.4 | 12.0 | 16.0 | Q1 | | OP07CDR | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 | | OP07CDR | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 | | OP07CDR | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 | | OP07CDR | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 | | OP07CDRG4 | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 | | OP07DDR | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 | www.ti.com 23-Mar-2024 # \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |-----------|--------------|-----------------|------|------|-------------|------------|-------------| | OP-07DPSR | SO | PS | 8 | 2000 | 356.0 | 356.0 | 35.0 | | OP07CDR | SOIC | D | 8 | 2500 | 340.5 | 338.1 | 20.6 | | OP07CDR | SOIC | D | 8 | 2500 | 353.0 | 353.0 | 32.0 | | OP07CDR | SOIC | D | 8 | 2500 | 356.0 | 356.0 | 35.0 | | OP07CDR | SOIC | D | 8 | 2500 | 340.5 | 338.1 | 20.6 | | OP07CDRG4 | SOIC | D | 8 | 2500 | 340.5 | 338.1 | 20.6 | | OP07DDR | SOIC | D | 8 | 2500 | 340.5 | 338.1 | 20.6 | # **PACKAGE MATERIALS INFORMATION** www.ti.com 23-Mar-2024 # **TUBE** \*All dimensions are nominal | Device | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) | |----------|--------------|--------------|------|-----|--------|--------|--------|--------| | OP-07DP | Р | PDIP | 8 | 50 | 506 | 13.97 | 11230 | 4.32 | | OP-07DPS | PS | SOP | 8 | 80 | 530 | 10.5 | 4000 | 4.1 | | OP07CD | D | SOIC | 8 | 75 | 507 | 8 | 3940 | 4.32 | | OP07CDE4 | D | SOIC | 8 | 75 | 507 | 8 | 3940 | 4.32 | | OP07CDG4 | D | SOIC | 8 | 75 | 507 | 8 | 3940 | 4.32 | | OP07CP | Р | PDIP | 8 | 50 | 506 | 13.97 | 11230 | 4.32 | | OP07DD | D | SOIC | 8 | 75 | 507 | 8 | 3940 | 4.32 | | OP07DP | Р | PDIP | 8 | 50 | 506 | 13.97 | 11230 | 4.32 | | OP07DPE4 | Р | PDIP | 8 | 50 | 506 | 13.97 | 11230 | 4.32 | SMALL OUTLINE INTEGRATED CIRCUIT # NOTES: - 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. - 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side. - 4. This dimension does not include interlead flash. - 5. Reference JEDEC registration MS-012, variation AA. SMALL OUTLINE INTEGRATED CIRCUIT NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE INTEGRATED CIRCUIT NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. NOTES: A. All linear dimensions are in millimeters. B. This drawing is subject to change without notice. C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15. # P (R-PDIP-T8) # PLASTIC DUAL-IN-LINE PACKAGE NOTES: - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. Falls within JEDEC MS-001 variation BA. # 重要声明和免责声明 TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。 这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。 这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。 TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 TI 反对并拒绝您可能提出的任何其他或不同的条款。 邮寄地址: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024,德州仪器 (TI) 公司