LMZ31704 ZHCS803E – JUNE 2013 – REVISED FEBRUARY 2020 # 采用 QFN 封装且具有 2.95V 至 17V 输入和电流共享的 LMZ31704 4A 电 源模块 ### 1 特性 - 完整的集成式电源解决方案可实现 小尺寸和扁平设计 - 10mm × 10mm × 4.3mm 封装 - 与 LMZ31710 和 LMZ31707 引脚兼容 - 效率最高可达 95% - Eco-mode™/轻负载效率 (LLE) - 宽输出电压调节范围为0.6V至5.5V,基准精度为1% - 支持针对更高电流的并行运行 - 可选分离电源轨可实现 低至 2.95V 的输入电压 - 可调节的开关频率范围 (200kHz 至 1.2MHz) - 与外部时钟同步 - 提供 180° 异相位时钟信号 - 可调慢速启动 - 输出电压排序/跟踪 - 电源正常输出 - 可编程欠压锁定 (UVLO) - 讨流和讨热保护 - 预偏置输出启动 - 运行温度范围: -40°C 至 85°C - 增强的散热性能: 13.3°C/W - 符合 EN55022 B 类辐射发射标准 - 集成屏蔽式电感器 - 使用 LMZ31704 并借助 WEBENCH® 电源设计器 创建定制设计方案 #### 2 应用 - 宽带和通信基础设施 - 自动测试和医疗设备 - 紧凑型 PCI/PCI 快速接口/PXI 快速接口 - DSP 和 FPGA 负载点 应用 # 3 说明 LMZ31704 电源模块是一款易于使用的集成式电源解决方案,它在一个扁平的 QFN 封装内整合了一个带有功率 MOSFET 的 4A 直流/直流转换器、一个屏蔽式电感器和多个无源器件。此整体电源解决方案仅需三个外部组件,并省去了环路补偿和磁性元件选择过程。 此器件采用 10 × 10 × 4.3mm QFN 封装,可轻松焊接到印刷电路板上,并可实现紧凑的负载点设计。可实现95%以上的效率以及热阻抗为 13.3°C/W 的出色功率耗散能力。LMZ31704提供离散负载点设计的灵活性和特性集,并且非常适合为广泛的集成电路 (IC) 和系统供电。先进的封装技术可提供一个与标准 QFN 贴装和测试技术兼容的稳健耐用且可靠的电源解决方案。 #### 简化应用 $V_{IN}$ **PVIN ISHARE** VIN VOUT $C_{\text{IN}}^{\,-}$ Vout SENSE+ Cout LMZ31704 SYNC\_OUT **PWRGD** INH/UVLO VADJ SS/TR $\leq$ R<sub>SET</sub> RT/CLK STSEL $\lesssim$ R<sub>RT</sub> AGND PGND # 4 修订历史记录 注: 之前版本的页码可能与当前版本有所不同。 | Changes from Revision D (March 2019) to Revision E | Page | |----------------------------------------------------------------------------------------------------------|------| | Added V <sub>OUT</sub> Range values under different I <sub>OUT</sub> conditions in Table 7 | 24 | | Changes from Revision C (April 2018) to Revision D | Page | | Added ESD Ratings information | 3 | | Corrected TBD values in Synchronization Frequency vs Output Voltage Table | 24 | | Changes from Revision B (June 2017) to Revision C | Page | | 添加了 LMZ31704 的 WEBENCH® 设计链接 | 1 | | Increased the peak reflow temperature and maximum number of reflows to JEDEC specifications for improved | | | manufacturability | | | 添加器件支持 部分 | 29 | | 添加机械、封装和可订购信息部分 | 30 | | Changes from Revision A (August 2013) to Revision B | Page | | Added peak reflow and maximum number of reflows information | 3 | # 5 Specifications # 5.1 Absolute Maximum Ratings<sup>(1)</sup> over operating temperature range (unless otherwise noted) | | | MIN | MAX | UNIT | |-------------------------------------------------------------------------|-----------------------------------------------------|------|--------------------|------| | | VIN, PVIN | -0.3 | 20 | V | | Input Voltage | INH/UVLO, PWRGD, RT/CLK, SENSE+ | -0.3 | 6 | V | | | ILIM, VADJ, SS/TR, STSEL, SYNC_OUT, ISHARE, OCP_SEL | -0.3 | 3 | V | | | PH | -1.0 | 20 | V | | Output Voltage | PH 10 ns Transient | -3.0 | 20 | V | | | $V_{OUT}$ | -0.3 | 6 | V | | Source Current | RT/CLK, INH/UVLO | | ±100 | μA | | Source Current | PH | | current limit | Α | | | PH | | current limit | Α | | Sink Current | PVIN | | current limit | Α | | | PWRGD | -0.1 | 2 | mA | | Operating Junction Ter | mperature | -40 | 125 <sup>(2)</sup> | °C | | Storage Temperature | | -65 | 150 | °C | | Peak Reflow Case Ter | nperature (3) | | 245 <sup>(4)</sup> | °C | | Maximum Number of Reflows Allowed <sup>(3)</sup> | | | 3 <sup>(4)</sup> | | | Mechanical Shock Mil-STD-883D, Method 2002.3, 1 msec, 1/2 sine, mounted | | | 1500 | G | | Mechanical Vibration | Mil-STD-883D, Method 2007.2, 20-2000Hz | | 20 | | <sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ### 5.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|---------------|---------------------------------------------------------------------|-------|------| | V | Electrostatic | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1) | ±1500 | \/ | | V <sub>(ESD)</sub> | discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 (2) | ±1000 | V | <sup>1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. ### 5.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) | | | MIN | NOM MAX | UNIT | |------------------|-------------------------|------|---------|------| | PV <sub>IN</sub> | Input Switching Voltage | 2.95 | 17 | V | | V <sub>IN</sub> | Input Bias Voltage | 4.5 | 17 | V | | V <sub>OUT</sub> | Output Voltage | 0.6 | 5.5 | V | | f <sub>SW</sub> | Switching Frequency | 200 | 1200 | kHz | ### 5.4 Package Specifications | | LMZ31704 | UNIT | | |-----------------------------|-----------------------------------------------------------------------|-----------|--| | Weight | Weight | | | | Flammability | Meets UL 94 V-O | | | | MTBF Calculated reliability | Per Bellcore TR-332, 50% stress, T <sub>A</sub> = 40°C, ground benign | 37.4 MHrs | | <sup>(2)</sup> See the temperature derating curves in the Typical Characteristics section for thermal information. <sup>(3)</sup> For soldering specifications, refer to the Soldering Requirements for BQFN Packages application note. <sup>(4)</sup> Devices with a date code prior to week 14 2018 (1814) have a peak reflow case temperature of 240°C with a maximum of one reflow. <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. #### 5.5 Thermal Information | | LMZ31704 | | |---------------------------------------------------------------------------|----------|------| | THERMAL METRIC <sup>(1)</sup> | RVQ42 | UNIT | | | 42 PINS | | | θ <sub>JA</sub> Junction-to-ambient thermal resistance (2) | 13.3 | °C/W | | Ψ <sub>JT</sub> Junction-to-top characterization parameter <sup>(3)</sup> | 1.6 | °C/W | | ΨJB Junction-to-board characterization parameter (4) | 5.3 | °C/W | - (1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application - The junction-to-ambient thermal resistance, $\theta_{JA}$ , applies to devices soldered directly to a 100 mm x 100 mm double-sided PCB with 2 oz. copper and natural convection cooling. Additional airflow reduces $\theta_{JA}$ . - The junction-to-top characterization parameter, $\psi_{JT}$ , estimates the junction temperature, $T_J$ , of a device in a real system, using a procedure described in JESD51-2A (sections 6 and 7). $T_J = \psi_{JT}$ \* Pdis + $T_T$ , where Pdis is the power dissipated in the device and $T_T$ is the temperature of the top of the device. - The junction-to-board characterization parameter, $\psi_{JB}$ , estimates the junction temperature, $T_{J}$ , of a device in a real system, using a procedure described in JESD51-2A (sections 6 and 7). $T_{J} = \psi_{JB}$ \* Pdis + $T_{B}$ ; where Pdis is the power dissipated in the device and $T_{B}$ is the temperature of the board 1mm from the device. #### 5.6 **Electrical Characteristics** Over $-40^{\circ}$ C to 85°C free-air temperature, PV<sub>IN</sub> = V<sub>IN</sub> = 12 V, V<sub>OUT</sub> = 1.8 V, I<sub>OUT</sub> = 4 A, C<sub>IN</sub> = 0.1 $\mu$ F + 2 x 22 $\mu$ F ceramic + 100 $\mu$ F bulk, C<sub>OUT</sub> = 4 x 47 $\mu$ F ceramic (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | | | MIN | TYP | MAX | UNIT | |-----------------------|--------------------------------------|------------------------------------------------------------------------|---------------------------|-----------------------------------------------------|------------------|-------|----------------------|-------------------| | I <sub>OUT</sub> | Output current | T <sub>A</sub> = 85°C, natural con | nvection | | 0 <sup>(1)</sup> | | 4 | Α | | $V_{\text{IN}}$ | Input bias voltage range | Over output current ra | inge | | 4.5 | | 17 | V | | $PV_{IN}$ | Input switching voltage range | Over output current ra | Over output current range | | | | 17 <sup>(3)</sup> | V | | 111/1/0 | V Hadamieltana laskaist | V <sub>IN</sub> Increasing | | | | 4 | 4.5 | V | | UVLO | V <sub>IN</sub> Undervoltage lockout | V <sub>IN</sub> Decreasing | | | 3.5 | 3.85 | | V | | V <sub>OUT(adj)</sub> | Output voltage adjust range | Over output current ra | inge | | 0.6 | | 5.5 | V | | | Set-point voltage tolerance | T <sub>A</sub> = 25°C, I <sub>OUT</sub> = 0 A | | | | | ±1% <sup>(4)</sup> | | | | Temperature variation | $-40^{\circ}\text{C} \le \text{T}_{\text{A}} \le +85^{\circ}\text{C},$ | I <sub>OUT</sub> = 0 A | | | ±0.2% | | | | $V_{OUT}$ | Line regulation | Over input voltage rar | nge | | | ±0.1% | | | | | Load regulation | Over output current ra | inge | | | ±0.2% | | | | | Total output voltage variation | Includes set-point, line | e, load, and te | mperature variation | | | ±1.5% <sup>(4)</sup> | | | | | P <sub>VIN</sub> = V <sub>IN</sub> = 12 V<br>I <sub>O</sub> = 3 A | | V <sub>OUT</sub> = 5.0 V, f <sub>SW</sub> = 1 MHz | | 94 % | | | | | | | | V <sub>OUT</sub> = 3.3 V, f <sub>SW</sub> = 750 kHz | | 92 % | | | | | | | | V <sub>OUT</sub> = 2.5 V, f <sub>SW</sub> = 750 kHz | | 89 % | | | | | | | | V <sub>OUT</sub> = 1.8 V, f <sub>SW</sub> = 500 kHz | | 88 % | | | | | | | | V <sub>OUT</sub> = 1.2 V, f <sub>SW</sub> = 300 kHz | | 86 % | | | | | | | | V <sub>OUT</sub> = 0.9 V, f <sub>SW</sub> = 250 kHz | | 84 % | | | | η | Efficiency | | | V <sub>OUT</sub> = 0.6 V, f <sub>SW</sub> = 200 kHz | | 81 % | | | | | | $P_{VIN} = V_{IN} = 5 \text{ V}$ $I_O = 3 \text{ A}$ | | V <sub>OUT</sub> = 3.3 V, f <sub>SW</sub> = 750 kHz | | 95 % | | | | | | | | V <sub>OUT</sub> = 2.5 V, f <sub>SW</sub> = 750 kHz | | 94 % | | | | | | | | V <sub>OUT</sub> = 1.8 V, f <sub>SW</sub> = 500 kHz | | 93 % | | | | | | | | V <sub>OUT</sub> = 1.2 V, f <sub>SW</sub> = 300 kHz | | 91 % | | | | | | | | V <sub>OUT</sub> = 0.9 V, f <sub>SW</sub> = 250 kHz | | 89 % | | | | | | | | V <sub>OUT</sub> = 0.6 V, f <sub>SW</sub> = 200 kHz | | 86 % | | | | | Output voltage ripple | 20 MHz bandwith | | | | 14 | | mV <sub>P-P</sub> | | | Owner of the it there also also | ILIM pin open | | | | 9 | | Α | | I <sub>LIM</sub> | Current limit threshold | ILIM pin to AGND | | | | 6 | | А | | | Townsiant name | 1.0 A/µs load step fro | m | Recovery time | | 100 | | μs | | | Transient response | 25 to 75% I <sub>OUT(max)</sub> | | V <sub>OUT</sub> over/undershoot | | 80 | | mV | | | | 1001 SVSI/ dilderencet | | | | | | | - See the Light Load Efficiency (LLE) section for more information for output voltages < 1.5 V. - The minimum $P_{VIN}$ is 2.95 V or ( $V_{OUT}$ + 0.7 V), whichever is greater. See for more details. The maximum $PV_{IN}$ voltage is 17 V or (22 x $V_{OUT}$ ), whichever is less. See for more details. - The stated limit of the set-point voltage tolerance includes the tolerance of both the internal voltage reference and the internal adjustment resistor. The overall output voltage tolerance will be affected by the tolerance of the external R<sub>SET</sub> resistor. # **Electrical Characteristics (continued)** Over $-40^{\circ}$ C to 85°C free-air temperature, PV<sub>IN</sub> = V<sub>IN</sub> = 12 V, V<sub>OUT</sub> = 1.8 V, I<sub>OUT</sub> = 4 A, C<sub>IN</sub> = 0.1 $\mu$ F + 2 x 22 $\mu$ F ceramic + 100 $\mu$ F bulk, C<sub>OUT</sub> = 4 x 47 $\mu$ F ceramic (unless otherwise noted) | | PARAMETER | TEST CONDI | TIONS | MIN | TYP | MAX | UNIT | |----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|-------------|--------------------|--------|---------------------|------| | V | la l | Inhibit High Voltage | | 1.3 | | open <sup>(5)</sup> | V | | V <sub>INH</sub> | Inhibit threshold voltage | Inhibit Low Voltage | | -0.3 | | 1.1 | V | | | INH Input current | V <sub>INH</sub> < 1.1 V | | | -1.15 | | μА | | I <sub>INH</sub> | INH Hysteresis current | V <sub>INH</sub> > 1.3 V | | | -3.3 | | μА | | I <sub>I(stby)</sub> | Input standby current | INH pin to AGND | | | 2 | 10 | μA | | | | V rising | Good | | 95% | | | | | DWDOD Three-balds | V <sub>OUT</sub> rising | Fault | | 108% | | | | Power Good | PWRGD Thresholds | | Fault | | 91% | | | | | | V <sub>OUT</sub> falling | Good | | 104% | | | | | PWRGD Low Voltage | I(PWRGD) = 0.5 mA | • | | | 0.3 | V | | f <sub>SW</sub> | Switching frequency | $R_{RT} = 169 \text{ k}\Omega$ | | 400 | 500 | 600 | kHz | | f <sub>CLK</sub> | Synchronization frequency | | | 200 | | 1200 | kHz | | V <sub>CLK-H</sub> | CLK High-Level | CLIK Countries | | 2.0 | | 5.5 | V | | V <sub>CLK-L</sub> | CLK Low-Level | CLK Control | | | | 0.5 | V | | D <sub>CLK</sub> | CLK Duty Cycle | | | 20 | 50 | 80 | % | | | The second Observations | Thermal shutdown | | | 175 | | °C | | | Thermal Shutdown | Thermal shutdown hysteresis | | | 10 | | °C | | 0 | Fotomost in a state of the stat | | Ceramic | 44 (6) | | | | | C <sub>IN</sub> | External input capacitance | | | 100 <sup>(6)</sup> | | μF | | | | | | Ceramic | 47 <sup>(7)</sup> | 200 | 1500 | | | C <sub>OUT</sub> | External output capacitance | | Non-ceramic | | 220(7) | 5000(8) | μF | | | | Equivalent series resistance (ESR) | | | | 35 | mΩ | - (5) This pin has an internal pullup. If it is left open, the device operates when input power is applied. A small, low-leakage MOSFET is recommended for control. When the device is operating and no UVLO resistor divider is present on this pin, the open voltage is typically 2.9 V. - (6) A minimum of 44 μF of external ceramic capacitance is required across the input (VIN and PVIN connected) for proper operation. An additional 100 μF of bulk capacitance is recommended. It is also recommended to place a 0.1-μF ceramic capacitor directly across the PVIN and PGND pins of the device. Locate the input capacitance close to the device. When operating with split VIN and PVIN rails, place 4.7 μF of ceramic capacitance directly at the VIN pin. See Table 4 for more details. - (7) The amount of required output capacitance varies depending on the output voltage. The amount of required capacitance must include at least 1x 47-μF ceramic capacitor. Locate the capacitance close to the device. Adding additional capacitance close to the load improves the response of the regulator to load transients. See Table 3 and Table 4 more details. - (8) When using both ceramic and non-ceramic output capacitors, the combined maximum must not exceed 5000 µF. It may be necessary to increase the slow start time when turning on into the maximum capacitance. See the Slow Start (SS/TR) section for information on adjusting the slow start time. # 6 Device Information ### **Functional Block Diagram** # **Pin Functions** | TER | MINAL | DESCRIPTION | | | | | | | |------------------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | NAME | NO. | DESCRIPTION | | | | | | | | | 2 | Zero volt reference for the analog control circuit. These pins are not connected together internal to the | | | | | | | | AGND | 23 | device and must be connected to one another using an AGND plane of the PCB. These pins are associated with the internal analog ground (AGND) of the device. Keep AGND separate from PGND, as a single connection is made internal to the device. See the <i>Layout Considerations</i> . | | | | | | | | | 20 | | | | | | | | | | 21 | This is the return current path for the power stage of the device. Connect these pins to the load and to the | | | | | | | | PGND | 31 | bypass capacitors associated with PVIN and V <sub>OUT</sub> . Keep PGND separate from AGND, as a single | | | | | | | | | 32 | connection is made internal to the device. | | | | | | | | | 33 | | | | | | | | | VIN | 3 | Input bias voltage pin. Supplies the control circuitry of the power converter. Connect this pin to the input bias supply. Connect bypass capacitors between this pin and PGND. | | | | | | | | | 1 | | | | | | | | | | 11 | | | | | | | | | PVIN | 12 | Input switching voltage. Supplies voltage to the power switches of the converter. Connect these pins to the input supply. Connect bypass capacitors between these pins and PGND. | | | | | | | | | 39 | input supply. Confident bypass capacitors between these pins and 1 GND. | | | | | | | | | 40 | | | | | | | | | | 34 | | | | | | | | | - | 35 | | | | | | | | | | 36 | Output voltage. These pins are connected to the internal output inductor. Connect these pins to the output | | | | | | | | V <sub>OUT</sub> | 37 | load and connect external bypass capacitors between these pins and PGND. | | | | | | | | | 38 | | | | | | | | | | 41 | | | | | | | | | | 10 | | | | | | | | | | 13 | | | | | | | | | | 14 | | | | | | | | | | 15 | Phone quitab node. These pine must be connected to one enother using a small connecticle of under the | | | | | | | | PH | 16 | Phase switch node. These pins must be connected to one another using a small copper island under<br>device for thermal relief. Do not place any external component on these pins or tie them to a pin of ar | | | | | | | | | 17 | function. | | | | | | | | | 18 | | | | | | | | | | 19 | | | | | | | | | | 42 | | | | | | | | | | 5 | | | | | | | | | DNC | 9 | Do not Connect. Do not connect these pins to AGND, to another DNC pin, or to any other voltage. These | | | | | | | | | 24 | pins are connected to internal circuitry. Each pin must be soldered to an isolated pad. | | | | | | | | ISHARE | 25 | Current share pin. Connect this pin to the ISHARE pin of the other LMZ31704 device when paralleling multiple LMZ31704 devices. When unused, treat this pin as a Do Not Connect (DNC) and leave it isolated from all other signals or ground. | | | | | | | | OCP_SEL | 4 | Overcurrent protection select pin. Leave this pin open for hiccup mode operation. Connect this pin to AGND for cycle-by-cycle operation. See <i>Overcurrent Protection</i> for more details. | | | | | | | | ILIM | 6 | Current limit pin. Leave this pin open for full current limit threshold. Connect this pin to AGND to reduce the current limit threshold by approximately 3 A. | | | | | | | | SYNC_OUT | 7 | Synchronization output pin. Provides a 180° out-of-phase clock signal. | | | | | | | | PWRGD | 8 | Power Good flag pin. This open drain output asserts low if the output voltage is more than approximately ±6% out of regulation. A pullup resistor is required. | | | | | | | | RT/CLK | 22 | This pin is connected to an internal frequency setting resistor which sets the default switching frequency. An external resistor can be connected from this pin to AGND to increase the frequency. This pin can also be used to synchronize to an external clock. | | | | | | | | VADJ | 26 | Connecting a resistor between this pin and AGND sets the output voltage. | | | | | | | | SENSE+ | 27 | Remote sense connection. This pin must be connected to V <sub>OUT</sub> at the load or at the device pins. Connect this pin to V <sub>OUT</sub> at the load for improved regulation. | | | | | | | ### Pin Functions (continued) | TER | MINAL | DESCRIPTION | | | | | |----------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | NAME | NO. | DESCRIPTION | | | | | | SS/TR | 28 | Slow-start and tracking pin. Connecting an external capacitor to this pin adjusts the output voltage rise time. A voltage applied to this pin allows for tracking and sequencing control. | | | | | | STSEL | 29 | Slow-start or track feature select. Connect this pin to AGND to enable the internal SS capacitor. Leave this pin open to enable the TR feature. | | | | | | INH/UVLO | 30 | Inhibit and UVLO adjust pin. Use an open drain or open collector logic device to ground this pin to control the INH function. A resistor divider between this pin, AGND, and PVIN/VIN sets the UVLO voltage. | | | | | # 7 Typical Characteristics (PVIN = VIN = 12 V) The electrical characteristic data has been developed from actual products tested at 25°C. This data is considered typical for the converter. Applies to Figure 1, Figure 2, and Figure 3. The temperature derating curves represent the conditions at which internal components are at or below the manufacturer's maximum operating temperatures. Derating limits apply to devices soldered directly to a 100-mm x 100-mm, 4-layer PCB with 2-oz. copper. Applies to Figure 4. # 8 Typical Characteristics (PVIN = VIN = 5 V) The electrical characteristic data has been developed from actual products tested at 25°C. This data is considered typical for the converter. Applies to Figure 6, Figure 7, and Figure 8. The temperature derating curves represent the conditions at which internal components are at or below the manufacturer's maximum operating temperatures. Derating limits apply to devices soldered directly to a 100-mm x 100-mm, 4-layer PCB with 2-oz. copper. Applies to Figure 9. # 9 Typical Characteristics (PVIN = 3.3 V, VIN = 5 V) The electrical characteristic data has been developed from actual products tested at 25°C. This data is considered typical for the converter. Applies to Figure 11, Figure 12, and Figure 13. The temperature derating curves represent the conditions at which internal components are at or below the manufacturer's maximum operating temperatures. Derating limits apply to devices soldered directly to a 100-mm × 100-mm, 4-layer PCB with 2-oz. copper. Applies to Figure 14. ### 10 Application Information ### 10.1 Adjusting the Output Voltage The VADJ control sets the output voltage of the LMZ31704. The output voltage adjustment range is from 0.6 V to 5.5 V. The adjustment method requires the addition of $R_{SET}$ , which sets the output voltage, the connection of SENSE+ to $V_{OUT}$ , and in some cases, $R_{RT}$ which sets the switching frequency. The $R_{SET}$ resistor must be connected directly between the VADJ (pin 26) and AGND (pin 23). The SENSE+ pin (pin 27) must be connected to $V_{OUT}$ either at the load for improved regulation or at $V_{OUT}$ of the device. The $R_{RT}$ resistor must be connected directly between the RT/CLK (pin 22) and AGND (pin 23). Table 1 gives the standard external $R_{SET}$ resistor for a number of common bus voltages, along with the recommended $R_{RT}$ resistor for that output voltage. Table 1. Standard R<sub>SET</sub> Resistor Values for Common Output Voltages | RESISTORS | | OUTPUT VOLTAGE V <sub>OUT</sub> (V) | | | | | | | | |-----------------------|-------------------------|-------------------------------------|------|-------|-------|-------|-------|--|--| | | 0.9 1.0 1.2 1.8 2.5 3.3 | | | | | | | | | | R <sub>SET</sub> (kΩ) | 2.87 | 2.15 | 1.43 | 0.715 | 0.453 | 0.316 | 0.196 | | | | R <sub>RT</sub> (kΩ) | 1000 | 1000 | 487 | 169 | 90.9 | 90.9 | 63.4 | | | For other output voltages, the value of the required resistor can either be calculated using the following formula, or simply selected from the range of values given in Table 2. $$R_{SET} = \frac{1.43}{\left(\left(\frac{V_{OUT}}{0.6}\right) - 1\right)} \left(k\Omega\right)$$ (1) Table 2. Standard R<sub>SET</sub> Resistor Values | | Tuble 2. Stalladia 1/3ET (Collete) Tulado | | | | | | | | | | |----------------------|-------------------------------------------|----------------------|-----------------------|----------------------|-----------------------|-------------------|-----------------------|--|--|--| | V <sub>OUT</sub> (V) | R <sub>SET</sub> (kΩ) | R <sub>RT</sub> (kΩ) | f <sub>SW</sub> (kHz) | V <sub>OUT</sub> (V) | R <sub>SET</sub> (kΩ) | $R_{RT}(k\Omega)$ | f <sub>SW</sub> (kHz) | | | | | 0.6 | open | OPEN | 200 | 3.1 | 0.348 | 90.9 | 750 | | | | | 0.7 | 8.66 | OPEN | 200 | 3.2 | 0.332 | 90.9 | 750 | | | | | 0.8 | 4.32 | OPEN | 200 | 3.3 | 0.316 | 90.9 | 750 | | | | | 0.9 | 2.87 | 1000 | 250 | 3.4 | 0.309 | 90.9 | 750 | | | | | 1.0 | 2.15 | 1000 | 250 | 3.5 | 0.294 | 90.9 | 750 | | | | | 1.1 | 1.74 | 1000 | 250 | 3.6 | 0.287 | 90.9 | 750 | | | | | 1.2 | 1.43 | 487 | 300 | 3.7 | 0.280 | 90.9 | 750 | | | | | 1.3 | 1.24 | 487 | 300 | 3.8 | 0.267 | 90.9 | 750 | | | | | 1.4 | 1.07 | 487 | 300 | 3.9 | 0.261 | 90.9 | 750 | | | | | 1.5 | 0.953 | 487 | 300 | 4.0 | 0.255 | 90.9 | 750 | | | | | 1.6 | 0.866 | 487 | 300 | 4.1 | 0.243 | 63.4 | 1000 | | | | | 1.7 | 0.787 | 487 | 300 | 4.2 | 0.237 | 63.4 | 1000 | | | | | 1.8 | 0.715 | 169 | 500 | 4.3 | 0.232 | 63.4 | 1000 | | | | | 1.9 | 0.665 | 169 | 500 | 4.4 | 0.226 | 63.4 | 1000 | | | | | 2.0 | 0.619 | 169 | 500 | 4.5 | 0.221 | 63.4 | 1000 | | | | | 2.1 | 0.576 | 169 | 500 | 4.6 | 0.215 | 63.4 | 1000 | | | | | 2.2 | 0.536 | 169 | 500 | 4.7 | 0.210 | 63.4 | 1000 | | | | | 2.3 | 0.511 | 169 | 500 | 4.8 | 0.205 | 63.4 | 1000 | | | | | 2.4 | 0.475 | 169 | 500 | 4.9 | 0.200 | 63.4 | 1000 | | | | | 2.5 | 0.453 | 90.9 | 750 | 5.0 | 0.196 | 63.4 | 1000 | | | | | 2.6 | 0.432 | 90.9 | 750 | 5.1 | 0.191 | 63.4 | 1000 | | | | | 2.7 | 0.412 | 90.9 | 750 | 5.2 | 0.187 | 63.4 | 1000 | | | | | 2.8 | 0.392 | 90.9 | 750 | 5.3 | 0.182 | 63.4 | 1000 | | | | | 2.9 | 0.374 | 90.9 | 750 | 5.4 | 0.178 | 63.4 | 1000 | | | | | 3.0 | 0.357 | 90.9 | 750 | 5.5 | 0.174 | 63.4 | 1000 | | | | ### 10.2 Capacitor Recommendations for the LMZ31704 Power Supply ### 10.2.1 Capacitor Technologies ### 10.2.1.1 Electrolytic, Polymer-Electrolytic Capacitors When using electrolytic capacitors, high-quality, computer-grade electrolytic capacitors are recommended. Polymer-electrolytic type capacitors are recommended for applications where the ambient operating temperature is less than 0°C. The Sanyo OS-CON capacitor series is suggested due to the lower ESR, higher rated surge, power dissipation, ripple current capability, and small package size. Aluminum electrolytic capacitors provide adequate decoupling over the frequency range of 2 kHz to 150 kHz, and are suitable when ambient temperatures are above 0°C. #### 10.2.1.2 Ceramic Capacitors The performance of aluminum electrolytic capacitors is less effective than ceramic capacitors above 150 kHz. Multilayer ceramic capacitors have a low ESR and a resonant frequency higher than the bandwidth of the regulator. They can be used to reduce the reflected ripple current at the input as well as improve the transient response of the output. #### 10.2.1.3 Tantalum, Polymer-Tantalum Capacitors Polymer-tantalum type capacitors are recommended for applications where the ambient operating temperature is less than 0°C. The Sanyo POSCAP series and Kemet T530 capacitor series are recommended rather than many other tantalum types due to their lower ESR, higher rated surge, power dissipation, ripple current capability, and small package size. Tantalum capacitors that have no stated ESR or surge current rating are not recommended for power applications. #### 10.2.2 Input Capacitor The LMZ31704 requires a minimum input capacitance of 44 $\mu F$ of ceramic type. An additional 100 $\mu F$ of nonceramic capacitance is recommended for applications with transient load requirements. The voltage rating of input capacitors must be greater than the maximum input voltage. At worst case, when operating at 50% duty cycle and maximum load, the combined ripple current rating of the input capacitors must be at least 2 Arms. Table 4 includes a preferred list of capacitors by vendor. It is also recommended to place a 0.1 $\mu F$ ceramic capacitor directly across the PVIN and PGND pins of the device. When operating with split VIN and PVIN rails, place 4.7 $\mu F$ of ceramic capacitance directly at the VIN pin. #### 10.2.3 Output Capacitor The required output capacitance is determined by the output voltage of the LMZ31704. See Table 3 for the amount of required capacitance. The effects of temperature and capacitor voltage rating must be considered when selecting capacitors to meet the minimum required capacitance. The required output capacitance can be comprised of all ceramic capacitors, or a combination of ceramic and bulk capacitors. The required capacitance must include at least one 47 $\mu$ F ceramic. When adding additional non-ceramic bulk capacitors, low-ESR devices like the ones recommended in Table 4 are required. The required capacitance above the minimum is determined by actual transient deviation requirements. Table 4 includes a preferred list of capacitors by vendor. Table 3. Required Output Capacitance | V <sub>OUT</sub> RA | NGE (V) | MINIMUM REQUIRED C (v.E) | |---------------------|---------|----------------------------------------| | MIN | MAX | MINIMUM REQUIRED C <sub>OUT</sub> (μF) | | 0.6 | < 0.8 | 500 μF <sup>(1)</sup> | | 0.8 | < 1.2 | 300 μF <sup>(1)</sup> | | 1.2 | < 3.0 | 200 μF <sup>(1)</sup> | | 3.0 | < 4.0 | 100 μF <sup>(1)</sup> | | 4.0 | 5.5 | 47-μF ceramic | <sup>(1)</sup> Minimum required must include at least one 47-µF ceramic capacitor. Table 4. Recommended Input/Output Capacitors (1) | | | | CAP | ACITOR CHARACTERIS | TICS | |-----------|--------|--------------------|---------------------------|--------------------|-------------------------| | VENDOR | SERIES | PART NUMBER | WORKING<br>VOLTAGE<br>(V) | CAPACITANCE (μF) | ESR <sup>(2)</sup> (mΩ) | | Murata | X5R | GRM32ER61E226K | 25 | 22 | 2 | | TDK | X5R | C3225X5R0J107M | 6.3 | 100 | 2 | | TDK | X5R | C3225X5R0J476K | 6.3 | 47 | 2 | | Murata | X5R | GRM32ER60J107M | 6.3 | 100 | 2 | | Murata | X5R | GRM32ER60J476M | 6.3 | 47 | 2 | | Panasonic | EEH-ZA | EEH-ZA1E101XP | 25 | 100 | 30 | | Sanyo | POSCAP | 16TQC68M | 16 | 68 | 50 | | Kemet | T520 | T520V107M010ASE025 | 10 | 100 | 25 | | Sanyo | POSCAP | 10TPE220ML | 10 | 220 | 25 | | Sanyo | POSCAP | 6TPE100MI | 6.3 | 100 | 25 | | Sanyo | POSCAP | 2R5TPE220M7 | 2.5 | 220 | 7 | | Kemet | T530 | T530D227M006ATE006 | 6.3 | 220 | 6 | | Kemet | T530 | T530D337M006ATE010 | 6.3 | 330 | 10 | | Sanyo | POSCAP | 2TPF330M6 | 2.0 | 330 | 6 | | Sanyo | POSCAP | 6TPE330MFL | 6.3 | 330 | 15 | <sup>(1)</sup> Capacitor Supplier Verification, RoHS, Lead-free and Material Details Consult capacitor suppliers regarding availability, material composition, RoHS and lead-free status, and manufacturing process requirements for any capacitors identified in this table. ### 10.3 Transient Response **Table 5. Output Voltage Transient Response** | $C_{IN1} = 3x 22 \mu F CERAMIC, C_{IN2} = 100 \mu F POLYMER-TANTALUM$ | | | | | | | | | | | | |-----------------------------------------------------------------------|---------------------|---------------------------|------------------------|----------------------------|----------------------------|--------------------|--|--|--|--|--| | | | | | VOLTAGE DE | VIATION (mV) | DECOVEDY TIME | | | | | | | V <sub>OUT</sub> (V) | V <sub>IN</sub> (V) | C <sub>OUT1</sub> CERAMIC | C <sub>OUT2</sub> BULK | 1 A LOAD STEP,<br>(1 A/µs) | 2 A LOAD STEP,<br>(1 A/μs) | RECOVERY TIME (µs) | | | | | | | 0.6 | 5 | 500 μF | 220 μF | 15 | 30 | 90 | | | | | | | 0.6 | 12 | 500 μF | 220 μF | 15 | 30 | 90 | | | | | | | | 5 | 300 μF | 220 μF | 20 | 40 | 95 | | | | | | | 0.9 | 5 | 300 μF | 470 µF | 18 | 35 | 95 | | | | | | | 0.9 | 12 | 300 μF | 220 µF | 20 | 35 | 95 | | | | | | | | | 300 μF | 470 µF | 18 | 30 | 95 | | | | | | | | _ | 200 μF | 220 µF | 30 | 50 | 100 | | | | | | | 4.0 | 5 | 200 μF | 470 µF | 25 | 45 | 100 | | | | | | | 1.2 | 40 | 200 μF | 220 µF | 25 | 45 | 100 | | | | | | | | 12 | 200 μF | 470 µF | 20 | 40 | 100 | | | | | | | | 5 | 200 μF | 220 µF | 40 | 70 | 110 | | | | | | | 4.0 | 5 | 200 μF | 470 µF | 35 | 65 | 110 | | | | | | | 1.8 | 40 | 200 μF | 220 μF | 35 | 65 | 120 | | | | | | | | 12 | 200 μF | 470 µF | 30 | 60 | 120 | | | | | | | 2.2 | 5 | 100 μF | 220 μF | 55 | 105 | 130 | | | | | | | 3.3 | 12 | 100 μF | 220 µF | 65 | 115 | 150 | | | | | | <sup>(2)</sup> Maximum ESR at 100 kHz, 25°C. #### 10.4 Transient Waveforms ### 10.5 Application Schematics Figure 20. Typical Schematic PVIN = VIN = 4.5 V to 17 V, $V_{OUT}$ = 1.2 V Figure 21. Typical Schematic PVIN = VIN = 4.5 V to 17 V, $V_{OUT}$ = 3.3 V # **Application Schematics (continued)** Figure 22. Typical Schematic PVIN = 3.3 V, VIN = 4.5 V to 17 V, $V_{OUT}$ = 1.0 V ### 10.6 Custom Design With WEBENCH® Tools Click here to create a custom design using the LMZ31704 device with the WEBENCH® Power Designer. - 1. Start by entering the input voltage (V<sub>IN</sub>), output voltage (V<sub>OUT</sub>), and output current (I<sub>OUT</sub>) requirements. - 2. Optimize the design for key parameters such as efficiency, footprint, and cost using the optimizer dial. - 3. Compare the generated design with other possible solutions from Texas Instruments. The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability. In most cases, these actions are available: - Run electrical simulations to see important waveforms and circuit performance - Run thermal simulations to understand board thermal performance - Export customized schematic and layout into popular CAD formats - · Print PDF reports for the design, and share the design with colleagues Get more information about WEBENCH tools at www.ti.com/WEBENCH. #### 10.7 VIN and PVIN Input Voltage The LMZ31704 allows for a variety of applications by using the VIN and PVIN pins together or separately. The VIN voltage supplies the internal control circuits of the device. The PVIN voltage provides the input voltage to the power converter system. If tied together, the input voltage for the VIN pin and the PVIN pin can range from 4.5 V to 17 V. If using the VIN pin separately from the PVIN pin, the VIN pin must be greater than 4.5 V, and the PVIN pin can range from as low as 2.95 V to 17 V. When operating from a split rail, it is recommended to supply VIN from 5 V to 12 V, for best performance. A voltage divider connected to the INH/UVLO pin can adjust either input voltage UVLO appropriately. See the *Programmable Undervoltage Lockout (UVLO)* section of this datasheet for more information. #### 10.8 3.3 V PVIN Operation Applications operating from a PVIN of 3.3 V must provide at least 4.5 V for VIN. It is recommended to supply VIN from 5 V to 12 V, for best performance. See the *Powering LMZ3 Devices from a 3.3-V Bus Application Report* for help creating 5 V from 3.3 V using a small, simple charge pump device. #### 10.9 Power Good (PWRGD) The PWRGD pin is an open-drain output. Once the voltage on the SENSE+ pin is between 95% and 104% of the set voltage, the PWRGD pin pulldown is released and the pin floats. The recommended pullup resistor value is between 10 k $\Omega$ and 100 k $\Omega$ to a voltage source that is 5.5 V or less. The PWRGD pin is in a defined state once VIN is greater than 1.0 V, but with reduced current sinking capability. The PWRGD pin achieves full current sinking capability once the VIN pin is above 4.5 V. The PWRGD pin is pulled low when the voltage on SENSE+ is lower than 91% or greater than 108% of the nominal set voltage. Also, the PWRGD pin is pulled low if the input UVLO or thermal shutdown is asserted, the INH pin is pulled low, or the SS/TR pin is below 1.4 V. #### **10.10 SYNC OUT** The LMZ31704 provides a 180° out-of-phase clock signal for applications requiring synchronization. The SYNC\_OUT pin produces a 50% duty cycle clock signal that is the same frequency as the switching frequency of the device, but is 180° out of phase. Operating two devices 180° out of phase reduces input and output voltage ripple. The SYNC\_OUT clock signal is compatible with other LMZ3 devices that have a CLK input. #### 10.11 Parallel Operation Up to six LMZ31704 devices can be paralleled for increased output current. Multiple connections must be made between the paralleled devices and the component selection is slightly different than for a stand-alone LMZ31704 device. A typical LMZ31704 parallel schematic is shown in Figure 23. Refer to the LMZ31710 Parallel Operation Application Report for information and design help when paralleling multiple LMZ31704 devices. Figure 23. Typical LMZ31704 Parallel Schematic #### 10.12 Light Load Efficiency (LLE) The LMZ31704 operates in pulse skip mode at light load currents to improve efficiency and decrease power dissipation by reducing switching and gate drive losses. These pulses may cause the output voltage to rise when there is no load to discharge the energy. For output voltages < 1.5 V, a minimum load is required. The amount of required load can be determined by Equation 2. In most cases, the minimum current drawn by the load circuit will be enough to satisfy this load. Applications requiring a load resistor to meet the minimum load, the added power dissipation will be $\leq$ 3.6 mW. A single 0402 size resistor across $V_{OUT}$ and PGND can be used. $$I_{MIN} = 600 \ \mu A - \left(\frac{V_{OUT}}{1.43k + R_{SET}}\right) (A)$$ (2) When $V_{OUT} = 0.6 \text{ V}$ and $R_{SET} = OPEN$ , the minimum load current is 600 $\mu$ A. ### 10.13 Power-Up Characteristics When configured as shown in the front page schematic, the LMZ31704 produces a regulated output voltage following the application of a valid input voltage. During the power-up, internal soft-start circuitry slows the rate that the output voltage rises, thereby limiting the amount of in-rush current that can be drawn from the input source. Figure 24 shows the start-up waveforms for a LMZ31704, operating from a 5-V input (PVIN=VIN) and with the output voltage adjusted to 1.8 V. Figure 25 shows the start-up waveforms for a LMZ31704 starting up into a pre-biased output voltage. ### 10.14 Pre-Biased Start-up The LMZ31704 has been designed to prevent the low-side MOSFET from discharging a pre-biased output. During pre-biased startup, the low-side MOSFET does not turn on until the high-side MOSFET has started switching. The high-side MOSFET does not start switching until the slow-start voltage exceeds the voltage on the VADJ pin. Refer to Figure 25. #### 10.15 Remote Sense The SENSE+ pin must be connected to $V_{OUT}$ at the load, or at the device pins. Connecting the SENSE+ pin to $V_{OUT}$ at the load improves the load regulation performance of the device by allowing it to compensate for any I-R voltage drop between its output pins and the load. An I-R drop is caused by the high output current flowing through the small amount of pin and trace resistance. This should be limited to a maximum of 300 mV. #### **NOTE** The remote sense feature is not designed to compensate for the forward drop of nonlinear or frequency dependent components that may be placed in series with the converter output. Examples include OR-ing diodes, filter inductors, ferrite beads, and fuses. When these components are enclosed by the SENSE+ connection, they are effectively placed inside the regulation control loop, which can adversely affect the stability of the regulator. #### 10.16 Thermal Shutdown The internal thermal shutdown circuitry forces the device to stop switching if the junction temperature exceeds 175°C typically. The device reinitiates the power-up sequence when the junction temperature drops below 165°C typically. ### 10.17 Output On/Off Inhibit (INH) The INH pin provides electrical on/off control of the device. Once the INH pin voltage exceeds the threshold voltage, the device starts operation. If the INH pin voltage is pulled below the threshold voltage, the regulator stops switching and enters low quiescent current state. The INH pin has an internal pullup current source, allowing the user to float the INH pin for enabling the device. If an application requires controlling the INH pin, use an open drain/collector device, or a suitable logic gate to interface with the pin. Using a voltage superviser to control the INH pin allows control of the turnon and turnoff of the device as opposed to relying on the ramp up or down if the input voltage source. Figure 26 shows the typical application of the inhibit function. Turning Q1 on applies a low voltage to the inhibit control (INH) pin and disables the output of the supply, shown in Figure 27. If Q1 is turned off, the supply executes a soft-start power-up sequence, as shown in Figure 28. A regulated output voltage is produced within 2 ms. Figure 26. Typical Inhibit Control ### 10.18 Slow Start (SS/TR) Connecting the STSEL pin to AGND and leaving SS/TR pin open enables the internal SS capacitor with a slow start interval of approximately 1.2 ms. Adding additional capacitance between the SS pin and AGND increases the slow start time. Increasing the slow start time reduces inrush current seen by the input source and reduce the current seen by the device when charging the output capacitors. To avoid the activation of current limit and ensure proper start-up, the SS capacitor may need to be increased when operating near the maximum output capacitance limit. Figure 29 shows an additional SS capacitor connected to the SS/TR pin and the STSEL pin connected to AGND. See Table 6 for SS capacitor values and timing interval. Figure 29. Slow-Start Capacitor (C<sub>SS</sub>) and STSEL Connection Table 6. Slow-Start Capacitor Values and Slow-Start Time | C <sub>SS</sub> (nF) | OPEN | 3.3 | 4.7 | 10 | 15 | 22 | 33 | |----------------------|------|-----|-----|-----|-----|-----|-----| | SS Time (msec) | 1.2 | 2.1 | 2.5 | 3.8 | 5.1 | 7.0 | 9.8 | #### 10.19 Overcurrent Protection For protection against load faults, the LMZ31704 incorporates output overcurrent protection. The overcurrent protection mode can be selected using the OCP\_SEL pin. Leaving the OCP\_SEL pin open selects hiccup mode and connecting it to AGND selects cycle-by-cycle mode. In hiccup mode, applying a load that exceeds the overcurrent threshold of the regulator causes the regulated output to shut down. Following shutdown, the module periodically attempts to recover by initiating a soft-start power-up as shown in Figure 30. This is described as a hiccup mode of operation, whereby the module continues in a cycle of successive shutdown and power up until the load fault is removed. During this period, the average current flowing into the fault is significantly reduced which reduces power dissipation. Once the fault is removed, the module automatically recovers and returns to normal operation as shown in Figure 31. In cycle-by-cycle mode, applying a load that exceeds the overcurrent threshold of the regulator limits the output current and reduces the output voltage as shown in Figure 32. During this period, the current flowing into the fault remains high causing the power dissipation to stay high as well. Once the overcurrent condition is removed, the output voltage returns to the set-point voltage as shown in Figure 33. ### 10.20 Synchronization (CLK) An internal phase locked loop (PLL) has been implemented to allow synchronization between 200 kHz and 1200 kHz, and to easily switch from RT mode to CLK mode. To implement the synchronization feature, connect a square wave clock signal to the RT/CLK pin with a duty cycle between 20% to 80%. The clock signal amplitude must transition lower than 0.5 V and higher than 2.0 V. The start of the switching cycle is synchronized to the falling edge of RT/CLK pin. In applications where both RT mode and CLK mode are needed, the device can be configured as shown in Figure 34. Before the external clock is present, the device works in RT mode and the switching frequency is set by RT resistor. When the external clock is present, the CLK mode overrides the RT mode. The first time the CLK pin is pulled above the RT/CLK high threshold (2.0 V), the device switches from RT mode to CLK mode and the RT/CLK pin becomes high impedance as the PLL starts to lock onto the frequency of the external clock. It is not recommended to switch from CLK mode back to RT mode because the internal switching frequency drops to 100 kHz first before returning to the switching frequency set by the RT resistor (R<sub>RT</sub>). Figure 34. RT/CLK Configuration The switching frequency must be selected based on the output voltages of the devices being synchronized. shows the allowable frequencies for a given range of output voltages. The allowable switching frequency changes based on the maximum output current ( $I_{OUT}$ ) of an application. The table shows the $V_{OUT}$ range when $I_{OUT} \le 4$ A, 3 A, and 2 A. For the most efficient solution, always synchronize to the lowest allowable frequency. For example, an application requires synchronizing three LMZ31704 devices with output voltages of 1.0 V, 1.2 V, and 1.8 V, all powered from PVIN = 12 V. Table 7 shows that all three output voltages should be synchronized to 300 kHz. Table 7. Allowable Switching Frequency versus Output Voltage | SWITCHING | | PVIN = 12 V | | | PVIN = 5 V | | | | | | |-----------|------------------------|--------------------------|------------------------|------------------------|--------------------------|------------------------|--|--|--|--| | FREQUENCY | | V <sub>OUT</sub> RANGE ( | (V) | | V <sub>OUT</sub> RANGE ( | (V) | | | | | | (kHz) | I <sub>OUT</sub> ≤ 4 A | I <sub>OUT</sub> ≤ 3 A | I <sub>OUT</sub> ≤ 2 A | I <sub>OUT</sub> ≤ 4 A | I <sub>OUT</sub> ≤ 3 A | I <sub>OUT</sub> ≤ 2 A | | | | | | 200 | 0.6 - 1.2 | 0.6 - 1.6 | 0.6 - 2.0 | 0.6 - 4.3 | 0.6 - 4.3 | 0.6 - 4.2 | | | | | | 300 | 0.8 - 1.8 | 0.8 - 2.6 | 0.8 - 3.5 | 0.6 - 4.3 | 0.6 - 4.3 | 0.6 - 4.2 | | | | | | 400 | 1.1 - 2.7 | 1.1 - 4.1 | 1.1 - 5.5 | 0.6 - 4.3 | 0.6 - 4.3 | 0.6 - 4.2 | | | | | | 500 | 1.3 - 3.9 | 1.3 - 5.5 | 1.3 - 5.5 | 0.6 - 4.3 | 0.6 - 4.3 | 0.6 - 4.2 | | | | | | 600 | 1.6 - 5.5 | 1.6 - 5.5 | 1.6 - 5.5 | 0.8 - 4.3 | 0.8 - 4.3 | 0.6 - 4.2 | | | | | | 700 | 1.9 - 5.5 | 1.9 - 5.5 | 1.9 - 5.5 | 0.8 - 4.2 | 0.8 - 4.2 | 0.8 - 4.2 | | | | | | 800 | 2.1 - 5.5 | 2.1 - 5.5 | 2.1 - 5.5 | 0.9 - 4.1 | 0.9 - 4.1 | 0.8 - 4.1 | | | | | | 900 | 2.4 - 5.5 | 2.4 - 5.5 | 2.4 - 5.5 | 1.0 - 4.0 | 1.0 - 4.0 | 0.9 - 4.0 | | | | | | 1000 | 2.6 - 5.5 | 2.6 - 5.5 | 2.6 - 5.5 | 1.1 - 3.9 | 1.1 - 3.9 | 1.0 - 3.9 | | | | | | 1100 | 2.9 - 5.5 | 2.9 - 5.5 | 2.9 - 5.5 | 1.2 - 3.8 | 1.2 - 3.8 | 1.1 - 3.8 | | | | | | 1200 | 3.2 - 5.5 | 3.2 - 5.5 | 3.2 - 5.5 | 1.5 - 3.7 | 1.5 - 3.7 | 1.2 - 3.7 | | | | | ### 10.21 Sequencing (SS/TR) Many of the common power supply sequencing methods can be implemented using the SS/TR, INH and PWRGD pins. The sequential method is illustrated in Figure 35 using two LMZ31704 devices. The PWRGD pin of the first device is coupled to the INH pin of the second device which enables the second power supply once the primary supply reaches regulation. Figure 36 shows sequential turn-on waveforms of two LMZ31704 devices. Simultaneous power supply sequencing can be implemented by connecting the resistor network of R1 and R2 shown in Figure 37 to the output of the power supply that needs to be tracked or to another voltage reference source. The tracking voltage must exceed 750 mV before $V_{OUT2}$ reaches its set-point voltage. The PWRGD output of the $V_{OUT2}$ device can remain low if the tracking voltage does not exceed 1.4 V.Figure 38 shows simultaneous turnon waveforms of two LMZ31704 devices. Use Equation 3 and Equation 4 to calculate the values of R1 and R2. R1 = $$\frac{(V_{OUT2} \times 12.6)}{0.6} (k\Omega)$$ R2 = $\frac{0.6 \times R1}{(V_{OUT2} - 0.6)} (k\Omega)$ (4) # 10.22 Programmable Undervoltage Lockout (UVLO) The LMZ31704 implements internal UVLO circuitry on the VIN pin. The device is disabled when the VIN pin voltage falls below the internal VIN UVLO threshold. The internal VIN UVLO rising threshold is 4.5 V (max) with a typical hysteresis of 150 mV. If an application requires either a higher UVLO threshold on the VIN pin or a higher UVLO threshold for a combined VIN and PVIN, then the UVLO pin can be configured as shown in Figure 39 or Figure 40. Table 8 lists standard values for $R_{\rm UVI O2}$ and $R_{\rm UVI O2}$ to adjust the VIN UVLO voltage up. Table 8. Standard Resistor values for Adjusting VIN UVLO | VIN UVLO (V) | 5.0 | 5.5 | 6.0 | 6.5 | 7.0 | 7.5 | 8.0 | 8.5 | 9.0 | 9.5 | 10.0 | |---------------------------|------|------|------|------|------|------|------|------|------|------|------| | $R_{UVLO1}$ ( $k\Omega$ ) | 68.1 | 68.1 | 68.1 | 68.1 | 68.1 | 68.1 | 68.1 | 68.1 | 68.1 | 68.1 | 68.1 | | $R_{UVLO2}$ (k $\Omega$ ) | 21.5 | 18.7 | 16.9 | 15.4 | 14.0 | 13.0 | 12.1 | 11.3 | 10.5 | 9.76 | 9.31 | | Hysteresis (mV) | 400 | 415 | 430 | 450 | 465 | 480 | 500 | 515 | 530 | 550 | 565 | For a split rail application, if a secondary UVLO on PVIN is required, VIN must be $\geq$ 4.5 V. Figure 41 shows the PVIN UVLO configuration. Use Table 9 to select $R_{UVLO1}$ and $R_{UVLO2}$ for PVIN. If PVIN UVLO is set for less than 3.5 V, a 5.1-V zener diode should be added to clamp the voltage on the UVLO pin below 6 V. Figure 41. Adjustable PVIN Undervoltage Lockout, (VIN ≥ 4.5 V) Table 9. Standard Resistor Values for Adjusting PVIN UVLO, (VIN ≥ 4.5 V) | PVIN UVLO (V) | 2.9 | 3.0 | 3.5 | 4.0 | 4.5 | | | | | |---------------------------|------|------|------|------|------|------------------------------------------------------------------|--|--|--| | $R_{UVLO1}$ ( $k\Omega$ ) | 68.1 | 68.1 | 68.1 | 68.1 | 68.1 | | | | | | $R_{UVLO2}$ (k $\Omega$ ) | 47.5 | 44.2 | 34.8 | 28.7 | 24.3 | For higher PVIN UVLO voltages, se<br>Table 8 for resistor values | | | | | Hysteresis (mV) | 330 | 335 | 350 | 365 | 385 | Table 6 for resistor values | | | | ### 10.23 Layout Considerations To achieve optimal electrical and thermal performance, an optimized PCB layout is required. Figure 42 through Figure 45 shows a typical PCB layout. Some considerations for an optimized layout are: - Use large copper areas for power planes (PVIN, V<sub>OUT</sub>, and PGND) to minimize conduction loss and thermal stress. - Place ceramic input and output capacitors close to the device pins to minimize high frequency noise. - Locate additional output capacitors between the ceramic capacitor and the load. - Keep AGND and PGND separate from one another. - Place $R_{SET}$ , $R_{RT}$ , and $C_{SS}$ as close as possible to their respective pins. - Use multiple vias to connect the power planes to internal layers. Figure 42. Typical Top-Layer Layout Figure 43. Typical Layer-2 Layout Figure 44. Typical Layer-3 Layout Figure 45. Typical Bottom-Layer Layout #### 10.24 EMI The LMZ31704 is compliant with EN55022 Class B radiated emissions. Figure 46 and Figure 47 show typical examples of radiated emissions plots for the LMZ31704 operating from 5 V and 12 V, respectively. Both graphs include the plots of the antenna in the horizontal and vertical positions. ### 11 器件和文档支持 #### 11.1 器件支持 #### 11.1.1 开发支持 #### 11.1.1.1 使用 WEBENCH® 工具创建定制设计 单击此处,使用 LMZ31704 器件并借助 WEBENCH® 电源设计器创建定制设计方案。 - 1. 首先输入输入电压 $(V_{IN})$ 、输出电压 $(V_{OUT})$ 和输出电流 $(I_{OUT})$ 要求。 - 2. 使用优化器拨盘优化该设计的关键参数,如效率、尺寸和成本。 - 3. 将生成的设计与德州仪器 (TI) 的其他可行的解决方案进行比较。 WEBENCH 电源设计器可提供定制原理图以及罗列实时价格和组件供货情况的物料清单。 在多数情况下,可执行以下操作: - 运行电气仿真,观察重要波形以及电路性能 - 运行热性能仿真,了解电路板热性能 - 将定制原理图和布局方案以常用 CAD 格式导出 - 打印设计方案的 PDF 报告并与同事共享 有关 WEBENCH 工具的详细信息,请访问 www.ti.com.cn/WEBENCH。 #### 11.2 文档支持 ### 11.2.1 相关文档 请参阅如下相关文档: 《BQFN 封装的焊接要求》 #### 11.3 接收文档更新通知 要接收文档更新通知,请导航至 ti.com.cn 上的器件产品文件夹。单击右上角的通知我进行注册,即可每周接收产品信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。 #### 11.4 支持资源 TI E2E™ support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need. Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. #### 11.5 商标 Eco-mode, E2E are trademarks of Texas Instruments. WEBENCH is a registered trademark of Texas Instruments. All other trademarks are the property of their respective owners. #### 11.6 静电放电警告 ESD 可能会损坏该集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理措施和安装程序,可能会损坏集成电路。 ESD 的损坏小至导致微小的性能降级,大至整个器件故障。 精密的集成电路可能更容易受到损坏,这是因为非常细微的参数更改都可能会导致器件与其发布的规格不相符。 ### 11.7 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. # 12 机械、封装和可订购信息 以下页面包含机械、封装和可订购信息。这些信息是指定器件的最新可用数据。数据如有变更,恕不另行通知,且 不会对此文档进行修订。如需获取此数据表的浏览器版本,请查阅左侧的导航栏。 # 12.1 Tape and Reel Information | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE | Device | Package<br>Type | Package<br>Drawing | Pins | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width W1<br>(mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |--------------|-----------------|--------------------|------|-----|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | LMZ31704RVQR | B3QFN | RVQ | 42 | 500 | 330.0 | 24.4 | 10.35 | 10.35 | 4.6 | 16.0 | 24.0 | Q2 | | LMZ31704RVQT | B3QFN | RVQ | 42 | 250 | 330.0 | 24.4 | 10.35 | 10.35 | 4.6 | 16.0 | 24.0 | Q2 | | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |--------------|--------------|-----------------|------|-----|-------------|------------|-------------| | LMZ31704RVQR | B3QFN | RVQ | 42 | 500 | 383.0 | 353.0 | 58.0 | | LMZ31704RVQT | B3QFN | RVQ | 42 | 250 | 383.0 | 353.0 | 58.0 | # PACKAGE OPTION ADDENDUM 28-Jun-2020 #### PACKAGING INFORMATION | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|------------------------|-------------------------------|---------------------|--------------|-------------------------|---------| | LMZ31704RVQR | ACTIVE | B3QFN | RVQ | 42 | 500 | RoHS Exempt<br>& Green | NIPDAU | Level-3-245C-168 HR | -40 to 85 | (54020, LMZ31704) | Samples | | LMZ31704RVQT | ACTIVE | B3QFN | RVQ | 42 | 250 | RoHS Exempt<br>& Green | NIPDAU | Level-3-245C-168 HR | -40 to 85 | (54020, LMZ31704) | Samples | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. 28-Jun-2020 # PACKAGE MATERIALS INFORMATION www.ti.com 10-Mar-2021 # TAPE AND REEL INFORMATION | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | an amonorous are normal | | | | | | | | | | | | | |-------------------------|-----------------|--------------------|----|-----|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | Device | Package<br>Type | Package<br>Drawing | | | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | | LMZ31704RVQR | B3QFN | RVQ | 42 | 500 | 330.0 | 24.4 | 10.35 | 10.35 | 4.6 | 16.0 | 24.0 | Q2 | | LMZ31704RVQT | B3QFN | RVQ | 42 | 250 | 330.0 | 24.4 | 10.35 | 10.35 | 4.6 | 16.0 | 24.0 | Q2 | www.ti.com 10-Mar-2021 #### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |--------------|--------------|-----------------|------|-----|-------------|------------|-------------| | LMZ31704RVQR | B3QFN | RVQ | 42 | 500 | 383.0 | 353.0 | 58.0 | | LMZ31704RVQT | B3QFN | RVQ | 42 | 250 | 383.0 | 353.0 | 58.0 | SUPER THICK QUAD FLATPACK - NO LEAD #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. - 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance. SUPER THICK QUAD FLATPACK - NO LEAD NOTES: (continued) - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. SUPER THICK QUAD FLATPACK - NO LEAD NOTES: (continued) 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. # 重要声明和免责声明 TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。 这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。 这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。 TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 TI 反对并拒绝您可能提出的任何其他或不同的条款。 邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2021,德州仪器 (TI) 公司