

# 低偏移, 1 至 5 差分 3.3V 低电压正射极耦合逻辑 (LVPECL) 扇出缓冲器

查询样品: [LMK00725](#)

## 特性

- 5 个 3.3V 差分 LVPECL 输出
  - 附加抖动: 312.5MHz 时为 43fs RMS (典型值)
  - 噪声基底 ( $\geq 1\text{MHz}$  偏移): 312.5MHz 时为 -158dBc/Hz (典型值)
  - 输出频率: 650MHz (最大值)
  - 输出偏移: 35ps (最大值)
  - 部件间偏移: 100ps (最大值)
  - 传播延迟: 0.37ns (最大值)
- 两个差分输入对 (可由引脚选择)
  - CLKx, nCLK 输入对接受 LVPECL, 低压差分信号 (LVDS), 主机时钟信号电平 (HCSL), 短截线串接端接逻辑 (SSTL), 低压高速收发器逻辑 (LVHSTL) 或单端信号
- 同步时钟启用
- 电源: 3.3V  $\pm 5\%$
- 封装: 20 引线薄型小尺寸封装 (TSSOP)
- 工业温度范围: -40°C 至 85°C
- 与 ICS85304-01 引脚兼容, 具有更低附加抖动和更宽温度范围

## 应用范围

- 无线和有线基础设施
- 网络和数据通信
- 服务器和计算
- 医疗成像
- 便携式测试和测量
- 高端 A/V

## 说明

LMK00725 是一款低偏移、高性能时钟扇出缓冲器, 此缓冲器能够从可接受差分或单端输入的两个输入中的一个分发多达 5 个 3.3V LVPECL 输出。时钟使能输入在内部同步, 以便在时钟使能引脚被置为有效或置为无效时消除输出上的欠幅脉冲或毛刺脉冲。低附加抖动和相位噪底, 以及可靠输出和部件间偏移特性使得 LMK00725 成为对高性能和可重复性有严格要求的应用的理想选择。

## FUNCTIONAL BLOCK DIAGRAM



(1)  $R_{PU} = 51\text{ k}\Omega$  pullup,  $R_{PD} = 51\text{ k}\Omega$  pulldown

**Figure 1.**



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

 This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

 ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

## PINOUT DIAGRAM



Figure 2.

Table 1. PIN DESCRIPTIONS<sup>(1)(2)</sup>

| NO.        | NAME    | TYPE <sup>(1)</sup> | DESCRIPTION                                                                                                                                                                     |
|------------|---------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1, 2       | Q0, nQ0 | O                   | LVPECL output pair 0                                                                                                                                                            |
| 3, 4       | Q1, nQ1 | O                   | LVPECL output pair 1                                                                                                                                                            |
| 5, 6       | Q2, nQ2 | O                   | LVPECL output pair 2                                                                                                                                                            |
| 7, 8       | Q3, nQ3 | O                   | LVPECL output pair 3                                                                                                                                                            |
| 9, 10      | Q4, nQ4 | O                   | LVPECL output pair 4                                                                                                                                                            |
| 11, 18, 20 | VCC     | PWR                 | Power supply pins                                                                                                                                                               |
| 12         | CLK_SEL | I, R <sub>PD</sub>  | Clock select input. LVCMS / TTL compatible.<br>0 = Select CLK0, nCLK0<br>1 = Select CLK1, nCLK1                                                                                 |
| 13         | CLK0    | I, R <sub>PD</sub>  | Non-inverting differential clock input 0.                                                                                                                                       |
| 14         | nCLK0   | I, R <sub>PU</sub>  | Inverting differential clock input 0.                                                                                                                                           |
| 15         | VEE     | PWR                 | Negative supply pin                                                                                                                                                             |
| 16         | CLK1    | I, R <sub>PD</sub>  | Non-inverting differential clock input 1.                                                                                                                                       |
| 17         | nCLK1   | I, R <sub>PU</sub>  | Inverting differential clock input 1.                                                                                                                                           |
| 19         | CLK_EN  | I, R <sub>PU</sub>  | Synchronous clock enable input. LVCMS / TTL compatible.<br>0 = Qx outputs are forced low, nQx outputs are forced high.<br>1 = Clock outputs are enabled and follow clock input. |

(1) G = Ground, I = Input, O = Output, P = Power, R<sub>PU</sub> = 51 kΩ pullup, R<sub>PD</sub> = 51 kΩ pulldown

(2) Please refer to [Recommendations for Unused Input and Output Pins](#), if applicable.

## ABSOLUTE MAXIMUM RATINGS<sup>(1)(2)</sup>

Over operating free-air temperature range (unless otherwise noted)

| SYMBOL           | PARAMETER                 | MIN                        | TYP | MAX       | UNIT |
|------------------|---------------------------|----------------------------|-----|-----------|------|
| VCC              | Supply Voltage            | -0.3                       |     | 3.6       | V    |
| V <sub>IN</sub>  | Input Voltage Range       | -0.3                       |     | VCC + 0.3 | V    |
| T <sub>STG</sub> | Storage Temperature Range | -65                        |     | 150       | °C   |
| T <sub>J</sub>   | Junction Temperature      |                            |     | 150       | °C   |
| ESD              | Electrostatic Discharge   | Human Body Model (HBM)     |     | 2000      | V    |
|                  |                           | Machine Model (MM)         |     | 150       |      |
|                  |                           | Charged Device Model (CDM) |     | 750       |      |

- (1) Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating Conditions* is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
- (2) If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/Distributors for availability and specifications.

## THERMAL CHARACTERISTICS

Over operating free-air temperature range (unless otherwise noted)

| PARAMETER                                           | θ <sub>JA</sub> | UNIT |
|-----------------------------------------------------|-----------------|------|
| Package Thermal Impedance, Junction to Air (0 LFPM) | 107.2           | °C/W |

## RECOMMENDED OPERATING CONDITIONS

Over operating free-air temperature range (unless otherwise noted)

| SYMBOL           | PARAMETER            | TEST CONDITIONS | MIN   | TYP | MAX   | UNIT |
|------------------|----------------------|-----------------|-------|-----|-------|------|
| VCC              | Supply Voltage       | VEE = GND       | 3.135 | 3.3 | 3.465 |      |
| I <sub>OUT</sub> | Output Current       |                 |       |     | 30    | mA   |
| T <sub>A</sub>   | Ambient Temperature  |                 | -40   |     | 85    | °C   |
| T <sub>J</sub>   | Junction Temperature |                 |       |     | 125   | °C   |

## POWER SUPPLY CHARACTERISTICS

Over operating free-air temperature range (unless otherwise noted)

| SYMBOL          | PARAMETER                        | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
|-----------------|----------------------------------|-----------------|-----|-----|-----|------|
| I <sub>EE</sub> | Power Supply Current through VEE |                 |     | 52  | 60  | mA   |

## LVCMOS / TTL DC CHARACTERISTICS

over operating free-air temperature range (unless otherwise noted)

| SYMBOL          | PARAMETER                           | TEST CONDITIONS                     | MIN       | TYP | MAX       | UNIT |
|-----------------|-------------------------------------|-------------------------------------|-----------|-----|-----------|------|
| V <sub>IH</sub> | Input High Voltage                  |                                     | 2         |     | VCC + 0.3 | V    |
| V <sub>IL</sub> | Input Low Voltage                   |                                     | VEE - 0.3 |     | 0.4       | V    |
| I <sub>IH</sub> | Input High Current                  | VCC = V <sub>IN</sub> = 3.465 V     |           |     |           | μA   |
|                 |                                     | CLK_EN                              |           |     | 5         |      |
|                 |                                     | CLK_SEL                             |           |     | 150       |      |
| I <sub>IL</sub> | Input Low Current                   | VCC = 3.465V, V <sub>IN</sub> = 0 V |           |     |           | μA   |
|                 |                                     | CLK_EN                              | -150      |     |           |      |
|                 |                                     | CLK_SEL                             | -5        |     |           |      |
| C <sub>IN</sub> | Input Capacitance                   |                                     |           | 1   |           | pF   |
| R <sub>IN</sub> | Input Pullup or Pulldown Resistance |                                     |           | 51  |           | kΩ   |

## DIFFERENTIAL INPUT DC CHARACTERISTICS

Over operating free-air temperature range (unless otherwise noted)

| SYMBOL    | PARAMETER                                                              | TEST CONDITIONS              | MIN  | TYP | MAX        | UNIT    |
|-----------|------------------------------------------------------------------------|------------------------------|------|-----|------------|---------|
| $V_{ID}$  | Differential Input Voltage Swing ( $V_{IH}-V_{IL}$ ) <sup>(1)(2)</sup> |                              | 0.15 |     | 1.3        | V       |
| $V_{ICM}$ | Input Common Mode Voltage <sup>(1)(2)(3)</sup>                         |                              | 0.5  |     | VCC – 0.85 | V       |
| $I_{IH}$  | Input High Current <sup>(4)</sup>                                      | VCC = $V_{IN}$ = 3.465 V     |      |     |            | $\mu$ A |
|           |                                                                        | nCLKx                        |      |     | 5          |         |
|           |                                                                        | CLKx                         |      |     | 150        |         |
| $I_{IL}$  | Input Low Current <sup>(4)</sup>                                       | VCC = 3.465V, $V_{IN}$ = 0 V |      |     |            | $\mu$ A |
|           |                                                                        | nCLKx                        | -150 |     |            |         |
|           |                                                                        | CLKx                         | -5   |     |            |         |

(1)  $V_{IL}$  should not be less than -0.3V

(2) See [Figure 22](#)

(3) Input common mode voltage is defined as  $V_{IH}$

(4) For  $I_{IH}$  and  $I_{IL}$  measurements on CLKx (or nCLKx), care must be taken to comply with  $V_{ID}$  and  $V_{ICM}$  specifications using the appropriate bias on nCLKx (or CLKx)

## LVPECL OUTPUT CHARACTERISTICS

Over recommended operating free-air temperature range (unless otherwise noted), outputs terminated with  $50\Omega$  to VCC – 2V. All AC parameters measured at 500 MHz unless otherwise noted.

| SYMBOL       | PARAMETER                                | TEST CONDITIONS                                                                    | MIN       | TYP  | MAX       | UNIT   |
|--------------|------------------------------------------|------------------------------------------------------------------------------------|-----------|------|-----------|--------|
| $V_{OH}$     | Output High Voltage                      | DC measurement                                                                     | VCC – 1.4 |      | VCC – 0.9 | V      |
| $V_{OL}$     | Output Low Voltage                       | DC measurement                                                                     | VCC – 2.0 |      | VCC – 1.6 | V      |
| $V_{OD}$     | Output Voltage Swing ( $V_{OH}-V_{OL}$ ) | DC measurement                                                                     | 0.575     |      | 0.85      | V      |
| $f_{OUT}$    | Output Frequency <sup>(1)</sup>          |                                                                                    |           |      | 650       | MHz    |
| $t_{PD}$     | Propagation Delay <sup>(1)(2)</sup>      | $f \leq 650$ MHz                                                                   | 0.17      | 0.25 | 0.37      | ns     |
| $t_{SK(O)}$  | Output Skew <sup>(1)(3)(4)</sup>         |                                                                                    |           |      | 35        | ps     |
| $t_{SK(PP)}$ | Part-to-Part Skew <sup>(1)(4)(5)</sup>   |                                                                                    |           |      | 100       | ps     |
| $t_R / t_F$  | Output Rise/Fall Time <sup>(1)</sup>     | 20% to 80%, $f=50$ MHz                                                             |           | 100  | 200       | ps     |
| $J_{ADD}$    | Additive Jitter <sup>(6)</sup>           | $f = 156.25$ MHz, Input slew rate $\geq 3$ V/ns, 10 KHz to 20 MHz integration band |           | 75   |           | fs RMS |
|              |                                          | $f = 312.5$ MHz, Input slew rate $\geq 3$ V/ns, 10 kHz to 20 MHz integration band  |           | 43   |           |        |

(1) Parameter is specified by characterization. Not tested in production.

(2) Measured from the differential input crossing point to the differential output crossing point.

(3) Defined as skew between outputs at the same supply voltage and with equal loading conditions. Measured at the output differential crossing points.

(4) Parameter is defined in accordance with JEDEC Standard 65.

(5) Calculation for part-to-part skew is the difference between the fastest and slowest  $t_{PD}$  across multiple devices, operating at the same supply voltage, same frequency, same temperature, with equal load conditions, and using the same type of inputs on each device. Measured at the output differential crossing points.

(6) Buffer Additive Jitter:  $J_{ADD} = \text{SQRT}(J_{SYSTEM} - J_{SOURCE})$ , where  $J_{SYSTEM}$  is the RMS jitter of the system output (source+buffer) and  $J_{SOURCE}$  is the RMS jitter of the input source, and system output noise is not correlated to the input source noise. Additive jitter should be considered only when the input source noise floor is 3 dB or better than the buffer noise floor (NF). This is usually the case for high-quality ultra-low-noise oscillators. Please refer to [System-Level Phase Noise and Additive Jitter Measurement](#) for input source and measurement details.

## LVPECL OUTPUT CHARACTERISTICS (continued)

Over recommended operating free-air temperature range (unless otherwise noted), outputs terminated with  $50\Omega$  to VCC – 2V. All AC parameters measured at 500 MHz unless otherwise noted.

| SYMBOL              | PARAMETER                                    | TEST CONDITIONS                                                                  | MIN | TYP  | MAX | UNIT   |
|---------------------|----------------------------------------------|----------------------------------------------------------------------------------|-----|------|-----|--------|
| PN <sub>FLOOR</sub> | Phase Noise Floor <sup>(7)</sup>             | f = 156.25 MHz, Input slew rate $\geq 3$ V/ns, 10 kHz to 20 MHz integration band |     |      |     | dBc/Hz |
|                     |                                              | 10 kHz offset                                                                    |     | -145 |     |        |
|                     |                                              | 100 kHz offset                                                                   |     | -153 |     |        |
|                     |                                              | 1 MHz offset                                                                     |     | -158 |     |        |
|                     |                                              | 10 MHz offset                                                                    |     | -159 |     |        |
|                     |                                              | 20 MHz offset                                                                    |     | -159 |     | dBc/Hz |
|                     |                                              | f = 312.5 MHz, Input slew rate $\geq 3$ V/ns, 10 kHz to 20 MHz integration band  |     |      |     |        |
|                     |                                              | 10 kHz offset                                                                    |     | -149 |     |        |
|                     |                                              | 100 kHz offset                                                                   |     | -154 |     |        |
|                     |                                              | 1 MHz offset                                                                     |     | -156 |     |        |
| ODC                 | Output Duty Cycle <sup>(8)</sup>             | 50% Input Duty Cycle                                                             | 48  | 50   | 52  | %      |
| PSRR                | Power Supply Ripple Rejection <sup>(9)</sup> | f = 100 MHz, VCC ripple = 100 mVp-p @ 1 MHz                                      |     | -80  |     | dBc    |

(7) Buffer Phase Noise Floor:  $PN_{FLOOR}$  (dBc/Hz) =  $10 \cdot \log_{10} [10^8(PN_{TOTAL}/10) - 10^8(PN_{SOURCE}/10)]$ , where  $PN_{TOTAL}$  is the phase noise floor of the system output (source+buffer) and  $PN_{SOURCE}$  is the phase noise floor of the input source. Buffer Phase Noise Floor should be considered only when the input source noise floor is 3 dB or better than the buffer noise floor ( $PN_{FLOOR}$ ). This is usually the case for high-quality ultra-low-noise oscillators. Please refer to [System-Level Phase Noise and Additive Jitter Measurement](#) for input source and measurement details.

(8) Parameter is specified by characterization. Not tested in production.

(9) Power supply ripple rejection, or PSRR, is defined as the single-sideband phase spur level (in dBc) modulated onto the clock output when a single-tone sinusoidal signal (ripple) is injected onto the VCC supply. Assuming no amplitude modulation effects and small index modulation, the peak-to-peak deterministic jitter (DJ) can be calculated using the measured single-sideband phase spur level (PSRR) as follows:  $DJ$  (ps p-p) =  $[ (2 \times 10^{(PSRR/20)}) / (\pi \times f_{CLK}) ] \times 1E12$ .

## TYPICAL CHARACTERISTICS

Unless otherwise noted:  $T_A = 25^\circ\text{C}$ ,  $V_{CC} = 3.3\text{ V}$ , Input slew rate  $\geq 3\text{ V/ns}$ , 10 kHz to 20 MHz integration band



**Figure 3. Output Swing,  $V_{OO}$  (V)  
vs  
Frequency (MHz)**



**Figure 4. Additive Jitter  
vs  
Input Slew Rate**



**Figure 5. Additive Jitter  
vs  
Input Slew Rate,  $f_{CLK} = 156.25\text{ MHz}$**



**Figure 6. Phase Noise Floor @ 10 MHz offset  
vs  
Input Slew Rate**



**Figure 7. Phase Noise Floor @ 10 MHz offset  
vs  
Input Slew Rate,  $f_{CLK} = 156.25\text{ MHz}$**

## FUNCTIONAL DESCRIPTIONS

### CONTROL INPUT FUNCTION

Over operating free-air temperature range (unless otherwise noted)

**Table 2.**

| Inputs |         |                 | Outputs       |                |
|--------|---------|-----------------|---------------|----------------|
| CLK_EN | CLK_SEL | Selected Source | Qx            | nQx            |
| 0      | 0       | CLK0, nCLK0     | Disabled; LOW | Disabled; HIGH |
| 0      | 1       | CLK1, nCLK1     | Disabled; LOW | Disabled; HIGH |
| 1      | 0       | CLK0, nCLK0     | Enabled       | Enabled        |
| 1      | 1       | CLK1, nCLK1     | Enabled       | Enabled        |

### CLOCK ENABLE TIMING

After CLK\_EN switches, the clock outputs are disabled or enabled following a rising and falling input clock edge as shown in [Figure 8](#). In the active mode, the output states are a function of the CLKx, nCLKx inputs as described in [CLOCK INPUT FUNCTION](#).



**Figure 8. Clock Enable Timing Diagram**

### CLOCK INPUT FUNCTION

Over operating free-air temperature range (unless otherwise noted)

**Table 3.**

| Inputs                |                       | Outputs |      | Input to Output Mode         | Polarity      |
|-----------------------|-----------------------|---------|------|------------------------------|---------------|
| CLK0 or CLK1          | nCLK0 or nCLK1        | Qx      | nQx  |                              |               |
| 0                     | 1                     | LOW     | HIGH | Differential to Differential | Non-inverting |
| 1                     | 0                     | HIGH    | LOW  | Differential to Differential | Non-inverting |
| 0                     | Biased <sup>(1)</sup> | LOW     | HIGH | Single-Ended to Differential | Non-inverting |
| 1                     | Biased <sup>(1)</sup> | HIGH    | LOW  | Single-Ended to Differential | Non-inverting |
| Biased <sup>(1)</sup> | 0                     | HIGH    | LOW  | Single-Ended to Differential | Inverting     |
| Biased <sup>(1)</sup> | 1                     | LOW     | HIGH | Single-Ended to Differential | Inverting     |

(1) Refer to [Input DC Configuration During Device Test](#)

## TEST LOAD CONFIGURATION



Figure 9. Output DC Configuration; Test Load Circuit

### INPUT CLOCK INTERFACE CIRCUITS



**Figure 10. Single-Ended/LVCMOS Input DC Configuration During Device Test**



**Figure 11. LVPECL Input Configuration During Device Test**



**Figure 12. LVPECL Input Configuration During Device Test**



Figure 13. HCSL Input Configuration During Device Test



Figure 14. LVDS Input Configuration During Device Test



Figure 15. SSTL Input Configuration During Device Test

## OUTPUT CLOCK INTERFACE CIRCUITS



**Figure 16. LVPECL Output DC Configuration: Typical Application Load**



**Figure 17. LVPECL Output DC Configuration: Typical Application Load**



(1) R-bias can range from 120  $\Omega$  to 240  $\Omega$ , but 180  $\Omega$  is equivalent to loading outputs with 50  $\Omega$  to VCC - 2 V.

**Figure 18. LVPECL Output AC Configuration: Typical Application Load**

## APPLICATION INFORMATION

## Application Block Diagram Examples



Figure 19. 10-Gigabit Ethernet PHY Clock Fanout with LVPECL Output AC Configuration



Figure 20. Interfacing LVPECL Outputs to HCSL Receiver Inputs

## Input Detail



**Figure 21. Clock Input Components**

## Parameter Measurement Information



**Figure 22. Differential Input Level**



**Figure 23. Output Voltage, and Rise and Fall Times**



**Figure 24. Differential and Single-Ended Output Skew and Propagation Delay**

## Recommendations for Unused Input and Output Pins

- **CLK\_SEL and CLK\_EN:** These inputs have internal pull-up ( $R_{PU}$ ) or pull-down ( $R_{PD}$ ) according to [Figure 1](#) and can be left floating if unused. The floating state for CLK\_SEL is channel 0 selected, and the default for CLK-EN is normal output.
- **CLK/nCLK inputs:** See [Figure 21](#) for the internal connections. When using single ended input, take note of the internal pull-up and pull-down to make sure the unused input is properly biased. For single ended input, the [Figure 10](#) arrangement is recommended.
- **Outputs:** Unused outputs can be left floating or terminated. If left floating, it is recommended to not attach any traces to the output pins.

## Input Slew Rate Considerations

LMK00725 employs high-speed and low-latency circuit topology, allowing the device to achieve ultra-low additive jitter/phase noise and high-frequency operation. To take advantage of these benefits in the system application, it is optimal for the input signal to have a high slew rate of 3 V/ns or greater. Driving the input with a slower slew rate can degrade the additive jitter and noise floor performance. For this reason, a differential signal input is recommended over single-ended because it typically provides higher slew rate and common-mode-rejection. Refer to the “Additive RMS Jitter vs. Input Slew Rate” plots in the [TYPICAL CHARACTERISTICS](#) section. Also, using an input signal with very slow input slew rate, such as less than 0.05 V/ns, has the tendency to cause output switching noise to feed-back to the input stage and cause the output to chatter. This is especially true when driving either input in single-ended fashion with a very slow slew rate, such as a sine-wave input signal.

## System-Level Phase Noise and Additive Jitter Measurement

For high-performance devices, limitations of the equipment influence phase-noise measurements. The noise floor of the equipment is often higher than the noise floor of the device. The real noise floor of the device is probably lower. It is important to understand that system-level phase noise measured at the DUT output is influenced by the input source and the measurement equipment.

For [Figure 25](#) and [Figure 26](#) system-level phase noise plots, a Rohde & Schwarz SMA100A low-noise signal generator was cascaded with an Agilent 70429A K95 single-ended to differential converter block with ultra-low phase noise and fast edge slew rate (>3 V/ns) to provide a very low-noise clock input source to the LMK00725. An Agilent E5052 source signal analyzer with ultra-low measurement noise floor was used to measure the phase noise of the input source (SMA100A + 70429A K95) and system output (input source + LMK00725). The input source phase noise is shown by the light yellow trace, and the system output phase noise is shown by the dark yellow trace.

The additive phase noise or noise floor of the buffer ( $PN_{FLOOR}$ ) can be computed as follows:

$$PN_{FLOOR} (\text{dBc/Hz}) = 10 \log_{10} [10^{(PN_{SYSTEM}/10)} - 10^{(PN_{SOURCE}/10)}]$$

where

- $PN_{SYSTEM}$  is the phase noise of the system output (source+buffer)
- $PN_{SOURCE}$  is the phase noise of the input source

(1)

The additive jitter of the buffer ( $J_{ADD}$ ) can be computed as follows:

$$J_{ADD} = \text{SQRT}(J_{SYSTEM}^2 - J_{SOURCE}^2),$$

where

- $J_{SYSTEM}$  is the RMS jitter of the system output (source+buffer), integrated from 10 kHz to 20 MHz
- $J_{SOURCE}$  is the RMS jitter of the input source, integrated from 10 kHz to 20 MHz

(2)



**Figure 25. 156.25 MHz Input Phase Noise (66 fs rms, Light Yellow) and Output Phase Noise (92.1 fs rms, Dark Yellow). Additive Jitter = 65 fs rms (10 kHz to 20 MHz) @ 4 V/ns Input Slew Rate**



**Figure 26. 312.5 MHz Input Phase Noise (43 fs rms, Light Yellow) and Output Phase Noise (55.7 fs rms, Dark Yellow). Additive Jitter = 36 fs rms (10 kHz to 20 MHz) @ 6 V/ns Input Slew Rate**

## Power Considerations

The power dissipation of the LMK00725 consists of the quiescent power and load related power. Here is the expression for the total power which uses the values derived for "Quiescent Power" and "Load Power" further below:

$$P_{\text{Total}} = P_Q (\text{worst case}) + P_L = 208 \text{ mW} + 30.2 \text{ mW} \times (\# \text{ of terminated outputs}) \quad (3)$$

For all 5 outputs terminated:

$$P_{\text{Total}} = 208 \text{ mW} + 27 \text{ mW} \times 5 = 343 \text{ mW} \quad (4)$$

### Quiescent Power:

$$P_Q = V_{\text{CC}} \times I_{\text{EE}} = 3.3V \times 60 \text{ mA} = 198 \text{ mW} \quad (5)$$

Considering a 5% tolerance on  $V_{\text{CC}}$ :

$$P_Q (\text{worst case}) = 198 \text{ mW} \times 1.05 = 208 \text{ mW} \quad (6)$$

### Load Power:

Assuming 50% output duty cycle and  $50 \Omega$  load from each output ( $Q$  and  $nQ$ ) to  $V_{\text{CC}} - 2 \text{ V}$  (or 1.3 V) and output voltage levels of 1.1 V and 1.8 V below  $V_{\text{CC}}$  for  $V_{\text{OH}}$  and  $V_{\text{OL}}$  respectively:

$$P_L / \text{output\_pair} = P_{\text{high}} + P_{\text{low}} = \{1.1 \text{ V} \times [V_{\text{CC}} - 1.1 \text{ V} - (V_{\text{CC}} - 2 \text{ V})] / 50\Omega\} + \{1.8 \text{ V} \times [V_{\text{CC}} - 1.8 \text{ V} - (V_{\text{CC}} - 2 \text{ V})] / 50\Omega\} = 20 \text{ mW} + 7 \text{ mW} = 27 \text{ mW} \quad (7)$$

### NOTE

For dimensioning the power supply, consider the total power consumption. The total power consumption is the sum of device power consumption and the power consumption of the load.

## Thermal Management

Power consumption of the LMK00725 can be high enough to require attention to thermal management. For reliability and performance reasons, limit the die temperature to a maximum of  $125^{\circ}\text{C}$ . That is, as an estimate,  $T_A$  (ambient temperature) plus device power consumption times  $\theta_{JA}$  should not exceed  $125^{\circ}\text{C}$ .

Assuming the conditions in the [Power Considerations](#) section and operating at an ambient temperature of  $70^{\circ}\text{C}$  with all outputs loaded, here is an estimate of the LMK00725 junction temperature:

$$T_J = T_A + P_{\text{Total}} \times \theta_{JA} = 70^{\circ}\text{C} + 343 \text{ mW} \times 107.2^{\circ}\text{C}/\text{W} = 70^{\circ}\text{C} + 37^{\circ}\text{C} = 107^{\circ}\text{C} \quad (8)$$

Here are some recommendations for improving heat flow away from the die:

- Use multi-layer boards
- Specify a higher copper thickness for the board
- Increase the number of vias from the top level ground plane under and around the device to internal layers and to the bottom layer with as much copper area flow on each level as possible
- Apply air flow
- Leave unused outputs floating

## Power-Supply Filtering

High-performance clock buffers are sensitive to noise on the power supply, which can dramatically increase the additive jitter of the buffer. Thus, it is essential to reduce noise from the system power supply, especially when jitter or phase noise is critical to applications.

Use of filter capacitors eliminates the low-frequency noise from power supply, where the bypass capacitors provide the very low-impedance path for high-frequency noise and guard the power-supply system against induced fluctuations. The bypass capacitors also provide instantaneous current surges as required by the device, and should have low ESR. To use the bypass capacitors properly, place them very close to the power supply pins and lay out traces with short loops to minimize inductance. TI recommends adding as many high-frequency bypass capacitors (such as 0.1- $\mu$ F, for example) as there are supply pins in the package. It is recommended, but not required, to insert a ferrite bead between the board power supply and the chip power supply to isolate the high-frequency switching noises generated by the clock driver, thereby preventing them from leaking into the board supply. Choosing an appropriate ferrite bead with very low DC resistance is important, because it is imperative to provide adequate isolation between the board supply and the chip supply. It is also imperative to maintain a voltage at the supply pins that is greater than the minimum voltage required for proper operation.



**Figure 27. Power-Supply Decoupling**

**PACKAGING INFORMATION**

| Orderable part number | Status<br>(1) | Material type<br>(2) | Package   Pins  | Package qty   Carrier | RoHS<br>(3) | Lead finish/<br>Ball material<br>(4) | MSL rating/<br>Peak reflow<br>(5) | Op temp (°C) | Part marking<br>(6) |
|-----------------------|---------------|----------------------|-----------------|-----------------------|-------------|--------------------------------------|-----------------------------------|--------------|---------------------|
| LMK00725PW            | Active        | Production           | TSSOP (PW)   20 | 73   TUBE             | Yes         | SN                                   | Level-1-260C-UNLIM                | -40 to 85    | LMK00725            |
| LMK00725PW.A          | Active        | Production           | TSSOP (PW)   20 | 73   TUBE             | Yes         | SN                                   | Level-1-260C-UNLIM                | -40 to 85    | LMK00725            |
| LMK00725PWR           | Active        | Production           | TSSOP (PW)   20 | 2500   LARGE T&R      | Yes         | SN                                   | Level-1-260C-UNLIM                | -40 to 85    | LMK00725            |
| LMK00725PWR.A         | Active        | Production           | TSSOP (PW)   20 | 2500   LARGE T&R      | Yes         | SN                                   | Level-1-260C-UNLIM                | -40 to 85    | LMK00725            |

<sup>(1)</sup> **Status:** For more details on status, see our [product life cycle](#).

<sup>(2)</sup> **Material type:** When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> **RoHS values:** Yes, No, RoHS Exempt. See the [TI RoHS Statement](#) for additional information and value definition.

<sup>(4)</sup> **Lead finish/Ball material:** Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> **MSL rating/Peak reflow:** The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> **Part marking:** There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## PACKAGE OUTLINE

**PW0020A**



## **TSSOP - 1.2 mm max height**

## SMALL OUTLINE PACKAGE



## NOTES:

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
5. Reference JEDEC registration MO-153.

## EXAMPLE BOARD LAYOUT

**PW0020A**

## **TSSOP - 1.2 mm max height**

## SMALL OUTLINE PACKAGE



LAND PATTERN EXAMPLE  
EXPOSED METAL SHOWN  
SCALE: 10X



4220206/A 02/2017

#### NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.
7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.

# EXAMPLE STENCIL DESIGN

PW0020A

TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



SOLDER PASTE EXAMPLE  
BASED ON 0.125 mm THICK STENCIL  
SCALE: 10X

4220206/A 02/2017

NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
9. Board assembly site may have different recommendations for stencil design.

## 重要通知和免责声明

TI“按原样”提供技术和可靠性数据（包括数据表）、设计资源（包括参考设计）、应用或其他设计建议、网络工具、安全信息和其他资源，不保证没有瑕疵且不做出任何明示或暗示的担保，包括但不限于对适销性、与某特定用途的适用性或不侵犯任何第三方知识产权的暗示担保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任：(1) 针对您的应用选择合适的 TI 产品，(2) 设计、验证并测试您的应用，(3) 确保您的应用满足相应标准以及任何其他安全、安保法规或其他要求。

这些资源如有变更，恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的相关应用。严禁以其他方式对这些资源进行复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。对于因您对这些资源的使用而对 TI 及其代表造成的任何索赔、损害、成本、损失和债务，您将全额赔偿，TI 对此概不负责。

TI 提供的产品受 [TI 销售条款](#)、[TI 通用质量指南](#) 或 [ti.com](#) 上其他适用条款或 TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。除非德州仪器 (TI) 明确将某产品指定为定制产品或客户特定产品，否则其产品均为按确定价格收入目录的标准通用器件。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

版权所有 © 2025，德州仪器 (TI) 公司

最后更新日期：2025 年 10 月