# N 通道 NexFET™ 功率金属氧化物半导体场效应晶体管 (MOSFET) 查询样品: CSD13201W10 #### 特性 - 超低栅极电荷 (Qg) 和栅漏电荷 (Qgd) - 小型封装尺寸 1mm x 1mm - 低高度(高度为 0.62mm) - 无铅 - 符合 RoHS 标准 - 无卤素 - 栅 源电压钳位 #### 应用范围 - 电池管理 - 负载开关 - 电池保护 #### 说明 此器件设计用于在 超低高度并具有出色散热特性的 尽可能小外形尺寸封装内产生最低的导通 电阻和栅极电荷。 图 1. 顶视图 #### 产品概述 | $V_{DS}$ | 漏源电压 | 12 | V | | | |----------------------|---------------|------------------------|----|----|--| | $Q_g$ | 栅极电荷总量 (4.5V) | 2.3 | nC | | | | $Q_{gd}$ | 栅漏栅极电荷 | 0.3 | nC | | | | R <sub>DS(接</sub> 通) | | V <sub>GS</sub> =1.8V | 38 | 0 | | | | 漏源导通电阻 | V <sub>GS</sub> = 2.5V | 29 | mΩ | | | | | V <sub>GS</sub> =4.5V | 26 | mΩ | | | V <sub>GS(th)</sub> | 阀值电压 | 0.8 | | V | | #### 订购信息 | 器件 | 封装 | 介质 | 数量 | 出货 | |-------------|-------------|--------|------|------| | CSD13201W10 | 1 x 1 晶圆级封装 | 7 英寸卷带 | 3000 | 卷带封装 | #### 绝对最大额定值 | T <sub>A</sub> =25°C 时 | 测得,除非另外注明 | 值 | 单位 | |-----------------------------------|-------------------------------------------------|-----------|----| | $V_{DS}$ | 漏源电压 | 12 | ٧ | | $V_{GS}$ | 栅源电压 | ±8 | ٧ | | I <sub>D</sub> | 持续漏极电流, T <sub>A</sub> =25°C 时测得 <sup>(1)</sup> | 1.6 | Α | | I <sub>DM</sub> | 脉冲漏极电流, T <sub>A</sub> =25°C 时测得 <sup>(2)</sup> | 20.2 | Α | | $P_D$ | 功率耗散 <sup>(1)</sup> | 1.2 | W | | T <sub>J</sub> , T <sub>STG</sub> | 运行结温和储存温度范围 | -55 至 150 | °C | - (1) 在 1 in<sup>2</sup>2 盎司纯铜 (Cu) (2 oz.) 且厚度为 0.060" 的环氧板 (FR4) 印刷电路板 (PCB) 上,R<sub>BJA</sub>=105°C/W (典型值)。 - (2) 脉宽 ≤ 300µs, 占空比 ≤ 2% A Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. ZHCSA57 –MAY 2012 www.ti.com.cn These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates. # **ELECTRICAL CHARACTERISTICS** $(T_A = 25^{\circ}C \text{ unless otherwise stated})$ | | PARAMETER | TEST CONDITIONS N | | TYP | MAX | UNIT | |---------------------|----------------------------------|------------------------------------------------------|------|------|------|------| | Static Ch | aracteristics | | | | | | | BV <sub>DSS</sub> | Drain to Source Voltage | $V_{GS} = 0V, I_D = 250\mu A$ | 12 | | | V | | I <sub>DSS</sub> | Drain to Source Leakage Current | V <sub>GS</sub> = 0V, V <sub>DS</sub> = 9.6V | | | 1 | μΑ | | I <sub>GSS</sub> | Gate to Source Leakage Current | V <sub>DS</sub> = 0V, V <sub>GS</sub> = 8V | | | 100 | nA | | V <sub>GS(th)</sub> | Gate to Source Threshold Voltage | $V_{DS} = V_{GS}, I_{D} = 250 \mu A$ | 0.65 | 0.8 | 1.1 | V | | | | V <sub>GS</sub> = 1.8V, I <sub>D</sub> = 1A | | 38 | 53 | mΩ | | R <sub>DS(on)</sub> | Drain to Source On Resistance | V <sub>GS</sub> = 2.5V, I <sub>D</sub> = 1A | | 29 | 39 | | | | | V <sub>GS</sub> = 4.5V, I <sub>D</sub> = 1A | | 26 | 34 | mΩ | | 9 <sub>fs</sub> | Transconductance | V <sub>DS</sub> = 6V, I <sub>D</sub> = 1A | | 23 | | S | | Dynamic | Characteristics | | | | * | | | C <sub>ISS</sub> | Input Capacitance | | | 385 | 462 | pF | | Coss | Output Capacitance | V <sub>GS</sub> = 0V, V <sub>DS</sub> = 6V, f = 1MHz | | 245 | 294 | pF | | C <sub>RSS</sub> | Reverse Transfer Capacitance | | | 18.1 | 22.6 | pF | | R <sub>g</sub> | Series Gate Resistance | | | 3 | | Ω | | Qg | Gate Charge Total (4.5V) | | | 2.3 | 2.9 | nC | | Q <sub>gd</sub> | Gate Charge Gate to Drain | N/ 0 N/ 1 4 A | | 0.3 | | nC | | Q <sub>gs</sub> | Gate Charge Gate to Source | $V_{DS} = 6V, I_D = 1A$ | | 0.5 | | nC | | Q <sub>g(th)</sub> | Gate Charge at Vth | | | 0.3 | | nC | | Q <sub>OSS</sub> | Output Charge | $V_{DS} = 6.0V, V_{GS} = 0V$ | | 1.8 | | nC | | t <sub>d(on)</sub> | Turn On Delay Time | | | 3.9 | | ns | | t <sub>r</sub> | Rise Time | $V_{DS} = 6V, V_{GS} = 4.5V, I_{D} = 1A$ | | 5.9 | | ns | | t <sub>d(off)</sub> | Turn Off Delay Time | $R_G = 20\Omega$ | | 14.4 | | ns | | t <sub>f</sub> | Fall Time | | | 9.7 | | ns | | Diode Ch | aracteristics | | | | | | | V <sub>SD</sub> | Diode Forward Voltage | I <sub>S</sub> = 1A, V <sub>GS</sub> = 0V | | 0.7 | 1 | V | | Q <sub>rr</sub> | Reverse Recovery Charge | V 0V I 40 EVI 4000 | | 2.4 | | nC | | t <sub>rr</sub> | Reverse Recovery Time | $V_{DS}$ = 6V, $I_{S}$ = 1A, di/dt = 100A/ $\mu$ s | | 11.5 | | ns | #### THERMAL CHARACTERISTICS $(T_A = 25$ °C unless otherwise stated) | | PARAMETER | MIN | TYP | MAX | UNIT | |-----------------|--------------------------------------------------------------------|-----|-----|-------|------| | $R_{\theta JA}$ | Thermal Resistance Junction to Ambient (Minimum Cu area) | | | 228.6 | °C/W | | $R_{\theta JA}$ | Thermal Resistance Junction to Ambient (1 in <sup>2</sup> Cu area) | | | 131.1 | °C/W | Max $R_{\theta JA} = 131.1^{\circ}$ C/W when mounted on 1inch<sup>2</sup> of 2 oz. Cu. Max $R_{\theta JA} = 228.6^{\circ} C/W$ when mounted on minimum pad area of 2 oz. Cu. #### TYPICAL MOSFET CHARACTERISTICS (T<sub>A</sub> = 25°C unless otherwise stated) Figure 2. Transient Thermal Impedance # **TYPICAL MOSFET CHARACTERISTICS (continued)** (T<sub>A</sub> = 25°C unless otherwise stated) Figure 3. Saturation Characteristics **ISTRUMENTS** Figure 4. Transfer Characteristics Figure 5. Gate Charge Figure 6. Capacitance Figure 7. Threshold Voltage vs. Temperature Figure 8. On Resistance vs. Gate Voltage # TYPICAL MOSFET CHARACTERISTICS (continued) $(T_A = 25^{\circ}C \text{ unless otherwise stated})$ Figure 9. On Resistance vs. Temperature Figure 10. Typical Diode Forward Voltage Figure 11. Maximum Safe Operating Area Figure 12. Maximum Drain Current vs. Temperature ZHCSA57 –MAY 2012 www.ti.com.cn #### TEXAS INSTRUMENTS #### **MECHANICAL DATA** # CSD13201W10 Package Dimensions NOTE: All dimensions are in mm (unless otherwise specified) # **Pin Configuration Table** | POSITION | DESIGNATION | | | | | | | | |----------|-------------|--|--|--|--|--|--|--| | A2 | Source | | | | | | | | | A1 | Gate | | | | | | | | | B1, B2 | Drain | | | | | | | | #### **Land Pattern Recommendation** NOTE: All dimensions are in mm (unless otherwise specified) # **Tape and Reel Information** M0153-01 NOTE: All dimensions are in mm (unless otherwise specified # PACKAGE OPTION ADDENDUM 10-Dec-2020 #### **PACKAGING INFORMATION** | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------| | | | | | | | | (6) | | | | | | CSD13201W10 | ACTIVE | DSBGA | YZB | 4 | 3000 | RoHS & Green | SNAGCU | Level-1-260C-UNLIM | -55 to 150 | 201 | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # YZB (S-XBGA-N4) #### DIE-SIZE BALL GRID ARRAY NOTES: A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. NanoFree™ package configuration. - Devices in YZB package can have dimension D ranging from 0.94 to 1.65 mm and dimension E ranging from 0.94 to 1.65 mm. To determine the exact package size of a particular device, refer to the device datasheet or contact a local TI representative. - E. Reference Product Data Sheet for array population. 2 x 2 matrix pattern is shown for illustration only. - F. This package contains lead—free balls. Refer to YEB (Drawing #4204178) for tin—lead (SnPb) balls. #### 重要声明和免责声明 TI 均以"原样"提供技术性及可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证其中不含任何瑕疵,且不做任何明示或暗示的担保,包括但不限于对适销性、适合某特定用途或不侵犯任何第三方知识产权的暗示担保。 所述资源可供专业开发人员应用TI产品进行设计使用。您将对以下行为独自承担全部责任: (1)针对您的应用选择合适的TI产品; (2)设计、验证并测试您的应用; (3)确保您的应用满足相应标准以及任何其他安全、安保或其他要求。所述资源如有变更,恕不另行通知。TI对您使用所述资源的授权仅限于开发资源所涉及TI产品的相关应用。除此之外不得复制或展示所述资源,也不提供其它TI或任何第三方的知识产权授权许可。如因使用所述资源而产生任何索赔、赔偿、成本、损失及债务等,TI对此概不负责,并且您须赔偿由此对TI及其代表造成的损害。 TI 所提供产品均受TI 的销售条款 (http://www.ti.com.cn/zh-cn/legal/termsofsale.html) 以及ti.com.cn上或随附TI产品提供的其他可适用条款的约束。TI提供所述资源并不扩展或以其他方式更改TI 针对TI 产品所发布的可适用的担保范围或担保免责声明。 邮寄地址: 上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码: 200122 Copyright © 2020 德州仪器半导体技术(上海)有限公司