**AFE031** ZHCS339E -AUGUST 2010-REVISED JUNE 2019 # AFE031 电力线通信模拟前端 # 1 特性 - 具有热保护和过流保护功能的集成式电力线驱动器 - 符合 EN50065-1 标准 - 通过 PRIME 认证 - 大输出摆幅: 1.5A 电流时为 12V<sub>PP</sub> (电源电压为 15V) - 低功耗: 15mW (接收模式) - 可编程 Tx 和 Rx 滤波器 - 支持 EN50065 CENELEC 频带 A、B、C、D - 支持 FSK、S-FSK 和 OFDM - 支持 PRIME、G3、IEC 61334 - 接收灵敏度: 20μV<sub>RMS</sub>, 典型值 - 可编程 Tx 和 Rx 增益控制 - 四线串行外设接口 - 两个集成式过零检测器 - 双线收发器缓冲器 - 48 引脚 QFN PowerPAD™封装 - 扩展结温范围: -40℃ 至 +125℃ #### 2 应用 - 电子仪表 - 照明 - 光伏 - 试验线路 # 3 说明 AFE031 是一款低成本、集成式电力线通信 (PLC) 模拟前端 (AFE) 器件,能够在 DSP 或微控制器的控制下,以容性或变压器耦合的方式连接至电力线。该器件非常适合于驱动需要为无功负载提供高达 1.5A 电流的低阻抗线路。该集成式接收器能够检测低至 20μV<sub>RMS</sub>的信号,并且支持各种增益选项以适应不同的输入信号条件。此单片集成电路可为要求严苛的电力线通信 应用中空间受限音频系统的绝佳选择。 AFE031 变送功率放大器可由 7V 至 24V 的单电源供电。在最大输出电流情况下,宽输出摆幅可通过标称 15V 的电源提供 12V<sub>PP</sub> (I<sub>OUT</sub> = 1.5A) 的电压能力。该模拟和数字信号处理电路由 3.3V 单电源供电。 ### 器件信息(1) | 器件型号 | 封装 | 封装尺寸 (标称值) | |--------|-----------|-----------------| | AFE031 | VQFN (48) | 7.00mm × 7.00mm | (1) 如需了解所有可用封装,请参阅数据表末尾的可订购产品附录。 | $\neg$ | $\Rightarrow$ | |--------|---------------| | - | ملب | | - | w | | 2<br>3<br>4<br>5<br>6<br>7 | 特性 | 9<br>10<br>11 | 8.13 Typical Characteristics | | |----------------------------|----|---------------|------------------------------|--| |----------------------------|----|---------------|------------------------------|--| # 4 修订历史记录 注: 之前版本的页码可能与当前版本有所不同。 | CI | hanges from Revision D (May 2012) to Revision E | Page | |----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------| | • | 已删除 删除了封装/订购信息 表;请参阅数据表末尾的封装选项附录 | 1 | | • | Deleted ESD specifications from Absolute Maximum Ratings table. Moved to separate ESD Ratings table | <mark>7</mark> | | • | Deleted references to Tx PGA calibration in Calibration Modes | 40 | | • | Deleted reference to TX_PGA_CAL in Table 14 | 43 | | CI | hanges from Revision C (March 2012) to Revision D | Page | | • | Updated Figure 31 | 28 | | • | Updated Figure 33 | 30 | | CI | hanges from Revision B (September 2011) to Revision C | Page | | • | 已更改 更 改 了说明 部分的变送功率放大器工作范围说明 | 1 | | • | Added cross-reference to footnote 2 to Output short-circuit (PA) parameter in Absolute Maximum Ratings table | <mark>7</mark> | | • | Changed Frequency Response, <i>Passband frequency</i> (B/C/D Modes) parameter minimum and typical specifications in Electrical Characteristics: Receiver (Rx) | 11 | | • | Deleted Digital Outputs (INT, Tx_Flag, Rx_Flag), INT pin high, INT pin low, Tx_Flag high, Tx_Flag low, Rx_Flag high, and Rx_Flag low parameter units from Electrical Characteristics: Digital | 13 | | • | Changed Digital Outputs (INT, Tx_Flag, Rx_Flag), Tx_Flag high, Tx_Flag low, Rx_Flag high, and Rx_Flag low parameter specification descriptions in Electrical Characteristics: Digital | 13 | | • | Changed Operating Supply Range, <i>Power amplifier supply voltage</i> parameter maximum specification in Electrical Characteristics: Power Supply | 15 | | • | Changed title of Figure 20 | 20 | | • | Changed description of PA operating range in PA Block section | 23 | | • | Updated Equation 2 | 24 | ### www.ti.com.cn | • | Changed proper design margin note in <i>PA Block</i> section | 24 | |---|--------------------------------------------------------------|----| | • | Updated Figure 34 | 3 | | • | Changed description of REF1 and REF2 Blocks section | 32 | | • | Changed second paragraph of <i>Power Supplies</i> section | 37 | | | Changed title of Table 11 | | ### 5 说明(续) AFE031 在过热和短路情况下会受到内部保护。它还提供一个可调节电流限值。提供一个中断输出用于标示电流限值和热界限。还有一个关断引脚,此引脚用于快速将此器件置于最低功率的状态下。通过此四线制串行外设接口,或者 SPITM,每一个功能块可以开启或者关闭以优化功率耗散。 AFE031 采用热增强型、表面贴装 PowerPAD 封装 (QFN-48)。额定工作扩展工业结温范围为 -40°C 至 +125°C。 # 6 Device Comparison Table | DEVICE | TOTAL SUPPLY VOLTAGE (MAXIMUM) (+5 V = 5, ±5 V = 10) | OUTPUT CURRENT<br>(TYPICAL)<br>(mA) | GBW (TYPICAL)<br>(MHz) | SLEW RATE<br>(TYPICAL)<br>(V/µs) | I <sub>Q</sub> PER CHANNEL<br>(TYPICAL)<br>(mA) | |--------|------------------------------------------------------|-------------------------------------|------------------------|----------------------------------|-------------------------------------------------| | AFE030 | 26 | 1000 | 0.67 | 19 | 40 | | AFE031 | 26 | 1500 | 0.67 | 19 | 49 | | AFE032 | 24 | 1900 | 3.8 | 75 | 48 | # 7 Pin Configuration and Functions NOTE: Exposed thermal pad is connected to ground. ## **Pin Functions** | PI | IN | | FIII I diletions | | | |-------------|-----|-----|-------------------------------------------|--|--| | NAME | NO. | I/O | DESCRIPTION | | | | AGND1 | 12 | _ | Analog ground | | | | AGND2 | 29 | _ | Analog ground | | | | AVDD1 | 11 | _ | Analog supply | | | | AVDD2 | 30 | _ | Analog supply | | | | CS | 6 | _ | SPI digital chip select | | | | DAC | 7 | _ | DAC mode select | | | | DIN | 4 | I | SPI digital input | | | | DGND | 1 | _ | Digital ground | | | | DOUT | 5 | 0 | SPI digital output | | | | DVDD | 2 | _ | Digital supply | | | | E_Rx_IN | 32 | I | Two-wire receiver input | | | | E_Rx_OUT | 31 | 0 | Two-wire receiver output | | | | E_Tx_CLK | 35 | 1 | Two-wire transmitter clock input | | | | E_Tx_IN | 34 | 1 | Two-wire transmitter input | | | | E_Tx_OUT | 33 | 0 | Two-wire transmitter output | | | | INT | 9 | _ | Interrupt on overcurrent or thermal limit | | | | PA_GND1 | 41 | _ | Power Amplifier ground | | | | PA_GND2 | 40 | _ | Power Amplifier ground | | | | PA_IN | 18 | 1 | Power Amplifier input | | | | PA_ISET | 46 | _ | Power Amplifier current limit set | | | | PA_OUT1 | 43 | 0 | Power Amplifier output | | | | PA_OUT2 | 42 | 0 | Power Amplifier output | | | | PA_VS1 | 45 | _ | Power Amplifier supply | | | | PA_VS2 | 44 | _ | Power Amplifier supply | | | | REF1 | 19 | _ | Power Amplifier noise reducing capacitor | | | | REF2 | 28 | _ | Receiver noise reducing capacitor | | | | Rx_C1 | 24 | _ | Receiver external frequency select | | | | Rx_C2 | 23 | _ | Receiver external frequency select | | | | Rx_F_IN | 25 | I | Receiver filter input | | | | Rx_F_OUT | 22 | 0 | Receiver filter output | | | | Rx_FLAG | 48 | _ | Receiver ready flag | | | | Rx PGA1_IN | 27 | I | Receiver PGA(1) input | | | | Rx PGA1_OUT | 26 | 0 | Receiver PGA(1) output | | | | Rx PGA2_IN | 21 | I | Receiver PGA(2) input | | | | Rx PGA2_OUT | 20 | 0 | Receiver PGA(2) output | | | | SCLK | 3 | _ | SPI serial clock | | | | SD | 8 | _ | System shutdown | | | | TSENSE | 10 | _ | Temp sensing diode (anode) | | | | Tx_F_IN1 | 15 | I | Transmit filter input 1 | | | | Tx_F_IN2 | 16 | I | Transmit filter input 2 | | | | Tx_F_OUT | 17 | 0 | Transmit filter output | | | | Tx_FLAG | 47 | _ | Transmitter ready flag | | | | Tx_PGA_IN | 13 | I | Transmit PGA input | | | | Tx_PGA_OUT | 14 | 0 | Transmit PGA output | | | | ZC_IN1 | 39 | I | Zero crossing detector input | | | | ZC_IN2 | 38 | I | Zero crossing detector input | | | | ZC_OUT1 | 37 | 0 | Zero crossing detector output | | | | ZC_OUT2 | 36 | 0 | Zero crossing detector output | | | # 8 Specifications ### 8.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup> | | - | | MIN | MAX | UNIT | |-------------|------------------------------------------|-----------------------------------------------------------------------|--------------|-----------------|------| | | Supply voltage, PA_V <sub>S</sub> | | | 26 | | | | | Pins 18,19 <sup>(2)</sup> | PA_GND - 0.4 | $PA_V_S + 0.4$ | | | | Signal input terminals | Pins 13, 15, 16, 21, 23-25, 28, 32, 34, 35, 38, 39, 46 <sup>(2)</sup> | AGND - 0.4 | $AV_{DD} + 0.4$ | ., | | Voltage | | Pins 3, 4, 6, 7, 8 <sup>(2)</sup> | DGND - 0.4 | $DV_{DD} + 0.4$ | V | | | Voltage limit | Pin 27 | -10 | 10 | | | | Cupply voltage | $AV_{DD}$ | | 5.5 | | | | Supply voltage | $DV_DD$ | | 5.5 | | | | | Pins 18,19 <sup>(2)</sup> | -10 | 10 | | | | Signal input terminals | Pins 13, 15, 16, 21, 23-25, 28, 32, 34, 35, 38, 39, 46 <sup>(2)</sup> | -10 | 10 | | | Command | | Pins 3, 4, 6, 7, 8 <sup>(2)</sup> | -10 | 10 | | | Current | Signal output terminals | Pins 5, 9, 14, 17, 20, 22, 26, 31, 33, 36, 37, 47, 48 <sup>(2)</sup> | Continuous | | mA | | | Output short circuit (PA) | Pins 42, 43 | Contir | nuous | | | | Current limit | Pin 10 <sup>(2)(3)(4)</sup> | -10 | 10 | | | | Operating, T <sub>A</sub> <sup>(4)</sup> | | -40 | 150 | | | Temperature | Junction, T <sub>J</sub> | | | 150 | °C | | | Storage, T <sub>stg</sub> | Storage, T <sub>stg</sub> | | 125 | | <sup>(1)</sup> Stresses above these ratings may cause permanent damage. Exposure to absolute maximum conditions for extended periods may degrade device reliability. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those specified is not implied. (3) Short-circuit to ground. ### 8.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------| | | | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1) | 3000 | | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | 500 | V | <sup>1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. <sup>(2)</sup> Input terminals are diode-clamped to the power-supply rails. Input signals that can swing more than 0.4 V beyond the supply rails should be current limited to 10 mA or less. Output terminals are diode-clamped to the power-supply rails. Output signals that can swing more than 0.4 V beyond the supply rails should be current limited to 10 mA or less. <sup>(4)</sup> The AFE031 automatically goes into shutdown at junction temperatures that exceed 150°C. <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. ### 8.3 Thermal Information | | | AFE031 | | |------------------------|----------------------------------------------|------------|------| | | THERMAL METRIC <sup>(1)</sup> | RGZ (VQFN) | UNIT | | | | 48 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 27.8 | °C/W | | $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance | 12.1 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 7.5 | °C/W | | ΨЈТ | Junction-to-top characterization parameter | 0.4 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 7.4 | °C/W | | R <sub>0</sub> JC(bot) | Junction-to-case (bottom) thermal resistance | 1.7 | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. # 8.4 Electrical Characteristics: Transmitter (Tx) | | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNIT | |----------------|------------------------------------------------------|------------------------------------------------------------|-----------|-----|-----------------|-----------| | Tx_D | AC | | 1 | | - | | | | Output range | | GND + 0.1 | | $AV_{DD} - 0.1$ | V | | | Resolution | 1,024 steps, 10-bit DAC | | 3.2 | | mV | | THD | Total harmonic distortion at 62.5 kHz <sup>(1)</sup> | | | | | | | | Second harmonic distortion | | | -73 | | dB | | | Third harmonic distortion | | | -56 | | dB | | | Fourth harmonic distortion | | | -94 | | dB | | | Data rate | | | 1.5 | | MSPS | | Tx_P | GA | | | | | | | Input | 1 | | | | | | | | Input voltage range | | GND - 0.1 | | $AV_{DD} + 0.1$ | V | | | Input resistance | G = 1 V/V | | 58 | | $k\Omega$ | | D | | G = 0.707 V/V | | 68 | | kΩ | | R <sub>I</sub> | | G = 0.5 V/V | | 77 | | kΩ | | | | G = 0.25 V/V | | 92 | | kΩ | | Frequ | uency Response | | | | | | | | | DAC mode enabled | | | | | | | | G = 1 V/V | | 8 | | MHz | | BW | Bandwidth | G = 0.707 V/V | | 9 | | MHz | | | | G = 0.5 V/V | | 10 | | MHz | | | | G = 0.25 V/V | | 12 | | MHz | | Outp | ut | | | | · | | | Vo | Voltage output swing from AGND or AV <sub>DD</sub> | $R_{LOAD} = 10 \text{ k}\Omega$ , connected to $AV_{DD}/2$ | | 10 | 100 | mV | | | Maximum continuous current, | Sourcing | | 25 | | mA | | l <sub>O</sub> | dc | Sinking | | 25 | | mA | | Ro | Output resistance | f = 100 kHz | | 1 | | Ω | <sup>(1)</sup> Total harmonic distortion measured at output of Tx\_PGA configured in a gain of 1 V/V with an amplitude of 3 V<sub>PP</sub>, at a 1-MHz sample rate. # Electrical Characteristics: Transmitter (Tx) (continued) | | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNIT | |----------------|----------------------------------------------------|--------------------------------------------------------|-----------|-------|-----------------|----------------------| | Gain | | | ' | | - | | | | Gain error | For all gains | -1% | ±0.1% | 1% | | | | Gain error drift | $T_{J} = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | | 6 | | ppm/°C | | Tx_F | ILTER | | - | | 1 | | | Inpu | t | | | | | | | | Input voltage range | | GND - 0.1 | | $AV_{DD} + 0.1$ | V | | R <sub>I</sub> | Input resistance<br>(Tx_F_IN1 and Tx_F_IN2) | | | 43 | | kΩ | | Freq | uency Response | | | | <del>,</del> | | | | CENELEC A Mode | | | | | | | | Passband frequency | -3 dB | | 95 | | kHz | | | Stop band attenuation | | -50 | -60 | | dB | | | Stop band frequency | | | 910 | | kHz | | | Filter gain | | | 0 | | dB | | | CENELEC B/C/D Modes | | | | | | | | Passband frequency | -3 dB | | 145 | | kHz | | | Stop band attenuation | | -50 | -60 | | dB | | | Stop band frequency | | | 870 | | kHz | | | Filter gain | | | 0 | | dB | | Outp | out | • | · | | · | | | Vo | Voltage output swing from AGND or AV <sub>DD</sub> | $R_{LOAD}$ = 10 k $\Omega$ , connected to $AV_{DD}/2$ | | 10 | 100 | mV | | | Maximum continuous current, | Sourcing | | 25 | | mA | | lo | dc | Sinking | | 25 | | mA | | Ro | Output resistance | f = 100 kHz | | 1 | | Ω | | Tran | smitter Noise | • | · | | · | | | | Integrated noise at PA output (2) | | | | | | | | CENELEC Band A<br>(40 kHz to 90 kHz) | Noise-reducing capacitor = 1 nF from pin 19 to ground | | 435 | | $\mu V_{RMS}$ | | | CENELEC Bands B/C/D<br>(95 kHz to 140 kHz) | Noise-reducing capacitor = 1 nF from pin 19 to ground | | 460 | | $\mu V_{\text{RMS}}$ | <sup>(2)</sup> Includes DAC, Tx\_PGA, Tx\_Filter, PA, and REF1 bias generator. # 8.5 Electrical Characteristics: Power Amplifier (PA) | | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNIT | |----------------|----------------------------------|--------------------------------------------------------|------------------------------------|------------------------------|-----------------------|----------| | Input | : | | ı | | • | | | | Input voltage range | | GND - 0.1 | Р | $^{1}A_{V_{S}} + 0.1$ | V | | R <sub>I</sub> | Input resistance | | | 20 | | kΩ | | Freq | uency Response | | ı | | , | | | BW | Bandwidth | I <sub>LOAD</sub> = 0 | | 670 | | kHz | | SR | Slew rate | 10-V step | | 19 | | V/μs | | | Full-power bandwidth | V <sub>OUT</sub> = 10 V <sub>PP</sub> | | 300 | | kHz | | | AC PSRR | f = 50 kHz | | 14 | | dB | | Outp | ut | | | | <u>.</u> | | | ., | Voltage output swing from | I <sub>O</sub> = 300 mA, sourcing | | 0.3 | 1 | V | | Vo | PA_V <sub>S</sub> | I <sub>O</sub> = 1.5 A, sourcing | | 1.7 | 2 | V | | ., | Voltage output swing from | I <sub>O</sub> = 300 mA, sinking | | 0.3 | 1 | V | | Vo | PA_Gnd | I <sub>O</sub> = 1.5 A, sinking | | 1.3 | 2 | V | | Io | Maximum continuous current, dc | 7.5 kΩ connected to PA_I <sub>SET</sub> | 1.5 | | | Α | | | Maximum peak current, ac | $T_J = -40$ °C to +125°C, f = 50 kHz | | 1.7 | | Α | | Ro | Output resistance | I <sub>O</sub> = 1.5 A | | 0.1 | | Ω | | | PA disabled | Output impedance, f = 100 kHz, REF1 enabled | | 145 II 120 | | kΩ II pF | | | Output current limit range | | ±0 | .4 to ±1.5 | | Α | | | Command limit amounting | | I <sub>LIM</sub> = 20 kΩ • | [1.2 V/(R <sub>SET</sub> | + 5 kΩ)] | Α | | | Current limit equation | Solved for R <sub>SET</sub> (Current Limit) | $R_{SET} = [(20 \text{ k}\Omega)]$ | 2 • 1.2 V/I <sub>LIM</sub> ) | – 5 kΩ] | Ω | | Gain | | $R_{LOAD} = 1 \text{ k}\Omega$ | | | | | | G | Nominal gain | | | 6.5 | | V/V | | | Gain error | | -1% | 0.1% | 1% | | | | Gain error drift | $T_{J} = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | | ±1 | | ppm/°C | | TSEN | ISE Diode | | | | | | | η | Diode ideality factor | | | 1.033 | | | | Ther | mal Shutdown | | | | | | | | Junction temperature at shutdown | | | 160 | | °C | | | Hysteresis | | | 15 | | °C | | | Return to normal operation | | | 145 | | °C | # 8.6 Electrical Characteristics: Receiver (Rx) $\underline{ \text{At T}_{\text{J}} = 25^{\circ}\text{C}, \, \text{PA}\_\text{V}_{\text{S}} = 16 \, \text{V}, \, \text{V}_{\text{AVDD}} = \text{V}_{\text{DVDD}} = 3.3 \, \text{V}, \, \text{and 10 k} \Omega } \ \text{connected to PA}\_\text{ISET (pin 46), unless otherwise noted.}$ | | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------|----------------------------------------------------|------------------------------------------------------------|-----------|----------|------------------------|----------| | Rx P | GA1 | | | | , | | | Inpu | t | | | | | | | | Input voltage range | | | 10 | | $V_{PP}$ | | | | G = 2 V/V | | 10 | | kΩ | | _ | | G = 1 V/V | | 15 | | kΩ | | R <sub>I</sub> | Input resistance | G = 0.5 V/V | | 20 | | kΩ | | | | G = 0.25 V/V | | 24 | | kΩ | | Frea | uency Response | | | | | | | <u> </u> | | G = 2 V/V | | 6 | | MHz | | | | G = 1 V/V | | 10 | | MHz | | BW | Bandwidth | G = 0.5 V/V | | 13 | | MHz | | | | G = 0.25 V/V | | 15 | | MHz | | Outp | uit | 0 = 0.20 1/1 | | | | | | V <sub>O</sub> | Voltage output swing from AGND or AV <sub>DD</sub> | $R_{LOAD}$ = 6 kΩ, connected to AV <sub>DD</sub> /2 | | 10 | 100 | mV | | | 0.7.1 | Sourcing | | 25 | | mA | | $I_{O}$ | Maximum continuous current, dc | Sinking | | 25 | | mA | | R <sub>O</sub> | Output resistance | G = 1, f = 100 kHz | | 1 | | Ω | | Gain | | G = 1,1 = 100 KHZ | | <u>'</u> | | 32 | | Gairi | | G = 0.25 V/V | -1% | ±0.1% | 1% | | | | | G = 0.5 V/V | -1% | ±0.1% | 1% | | | | Gain error | G = 1 V/V | | | | | | | | | -1% | ±0.1% | 1% | | | | Caire annous duite | G = 2 V/V | -2% | ±0.2% | 2% | /00 | | Rx F | Gain error drift | $T_{J} = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | | 1 | | ppm/°C | | Inpu | | | | | | | | при | | | GND – 0.1 | | AV <sub>DD</sub> + 0.1 | V | | D | Input voltage range | | GND - 0.1 | 6 | AVDD + 0.1 | kΩ | | R <sub>IN</sub> | Input resistance uency Response | | | 0 | | K12 | | гтец | CENELEC A Mode | Rx_C1 = 680 pF, Rx_C2 = 680 pF | | | | | | | Passband frequency | -3 dB | | 90 | | kHz | | | | -3 dB | -25 | | | dB | | | Stop band attentuation | | -25 | | | | | | Stop band frequency | | | 270 | | kHz | | | Filter gain | D. C4 070 - F D. C0 FC0 - F | | 0 | | dB | | | CENELEC B/C/D Modes | Rx_C1 = 270 pF, Rx_C2 = 560 pF | | 4.45 | | 1.1.1- | | | Passband frequency | _3 dB | | 145 | | kHz | | | Stop band attenuation | | -23 | -27 | | dB | | | Stop band frequency | | | 350 | | kHz | | | Filter gain | | | 0 | | dB | | Outp | | | | | П | | | Vo | Voltage output swing from AGND or AV <sub>DD</sub> | $R_{LOAD} = 10 \text{ k}\Omega$ , connected to $AV_{DD}/2$ | | 10 | 100 | mV | | Io | Maximum continuous current, dc | Sourcing | | 25 | | mA | | ·O | Maximum continuous current, uc | Sinking | | 25 | | mA | | Ro | Output resistance | f = 100 kHz | | 5 | | Ω | # Electrical Characteristics: Receiver (Rx) (continued) $\underline{\text{At T}_{\text{J}} = 25^{\circ}\text{C}, \text{ PA}_{\text{V}_{\text{S}}} = 16 \text{ V}, \text{ V}_{\text{AVDD}} = \text{V}_{\text{DVDD}} = 3.3 \text{ V}, \text{ and 10 k} \Omega \text{ connected to PA}_{\text{ISET}} \text{ (pin 46), unless otherwise noted.}$ | AV <sub>DD</sub> + 0.1<br>.7<br>.3<br>21<br>53 | V<br>kΩ<br>kΩ<br>kΩ | |------------------------------------------------|------------------------------------------------------------------------| | .7<br>.3<br>21<br>53 | kΩ<br>kΩ<br>kΩ | | .7<br>.3<br>21<br>53 | kΩ<br>kΩ<br>kΩ | | .3<br>21<br>53 | kΩ<br>kΩ | | 21 53 00 | kΩ | | 53 | | | 00 | kΩ | | | | | | | | )() | kHz | | , - | kHz | | .4 | MHz | | 4 | MHz | | | * | | 100 | mV | | 25 | mA | | 25 | mA | | 1 | Ω | | | * | | % 2% | | | % 2% | | | % 2% | | | % 4% | | | 6 | ppm/°C | | | * | | | | | 14 | $\mu V_{RMS}$ | | | $\mu V_{RMS}$ | | 111111111111111111111111111111111111111 | 10 100<br>25<br>25<br>1 25<br>1 2%<br>1% 2%<br>1% 2%<br>1% 2%<br>1% 4% | <sup>(1)</sup> Includes Rx PGA1, Rx\_Filter, Rx PGA2, and REF2 bias generator. ## 8.7 Electrical Characteristics: Digital | | PARAMETER | CONDITIONS | MIN | TYP MAX | UNIT | |-----------------|-----------------------------------------|------------------------------|------------------------|---------------------------|------| | Digita | I Inputs (SCLK, DIN, CS, DAC, | SD) | · | | | | | Leakage input current | $0 \le V_{IN} \le DV_{DD}$ | -1 | 0.01 1 | μΑ | | | Input logic levels | | | | | | V <sub>IH</sub> | High-level input voltage | | 0.7 • DV <sub>DD</sub> | | V | | V <sub>IL</sub> | Low-level input voltage | | | 0.3 • DV <sub>DD</sub> | V | | | SD pin high | SD > 0.7 • DV <sub>DD</sub> | AFE03 | 1 in shutdown | | | | SD pin low | SD < 0.3 • DV <sub>DD</sub> | AFE031 in | normal operation | | | | DAC pin high | DAC > 0.7 • DV <sub>DD</sub> | SPI access | s to DAC Register | | | | DAC pin low | DAC < 0.3 • DV <sub>DD</sub> | | Command and Data egisters | | | Digita | l Outputs (DO, ZC_OUT) | | | | | | V <sub>OH</sub> | High-level output voltage | I <sub>OH</sub> = 3 mA | DV <sub>DD</sub> - 0.4 | $DV_DD$ | V | | $V_{OL}$ | Low-level output voltage | $I_{OL} = -3 \text{ mA}$ | GND | GND + 0.4 | V | | Digita | l Outputs (INT, Tx_Flag, Rx_Fla | g) | | | | | ОН | High-level output current | V <sub>OH</sub> = 3.3 V | | 1 | μΑ | | V <sub>OL</sub> | Low-level output voltage | I <sub>OL</sub> = 4 mA | | 0.4 | V | | l <sub>OL</sub> | Low-level output current | V <sub>OL</sub> = 400 mV | 4 | | mA | | | INT pin high (open drain) | INT sink current < 1 μA | Norm | al operation | | | | INT pin low (open drain) <sup>(1)</sup> | INT < 0.4 V | Indicates an ir | nterrupt has occurred | | | | Tx_Flag high (open drain) | Tx_Flag sink current < 1 μA | Indicates <sup>-</sup> | Tx block is ready | | | | Tx_Flag low (open drain) | Tx_Flag < 0.4 V | Indicates Tx | block is not ready | | | | Rx_Flag high (open drain) | Rx_Flag sink current < 1 μA | Indicates F | Rx block is ready | | | | Rx_Flag low (open drain) | Rx_Flag < 0.4 V | Indicates Rx | block is not ready | | | DIGIT | AL TIMING | | | | | | Gain 1 | Timing | | | | | | | Gain select time | | | 0.2 | μS | | Shutd | lown Mode Timing | | | | | | | Enable time | | | 4.0 | μS | | | Disable time | | | 2.0 | μS | | POR 1 | Гiming | | | | | | | Power-On Reset power-up time | DV <sub>DD</sub> ≥ 2 V | | 50 | μS | <sup>(1)</sup> When an interrupt is detected (INT pin low), the contents of the I\_Flag and T\_Flag Registers can be read to determine the reason for the interrupt. ### 8.8 Electrical Characteristics: Two-Wire Interface At $T_J = 25^{\circ}$ C, $PA_V_S = 16$ V, $V_{AVDD} = V_{DVDD} = 3.3$ V, and 10 k $\Omega$ connected to $PA_JSET$ (pin 46), unless otherwise noted. | | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------|-------------------------------------------|------------------------------------|------------------------|------|------------------------|------| | TWO- | WIRE TRANSMITTER | , | | | | | | | Frequency range <sup>(1)</sup> | | | 50 | | kHz | | | Leakage input current (E_Tx_In, E_Tx_Clk) | $0 \le V_{IN} \le DV_{DD}$ | -1 | 0.01 | 1 | μА | | Input | logic levels (E_Tx_In, E_Tx_Clk) | | | | | | | V <sub>IH</sub> | High-level input voltage | | 0.7 • DV <sub>DD</sub> | | | V | | $V_{IL}$ | Low-level input voltage | | | | 0.3 • DV <sub>DD</sub> | V | | Outpu | t logic levels (E_Tx_Out) | | | | | | | V <sub>OH</sub> | High-level output voltage | I <sub>OH</sub> = 3 mA | AV <sub>DD</sub> - 0.4 | | AV <sub>DD</sub> | V | | V <sub>OL</sub> | Low-level output voltage | $I_{OL} = -3 \text{ mA}$ | GND | | GND + 0.4 | V | | TWO- | WIRE RECEIVER | | | | | | | | Gain | | | -4.5 | | dB | | | Frequency range | | | 300 | | kHz | | | Max sink current | | | 25 | | mA | | | Max source current | | | 25 | | mA | | | Input terminal offset | Referenced to V <sub>AVDD</sub> /2 | -100 | 10 | 100 | mV | | | Input impedance | | | 78 | | kΩ | | ZERC | CROSSING DETECTOR | • | • | | • | | | | Input voltage range | | AV <sub>DD</sub> – 0.4 | | $AV_{DD} + 0.4$ | V | | | Input current range | | -10 | | 10 | mA | | | Input capacitance | | | 3 | | pF | | | Rising threshold | | 0.45 | 0.9 | 1.35 | V | | | Falling threshold | | 0.25 | 0.5 | 0.75 | V | | | Hysteresis | | 0.20 | 0.4 | 0.60 | V | | | Jitter | 50 Hz, 240 V <sub>RMS</sub> | | 10 | | ns | <sup>(1)</sup> The two-wire transmitter circuit is tested at $Tx_CLK = 10 MHz$ . ### 8.9 Electrical Characteristics: Internal Bias Generator | | PARAMETER | CONDITIONS | MIN TYP | MAX UNIT | |---------|------------------|------------------------------------------------------------|----------------------|----------| | REF | 1 (Pin 19) | | | • | | | Bias voltage | | PA_V <sub>S</sub> /2 | V | | $R_{l}$ | Input resistance | | 4 | kΩ | | | Turn-on time | Noise-reducing capacitor = 1 nF from pin 19 to ground | 20 | ms | | | Turn-off time | Noise-reducing capacitor = 1 nF from pin 19 to ground | 20 | ms | | REF | 2 (Pin 28) | | | • | | | Bias voltage | | V <sub>AVDD</sub> /2 | V | | $R_{I}$ | Input resistance | | 4 | kΩ | | | Turn-on time | Noise-reducing capacitor = 1 μF from pin 28 to ground | 20 | ms | | | Turn-off time | Noise-reducing capacitor = 1 $\mu$ F from pin 28 to ground | 20 | ms | ### 8.10 Electrical Characteristics: Power Supply At $T_J = 25$ °C, $PA_V_S = 16$ V, $V_{AVDD} = V_{DVDD} = 3.3$ V, and 10 k $\Omega$ connected to $PA_ISET$ (pin 46), unless otherwise noted. | | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNIT | |---------------------|--------------------------------|-----------------------------------------------|-----|-----|-----|------| | Operati | ng Supply Range | | | | | | | PA_V <sub>S</sub> | Power amplifier supply voltage | | 7 | | 24 | V | | $DV_DD$ | Digital supply voltage | | 3.0 | | 3.6 | V | | $AV_{DD}$ | Analog supply voltage | | 3.0 | | 3.6 | V | | Quiesce | ent Current | SD pin low | | | | | | | D | I <sub>O</sub> = 0 A, PA = On <sup>(1)</sup> | | 49 | 61 | mA | | I <sub>QPA_VS</sub> | Power amplifier current | I <sub>O</sub> = 0 A, PA = Off <sup>(2)</sup> | | 10 | | μΑ | | | | Tx configuration (3) | | 1.2 | | mA | | $I_{QDVDD}$ | Digital supply current | Rx configuration <sup>(4)</sup> | | 5 | | μΑ | | | | All blocks disabled <sup>(5)</sup> | | 5 | | μΑ | | | | Tx configuration (3) | | 2.8 | 3.7 | mA | | $I_{QAVDD}$ | Analog supply current | Rx configuration <sup>(4)</sup> | | 3.6 | 5.3 | mA | | | | All blocks disabled <sup>(5)</sup> | | 30 | | μΑ | | Shutdo | wn (SD) | | 1 | | , | | | PA_V <sub>S</sub> | Power amplifier supply voltage | SD pin high | | 75 | 150 | μА | | $DV_DD$ | Digital supply voltage | SD pin high | | 5 | 10 | μА | | $AV_{DD}$ | Analog supply voltage | SD pin high | | 15 | 40 | μΑ | | Temper | ature | | | | | | | | Specified range | | -40 | | 125 | °C | - (1) Enable1 Register = 00100011, Enable2 Register = 00001110. - (2) Enable1 Register = 00000100, Enable2 Register = 00000110. - (3) In the Tx configuration, the following blocks are enabled: DAC, Tx, PA, REF1, and REF2. All other blocks are disabled. Enable1 Register = 00100011, Enable2 Register = 00001110. - (4) In the Rx configuration, the following blocks are enabled: Rx, REF1, and REF2. All other blocks are disabled. Enable1 Register = 00000100, Enable2 Register = 00000110. - (5) Enable1 Register = 00000000, Enable2 Register = 00000000. ### 8.11 Timing Requirements **Table 1. SPI Timing Requirements** | PARAMETER | | CONDITION | MIN | TYP | MAX | UNIT | |---------------------------------------|-------------------|---------------|-----|-----|-----|------| | Input capacitance | | | | 1 | | pF | | Input rise/fall time | t <sub>RFI</sub> | CS, DIN, SCLK | | | 2 | ns | | Output rise/fall time | t <sub>RFO</sub> | DOUT | | | 10 | ns | | CS high time | t <sub>CSH</sub> | CS | 20 | | | ns | | SCLK edge to CS fall setup time | t <sub>CS0</sub> | | 10 | | | ns | | CS fall to first SCLK edge setup time | t <sub>CSSC</sub> | | 10 | | | ns | | SCLK frequency | f <sub>SCLK</sub> | | | | 20 | MHz | | SCLK high time | t <sub>HI</sub> | | 20 | | | ns | | SCLK low time | t <sub>LO</sub> | | 20 | | | ns | | SCLK last edge to CS rise setup time | t <sub>sccs</sub> | | 10 | | | ns | | CS rise to SCLK edge setup time | t <sub>CS1</sub> | | 10 | | | ns | | DIN setup time | t <sub>SU</sub> | | 10 | | | ns | | DIN hold time | t <sub>HD</sub> | | 5 | | | ns | | SCLK to DOUT valid propagation delay | t <sub>DO</sub> | | | | 20 | ns | | CS rise to DOUT forced to Hi-Z | t <sub>soz</sub> | | | | 20 | ns | # 8.12 Timing Diagrams Figure 1. SPI Mode 0,0 Figure 2. SPI Mode 1,1 W - Command of Write Register N XX - Don't care; undefined. Figure 3. Write Operation in Stand-Alone Mode # **Timing Diagrams (continued)** - R Command of Read Register *N* Read D Data from Register *N* XX Don't care; undefined. Figure 4. Read Operation in Stand-Alone Mode # TEXAS INSTRUMENTS ### 8.13 Typical Characteristics At $T_J = 25^{\circ}\text{C}$ , $PA\_V_S = 16 \text{ V}$ , $V_{AVDD} = V_{DVDD} = 3.3 \text{ V}$ , and 10 k $\Omega$ connected to $PA\_ISET$ (pin 46), unless otherwise noted. ### **Typical Characteristics (continued)** # TEXAS INSTRUMENTS ### **Typical Characteristics (continued)** # **Typical Characteristics (continued)** $\underline{\text{At T}_{\text{J}} = 25^{\circ}\text{C}, \text{ PA}_{\text{V}_{\text{S}}} = 16 \text{ V}, \text{ V}_{\text{AVDD}} = \text{V}_{\text{DVDD}} = 3.3 \text{ V}, \text{ and 10 k} \Omega \text{ connected to PA}_{\text{ISET}} \text{ (pin 46), unless otherwise noted.}$ ## 9 Detailed Description # 9.1 Functional Block Diagram ### 9.2 Feature Description ### 9.2.1 PA Block The Power Amplifier (PA) block consists of a high slew rate, high-voltage, and high-current operational amplifier. The PA is configured with an inverting gain of 6.5 V/V, has a low-pass filter response, and maintains excellent linearity and low distortion. The PA is specified to operate from 7 V to 24 V and can deliver up to ±1.5 A of continuous output current over the specified junction temperature range of –40°C to +125°C. Figure 24 illustrates the PA block. Figure 24. PA Block Equivalent Circuit Connecting the PA in a typical PLC application requires only two additional components: an ac coupling capacitor, $C_{\text{IN}}$ , and the current limit programming resistor, $R_{\text{SET}}$ . Figure 25 shows the typical connections to the PA block. Figure 25. Typical Connections to the PA The external capacitor, $C_{IN}$ , introduces a single-pole, high-pass characteristic to the PA transfer function; combined with the inherent low-pass transfer function, this characteristic results in a passband response. The value of the high-pass cutoff frequency is determined by $C_{IN}$ reacting with the input resistance of the PA circuit, and can be found from Equation 1: $$C_{IN} = \frac{1}{(2 \cdot \pi \cdot 20 \text{ k}\Omega \cdot f_{HP})}$$ (1) #### Where: - C<sub>IN</sub> = external input capacitor - f<sub>HP</sub> = desired high-pass cutoff frequency For example, setting $C_{IN}$ to 3.3 nF results in a high-pass cutoff frequency of 2.4 kHz. The voltage rating for $C_{IN}$ should be determined to withstand operation up to the PA power-supply voltage. When the transmitter is not in use, the output can be disabled and placed into a high-impedance state by writing a '0' to the PA-OUT bit in the Enable2 Register. Additional power savings can be realized by shutting down the PA when not in use. Shutting down the PA for power savings is accomplished by writing a '0' to the PA bit in the Enable1 Register. Shutting down the PA also results in the PA output entering a high-impedance state. When the PA shuts down, it consumes only 2 mW of power. The PA\_ISET pin (pin 46) provides a resistor-programmable output current limit for the PA block. Equation 2 determines the value of the external $R_{\text{SET}}$ resistor attached to this pin. $$R_{SET} = \left(20 \text{ k}\Omega \bullet \frac{1.2 \text{ V}}{I_{LIM}}\right) - 5 \text{ k}\Omega$$ (2) #### Where: - R<sub>SET</sub> = the value of the external resistor connected between pin 46 and ground. - I<sub>LIM</sub> = the value of the desired current limit for the PA. Note that to ensure proper design margin with respect to manufacturing and temperature variations, a 30% decrease of the value used in Equation 2 for $I_{LIM}$ over the nominal value of $I_{LIM}$ is recommended. See Figure 20, PA Current Limit vs $R_{SET}$ . #### 9.2.2 Tx Block The Tx block consists of the Tx PGA and Tx Filter. The Tx PGA is a low-noise, high-performance, programmable gain amplifier. In DAC mode (where pin 7 is a logical '1' and Enable1 Register bit location 5 is a logical '1'), the Tx PGA operates as the internal digital-to-analog converter (DAC) output buffer with programmable gain. In PWM mode (where pin 7 is a logical '0' and Enable1 Register bit location 5 is a logical '0'), the Tx PGA operates as a stand-alone programmable gain amplifier. The Tx PGA gain is programmed through the serial interface. The Tx PGA gain settings are 0.25 V/V, 0.5 V/V, 0.707 V/V, and 1 V/V. The Tx Filter is a unity-gain, fourth-order low-pass filter. The Tx Filter cutoff frequency is selectable between CENELEC A or CENELEC B, C, and D modes. The Control1 Register bit location 3 setting (CA CBCD) determines the cutoff frequency. Setting Control1 Register bit location 3 to '0' selects the CENELEC A band; setting Control1 Register bit location 3 to '1' selects CENELEC B, C, and D bands. The AFE031 supports both DAC inputs or PWM inputs for the Tx signal path. DAC mode is recommended for best performance. In DAC mode, no external components in the Tx signal path are required to meet regulatory signal emissions requirements. When in DAC mode, the AFE031 accepts serial data from the microprocessor and writes that data to the internal DAC registers. When in DAC mode (where pin 7 is a logical '1' and Enable1 Register bit location 5 is a logical '1'), the Tx PGA output must be directly coupled to the Tx\_FIN1 input and the unused Tx\_FIN2 input must be grounded. The proper connections for the Tx signal path for DAC mode operation are shown in Figure 26. Operating in DAC mode results in the lowest distortion signal injected onto the ac mains. No additional external filtering components are required to meet CENELEC requirements for A, B, C or D bands when operating in DAC mode. Copyright © 2017, Texas Instruments Incorporated (1) For capacitor value C, f is the desired lower cutoff frequency and 22 k $\Omega$ is the PA input resistance. Figure 26. Recommended Tx Signal Chain Connections Using DAC Mode In PWM mode (where pin 7 is a logical '0' and Enable1 Register bit location 5 is a logical '0'), the microprocessor general-purpose input/output (GPIO) can be connected directly to either one of the Tx Filter inputs; the unused input should remain unconnected. A lower distortion PWM signal generated from two PWM signals shifted in phase by 90 degrees can be also be input to the Tx Filter through the use of both inputs. Figure 27 and Figure 28 show the proper connections for single PWM and dual PWM operating modes, respectively. Copyright © 2017, Texas Instruments Incorporated - (1) Leave unused Tx Filter input unconnected. - (2) For capacitor value C, f is the desired lower cutoff frequency and 22 $k\Omega$ is the PA input resistance. Figure 27. Recommended Tx Signal Chain Connections in PWM Mode Using One PWM Signal Copyright © 2017, Texas Instruments Incorporated - (1) When using both Tx Filter inputs, use 43-kΩ resistors to match the input resistance for best frequency response. - (2) For capacitor value C, f is the desired lower cutoff frequency and 22 k $\Omega$ is the PA input resistance. Figure 28. Recommended Tx Signal Chain Connections in PWM Mode Using Two PWM Signals In PWM mode, there is inherently more distortion from the PWM signal than from the internal DAC. To achieve the best results in PWM mode, add passive RC filters to increase the low-pass filtering. Figure 29 and Figure 30 illustrate the recommended locations of these RC filters. Copyright © 2017, Texas Instruments Incorporated - (1) Leave unused Tx Filter input unconnected. - (2) Refer to Table 2. - (3) For capacitor value C, f is the desired lower cutoff frequency and 22 k $\Omega$ is the PA input resistance. Figure 29. Recommended Tx Signal Chain Connections in PWM Mode Using One PWM Signal and Additional RC Filters Copyright © 2017, Texas Instruments Incorporated - (1) When using both Tx Filter inputs, use $43-k\Omega$ resistors to match the input resistance for best frequency response. - (2) Refer to Table 2. - (3) For capacitor value C, f is the desired lower cutoff frequency and 22 $k\Omega$ is the PA input resistance. Figure 30. Recommended Tx Signal Chain Connections in PWM Mode Using Two PWM Signals and Additional RC Filters For the capacitors listed in Table 2, it is recommended that these components be rated to withstand the full AV<sub>DD</sub> power-supply voltage. Table 2. Recommended External R and C Values to Increase Tx Filter Response Order in PWM Applications | FREQUENCY BAND | R (Ω) | C (nF) | |----------------------|-------|--------| | SFSK: 63 kHz, 74 kHz | 510 | 2.7 | | CENELEC A | 510 | 1.5 | | CENELEC B, C, D | 510 | 1 | The Tx PGA and Tx Filter each have the inputs and outputs externally available in order to provide maximum system design flexibility. Care should be taken when laying out the PCB traces from the inputs or outputs to avoid excessive capacitive loading. Keeping the PCB capacitance from the inputs to ground, or from the outputs to ground, less than 100 pF is recommended. #### 9.2.3 Rx Block The Rx block consists of Rx PGA1, the Rx Filter, and Rx PGA2. Both Rx PGA1 and Rx PGA2 are high-performance programmable gain amplifiers. Rx PGA1 can be configured through the SPI to operate as either an attenuator or in gain. The gain steps of the Rx PGA1 are 0.25 V/V, 0.5 V/V, 1 V/V, and 2 V/V. The gain steps of the Rx PGA2 are 1 V/V, 4 V/V, 16 V/V, and 64 V/V. Configuring the Rx PGA1 as an attenuator (at gains less than 1 V/V) is useful for applications where the presence of large interference signals are present within the signal band. Attenuating the large interference allows these signals to pass through the analog Rx signal chain without causing an overload; the interference signal can then be processed and removed within the microprocessor as necessary. The Rx Filter is a very low noise, unity-gain, fourth-order low-pass filter. The Rx Filter cutoff frequency is selectable between CENELEC A or CENELEC B, C, and D modes. The Control1 Register bit location 3 setting (CA CBCD) determines the cutoff frequency. Setting Control1 Register bit location 3 to '0' selects the CENELEC A band; setting Control1 Register bit location 3 to '1' selects the CENELEC B, C, and D bands. Because the Rx Filter is a very low noise analog filter, two external capacitors are required to properly configure the Rx Filter. Table 3 shows the proper capacitance values for CENELEC A, B, C, and D bands. Capacitor Rx C1 is connected between pin 24 and ground, and Rx C2 is connected between pin 23 and ground. For the capacitors shown, it is recommended that these components be rated to withstand the full $AV_{DD}$ power-supply voltage Table 3. Recommended External Capacitors Required for Rx Filter | FREQUENCY BAND | Rx C1, PIN 24 | Rx C2, PIN 23 | CUTOFF FREQUENCY (kHz) | |-----------------|---------------|---------------|------------------------| | CENELEC A | 680 pF | 680 pF | 90 | | CENELEC B, C, D | 270 pF | 560 pF | 145 | Figure 31 illustrates the recommended connections for the Rx signal chain. - Copyright © 2017, Texas instruments incorp - (1) For capacitor value $C_1$ , f is the desired lower cutoff frequency and $R_{IN,PGA1}$ is the input resistance of Rx PGA1. - (2) For capacitor value $C_2$ , f is the desired lower cutoff frequency and $R_{\text{IN,PGA2}}$ is the input resistance of Rx PGA2. - (3) Refer to Table 3. Figure 31. Recommended Connections for Rx Signal Chain As Figure 32 shows, a fourth-order passive passband filter is optional but recommended for applications where high performance is required. The external passive passband filter removes any unwanted, out-of-band signals from the signal path, and prevents them from reaching the active internal filters within the AFE031. Copyright © 2017, Texas Instruments Incorporated For capacitor value C, f is the desired lower cutoff frequency and R<sub>IN,PGA1</sub> is the input resistance of Rx PGA1. Refer to Table 3. Figure 32. Passive Bandpass Rx Filter The following steps can be used to quickly design the passive passband filter. (Note that these steps produce an approximate result.) - 1. Choose the filter characteristic impedance, Z<sub>C</sub>: - For -6-db passband attenuation: $R_1 = R_2 = Z_C$ - For 0-db passband attenuation: $R_1 = Z_C$ , $R_2 = 10 Z_C$ - 2. Calculate values for C<sub>1</sub>, C<sub>2</sub>, L<sub>1</sub>, and L<sub>2</sub> using the following equations: $$C_{1} = \frac{1}{(2 \cdot \pi \cdot f_{1} \cdot Z_{C})}$$ $$C_{2} = \frac{1}{(2 \cdot \pi \cdot f_{2} \cdot Z_{C})}$$ $$L_{1} = \frac{Z_{C}}{(2 \cdot \pi \cdot f_{2})}$$ $$L_{2} = \frac{Z_{C}}{(2 \cdot \pi \cdot f_{2})}$$ Table 4 and Table 5 shows standard values for common applications. Table 4. Recommended Component Values for Fourth-Order Passive Bandpass Filter (0-db Passband Attenuation) | FREQUENCY BAND | FREQUENCY<br>RANGE<br>(kHz) | CHARACTERISTIC IMPEDANCE (Ω) | R1<br>(Ω) | R2<br>(Ω) | C1<br>(nF) | C2<br>(nF) | L1<br>(μΗ) | L2<br>(μΗ) | |-----------------|-----------------------------|------------------------------|-----------|-----------|------------|------------|------------|------------| | CENELEC A | 35 to 95 | 1k | 1k | 10k | 4.7 | 1.5 | 1500 | 4700 | | CENELEC B, C, D | 95 to 150 | 1k | 1k | 10k | 1.7 | 1 | 1200 | 1500 | | SFSK | 63 to 74 | 1k | 1k | 10k | 2.7 | 2.2 | 2200 | 2200 | Table 5. Recommended Component Values for Fourth-Order Passive Bandpass Filter (-6-db Passband Attenuation) | FREQUENCY BAND | FREQUENCY<br>RANGE<br>(kHz) | CHARACTERISTIC IMPEDANCE $(\Omega)$ | R1<br>(Ω) | R2<br>(Ω) | C1<br>(nF) | C2<br>(nF) | L1<br>(μH) | L2<br>(μΗ) | |-----------------|-----------------------------|-------------------------------------|-----------|-----------|------------|------------|------------|------------| | CENELEC A | 35 to 95 | 1k | 1k | 1k | 4.7 | 1.5 | 1500 | 4700 | | CENELEC B, C, D | 95 to 150 | 1k | 1k | 1k | 1.7 | 1 | 1200 | 1500 | | SFSK | 63 to 74 | 1k | 1k | 1k | 2.7 | 2.2 | 2200 | 2200 | The Rx PGA1, Rx Filter, and Rx PGA2 components have all inputs and outputs externally available to provide maximum system design flexibility. Care should be taken when laying out the PCB traces from the inputs or outputs to avoid excessive capacitive loading. Keeping the PCB capacitance from the inputs to ground, or outputs to ground, below 100 pF is recommended. Figure 33 shows the complete Rx signal path, including the optional passive passband filter. Copyright © 2017, Texas Instruments Incorporated - (1) For capacitor value C1,f is the desired lower cutoff frequency and R<sub>IN,PGA1</sub> is the input resistance of Rx PGA1. - (2) For capacitor value C2, f is the desired lower cutoff frequency and R<sub>IN,PGA2</sub> is the input resistance of Rx PGA2. - (3) Refer to Table 3. Figure 33. Complete Rx Signal Path (with Optional Bandpass Filter) ### 9.2.4 DAC Block The DAC block consists only of the 10-bit DAC. The use of the DAC is recommended for best performance. The serial interface is used to write directly to the DAC registers when the DAC pin (pin 7) is driven high. Placing the DAC pin into a high state configures the SPI for direct serial interface to the DAC. Use the following sequence to write to the DAC: - Set CS low. - Set the DAC pin (pin 7) high. - Write a 10-bit word to DIN. The DAC register is left-justified and truncates more than 10 bits. - CS high updates the DAC. Refer to Figure 34 for an illustration of this sequence. NOTE: Dashed lines indicate optional additional clocks (data are ignored). Figure 34. Writing to the DAC Register Table 6 lists the DAC Register configurations. **Table 6. DAC Registers** | DAC PIN HIGH:<br>DAC REGISTER <15:0> | LOCATION | | | | |--------------------------------------|-----------|---------|-----|---------------------| | BIT NAME | (0 = LSB) | DEFAULT | R/W | FUNCTION | | DAC<0> | 0 | | W | Truncated | | DAC<1> | 1 | | W | Truncated | | DAC<2> | 2 | | W | Truncated | | DAC<3> | 3 | | W | Truncated | | DAC<4> | 4 | | W | Truncated | | DAC<5> | 5 | | W | Truncated | | DAC<6> | 6 | | W | DAC bit 0 = DAC LSB | | DAC<7> | 7 | | W | DAC bit 1 | | DAC<8> | 8 | | W | DAC bit 2 | | DAC<9> | 9 | | W | DAC bit 3 | | DAC<10> | 10 | | W | DAC bit 4 | | DAC<11> | 11 | | W | DAC bit 5 | | DAC<12> | 12 | | W | DAC bit 6 | | DAC<13> | 13 | | W | DAC bit 7 | | DAC<14> | 14 | | W | DAC bit 8 | | DAC<15> | 15 | | W | DAC bit 9 = DAC MSB | #### 9.2.5 REF1 and REF2 Blocks The REF1 and REF2 blocks create midscale power-supply biasing points used internally to the AFE031. Each reference divides its respective power-supply voltage in half with a precision resistive voltage divider. REF1 provides a PA\_V<sub>S</sub>/2 voltage used for the PA, while REF2 provides an AV<sub>DD</sub>/2 voltage used for the Tx PGA, Tx Filter, Rx PGA1, Rx Filter, and Rx PGA2. Each REF block has its output brought out to an external pin that can be used for filtering and noise reduction. Figure 35 and Figure 36 show the proper connections of the external noise-reducing capacitors. These capacitors are optional, but are recommended for best performance. Copyright © 2017, Texas Instruments Incorporated Figure 35. REF1 Functional Diagram Copyright © 2017, Texas Instruments Incorporated Figure 36. REF2 Functional Diagram ### 9.2.6 Zero Crossing Detector Block The AFE031 includes two zero crossing detectors. Zero crossing detectors can be used to synchronize communications signals to the ac line or sources of noise. Typically, in single-phase applications, only a single zero crossing detector is used. In three-phase applications, both zero crossing detectors can be used; one component detects phase A, and one detects phase B. Phase C zero crossings can then be inferred from the data gathered from the other phases. Figure 37 shows the AFE031 configured for non-isolated zero crossing detection. Copyright © 2017, Texas Instruments Incorporated Figure 37. Non-Isolated Zero Crossing Detection Using the AFE031 Non-isolated zero crossing waveforms are shown in Figure 38. Figure 38. Non-Isolated Zero Crossing Waveforms For maximum protection of the AFE031 against line transients, it is recommended to use Schottky diodes as indicated in Figure 37. These diodes should limit the ZC\_IN pins (pins 38 and 39) to within the maximum rating of $(AV_{DD} + 0.4 \text{ V})$ and (AGND - 0.4 V). Some applications may require an isolated zero crossing detection circuit. With a minimal amount of components, the AFE031 can be configured for isolated zero crossing detection, as Figure 39 shows. Copyright © 2017, Texas Instruments Incorporated Figure 39. Isolated Zero Crossing Detection Using the AFE031 Isolated zero crossing waveforms are shown in Figure 40. Figure 40. Isolated Zero Crossing Waveforms #### 9.2.7 ETx and ERx Blocks The AFE031 contains a two-wire transmitter block, ETx, and a two-wire receiver block, ERx. These blocks support communications that use amplitude shift keying (ASK) with on-off keying (OOK) modulation. The ETx block is a gated driver that allows for transmission of a carrier input signal and modulating input signal. For typical applications, a 50-kHz square wave carrier signal is applied to E\_Tx\_Clk while the modulating signal is applied to E\_Tx\_In. The output (E\_Tx\_Out) is then in a high-impedance state when E\_Tx\_In is '1'. Figure 41 shows the relationship between E\_Tx\_Clk, E\_Tx\_In, and E\_Tx\_Out. Figure 41. ETx Block Transfer Function The ERx Block consists of a low-pass analog filter configured in an inverting gain of -4.5 db. This block, along with an external capacitor, can be used to create a passband filter response as shown in Figure 42. Figure 42. ERx Block Frequency Response The E\_Rx\_Out pin can be directly connected to either an available analog-to-digital converter (ADC) input or GPIO on the host microcontroller. Figure 43 illustrates a typical two-wire application for ETx and ERx. Figure 43. Typical Two-Wire Application for ETx and ERx ### 9.3 Power Supplies The AFE031 has two low-voltage analog power-supply pins and one low-voltage digital supply pin. Internally, the two analog supply pins are connected to each other through back-to-back electrostatic discharge (ESD) protection diodes. These pins must be connected to each other on the application printed circuit board (PCB). It is also recommended to connect the digital supply pin and the two analog supply pins together on the PCB. Both low-voltage analog ground pins are also connected internally through back-to-back ESD protection diodes. These ground pins should also be connected to the digital ground pin on the PCB. It is recommended to bypass the low-voltage power supplies with a parallel combination of a 10- $\mu$ f and 100-nf capacitor. The PA block is biased separately from a high-voltage, high-current supply. Two PA power supply pins and two PA ground pins are available to provide a path for the high currents associated with driving the low impedance of the ac mains. Connecting the two PA supply pins together is recommended. It is also recommended to place a bypass capacitor of 47 $\mu$ F to 100 $\mu$ F in parellel with 100 nF as close as possible to the AFE031. Care must be taken when routing the high current ground lines on the PCB to avoid creating voltage drops in the PCB ground that may vary with changes in load current. The AFE031 has many options to enable or disable the functional blocks to allow for flexible power-savings modes. Table 7 shows the specific power supply that each functional block draws power from, as well as the typical amount of power drawn from the associated power supplies for both the enabled and disabled states. For additional information on power-supply requirements refer to Application Report SBOA130, *Analog Front-End Design for a Narrowband Power-Line Communications Modem Using the AFE031* (available for download at www.ti.com). Table 7. Power Consumption with Enable and Disable Times (Typical) | BLOCK | STATUS | ENABLE TIME | DISABLE TIME | AVDD SUPPLY<br>CURRENT | DVDD SUPPLY<br>CURRENT | PA SUPPLY<br>CURRENT | |-------|--------|-------------|--------------|------------------------|------------------------|----------------------| | DA | On | 10 μs | _ | - | - | 61 mA | | PA | Off | _ | 10 μs | - | - | 70 μΑ | | т., | On | 10 μs | _ | 3.7 mA | - | - | | Tx | Off | _ | 10 μs | 1 μΑ | _ | - | | Rx | On | 10 μs | _ | 5.3 mA | _ | - | | KX | Off | _ | 10 μs | 1 μΑ | - | - | | ED., | On | 10 μs | _ | 900 μΑ | - | - | | ERx | Off | _ | 10 μs | 1 μΑ | - | - | | ETx | On | 10 μs | _ | 1.2 mA | _ | - | | EIX | Off | _ | 10 μs | 1 μΑ | _ | - | | DAC | On | 10 μs | _ | - | 16 μΑ | - | | DAC | Off | _ | 10 μs | - | 1 μΑ | - | | 70 | On | 10 μs | _ | 25 μΑ | - | - | | ZC | Off | _ | 10 μs | 1 μΑ | _ | - | | REF1 | On | 10 μs | _ | _ | _ | 26 μΑ | | KEFT | Off | _ | 10 μs | _ | - | 8 μΑ | | REF2 | On | 10 μs | _ | 25 μΑ | - | _ | | KEF2 | Off | _ | 10 μs | 4 μΑ | _ | - | 37 #### 9.4 Pin Descriptions ### DAC (Pin 7) The DAC pin is used to configure the SPI to either read or write data to the Command and Data Registers, or to write data to the DAC register. Setting the DAC pin high allows access to the DAC register. Setting the DAC pin low allows access to the Command and Data Registers. #### SD (Pin 8) The Shutdown pin (SD) can be used to shut down the entire AFE031 for maximum power savings. When the SD pin is low, normal operation of the AFE031 occurs. When the SD pin is high, all circuit blocks within the AFE031, including the serial interface, are placed into the lowest-power operating modes. In this condition, the entire AFE031 draws only 95 $\mu$ A of current. All register contents at the time the AFE031 is placed into shutdown mode are saved; upon re-enabling the AFE031, the register contents retain the respective saved values. ## INT Pin (9) The Interrupt pin (INT) can be used to signal the microprocessor of an unusual operating condition that results from an anomaly on the ac mains. The INTpin can be triggered by two external circuit conditions, depending upon the Enable Register settings. The AFE031 can be programmed to issue an interrupt on these conditions: - Current Overload - Thermal Overload #### 9.4.1 Current Overload The maximum output current allowed from the Power Amplifier can be programmed with the external R<sub>SET</sub> resistor connected between PA\_ISET (pin 46) and ground. If a fault condition should occur and cause an overcurrent event for the PA, the PA goes into current limit and the I\_FLAG bit (location 6 in the RESET Register) is set to a '1' if the I\_Flag\_EN bit (location 6 in the Control2 Register) is enabled. This configuration results in an interrupt signal at the INT pin. The I\_FLAG bit remains set to '1' even after the device returns to normal operation. The I\_FLAG bit remains at '1' until it is reset by the microprocessor. If the I\_FLAG\_EN bit (location 6 in the Control2 Register) is disabled and a current overload condition occurs, the PA goes into current-limit mode to protect the AFE031; however, the contents of the I\_FLAG bit (location 6 in the RESET Register) remain at the respective previous values (presumably '0' for normal operation), and the AFE031 does not issue an interrupt at the INT pin. #### 9.4.2 Thermal Overload The AFE031 contains internal protection circuitry that automatically disables the PA output stage if the junction temperature exceeds +150°C. If a fault condition occurs that causes a thermal overload, and if the T\_FLAG\_EN bit (location 5 in the Control2 Register) is enabled, the T\_FLAG bit (location 5 in the RESET Register) is set to a '1'. This configuration results in an interrupt signal at the INT pin. The AFE031 includes a thermal hysteresis and allows the PA to resume normal operation when the junction temperature reduces to +135°C. The T\_FLAG bit remains set to a '1' even after the device returns to normal operation. The T\_FLAG bit remains '1' until it is reset by the microprocessor. If the T\_FLAG\_EN bit (location 5 in the Control2 Register) is disabled and a thermal overload condition occurs, the PA continues to go into thermal limit and protect the AFE031, but the contents of the T\_FLAG bit (location 5 in the RESET Register) remain at the previous value (presumably '0' for normal operation), and the AFE031 does not issue an interrupt at the INT pin. Once an interrupt is signaled (that is, INT goes low), the contents of the I\_FLAG and T\_FLAG bits can be read by the microprocessor to determine the type of interrupt that occurred. Using the Control2 Register, each interrupt type (current or thermal) can be individually enabled or disabled, allowing full user customization of the INT function. For proper operation of the interrupt pin it is recommended to configure the interrupt enable registers in the Control2 Register by writing to bit locations 5, 6, and 7 following the information in Table 8 after each time the AFE031 is powered on. Failure to properly configure bit locations 5, 6, and 7 after power on may result in unexpected interrupt signals. # Pin Descriptions (continued) Table 8 lists the register contents associated with each interrupt condition. Table 8. Register Contents to Configure the Interrupt Pin | | | TROL2 REGISTER CONTE<br>IE INTERRUPT PIN FUNC | = | |------------------------------------------|-----------|-----------------------------------------------|------------------------------------| | | | I_FLAG_EN<br>(CURRENT<br>OVERLOAD) | T_FLAG_EN<br>(THERMAL<br>OVERLOAD) | | FUNCTION | D7 | D6 | D5 | | POR (default values) | undefined | 0 | 0 | | No interrupt | 0 | 0 | 0 | | Interrupt on thermal overload only | 0 | 0 | 1 | | Interrupt on current overload only | 0 | 1 | 0 | | Interrupt on thermal or current overload | 0 | 1 | 1 | ### TSENSE Pin (10) The TSENSE pin is internally connected to the anode of a temperature-sensing diode located within the PA output stage. Figure 44 shows a remote junction temperature sensor circuit that can be used to measure the junction temperature of AFE031. Measuring the junction temperature of the AFE031 is optional and not required. Copyright © 2017, Texas Instruments Incorporated Figure 44. Interfacing the TMP411 to the AFE031 ### Tx\_FLAG (Pin 47) The Tx\_FLAG pin is an open drain output that indicates the readiness of the Tx signal path for transmission. When the Tx\_FLAG pin is high, the transmit signal path is enabled and ready for transmission. When the Tx\_FLAG pin is low, the transmit path is not ready for transmission. # Rx\_FLAG (Pin 48) The Rx\_FLAG pin is an open drain output that indicates the readiness of the Rx signal path for transmission. When the Rx\_FLAG pin is high, the transmit signal path is enabled and ready for transmission. When the Rx\_FLAG pin is low, the transmit path is not ready for transmission. #### 9.5 Calibration Modes The AFE031 can be configured for two different calibration modes: Tx calibration and Rx calibration. Calibration values can be determined during the calibration process and stored in system memory. A one-time calibration can be performed the first time that the system powers on; this calibration remains valid over the full temperature range and operating life of the AFE031, independent of the number of power-on/power-off cycles, as long as the calibration factors remain in the system memory. Calibration mode is accessed through the Control1 Register. Note that calibration is not required. #### 9.5.1 Tx Calibration Mode The Tx PGA + Tx Filter ac gain can be calibrated in Tx calibration mode. Figure 45 shows the signal path during Tx calibration mode. Copyright © 2017, Texas Instruments Incorporated Figure 45. Tx Calibration Mode Configuration #### 9.5.2 Rx Calibration Mode The Tx PGA + Rx PGA1 + Rx Filter + Rx PGA2 ac gain can be calibrated in Rx Calibration mode. Figure 46 shows the signal path during Rx Calibration mode. Copyright © 2017, Texas Instruments Incorporated Figure 46. Rx Calibration Mode Configuration ### 9.6 Serial Interface The AFE031 is controlled through a serial interface that allows read/write access to the control and data registers. A host SPI frame consists of a R/W bit, a 6-bit register address, and eight data bits. Data are shifted out on the falling edge of SCLK and latched on the rising edge of SCLK. Refer to the Timing Diagrams for a valid host SPI communications protocol. Table 9 through Table 18 show the complete register information. Table 9. Data Register | REGISTER | ADDRESS | DEFAULT | FUNCTION | |-------------|---------|---------|----------------------------------------------------| | ENABLE1 | 0x01 | 0x00 | Block enable or disable | | GAIN SELECT | 0x02 | 0x32 | Rx and Tx gain select | | ENABLE2 | 0x03 | 0x00 | Block enable or disable | | CONTROL1 | 0x04 | 0x00 | Frequency select and calibration, Tx and Rx status | | CONTROL2 | 0x05 | 0x01 | Interrupt enable | | RESET | 0x09 | 0x00 | Interrupt status and device reset | | DIE_ID | 0x0A | 0x00 | Die name | | REVISION | 0x0B | 0x02 | Die revision | **Table 10. Command Register** | BIT NAME | LOCATION<br>(15 = MSB) | R/W | FUNCTION | | |----------|------------------------|-----|---------------------------------|--| | ADDR8 | 8 | W | Register address bit | | | ADDR9 | 9 | W | Register address bit | | | ADDR10 | 10 | W | Register address bit | | | ADDR11 | 11 | W | Register address bit | | | ADDR12 | 12 | W | Register address bit | | | ADDR13 | 13 | W | Register address bit | | | ADDR14 | 14 | W | Register address bit | | | R/W | 15 | W | Read/write: read = 1, write = 0 | | Table 11. Enable1 Register: Address 0x01 Default: 0x00 | Enable1 Registe | Enable1 Register <7:0> | | | | | | |-----------------|------------------------|---------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | BIT NAME | LOCATION<br>(0 = LSB) | DEFAULT | R/W | FUNCTION | | | | PA | 0 | 0 | R/W | This bit is used to enable/disable the PA Block. 0 = disabled, 1 = enabled. | | | | TX | 1 | 0 | R/W | This bit is used to enable/disable the Tx Block. 0 = disabled, 1 = enabled. | | | | RX | 2 | 0 | R/W | This bit is used to enable/disable the Rx Block. 0 = disabled, 1 = enabled. | | | | ERX | 3 | 0 | R/W | This bit is used to enable/disable the ERx Block. 0 = disabled, 1 = enabled. | | | | ETX | 4 | 0 | R/W | This bit is used to enable/disable the ETx Block. 0 = disabled, 1 = enabled. | | | | DAC | 5 | 0 | R/W | This bit is used to enable/disable the DAC Block. 0 = DAC disabled; switch is connected to Tx_PGA_IN pin. 1 = DAC enabled; switch is connected to DAC output. | | | | | 6 | 0 | | Reserved | | | | | 7 | 0 | | Reserved | | | # Table 12. Gain Select Register: Address 0x02 Default: 0x32 | Gain Select Reg | Gain Select Register <7:0> | | | | | | |-------------------|----------------------------|---------|-----|----------------------------------------------------------------------------------------------------------|--|--| | BIT NAME | LOCATION<br>(0 = LSB) | DEFAULT | R/W | FUNCTION | | | | RX1G-0,<br>RX1G-1 | 0, 1 | 0, 1 | R/W | This bit is used to set the gain of the Rx PGA1. 00 = 0.25 V/V 01 = 0.5 V/V 10 = 1 V/V 11 = 2 V/V | | | | RX2G-0,<br>RX2G-1 | 2, 3 | 0, 0 | R/W | This bit is used to set the gain of the Rx PGA2. 00 = 1 V/V 01 = 4 V/V 10 = 16 V/V 11 = 64 V/V | | | | TXG-0,<br>TXG-1 | 4, 5 | 1, 1 | R/W | This bit is used to set the gain of the Tx PGA. 00 = 0.25 V/V 01 = 0.5 V/V 10 = 0.707 V/V 11 = 1 V/V | | | | | 6 | 0 | | Reserved | | | | | 7 | 0 | | Reserved | | | # Table 13. Enable2 Register: Address 0x03 Default: 0x00 | Enable2 Registe | Enable2 Register <7:0> | | | | | | |-----------------|------------------------|---------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | BIT NAME | LOCATION<br>(0 = LSB) | DEFAULT | R/W | FUNCTION | | | | ZC | 0 | 0 | R/W | This bit is used to enable/disable the ZC Block. 0 = disabled, 1 = enabled. | | | | REF1 | 1 | 0 | R/W | This bit is used to enable/disable the REF1 Block. 0 = disabled, 1 = enabled. | | | | REF2 | 2 | 0 | R/W | This bit is used to enable/disable the REF2 Block. 0 = disabled, 1 = enabled. | | | | PA_OUT | 3 | 0 | R/W | This bit is used to enable/disable the PA output stage. When the PA output stage is enabled it functions normally with a low output impedance, capable of driving heavy loads. When the PA output stage is disabled it is placed into a high impedance state. 0 = disabled, 1 = enabled. | | | | | 4 | 0 | | Reserved | | | | | 5 | 0 | | Reserved | | | | | 6 | 0 | | Reserved | | | | | 7 | 0 | | Reserved | | | # Table 14. Control1 Register: Address 0x04 Default: 0x00 | Control1 Regist | Control1 Register <7:0> | | | | | | |-----------------|-------------------------|---------|-----|------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | BIT NAME | LOCATION<br>(0 = LSB) | DEFAULT | R/W | FUNCTION | | | | TX_CAL | 0 | 0 | R/W | This bit is used to enable/disable the TX calibration mode. 0 = disabled, 1 = enabled. | | | | RX_CAL | 1 | 0 | R/W | This bit is used to enable/disable the RX calibration mode. 0 = disabled, 1 = enabled. | | | | _ | 2 | 0 | _ | Reserved | | | | CA_CBCD | 3 | 0 | R/W | This bit is used to select the frequency response of the Tx Filter and Rx Filter. 0 = CENELEC A 1 = CENELEC B, C, D | | | | | 4 | 0 | | Reserved | | | | | 5 | 0 | | Reserved | | | | TX_FLAG | 6 | 0 | R | This bit is used to indicate the status of the Tx Block. 0 = Tx Block is not ready for transmission. 1 = Tx Block is ready for transmission. | | | | RX_FLAG | 7 | 0 | R | This bit is used to indicate the status of the Rx Block. 0 = Rx Block is not ready for reception. 1 = Rx Block is ready for reception. | | | # Table 15. Control2 Register: Address 0x05 Default: 0x01 | Control2 Registe | Control2 Register <7:0> | | | | | | |------------------|-------------------------|---------|-----|------------------------------------------------------------------------------------------------------|--|--| | BIT NAME | LOCATION<br>(0 = LSB) | DEFAULT | R/W | FUNCTION | | | | | 0 | 0 | | Reserved | | | | | 1 | 0 | | Reserved | | | | | 2 | 0 | | Reserved | | | | | 3 | 0 | | Reserved | | | | | 4 | 0 | | Reserved | | | | T_FLAG_EN | 5 | 0 | R/W | This bit is used to enable/disable the T_flag bit in the RESET Register. 0 = disabled, 1 = enabled. | | | | I_FLAG_EN | 6 | 0 | R/W | This bit is used to enable/disable the I_flag bit in the RESET Register. 0 = disabled, 1 = enabled. | | | | | 7 | X | | Reserved | | | # Table 16. RESET Register: Address 0x09 Default: 0x00 | Reset Register | Reset Register <7:0> | | | | | | |------------------------------------|-----------------------|---------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | BIT NAME | LOCATION<br>(0 = LSB) | DEFAULT | R/W | FUNCTION | | | | | 0 | 0 | | Reserved | | | | | 1 | 0 | | Reserved | | | | SOFTRST0,<br>SOFTRST1,<br>SOFTRST2 | 2, 3, 4 | 0, 0, 0 | W | These bits are used to perform a software reset of the ENABLE1, ENABLE2, CONTROL2, CONTROL3, and GAIN SELECT registers. Writing '101' to these registers performs a software reset. | | | | T_FLAG | 5 | 0 | R/W | This bit is used to indicate the status of a PA thermal overload. 0 = On read, indicates that no thermal overload has occurred since the last reset. 0 = On write, resets this bit. 1 = On read, indicates that a thermal overload has occurred since the last reset. Remains latched until reset. | | | | I_FLAG | 6 | 0 | R/W | This bit is used to indicate the status of a PA output current overload. 0 = On read indicates that no current overload has occurred since the last reset. 0 = On write, resets this bit. 1 = On read indicates that a current overload has occurred since the last reset. Remains latched until reset. | | | | | 7 | 0 | | Reserved | | | # Table 17. DieID Register: Address 0x0A Default: 0x00 | ieID Register <7: | eID Register <7:0> | | | | | | | |-------------------|-----------------------|---------|-----|------------------------------------|--|--|--| | BIT NAME | LOCATION<br>(0 = LSB) | DEFAULT | R/W | FUNCTION | | | | | DIE ID<0> | 0 | 0 | R | The Die ID register is hard-wired. | | | | | DIE ID<1> | 1 | 0 | R | The Die ID register is hard-wired. | | | | | DIE ID<2> | 2 | 0 | R | The Die ID register is hard-wired. | | | | | DIE ID<3> | 3 | 0 | R | The Die ID register is hard-wired. | | | | | DIE ID<4> | 4 | 0 | R | The Die ID register is hard-wired. | | | | | DIE ID<5> | 5 | 0 | R | The Die ID register is hard-wired. | | | | | DIE ID<6> | 6 | 0 | R | The Die ID register is hard-wired. | | | | | DIE ID<7> | 7 | 0 | R | The Die ID register is hard-wired. | | | | # Table 18. Revision Register: Address 0x0B Default: 0x02 | Revision Register <7:0> | | | | | | | |-------------------------|-----------------------|---------|-----|--------------------------------------|--|--| | BIT NAME | LOCATION<br>(0 = LSB) | DEFAULT | R/W | FUNCTION | | | | REVISION ID<0> | 0 | 0 | R | The revision register is hard-wired. | | | | REVISION ID<1> | 1 | 1 | R | The revision register is hard-wired. | | | | REVISION ID<2> | 2 | 0 | R | The revision register is hard-wired. | | | | REVISION ID<3> | 3 | 0 | R | The revision register is hard-wired. | | | | REVISION ID<4> | 4 | 0 | R | The revision register is hard-wired. | | | | REVISION ID<5> | 5 | 0 | R | The revision register is hard-wired. | | | | REVISION ID<6> | 6 | 0 | R | The revision register is hard-wired. | | | | REVISION ID<7> | 7 | 0 | R | The revision register is hard-wired. | | | # 10 Application and Implementation #### NOTE Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. # 10.1 Application Information The AFE031 is an integrated powerline communication analog front-end (AFE) device built from a variety of functional blocks that work in conjunction with a microcontroller. The AFE031 provides the interface between the microcontroller and a line coupling circuit. The AFE031 delivers high performance and is designed to work with a minimum number of external components. Consisting of a variety of functional and configurable blocks, the AFE031 simplifies design efforts and reduces the time to market of many applications. The AFE031 includes three primary functional blocks: - Power Amplifier (PA) - Transmitter (Tx) - Receiver (Rx) The AFE031 also consists of other support circuitry blocks that provide zero crossing detection, an additional two-wire communications channel, and power-saving biasing blocks (see the ). All of these functional blocks are digitally controlled by the microcontroller through the serial interface (SPI). Figure 47 shows a typical powerline communications application system diagram. Table 19 is a complete list of the sections within the AFE031. Copyright © 2017, Texas Instruments Incorporated Figure 47. Typical Powerline Communications System Diagram ### **Table 19. Block Descriptions** | BLOCK | DESCRIPTION | |-------|------------------------------------------------------------------------------------------| | PA | The PA block includes the power amplifier and associated pedestal biasing circuitry | | Tx | The Tx block includes the Tx_Filter and the Tx_PGA | | Rx | The Rx block includes the Rx PGA1, the Rx Filter, and the Rx PGA2 | | ERx | The ER block includes the two-wire receiver | | ETx | The ER block includes the two-wire transmitter | | DAC | The DAC block includes a digital-to-analog converter | | ZC | The ZC block includes both zero crossing detectors | | REF1 | The REF1 block includes the internal bias generator for the PA block | | REF2 | The REF2 block includes the internal bias generators for the Tx, Rx, ERx, and ETx blocks | # 10.2 Typical Application Figure 48 shows the AFE031 configured in a typical PLC analog front-end application. The schematic shows the connections to the microprocessor and ac line. The values of the passive components in Figure 48 are suitable for a single-phase powerline communications application in the CENELEC A band, connected to a 120-VAC or 240-VAC, 50-Hz or 60-Hz ac line. Copyright © 2017, Texas Instruments Incorporated - (1) Recommended values for C1 and C2: - 1. C1: - CENELEC A: 680 pF - CENELEC B, C, D: 270 pF - 2. C2: - CENELEC A: 680 pF - CENELEC B, C, D: 560 pF Figure 48. Typical Powerline Communications Modem Application #### 10.2.1 Detailed Design Procedure ### 10.2.1.1 Line-Coupling Circuit The line-coupling circuit is one of the most critical circuits in a powerline modem. The line-coupling circuit has two primary functions: first, to block the low-frequency signal of the mains (commonly 50 Hz or 60 Hz) from damaging the low-voltage modem circuitry; second, to couple the modem signal to and from the ac mains. A typical line-coupling circuit is shown in Figure 49. Figure 49. Simplified Line Coupling Circuit For additional information on line-coupling interfaces with the AFE031, refer to Application Report SBOA130, *Analog Front-End Design for a Narrowband Power-Line Communications Modem Using the AFE031*, available for download at www.ti.com. #### 10.2.1.2 Circuit Protection Powerline communications are often located in operating environments that are harsh for electrical components connected to the ac line. Noise or surges from electrical anomalies such as lightning, capacitor bank switching, inductive switching, or other grid fault conditions can damage high-performance integrated circuits if they are not properly protected. The AFE031 can survive even the harshest conditions if several recommendations are followed. First, dissipate as much of the electrical disturbance before it reaches the AFE031 with a multi-layer approach using metal-oxide varistors (MOVs), transient voltage suppression diodes (TVSs), Schottky diodes, and a Zener diode. Figure 50 shows the recommended strategy for transient overvoltage protection. Figure 50. Transient Overvoltage Protection for AFE031 Note that the high-voltage coupling capacitor must be able to withstand pulses up to the clamping protection provided by the MOV. A metalized polypropylene capacitor, such as the 474MKP275KA from Illinois Capacitor, Inc., is rated for 50 Hz to 60 Hz, 250 VAC to 310 VAC, and can withstand 24 impulses of 2.5 kV. Table 20 lists several recommended transient protection components. Table 20. Recommended Transient Protection Devices | | 120 VAC, 60 Hz | | | | | | | | | | |-----------|------------------------------|------------------------------------------------------------------------|-----------------------------|--|--|--|--|--|--|--| | COMPONENT | DESCRIPTION | MANUFACTURER | MFR PART NO (OR EQUIVALENT) | | | | | | | | | D1 | Zener diode | Diodes, Inc. | 1SMB59xxB <sup>(1)</sup> | | | | | | | | | D2, D3 | Schottky diode | Schottky diode Diodes, Inc. 1N581 | | | | | | | | | | TVS | Transient voltage suppressor | sient voltage suppressor Diodec Semiconductor P6SMBJxxC <sup>(2)</sup> | | | | | | | | | | MOV | Varistor | LittleFuse | TMOV20RP140E | | | | | | | | | HV Cap | High-voltage capacitor | Illinois Capacitor, Inc | 474MKP275KA <sup>(3)</sup> | | | | | | | | | | 240 VAC, 50 Hz | | | | | | | | | | | COMPONENT | DESCRIPTION | MANUFACTURER | MFR PART NO (OR EQUIVALENT) | | | | | | | | | D1 | Zener diode | Diodes, Inc. | 1SMB59xxB <sup>(1)</sup> | | | | | | | | | D2, D3 | Schottky diode | Diodes, Inc. | 1N5819HW | | | | | | | | | TVS | Transient voltage suppressor | Diodec Semiconductor | P6SMBJxxC <sup>(2)</sup> | | | | | | | | | MOV | Varistor | LittleFuse | TMOV20RP300E | | | | | | | | | HV Cap | High-voltage capacitor | Illinois Capacitor, Inc | 474MKP275KA <sup>(3)</sup> | | | | | | | | <sup>1)</sup> Select the Zener breakdown voltage at the lowest available rating beyond the normal power-supply operating range. #### 10.2.1.3 Thermal Considerations In a typical powerline communications application, the AFE031 dissipates 2 W of power when transmitting into the low impedance of the ac line. This amount of power dissipation can increase the junction temperature, which in turn can lead to a thermal overload that results in signal transmission interruptions if the proper thermal design of the PCB has not been performed. Proper management of heat flow from the AFE031 as well as good PCB design and construction are required to ensure proper device temperature, maximize performance, and extend device operating life. The AFE031 is assembled into a $7\text{-mm}^2$ x $7\text{-mm}^2$ , 48-lead, QFN package. As Figure 51 shows, this QFN package has a large area exposed thermal pad on the underside that is used to conduct heat away from the AFE031 and into the underlying PCB. Figure 51. QFN Package with Large Area Exposed Thermal Pad <sup>(2)</sup> Select the TVS breakdown voltage at or slightly greater than (0.5 • PA\_V<sub>S</sub>). <sup>(3)</sup> A common value for the high-voltage capacitor is 470 nF. Other values may be substituted depending on the requirements of the application. Note that when making a substitution, it is important in terms of reliability that the capacitor be selected from the same famility or equivalent family of capacitors rated to withstand high-voltage surges. Some heat is conducted from the silicon die surface through the plastic packaging material and is transferred into the ambient environment. Because plastic is a relatively poor conductor of heat, however, this route is not the primary thermal path for heat flow. Heat also flows across the silicon die surface to the bond pads, through the wire bonds, into the package leads, and finally into the top layer of the PCB. While both of these paths for heat flow are important, the majority (nearly 80%) of the heat flows downward, through the silicon die, into the thermally-conductive die attach epoxy, and into the exposed thermal pad on the underside of the package (see Figure 52). Minimizing the thermal resistance of this downward path to the ambient environment maximizes the life and performance of the device. Figure 52. Heat Flow in the QFN Package The exposed thermal pad must be soldered to the PCB thermal pad. The thermal pad on the PCB should be the same size as the exposed thermal pad on the underside of the QFN package. Refer to Application Report, *QFN/SON PCB Attachment*, literature number SLUA271A, for recommendations on attaching the thermal pad to the PCB. Figure 53 illustrates the direction of heat spreading into the PCB from the device. Figure 53. Heat Spreading into PCB The heat spreading into the PCB is maximized if the thermal path is uninterrupted. Best results are achieved if the heat-spreading surfaces are filled with copper to the greatest extent possible, maximizing the percent area covered on each layer. As an example, a thermally robust, multilayer PCB design may consist of four layers with copper (Cu) coverage of 60% in the top layer, 85% and 90% in the inner layers, respectively, and 95% on the bottom layer. Increasing the number of layers in the PCB, using thicker copper, and increasing the PCB area are all factors that improve the spread of heat. Figure 54 through Figure 56, respectively, show thermal resistance performance as a function of each of these factors. For additional information on thermal PCB design using exposed thermal pad packages, refer to Application Report *Analog Front-End Design for a Narrowband Power-Line Communications Modem Using the AFE031* and Application Report *PowerPAD<sup>TM</sup> Thermally-Enhanced Package*; both documents available for download at www.ti.com). ### 11 器件和文档支持 ### 11.1 器件支持 #### 11.1.1 第三方产品免责声明 TI 发布的与第三方产品或服务有关的信息,不能构成与此类产品或服务或保修的适用性有关的认可,不能构成此类产品或服务单独或与任何 TI 产品或服务一起的表示或认可。 #### 11.1.2 开发支持 ### 11.1.2.1 电力线通信开发者套件 PLC 开发者套件 (TMDSPLCKIT-V3) 可在 www.ti.com/plc 上订购。此套件提供了完整的硬件和软件解决方案,可为各种 应用提供灵活、高效和可靠的网络功能。借助独特的模块化硬件架构和灵活的软件框架,TI 的 PLC 解决方案是唯一一种基于 PLC 且能够通过单一平台支持多协议标准和模块方案的技术。此技术使设计人员能够利用整个全球市场的产品线。该平台的灵活性还使开发人员能够优化特定环境工作条件下的硬件和软件性能,同时可简化端到端产品设计。基于 TI 的强大 C2000™微控制器架构和 AFE031,开发人员可以选择正确的处理能力和外设组合将电力线通信添加到现有设计中或借助 PLC 通信实施完整应用。 借助 C2000 电力线调制解调器开发者套件,可以轻松开发基于软件的 PLC 调制解调器。该套件包含两个基于 C2000 TMS320F28069 controlCARD 和 AFE031 的 PLC 调制解调器。附带的 PLC 套件软件支持多种通信技术,包括 OFDM (PRIME/G3 和 FlexOFDM) 和 SFSK。该套件还包含板载 USB JTAG 仿真和 Code Composer Studio。 #### 11.1.2.2 TINA-TI™ (免费软件下载) TINA™是一款简单、功能强大且易于使用的电路仿真程序,此程序基于 SPICE 引擎。 TINA-TI™ 是 TINA 软件的一款免费全功能版本,除了一系列无源和有源模型外,此版本软件还预先载入了一个宏模型库。 TINA-TI 提供所有传统的 SPICE 直流、瞬态和频域分析以及其他设计功能。 TINA-TI 可通过模拟电子实验室设计中心免费下载,该软件提供了丰富的后处理能力,允许用户以各种方式设置结果的格式。虚拟仪器提供选择输入波形和探测电路节点、电压以及波形的功能,从而构建一个动态的快速入门工具。 注 这些文件需要安装 TINA 软件(由 DesignSoft™提供)或者 TINA-TI 软件。请从 TINA-TI 文件夹 中下载免费的 TINA-TI 软件。 ### 11.1.2.3 TI 高精度设计 TI 高精度设计的模拟设计方案是由 TI 公司高精度模拟实验室设计 应用 专家创建的模拟解决方案,提供了许多实用电路的工作原理、组件选择、仿真、完整印刷电路板 (PCB) 电路原理图和布局布线、物料清单以及性能测量结果。 欲获取 TI 高精度设计,请访问 http://www.ti.com.cn/ww/analog/precision-designs/。 ## 11.1.2.4 WEBENCH<sup>®</sup>滤波器设计器 WEBENCH® 滤波器设计器是一款简单、功能强大且便于使用的有源滤波器设计程序。借助 WEBENCH 滤波器设计器,用户可使用精选 TI 运算放大器和 TI 供应商合作伙伴提供的无源组件来构建最佳滤波器设计方案。 WEBENCH® 设计中心以基于网络的工具形式提供 WEBENCH® 滤波器设计器。用户通过该工具可在数分钟内完成多级有源滤波器解决方案的设计、优化和仿真。 ### 11.2 文档支持 ### 11.2.1 相关文档 如需相关文档,请参阅以下应用报告和出版物(在 www.ti.com.cn 上提供下载): - 《采用 AFE031 且适用于窄带电力线通信调制解调器的 AFE 设计》 - 《双节点、电力线通信系统的 TINA 仿真原理图》 - 《PowerPAD™ 散热增强型封装》 - 《数据集中器中的微控制器》 - 《信号》电子版:有关运算放大器设计主题的博客文章汇编 #### 11.3 接收文档更新通知 要接收文档更新通知,请导航至 Tl.com.cn 上的器件产品文件夹。单击右上角的*通知我* 进行注册,即可每周接收产 品信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。 #### 11.4 社区资源 The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. TI E2E™ Online Community T's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers. Design Support TI's Design Support Quickly find helpful E2E forums along with design support tools and contact information for technical support. ### 11.5 商标 PowerPAD, C2000, TINA-TI, E2E are trademarks of Texas Instruments. WEBENCH is a registered trademark of Texas Instruments. TINA, DesignSoft are trademarks of DesignSoft, Inc. SPI is a trademark of Motorola, Inc. All other trademarks are the property of their respective owners. #### 11.6 静电放电警告 ESD 可能会损坏该集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理措施和安装程序,可 能会损坏集成电路。 ▲ SSD 的损坏小至导致微小的性能降级,大至整个器件故障。 精密的集成电路可能更容易受到损坏,这是因为非常细微的参数更改都可 能会导致器件与其发布的规格不相符。 ### 11.7 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. ## 12 机械、封装和可订购信息 以下页面包含机械、封装和可订购信息。这些信息是指定器件的最新可用数据。数据如有变更,恕不另行通知,且 不会对此文档进行修订。如需获取此数据表的浏览器版本,请查阅左侧的导航栏。 # PACKAGE OPTION ADDENDUM 11-Dec-2020 #### PACKAGING INFORMATION www.ti.com | Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|------------|--------------|--------------------|------|----------------|--------------|--------------------------------------|---------------------|--------------|-------------------------|---------| | AFE031AIRGZR | ACTIVE | VQFN | RGZ | 48 | 2500 | RoHS & Green | NIPDAU NIPDAUAG | Level-3-260C-168 HR | -40 to 125 | AFE031AI | Samples | | AFE031AIRGZT | ACTIVE | VQFN | RGZ | 48 | 250 | RoHS & Green | NIPDAU NIPDAUAG | Level-3-260C-168 HR | -40 to 125 | AFE031AI | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. 11-Dec-2020 # **PACKAGE MATERIALS INFORMATION** www.ti.com 9-Jun-2023 ## TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | AFE031AIRGZR | VQFN | RGZ | 48 | 2500 | 330.0 | 16.4 | 7.3 | 7.3 | 1.1 | 12.0 | 16.0 | Q2 | | AFE031AIRGZT | VQFN | RGZ | 48 | 250 | 180.0 | 16.4 | 7.3 | 7.3 | 1.1 | 12.0 | 16.0 | Q2 | **PACKAGE MATERIALS INFORMATION** www.ti.com 9-Jun-2023 ## \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |--------------|--------------|-----------------|------|------|-------------|------------|-------------| | AFE031AIRGZR | VQFN | RGZ | 48 | 2500 | 367.0 | 367.0 | 38.0 | | AFE031AIRGZT | VQFN | RGZ | 48 | 250 | 210.0 | 185.0 | 35.0 | 7 x 7, 0.5 mm pitch PLASTIC QUADFLAT PACK- NO LEAD Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details. 4224671/A PLASTIC QUAD FLATPACK - NO LEAD ### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. - 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance. PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. # 重要声明和免责声明 TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。 这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。 这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。 TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 TI 反对并拒绝您可能提出的任何其他或不同的条款。 邮寄地址: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023,德州仪器 (TI) 公司