TPS65132 ZHCSCH4H -JUNE 2013-REVISED NOVEMBER 2016 # TPS65132 单电感器 - 双输出电源 # 1 特性 - 输入电压范围: 2.5V 至 5.5V - V<sub>POS</sub> 升压转换器: 由 4V 转换为 6V(步长为 0.1V) - V<sub>NEG</sub> 反相降压-升压转换器: 由 -6V 转换为 -4V(步长为 0.1V) - 最大输出电流: 80mA 或 150mA - 出色的综合效率 - $> 85\% (I_{OUT} > 10mA)$ - $> 90\% (I_{OUT} > 40 \text{ mA})$ - 性能优异 - 出色的瞬态响应 - 在整个温度范围内保持 1% 的输出电压精度 - I<sup>2</sup>C 接口 - 可编程上电/掉电 序列选项 - 灵活的输出电压编程 - 可编程有源输出放电 - > 1000x 的可编程非易失性存储器 - 欠压锁定和过热保护 - 两种封装选项 - 15 焊球芯片尺寸封装 (CSP) - 20 引脚四方扁平无引线 (QFN) 封装 # 2 应用范围 - 小型、中型双极液晶显示屏 (LCD) - 智能手机、平板电脑 - 摄像头、全球定位系统 (GPS) - 家庭自动化、销售点 - 可穿戴设备(智能手表、活动追踪器) - 通用分离轨电源 - 差分音频、耳机放大器 - 仪表、运算放大器、比较器 - 数模转换器/模数转换器 (DAC/ADC) # 3 说明 TPS65132 系列设计用于支持正/负驱动 应用。该器件的两路输出均采用单电感方案,为用户提供尺寸最小的解决方案,在简化物料清单的同时保持高效。该器件可在低噪声条件下提供最佳线路和负载调节能力。凭借2.5V 至5.5V 的输入电压范围,该器件针对由单节电池(锂离子电池、锂镍电池和锂聚合物电池)供电的产品以及固定电压为3.3V 和5V 的电源轨进行了优化。TPS656132 系列器件提供80mA 和150mA 输出电流选项,可通过编程设定为40mA。提供CSP和QFN两种封装选项。 器件信息の | 器件型号 | 封装 | 封装尺寸 (标称值) | |-------------------------|------------|-----------------| | TPS65132<br>-B、-L、-T、-S | DSBGA (15) | 2.11mm × 1.51mm | | TPS65132W | WQFN (20) | 4.00mm × 3.00mm | (1) 如需了解所有可用封装,请见数据表末尾的可订购产品附录。 #### 典型应用 # 效率与输出电流间的关系 AA. | 1 | 特性 1 | | 8.4 Device Functional Modes | 16 | |---|----------------------------------------------------------------------|----|--------------------------------|------------| | 2 | 应用范围 1 | | 8.5 Programming | | | 3 | | | 8.6 Register Maps | | | 4 | 修订历史记录 | 9 | Application and Implementation | 26 | | 5 | Device Comparison Table 4 | | 9.1 Application Information | 26 | | 6 | Pin Configuration and Functions | | 9.2 Typical Applications | 26 | | 7 | Specifications8 | 10 | Power Supply Recommendations | <b>5</b> 3 | | • | 7.1 Absolute Maximum Ratings | 11 | Layout | <u>5</u> 4 | | | 7.2 ESD Ratings 8 | | 11.1 Layout Guidelines | 54 | | | 7.3 Recommended Operating Conditions | | 11.2 Layout Example | 54 | | | 7.4 Thermal Information | 12 | 器件和文档支持 | 55 | | | 7.5 Electrical Characteristics | | 12.1 器件支持 | 55 | | | 7.6 I <sup>2</sup> C Interface Timing Requirements / Characteristics | | 12.2 接收文档更新通知 | 55 | | | 10 | | 12.3 社区资源 | 55 | | | 7.7 Typical Characteristics11 | | 12.4 商标 | 55 | | 8 | Detailed Description 12 | | 12.5 静电放电警告 | 55 | | | 8.1 Overview 12 | | 12.6 Glossary | | | | 8.2 Functional Block Diagram 12 | 13 | 机械、封装和可订购信息 | <u>5</u> 6 | | | 8.3 Feature Description 12 | | 13.1 CSP 封装概要 | 56 | | | | | | | # 4 修订历史记录 注: 之前版本的页码可能与当前版本有所不同。 | Changes from Revision G (August 2015) to Revision H | Page | |------------------------------------------------------------------------------------|------| | 己删除 TPS65132S 中的产品预览 | 1 | | Changed Device Comparison Table | 4 | | Added description of clock stretching | 17 | | Deleted detailed I <sup>2</sup> C interface description | 17 | | Added that the DLYx Register is only valid for TPS65132Sx versions. | 22 | | Changed Table 6 | 23 | | Changes from Revision F (June 2015) to Revision G | Page | | Changed scope figures for Boost Converter switching. | 13 | | Changes from Revision E (November 2014) to Revision F | Page | | Added TPS65132L1 device to Device Comparison table | 4 | | Added TPS65132T6 device to the Device Comparison Table | 4 | | • Separated LOGIC SCL, SDA spec MIN/MAX from LOGIC EN, ENN, ENP, SYNC spec MIN/MAX | 9 | | Changed DAC Registers section for clarity | 19 | | Added High-current Applications (≤ 150 mA) section | 44 | | Changes from Revision D (October 2014) to Revision E | Page | | Added TPS65132L0 device to Device Comparison table | 4 | | Cł | nanges from Revision C (July 2014) to Revision D | Page | |----------|-------------------------------------------------------------------------------------------------------------|------| | • | 己将器件信息表中的封装类型更改为符合行业标准的标识符 | 1 | | Cł | nanges from Revision B (May 2014) to Revision C | Page | | • | Added note to Device Comparison Table | | | • | Added reference to Power-Down And Discharge (LDO) and Power-Down And Discharge (CPN) | 12 | | • | Added Table 1 and various references to it | 14 | | • | Added "Power-Down And Discharge (CPN) shows the V <sub>NEG</sub> discharge behavior of each device variant" | 16 | | • | Added Table 2 and various references to it | | | <u>.</u> | Added note to Figure 18 | 23 | | Cł | nanges from Revision A (August 2013) to Revision B | Page | | • | 己将格式更改为全新的数据表标准 | 1 | | • | 已添加 新封装选项 (QFN) 至器件信息表 | | | • | Added new package option (QFN) to Pin Configurations section | 7 | | • | Added the ESD Ratings table | 8 | | Cł | nanges from Original (June 2013) to Revision A | Page | | • | Added TPS65132Bx devices to the Device Comparison table | 4 | # 5 Device Comparison Table | PART NUMBER <sup>(1)</sup> | PRE-<br>PROGRAMMED<br>OUTPUT<br>VOLTAGES | I <sub>OUT_MAX</sub> | PRE-<br>PROGRAMMED<br>I <sub>OUT</sub> | PRE-<br>PROGRAMMED<br>ACTIVE<br>DISCHARGE <sup>(2)</sup> | STARTUP<br>TIME<br>VPOS / VNEG | I <sub>SD</sub> | PACKAGE | | |----------------------------|---------------------------------------------------------|----------------------|----------------------------------------|----------------------------------------------------------|--------------------------------|-----------------|---------|--| | TPS65132A | $V_{POS} = 5.4 \text{ V}$<br>$V_{NEG} = -5.4 \text{ V}$ | 80 mA | 40 mA | V <sub>POS</sub> / V <sub>NEG</sub> | FAST | 30 µA | CSP | | | TPS65132A0 | $V_{POS} = 5.0 \text{ V}$<br>$V_{NEG} = -5.0 \text{ V}$ | 00 IIIA | 40 IIIA | V POS / VNEG | TAST | 30 μΑ | CSF | | | TPS65132B | $V_{POS} = 5.4 \text{ V}$<br>$V_{NEG} = -5.4 \text{ V}$ | | | | | | | | | TPS65132B0 | $V_{POS} = 5.0 \text{ V}$<br>$V_{NEG} = -5.0 \text{ V}$ | 80 mA | 40 mA | V <sub>POS</sub> / V <sub>NEG</sub> | FAST | 130 nA | CSP | | | TPS65132B5 | $V_{POS} = 5.5 \text{ V}$<br>$V_{NEG} = -5.5 \text{ V}$ | | | | | | | | | TPS65132B2 | $V_{POS} = 5.2 \text{ V}$<br>$V_{NEG} = -5.2 \text{ V}$ | | | | | | | | | TPS65132L | $V_{POS} = 5.4 \text{ V}$<br>$V_{NEG} = -5.4 \text{ V}$ | 80 mA | 40 mA | V <sub>POS</sub> / V <sub>NEG</sub> | SLOW | 130 nA | CSP | | | TPS65132L0 | $V_{POS} = 5.0 \text{ V}$<br>$V_{NEG} = -5.0 \text{ V}$ | | | | | | | | | TPS65132L1 <sup>(4)</sup> | $V_{POS} = 5.1 \text{ V}$<br>$V_{NEG} = -5.1 \text{ V}$ | 80 mA | 40 mA | V <sub>POS</sub> / V <sub>NEG</sub> | SLOW | 130 nA | CSP | | | TPS65132T6 | $V_{POS} = 5.6 \text{ V}$<br>$V_{NEG} = -5.6 \text{ V}$ | 80 mA | 80 mA | V <sub>POS</sub> / V <sub>NEG</sub> | SLOW | 130 nA | CSP | | | TPS65132S | $V_{POS} = 5.4 \text{ V}$<br>$V_{NEG} = -5.4 \text{ V}$ | 150 mA | 80 mA | V <sub>POS</sub> / V <sub>NEG</sub> | SLOW | 130 nA | CSP | | | TPS65132W | $V_{POS} = 5.4 \text{ V}$<br>$V_{NEG} = -5.4 \text{ V}$ | 80 mA | 80 mA | V <sub>POS</sub> / V <sub>NEG</sub> | SLOW | 130 nA | QFN | | <sup>(1)</sup> For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI website at www.ti.com <sup>(2)</sup> See Power-Down And Discharge (LDO) and Power-Down And Discharge (CPN) for a detailed description of how each device variant implements the active discharge function. <sup>(3)</sup> Please refer to Power-Up And Soft-Start (LDO) and Power-Up And Soft-Start (CPN) for more details. <sup>(4)</sup> Product preview. OUTP REG CFLY1 PGND CFLY2 3 # 6 Pin Configuration and Functions YFF Package 15 Bumps (top view) (bottom view) TPS65132Ax / Bx / Lx / Tx TPS65132Ax / Bx / Lx / Tx PGND Ε Ε PGND OUTP REG D SW D SW AGND SDA VIN С С ENP **PGND** SCL ENP В В OUTN ENN Α Α ENN 3 2 1 1 # (top view) TPS65132Sx # (bottom view) TPS65132Sx REG AGND SDA SCL OUTN 2 # **Pin Functions** | | PIN | | I/O | DESCRIPTION | | |-------|----------------|----|-----|-------------------------------------------------------------------------|--| | NAME | Ax, Bx, Lx, Tx | Sx | 1/0 | DESCRIPTION | | | AGND | D2 | D2 | _ | Analog ground | | | CFLY1 | C3 | C3 | I/O | Negative charge pump flying capacitor pin | | | CFLY2 | А3 | А3 | I/O | Negative charge pump flying capacitor pin | | | EN | _ | B1 | | Enable pin (sequence programmed) | | | ENN | A1 | _ | ı | Enable pin for V <sub>NEG</sub> rail | | | ENP | B1 | B1 | ı | Enable pin for V <sub>POS</sub> rail | | | OUTP | E3 | E3 | 0 | Output pin of the LDO (V <sub>POS</sub> ) | | | OUTN | A2 | A2 | 0 | Output pin of the negative charge pump (V <sub>NEG</sub> ) | | | DCND | В3 | В3 | | Davier ground | | | PGND | E1 | E1 | _ | Power ground | | | DEC | D3 | D3 | 1/0 | Danet and control activity air | | | REG | E2 | E2 | I/O | Boost converter output pin | | | SCL | B2 | B2 | I/O | I <sup>2</sup> C interface clock signal pin | | | SDA | C2 | C2 | I/O | I <sup>2</sup> C interface data signal pin | | | SW | D1 | D1 | I/O | Switch pin of the boost converter | | | SYNC | _ | A1 | I | Synchronization pin. 150 mA current enabled if this pin is pulled HIGH. | | | VIN | C1 | C1 | ı | Input voltage supply pin | | SDA SCL #### **Pin Functions** | | PIN | 1/0 | DESCRIPTION | | |-------|-----|-----|------------------------------------------------------------|--| | NAME | Wx | 1/0 | DESCRIPTION | | | AGND | 3 | | Analog ground | | | AGND | 17 | | Analog ground | | | CFLY1 | 13 | I/O | Negative charge pump flying capacitor pin | | | CFLY2 | 10 | I/O | Negative charge pump flying capacitor pin | | | ENN | 6 | I | Enable pin for V <sub>NEG</sub> rail | | | ENP | 5 | I | Enable pin for V <sub>POS</sub> rail | | | OUTP | 16 | 0 | Output his of the LDO (\(\lambda\) | | | OUTP | 15 | O | Output pin of the LDO (V <sub>POS</sub> ) | | | OUTN | 9 | 0 | Output pin of the negative charge pump (V <sub>NEG</sub> ) | | | | 1 | | | | | PGND | 2 | | Power ground | | | FUND | 11 | | Fower ground | | | | 12 | | | | | REG | 14 | 1/0 | Rooct converter output nin | | | REG | 18 | 1/0 | Boost converter output pin | | | SCL | 8 | I/O | I <sup>2</sup> C interface clock signal pin | | | SDA | 7 | I/O | I <sup>2</sup> C interface data signal pin | | | SW | 19 | 1/0 | Switch him of the heart convertor | | | 344 | 20 | 1/0 | Switch pin of the boost converter | | | VIN | 4 | 1 | Input voltage supply pin | | # 7 Specifications # 7.1 Absolute Maximum Ratings(1)(2) over operating free-air temperature range (unless otherwise noted) | | | VAI | _UE | UNIT | |------------------------------------------------|---------------------------------------------------------|-----------------|---------------|------| | | | MIN MAX | | ONIT | | Voltage range | CFLY1, EN, ENN, ENP, OUTP, REG, SCL, SDA, SW, SYNC, VIN | -0.3 | 7 | V | | | CFLY2, OUTN | -7 | 0.3 | V | | Continuous total power dissipation | | See Therma | I Information | | | Operating junction temperature, T <sub>J</sub> | | -40 | 150 | °C | | Operating ambient temperature, T <sub>A</sub> | | -40 | 85 | °C | | Storage temperature, | $T_{stg}$ | <del>-</del> 65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute—maximum—rated conditions for extended periods may affect device reliability. # 7.2 ESD Ratings | | | VALUE | UNIT | |------------------|-----------------------------------------------------------------------------------------|-------|------| | | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins (1) | ±2000 | V | | V <sub>ESD</sub> | Charged device model (CDM) per JEDEC specification JESD22-C101, all pins <sup>(2)</sup> | ±500 | V | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. # 7.3 Recommended Operating Conditions | | | MIN | TYP MAX | UNIT | |----------------------------------------------------------|-------------------------------------|-----|---------|------| | V <sub>IN</sub> | Input voltage range | 2.5 | 5.5 | V | | L | Inductor <sup>(1)</sup> | 2.2 | 4.7 | μΗ | | C <sub>IN</sub> | Input capacitor <sup>(1)(2)</sup> | 4.7 | | μF | | C <sub>FLY</sub> | Flying capacitor <sup>(1)(2)</sup> | 2.2 | | μF | | C <sub>OUTP</sub> , C <sub>OUTN</sub> , C <sub>REG</sub> | Output capacitors <sup>(1)(2)</sup> | 4.7 | | μF | | T <sub>A</sub> | Operating ambient temperature | -40 | 85 | °C | | T <sub>J</sub> | Operating junction temperature | -40 | 125 | °C | <sup>(1)</sup> Please see *Detailed Description* section for further information. #### 7.4 Thermal Information | | | TPS65132 | TPS65132 | | |--------------------|----------------------------------------------|------------|-----------|------| | | THERMAL METRIC(1) | YFF | RVC | UNIT | | | | (15) BALLS | (20) PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 76.5 | 39.0 | °C/W | | $R_{\theta JCtop}$ | Junction-to-case (top) thermal resistance | 0.2 | 42.7 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 44 | 13.6 | °C/W | | ΨЈТ | Junction-to-top characterization parameter | 1.6 | 0.6 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 43.4 | 13.6 | °C/W | | $R_{\theta JCbot}$ | Junction-to-case (bottom) thermal resistance | N/A | 3.8 | °C/W | For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953. <sup>(2)</sup> All voltage values are with respect to ground. <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. <sup>(2)</sup> X7R (or better dielectric material) is recommended. # 7.5 Electrical Characteristics $V_{IN}$ = 3.7 V, EN = ENN = ENP = $V_{IN}$ , $V_{POS}$ = 5.4 V, $V_{NEG}$ = -5.4 V, $T_A$ = -40°C to 85°C; typical values are at $T_A$ = 25°C (unless otherwise noted). | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------|------------------------------------------|------------------------------------------------------------|------|------|------|------| | SUPPLY C | URRENT | | | | | | | V <sub>IN</sub> | Input voltage range | | 2.5 | | 5.5 | V | | ., | | V <sub>IN</sub> rising | 2.3 | | 2.5 | | | $V_{UVLO}$ | Undervoltage lockout threshold | V <sub>IN</sub> falling | 2.1 | | 2.3 | V | | IQ | Quiescent current | | | 0.54 | | mA | | | Thermal shutdown | | | 140 | | °C | | | Thermal shutdown hysteresis | | | 5 | | °C | | LOGIC EN | , ENN, ENP, SYNC | | | | | | | V <sub>IH</sub> | High level input voltage | V 05.VV 55.V | 1.1 | | | | | V <sub>IL</sub> | Low level input voltage | $V_{IN} = 2.5 \text{ V to } 5.5 \text{ V}$ | | | 0.4 | V | | R <sub>EN</sub> | Pulldown resistors | | | 200 | | kΩ | | LOGIC SC | L, SDA | | | | | | | V <sub>IH</sub> | High level input voltage | V 05.VV 55.V | 1.1 | | | | | V <sub>IL</sub> | Low level input voltage | $V_{IN} = 2.5 \text{ V to } 5.5 \text{ V}$ | | | 0.54 | V | | BOOST C | ONVERTER | | | | | | | I <sub>LIM</sub> | Boost converter valley current limit | | 0.9 | 1.2 | 1.5 | Α | | $f_{SW}$ | Boost converter switching frequency | | 1.35 | 1.80 | 2.25 | MHz | | LDO OUTI | PUT V <sub>POS</sub> | | | | | | | V <sub>POS</sub> | Positive output voltage range | | 4.0 | | 6.0 | V | | V <sub>POS_acc</sub> | Positive output voltage accuracy | | -1 % | | +1 % | | | I <sub>POS</sub> | Positive output current capability | | 200 | | | mA | | $V_{DO}$ | Dropout voltage | $V_{REG} = V_{POS(NOM)} = 5.4V$ , $I_{OUT} = 150$ mA | | 160 | | mV | | | Line regulation | V <sub>IN</sub> = 2.5 V to 5.5 V, I <sub>OUT</sub> = 40 mA | | 2.7 | | mV | | | Load regulation | $\Delta I_{OUT} = 80 \text{ mA}$ | | 3.4 | | %/A | | $R_D$ | Discharge resistor | | | 70 | | Ω | | NEGATIVE | CHARGE PUMP OUTPUT V <sub>NEG</sub> | | · | | ٠ | | | V <sub>NEG</sub> | Negative output voltage range | | -6.0 | | -4.0 | V | | V <sub>NEG_acc</sub> | Negative output voltage accuracy | | -1 % | | +1 % | | | | No matical actions a comment and ability | 40mA MODE | 40 | | | A | | I <sub>NEG</sub> | Negative output current capability | 80mA MODE | 80 | | | mA | | I <sub>NEG</sub> | Negative output current capability | TPS65132Sx, SYNC = HIGH | 150 | | | mA | | f <sub>OSC</sub> | Negative charge pump switching frequency | | 0.8 | 1.0 | 1.2 | MHz | | | Line regulation | V <sub>IN</sub> = 2.5 V to 5.5 V, I <sub>OUT</sub> = 40 mA | | 3.3 | | mV | | | Load regulation | $\Delta I_{OUT} = 80 \text{ mA}$ | | 6.1 | | %/A | | R <sub>D</sub> | Discharge resistor | | | 20 | | Ω | # 7.6 I<sup>2</sup>C Interface Timing Requirements / Characteristics (1) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |---------------------|----------------------------------------------------------|-----------------|---------------------------|-----|------|------| | | | Standard mode | | | 100 | kHz | | f <sub>SCL</sub> | SCL clock frequency | Fast mode | | | 400 | kHz | | | | Standard mode | 4.7 | | | μs | | $t_{LOW}$ | LOW period of the SCL clock | Fast mode | 1.3 | | | μs | | | | Standard mode | 4.0 | | | μs | | tHIGH | HIGH period of the SCL clock | Fast mode | 600 | | | ns | | | D ( // L | Standard mode | 4.7 | | | μs | | t <sub>BUF</sub> | Bus free time between a STOP and START condition | Fast mode | 1.3 | | | μs | | | Hold time for a new coted CTART condition | Standard mode | 4.0 | | | μs | | t <sub>hd;STA</sub> | Hold time for a repeated START condition | Fast mode | 600 | | | ns | | | Cotion times for a new coted CTART condition | Standard mode | 4.7 | | | μs | | t <sub>su;STA</sub> | Setup time for a repeated START condition | Fast mode | 600 | | | ns | | | Data active time | Standard mode | 250 | | | ns | | t <sub>su;DAT</sub> | Data setup time | Fast mode | 100 | | | ns | | | Data hald time | Standard mode | 0.05 | | 3.45 | μs | | <sup>τ</sup> hd;DAT | Data hold time | Fast mode | 0.05 | | 0.9 | μs | | | Rise time of SCL signal after a repeated START condition | 9 | 20 +<br>0.1C <sub>B</sub> | | 1000 | ns | | t <sub>RCL1</sub> | and after an acknowledge bit | Fast mode | 20 +<br>0.1C <sub>B</sub> | | 1000 | ns | | | Directions of CCI since! | Standard mode | 20 +<br>0.1C <sub>B</sub> | | 1000 | ns | | t <sub>RCL</sub> | Rise time of SCL signal | Fast mode | 20 +<br>0.1C <sub>B</sub> | | 300 | ns | | | Fall time of SCI gianal | Standard mode | 20 +<br>0.1C <sub>B</sub> | | 300 | ns | | t <sub>FCL</sub> | Fall time of SCL signal | Fast mode | 20 +<br>0.1C <sub>B</sub> | | 300 | ns | | | Ping time of CDA gignel | Standard mode | 20 +<br>0.1C <sub>B</sub> | | 1000 | ns | | t <sub>RDA</sub> | Rise time of SDA signal | Fast mode | 20 +<br>0.1C <sub>B</sub> | | 300 | ns | | | Fall time of CDA cinesal | Standard mode | 20 +<br>0.1C <sub>B</sub> | | 300 | ns | | t <sub>FDA</sub> | Fall time of SDA signal | Fast mode | 20 +<br>0.1C <sub>B</sub> | | 300 | ns | | | Octor for Grant Drop and Harr | Standard mode | 4.0 | | | μs | | t <sub>su;STO</sub> | Setup time for STOP condition | Fast mode | 600 | | | ns | | C <sub>B</sub> | Capacitive load for SDA and SCL | | | | 0.4 | nF | (1) Industry standard I<sup>2</sup>C timing characteristics according to I<sup>2</sup>C-Bus Specification, Version 2.1, January 2000. Not tested in production. Figure 1. Serial Interface Timing For F/S-Mode # 7.7 Typical Characteristics $V_{\text{IN}}\text{=}~3.7~\text{V},~V_{\text{POS}}\text{=}~5.4~\text{V},~V_{\text{NEG}}\text{=}~-5.4~\text{V},~\text{unless otherwise noted}$ # 8 Detailed Description #### 8.1 Overview The TPS65132, supporting input voltage range from 2.5 V to 5.5 V, operates with a single inductor scheme to provide a high efficiency with a small solution size. The synchronous boost converter generates a positive voltage that is regulated down by an integrated LDO, providing the positive supply rail ( $V_{POS}$ ). The negative supply rail ( $V_{NEG}$ ) is generated by an integrated negative charge pump (or CPN) driven from the boost converter output pin, REG. The operating mode can be selected between 40mA and 80mA in order to select the necessary output current capability and to get the best efficiency possible based on the application. The device topology allows a 100% asymmetry of the output currents. ## 8.2 Functional Block Diagram #### 8.3 Feature Description #### 8.3.1 Undervoltage Lockout (UVLO) The TPS65132 integrates an undervoltage lockout block (UVLO) that enables the device once the voltage on the VIN pin exceeds the UVLO threshold (2.5 V maximum). No output voltage will be generated as long as the enable signals are not pulled HIGH. The device, as well as all converters (boost converter, LDO, CPN), will be disabled as soon as the $V_{IN}$ voltage falls below the UVLO threshold. The UVLO threshold is designed in a way that the TPS65132 will continue operating as long as $V_{IN}$ stays above 2.3 V. This guarantees a proper operation even in the event of extensive line transients when the battery gets suddenly heavily loaded. For TPS65132Ax, a 40 ms delay is starting as soon as the UVLO threshold is reached. This delay prevents the device to be disabled and enabled by an unwanted VIN voltage spike. Once this delay has passed, the output rails can be enabled and disabled as desired with the enable signals without any delay. #### 8.3.2 Active Discharge An active discharge of the positive rail and/or the negative rail can be programmed (DISP and DISN bits respectively - refer to *Registers*). If programmed to be active, the discharge will occur at power down, when the enable signals go LOW (Figure 37 and Figure 38 for TPS65132Ax, Bx, Lx, Tx, Wx — Figure 105 and Figure 104 for TPS65132Sx). See *Power-Down And Discharge (LDO)* and *Power-Down And Discharge (CPN)* for a detailed description of how each device variant implements the active discharge function. # **Feature Description (continued)** #### 8.3.3 Boost Converter #### 8.3.3.1 Boost Converter Operation The synchronous boost converter uses a current mode topology and operates at a quasi-fixed frequency of typically 1.8 MHz, allowing chip inductors such as 2.2 $\mu$ H or 4.7 $\mu$ H to be used. The converter is internally compensated and provides a regulated output voltage automatically adjusted depending on the programmed V<sub>POS</sub> and V<sub>NEG</sub> voltages. The boost converter operates either in continuous conduction mode (CCM) or Pulse Frequency Modulation mode (PFM), depending on the load current in order to provide the highest efficiency possible. The switch node waveforms for CCM and DCM operation are shown in Figure 6 and Figure 7. # 8.3.3.2 Power-Up And Soft-Start (Boost Converter) The boost converter starts switching as soon as one enable signal is pulled HIGH and the voltage on VIN pin is above the UVLO threshold. For TPS65132Ax, in the case where one enable signal is already HIGH when $V_{IN}$ reaches the UVLO threshold, the boost converter will only start switching after a 40 ms delay has passed (see *Undervoltage Lockout (UVLO)*). The boost converter starts up with an integrated soft-start to avoid drawing excessive inrush current from the supply. The output voltage $V_{REG}$ is slowly ramped up to its target value. Typical startup waveforms for low-current applications are shown in Figure 33 and Figure 35. # 8.3.3.3 Power-Down (Boost Converter) The boost converter stops switching when $V_{IN}$ is below the UVLO threshold or when both output rails are disabled. For example, due to a special sequencing, the LDO might still be operating while the CPN is already disabled, in which case, the boost will continue operating until the LDO has been disabled. Typical power-down waveforms for low-current applications are shown in Figure 34 and Figure 36. #### 8.3.3.4 Isolation (Boost Converter) The boost converter output (REG) is isolated from the input supply V<sub>IN</sub>, providing a true shutdown. #### 8.3.3.5 Output Voltage (Boost Converter) The output voltage of the boost converter is automatically adjusted depending on the programmed $V_{POS}$ and $V_{NEG}$ voltages. # 8.3.3.6 Advanced Power-Save Mode For Light-Load Efficiency And PFM The TPS65132 device integrates a power save mode to improve efficiency at light load. In power save mode the converter stops switching when the inductor current reaches 0 A. The device resumes its switching activity with one or more pulses once the $V_{REG}$ voltage falls below its regulation level, and goes again into power save mode once the inductor current reaches 0 A. The pulse duration remains constant, but the frequency of these pulses varies according to the output load. This operating mode is also known as Pulse Frequency Modulation or PFM. Figure 6 provides plots of the inductor current and the switch node in PFM mode. # **Feature Description (continued)** #### 8.3.4 LDO Regulator ### 8.3.4.1 LDO Operation The Low Dropout regulator (or LDO) generates the positive voltage rail, $V_{POS}$ , by regulating down the output voltage of the boost converter ( $V_{REG}$ ). Its inherent power supply rejection helps filtering the output ripple of the boost converter in order to provide on OUTP pin a clean voltage, e.g. to supply the source driver IC of the display. ### 8.3.4.2 Power-Up And Soft-Start (LDO) The LDO starts operating as soon as the ENP signal is pulled HIGH, $V_{IN}$ voltage is above the UVLO threshold and the boost converter has reached its Power Good threshold. In the case where the enable signal is already HIGH when $V_{IN}$ exceeds the UVLO threshold, the boost converter will start first and the LDO will only start after the boost converter has reached its target voltage. For TPS65132Ax, the boost will start after the 40 ms delay has passed (see *Undervoltage Lockout (UVLO)*). For TPS65132Sx the LDO startup is defined by the setting of the DLYx register and the SEQU bits, see *Registers* for more details. The LDO integrates a soft-start that slowly ramps up its output voltage $V_{POS}$ regardless of the output capacitor and the target voltage, as long as the LDO current limit is not reached. For TPS65132Ax and TPS65132Bx (except TPS65132B2), the typical startup time is 140 $\mu$ s. For TPS65132B2, TPS65132Lx, TPS65132Sx, TPS65132Tx and TPS65132Wx, the typical ramp-up time is 500 $\mu$ s and the inrush current is also reduced by a factor of 3. Typical startup waveforms for the low-current application are shown in Figure 33 to Figure 35. #### 8.3.4.3 Power-Down And Discharge (LDO) The LDO stops operating when $V_{IN}$ is below the UVLO threshold or when ENP is pulled LOW. Or for TPS65132Sx when EN is pulled LOW, and the internal sequencing has passed. The positive rail can be actively discharged to GND during power-down if required. A discharge selection bit is available to enable or disable this function. See Registers for more details, as well as waveforms in Figure 37 and Figure 38. Table 1 shows the $V_{POS}$ active discharge behavior of each device variant. Table 1. V<sub>POS</sub> Active Discharge Behavior | PART NUMBER | PART NUMBER V <sub>IN</sub> | | ENN (or SYNC) | V <sub>POS</sub> DISCHARGE | | | | | |-------------|-----------------------------|------------|---------------|----------------------------|--|--|--|--| | | < V <sub>UVLO</sub> | Don't Care | Don't Care | On | | | | | | | | Low | Low | Determined by DISP bit | | | | | | TPS65132Ax | | Low | High | Determined by DISP bit | | | | | | | > V <sub>UVLO</sub> | High | Low | Off | | | | | | | | High | High | Off | | | | | # **Feature Description (continued)** Table 1. V<sub>POS</sub> Active Discharge Behavior (continued) | PART NUMBER | V <sub>IN</sub> | ENP (or EN) | ENN (or SYNC) | V <sub>POS</sub> DISCHARGE | | |--------------------------|---------------------|-------------|---------------|----------------------------|--| | <b>TD007/00D</b> | < V <sub>UVLO</sub> | Don't Care | Don't Care | On | | | TPS65132Bx<br>TPS65132Lx | | Low | Low | On | | | TPS65132Sx | | Low | High | Determined by DISP bit | | | TPS65132Tx<br>TPS65132Wx | > V <sub>UVLO</sub> | High | Low | Off | | | 11 003132 | | High | High | Off | | #### 8.3.4.4 Isolation (LDO) The LDO is isolating the $V_{POS}$ rail from $V_{REG}$ (boost converter output) as long as the rail is not enabled in order to ensure flexible startup like $V_{NEG}$ before $V_{POS}$ . ### 8.3.4.5 Setting The Output Voltage (LDO) The output voltage of the LDO is programmable via a I<sup>2</sup>C compatible interface, from –6.0 V to –4.0 V in 100 mV steps. For more details, please refer to the *VPOS Register – Address: 0x00* #### 8.3.5 Negative Charge Pump #### 8.3.5.1 Operation The negative charge pump (CPN) generates the negative voltage rail, $V_{NEG}$ , by inverting and regulating the output voltage of the boost converter ( $V_{REG}$ ). The charge pump uses 4 switches and an external flying capacitor to generate the negative rail. Two of the switches are turned on in the first phase to charge the flying capacitor up to $V_{REG}$ , and in the second phase they are turned-off and the two others turn on to pump the energy negatively out of the OUTN capacitor. #### 8.3.5.2 Power-Up And Soft-Start (CPN) The CPN starts operating as soon as the ENN signal is pulled HIGH, $V_{IN}$ voltage is above the UVLO threshold and the boost converter has reached its Power Good threshold. In the case where the enable signal is already HIGH when $V_{IN}$ reaches the UVLO threshold, the boost converter will start first and the CPN will only start after the boost converter has reached its target voltage. For TPS65132Ax, the boost will start after the 40 ms delay has passed (see *Undervoltage Lockout (UVLO)*). For TPS65132Sx the CPN startup is defined by the setting of the DLYx register and the SEQU bits, see *Registers* for more details. The CPN integrates a soft-start that slowly ramps up its output voltage $V_{NEG}$ within a time defined by the selected mode (40mA or 80mA), the output voltage and the output capacitor value. For TPS65132Ax and TPS65132Bx (except TPS65132B2), the startup current charging the output capacitor in 40mA mode is 50 mA, and 100 mA typically in 80mA mode. For TPS65132B2, TPS65132Lx, TPS65132Tx, and TPS65132Wx, the typical ramp-up times are slowed down by a factor of 4 (i.e 12.5 mA and 25 mA typical output current for 40mA and 80mA modes respectively) and the inrush current is also reduced by a factor of about 4. Typical startup waveforms for the low-current application are shown in Figure 39 to Figure 42. For TPS65132Sx, the negative rail starts-up in 40mA or 80mA mode, thus the startup current is set by the mode the device is programmed to, and not related to the SYNC pin state. The full current of 150 mA minimum is only released once both rails ( $V_{POS}$ and $V_{NEG}$ ) have reached their Power Good levels. The estimated startup time can be calculated using the following formula: $t_{STARTUP} = \frac{C_{OUT} \times V_{NEG}}{I_{STARTUP}}$ Where: $t_{STARTUP}$ = startup time of the $V_{NEG}$ rail $C_{OUT}$ = output capacitance of the $V_{NEG}$ rail $V_{NEG}$ = target output voltage $I_{STARTUP}$ = output current of the $V_{NEG}$ rail charging up the output capacitor at startup (12.5 mA, 25 mA, 50 mA or 100 mA as described above) ## 8.3.5.3 Power-Down And Discharge (CPN) The CPN stops operating when V<sub>IN</sub> is below the UVLO threshold or when ENN is pulled LOW. Or when EN is pulled LOW in the TPS65132Sx, and the internal sequencing has passed. The negative rail can be actively discharged to GND during power-down if required. A discharge selection bit is available to enable or disable this function. See for more details, as well as waveforms Figure 37 and Figure 38. Table 2 shows the $V_{NFG}$ discharge behavior of each device variant. **PART NUMBER** $V_{IN}$ ENP (or EN) **V<sub>NEG</sub> DISCHARGE** ENN (or SYNC) $< V_{UVLO}$ Don't Care Don't Care Determined by DISN bit Low Low Low Off TPS65132Ax High $> V_{UVLO}$ Determined by DISN bit High Low Off High High $< V_{UVLO}$ Don't Care Don't Care On Low On TPS65132Bx Low TPS65132Lx Low High Off TPS65132Tx $> V_{UVLO}$ Low Determined by DISN bit TPS65132Wx High High High Off Don't Care Don't Care On $< V_{UVLO}$ Low Low On TPS65132Sx Low Determined by DISN bit High $> V_{UVLO}$ Off High Low Off High High Table 2. V<sub>NEG</sub> Active Discharge Behavior #### 8.3.5.4 Isolation (CPN) The CPN isolates the $V_{NEG}$ rail from $V_{REG}$ (boost converter output) as long as the rail is not enabled in order to ensure flexible startup like $V_{POS}$ before $V_{NEG}$ . #### 8.3.5.5 Setting The Output Voltage (CPN) The output voltage of the CPN is programmable via a I<sup>2</sup>C compatible interface, from –4.0 V to –6.0 V in 100 mV steps. For more details, please refer to the *VNEG Register – Address 0x01*. #### 8.4 Device Functional Modes #### 8.4.1 Enabling and Disabling the Device At startup ( $V_{IN}$ goes above UVLO and at least one of the enable pins (ENP, ENN, or EN) goes HIGH), the EEPROM content is loaded into the DAC registers and the IC starts with these default values. The TPS65132 is enabled as long as the $V_{IN}$ voltage is above the UVLO and one of the enable pins (ENP, ENN, or EN) is HIGH. Pulling ENP or ENN LOW disables either rail ( $V_{POS}$ or $V_{NEG}$ respectively); and, pulling both pins LOW disables the device entirely (the internal oscillator of the TPS65132Ax continues running to allow access to the I<sup>2</sup>C interface). For TPS65132Sx, pulling EN LOW disables the device. # 8.5 Programming # 8.5.1 I<sup>2</sup>C Serial Interface Description The TPS65132 communicates through an industry standard I<sup>2</sup>C compatible interface, to receive data in slave mode. I<sup>2</sup>C is a 2-wire serial interface developed by Philips Semiconductor (see I<sup>2</sup>C-Bus Specification, Version 2.1, January 2000). The TPS65132 integrates a non-volatile memory (EEPROM) that allows the storage of the register values with a capability of up to 1000 programming cycles. At startup the TPS65132 loads first the EEPROM content into the registers and uses these voltages to start. It is recommended to stop I<sup>2</sup>C communication with the TPS65132 for 50 ms after the command "Write EEPROM data" was sent. If the device is accessed via I<sup>2</sup>C during EEPROM programming, the device will pull down the SCL line (clock stretch) after it recognized its I<sup>2</sup>C address. The SCL line will be released after EEPROM programming is finished. The TPS65132 works as a slave and supports the following data transfer modes, as defined in the I<sup>2</sup>C-Bus specification: standard mode (100 kbps) and fast mode (400 kbps). The data transfer protocol for standard and fast modes is exactly the same, therefore they are referred to as F/S-mode in this document. The TPS65132 supports 7-bit addressing. The device 7-bit address is 3E (see Figure 8), and the LSB enables the write or read function. Figure 8. TPS65132 Slave Address Byte | | MSB | | TPS65132 | | Address | | | LSB | |---|------------------------|---|----------|---|---------|---|---|-----| | | 0 | 1 | 1 | 1 | 1 | 1 | 0 | R/W | | R | $\overline{W} = R/(W)$ | | | | | | | | #### **NOTE** With TPS65132Ax, the $I^2C$ interface is accessible as long as the input voltage is above the undervoltage lockout threshold. In all other versions, the $I^2C$ interface is accessible only as soon as one of the enable pins is pulled HIGH while the input voltage is above the undervoltage lockout. #### 8.5.2 I<sup>2</sup>C Interface Protocol Figure 9. "Write" Data To DAC - Transfer Format In F/S-Mode Figure 10. "Write" Data To DAC – Transfer Format In F/S-Mode Featuring Register Address Auto-Increment Figure 11. "Write" Data To EEPROM - Transfer Format In F/S-Mode Figure 12. "Read" Data From DAC/EEPROM - Transfer Format In F/S-Mode Figure 13. "Read" Data From DAC/EEPROM – Transfer Format In F/S-Mode Featuring Register Address Auto-Increment # 8.6 Register Maps The TPS65132 has a non-volatile memory (EEPROM) which contains the initial values and one volatile memory (Registers) which contains the actual settings. The EEPROM and the Registers are accessed with the same address. **Startup option:** At power-up, the values contained in the EEPROM are loaded into the Registers to the last stored setting within less than 20 µs. The programmed factory value of the EEPROM of each address is described in section *Factory Default Register Value*. **Write description:** The user has to program all Registers first (0×00 to 0×03), then set the WED (Write EEPROM Data) bit to 1. A dead time of 50 ms is then initiated during which the register content or all registers (0×00 ~ 0×03) are stored into the non-volatile EEPROM cells. During that time, there should be no data flowing through the $I^2C$ because the $I^2C$ interface is momentarily not responding. After the 50 ms have passed, the WED bit is automatically reset to 0, and the user is able to read the values or program again. Slave address: 0x3E X = R/W $R/W = 1 \rightarrow read mode$ $R/W = 0 \rightarrow write mode$ ### 8.6.1 Registers Attempting to read data from register addresses not listed in the following section will result in 0x00 being read out. ### 8.6.1.1 VPOS Register - Address: 0x00 Figure 14. VPOS Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|------|------|-----------|---|-----|---|---| | RSVD | RSVD | RSVD | VPOS[4:0] | | | | | | 0 | 0 | 0 | 0 1 1 1 0 | | | | | | R | | | | | R/W | | | LEGEND: R/W = Read/Write; R = Read only; -n = value after reset # **Table 3. VPOS Register Field Descriptions** | Bit | Field | Description | | | | | | | |-----|-----------|--------------------------------|-------------------------|--------------------------|-------------------------|--|--|--| | 7:5 | RSVD[2:0] | Reserved, always set t | o 0 | | | | | | | | | VPOS output voltage adjustment | | | | | | | | | | VPOS[4:0] Value (binary) | VPOS Output Voltage (V) | VPOS[4:0] Value (binary) | VPOS Output Voltage (V) | | | | | | | 00000 | 4.0 | 01011 | 5.1 | | | | | | | 00001 | 4.1 | 01100 | 5.2 | | | | | | | 00010 | 4.2 | 01101 | 5.3 | | | | | | | 00011 | 4.3 | 01110 | 5.4 | | | | | 4:0 | VPOS[4:0] | 00100 | 4.4 | 01111 | 5.5 | | | | | | | 00101 | 4.5 | 10000 | 5.6 | | | | | | | 00110 | 4.6 | 10001 | 5.7 | | | | | | | 00111 | 4.7 | 10010 | 5.8 | | | | | | | 01000 | 4.8 | 10011 | 5.9 | | | | | | | 01001 | 4.9 | 10100 | 6.0 | | | | | | | 01010 | 5.0 | | | | | | # 8.6.1.2 VNEG Register – Address 0x01 # Figure 15. VNEG Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|------|------|-----------|---|-----|---|---| | RSVD | RSVD | RSVD | VNEG[4:0] | | | | | | 0 | 0 | 0 | 0 1 1 1 0 | | | | | | | R | | | | R/W | | | LEGEND: R/W = Read/Write; R = Read only; -n = value after reset # **Table 4. VNEG Register Field Descriptions** | Bit | Field | Description | | | | |-----|-----------|--------------------------|-------------------------|--------------------------|-------------------------| | 7:5 | RSVD[2:0] | Reserved, always set t | o 0 | | | | | | VNEG output voltage a | ndjustment | | | | | | VNEG[4:0] Value (binary) | VNEG Output Voltage (V) | VNEG[4:0] Value (binary) | VNEG Output Voltage (V) | | | | 00000 | -4.0 | 01011 | -5.1 | | | | 00001 | -4.1 | 01100 | -5.2 | | | | 00010 | -4.2 | 01101 | -5.3 | | | | 00011 | -4.3 | 01110 | -5.4 | | 4:0 | VNEG[4:0] | 00100 | -4.4 | 01111 | -5.5 | | | | 00101 | -4.5 | 10000 | -5.6 | | | | 00110 | -4.6 | 10001 | -5.7 | | | | 00111 | -4.7 | 10010 | -5.8 | | | | 01000 | -4.8 | 10011 | -5.9 | | | | 01001 | -4.9 | 10100 | -6.0 | | | | 01010 | -5.0 | | | 21 # 8.6.1.3 DLYx Register – Address 0x02 (Only valid for TPS65132Sx) # Figure 16. DLYx Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |-------|-------|-------|-------|-------|-------|-------|-------|--|--| | DLYP2 | DLYP2 | DLYN2 | DLYN2 | DLYP1 | DLYP1 | DLYN1 | DLYN1 | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | | | | | R/W | | | | | | | | | # **Table 5. DLYx Register Field Descriptions** | Bit | Field | Description | | | | | | | |-----|------------|------------------------|------------------------|--|--|--|--|--| | 7:6 | DLYP2[1:0] | | | | | | | | | 5:4 | DLYN2[1:0] | Dolov in million condo | 15 25 x 917 x x x x dx | | | | | | | 3:2 | DLYP1[1:0] | Delay in milliseconds | elay in milliseconds | | | | | | | 1:0 | DLYN1[1:0] | | | | | | | | | | | DLYx Value (binary) | DLYx Delay (ms) | | | | | | | | | 00 | 0 | | | | | | | | DLYx[1:0] | 01 | 1 | | | | | | | | | 10 | 5 | | | | | | | | | 11 | 10 | | | | | | # 8.6.1.4 APPS - SEQU - SEQD - DISP - DISN Register - Address 0x03 # Figure 17. APPS - SEQU - SEQD - DISP - DISN Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|------|------|------|------|------|------|------| | RSVD | APPS | SEQU | SEQU | SEQD | SEQD | DISP | DISN | | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | | R | R/W LEGEND: R/W = Read/Write; R = Read only; -n = value after reset # Table 6. APPS - SEQU - SEQD - DISP - DISN Field Descriptions | Bit | Field | Description | | Value<br>(binary) | Action | |-----|---------------------|----------------------------|---------------|-------------------|-------------------------------------------------------------------------------------------------------| | 7 | RSVD | Reserved, always set to 0 | | | | | 6 | ADD0 A 11 11 | APPS | 0 | 40mA | | | 0 | APPS | Application | Value | 1 | 80mA | | | | | | 00 | V <sub>POS</sub> and V <sub>NEG</sub> simultaneously (DLYP1 after EN goes HIGH) | | 5:4 | SEQU <sup>(1)</sup> | Sequencing at Startup | SEQU<br>Value | 01 | V <sub>POS</sub> (DLYP1 after EN goes HIGH) and then V <sub>NEG</sub> (DLYN1 after V <sub>POS</sub> ) | | 5.4 | SEQU | | | 10 | V <sub>NEG</sub> (DLYN1 after EN goes HIGH) and then V <sub>POS</sub> (DLYP1 after V <sub>NEG</sub> ) | | | | | | 11 | V <sub>POS</sub> only | | | | Sequencing at<br>Shutdown | SEQD<br>Value | 00 | V <sub>POS</sub> and V <sub>NEG</sub> simultaneously (DLYP2 after EN goes LOW) | | 3:2 | SEQD <sup>(1)</sup> | | | 01 | V <sub>POS</sub> (DLYP2 after EN goes LOW) and then V <sub>NEG</sub> (DLYN2 after V <sub>POS</sub> ) | | 3.2 | SEQU | | | 10 | V <sub>NEG</sub> (DLYN2 after EN goes LOW) and then V <sub>POS</sub> (DLYP2 after V <sub>NEG</sub> ) | | | | | | 11 | Ignored | | 1 | DISP <sup>(2)</sup> | Discharge V <sub>POS</sub> | DISP Value | 0 | No discharge | | | טוטף (-) | | | 1 | V <sub>POS</sub> actively discharged | | 0 | DISN <sup>(2)</sup> | Disabassa V | DISN Value | 0 | No discharge | | 0 | טוטוע - | Discharge V <sub>NEG</sub> | | 1 | V <sub>NEG</sub> actively discharged | SEQU and SEQD bits are just valid for TPS65132Sx See Power-Down And Discharge (LDO) and Power-Down And Discharge (CPN) for a detailed description of how each device variant implements the active discharge function. # 8.6.1.5 Control Register - Address 0xFF # Figure 18. Control Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----|-----------|---|---|---------|---|---|---| | WED | RSVD[6:1] | | | EE/(DR) | | | | The **Reserved** bits are ignored when written and return either 0 or 1 when read. # **Table 7. Control Register Field Descriptions** | Bit | Field | Value<br>(binary) | Description | | |---------|-----------|-------------------|---------------------|--| | 7 14/50 | WED | 0 | No action | | | , | WED | 1 | Write EEPROM Data | | | 6:1 | RSVD[6:1] | Reserved | | | | 0 | EE/(DR) | 0 | Read from Registers | | | U | | 1 | Read from EEPROM | | # 8.6.2 Factory Default Register Value | Part number | | Register | address | | |----------------|-------|----------|---------|------| | Part number | 0x00 | 0x01 | 0x02 | 0x03 | | TPS65132A | 0x0E | 0x0E | _ | 0x03 | | TPS65132A0 | 0x0A | 0x0A | _ | 0x03 | | TPS65132B | 0x0E | 0x0E | _ | 0x03 | | TPS65132B0 | 0x0A | 0x0A | _ | 0x03 | | TPS65132B2 | 0x0C | 0x0C | _ | 0x03 | | TPS65132B5 | 0x0F | 0x0F | _ | 0x03 | | TPS65132L | 0x0E | 0x0E | _ | 0x03 | | TPS65132L0 | 0x0A | 0x0A | _ | 0x03 | | TPS65132L1 (1) | 0x0B | 0x0B | _ | 0x03 | | TPS65132S | 0x0E | 0x0E | 0x00 | 0x43 | | TPS65132T6 | 0x10h | 0x10h | _ | 0x43 | | TPS65132W | 0x0E | 0x0E | _ | 0x43 | (1) Product preview. # 9 Application and Implementation #### NOTE Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. # 9.1 Application Information The TPS65132xx devices, primarily intended to supplying TFT LCD displays, can be used for any application that requires positive and negative supplies, ranging from ±4 V to ±6 V and current up to 80 mA (150 mA for the TPS65132Sx version). Both output voltages can be set independently and their sequencing is also independent. The following section presents the different operating modes that the device can support as well as the different features that the user can select. # 9.2 Typical Applications # 9.2.1 Low-current Applications (≤ 40 mA) The TPS65132 can be programmed to 40mA mode with the APPS bit to support applications that require output currents up to 40 mA (refer to Figure 17). The 40mA mode limits the negative charge pump output current to 40 mA DC in order to provide the highest efficiency possible. The $V_{POS}$ rail can deliver up to 200 mA DC regardless of the mode. Output peak currents are supported by the output capacitors. Figure 19. Typical Low-current Application Circuit # 9.2.1.1 Design Requirements **Table 8. Design Parameters** | PARAMETERS | EXAMPLE VALUES | | |------------------------------------------|----------------------------------|--| | Input Voltage Range | 2.5 V to 5.5 V | | | Output Voltages | 4.0 V to 6.0 V, -4.0 V to -6.0 V | | | Output Current Rating | 40 mA | | | Boost Converter Switching Frequency | 1.8 MHz | | | Negative Charge Pump Switching Frequency | 1.0 MHz | | #### 9.2.1.2 Detailed Design Procedure #### 9.2.1.2.1 **Sequencing** Each output rail ( $V_{POS}$ and $V_{NEG}$ ) is enabled and disabled using an external enable signal. If not explicitly specified, the enable signal in the rest of the document refers to ENN or ENP: ENP for the positive rail V<sub>POS</sub> and ENN for the negative rail V<sub>NEG</sub>. Figure 33 to Figure 36 show the typical sequencing waveforms. #### NOTE In the case where V<sub>IN</sub> falls below the UVLO threshold while one of the enable signals is still high, all converters will be shut down instantaneously and both V<sub>POS</sub> and V<sub>NEG</sub> output rails will be actively discharged to GND. #### 9.2.1.2.2 Boost Converter Design Procedure The first step in the design procedure is to verify whether the maximum possible output current of the boost converter supports the specific application requirements. A simple approach is to estimate the converter efficiency, by taking the efficiency number from the provided efficiency curves at the application's maximum load or to use a worst case assumption for the expected efficiency, e.g., 85%, 1. Duty Cycle: D = 1 - $$\frac{V_{IN\_min} \times \eta}{V_{REG}}$$ 2. Inductor ripple current: $$\Delta I_L = \frac{V_{IN\_min} \times D}{f_{SW} \times L}$$ 3. Maximum output current: $$I_{OUT\_max} = \left(I_{LIM\_min} + \frac{\Delta I_L}{2}\right) \times \left(1 - D\right)$$ 4. Peak switch current of the application: $$I_{SWPEAK} = \frac{I_{OUT}}{1-D} + \frac{\Delta I_L}{2}$$ $\eta$ = Estimated boost converter efficiency (use the number from the efficiency plots or 85% as an estimation) $f_{SW}$ = Boost converter switching frequency (1.8 MHz) L = Selected inductor value for the boost converter (see the Inductor Selection section) $I_{SWPFAK}$ = Boost converter switch current at the desired output current (must be < $[I_{IIM min} + \Delta I_{I}]$ ) $\Delta I_L$ = Inductor peak-to-peak ripple current $V_{REG} = max \ (V_{POS}, \ |V_{NEG}|) + 200 \ mV \ (in 40mA mode — + 300 \ mV in 80mA mode — + 500 \ mV with TPS65132Sx with SYNC = HIGH)$ $I_{OUT} = I_{OUT\_VPOS} + |I_{OUT\_VNEG}|$ ( $I_{OUT\_max}$ being the maximum current delivered on each rail) The peak switch current is the current that the integrated switch and the inductor have to handle. The calculation must be done for the minimum input voltage where the peak switch current is highest. #### 9.2.1.2.2.1 Inductor Selection (Boost Converter) Saturation current: the inductor must handle the maximum peak current (I<sub>L SAT</sub> > I<sub>SWPEAK</sub>, or I<sub>L\_SAT</sub> > [ I<sub>LIM\_min</sub> + $\Delta I_1$ as conservative approach) DC Resistance: the lower the DCR, the lower the losses Inductor value: in order to keep the ratio $I_{OUT}/\Delta I_{L}$ low enough for proper sensing operation purpose, it is recommended to use a 4.7 µH inductor for 40mA mode (a 2.2 µH might however be used, but the efficiency might be lower than with 4.7 µH at light loads depending on the inductor characteristics). Table 9. Inductor Selection Boost (1) | L<br>(µH) | SUPPLIER (1) | COMPONENT CODE | EIA SIZE | DCR TYP (mΩ) | I <sub>SAT</sub><br>(A) | |-----------|--------------|------------------|----------|--------------|-------------------------| | 2.2 | Toko | 1269AS-H-2R2N=P2 | 1008 | 130 | 2.4 | | 2.2 | Murata | LQM2HPN2R2MG0 | 1008 | 80 | 1.3 | | 2.2 | Murata | LQM21PN2R2NGC | 0805 | 250 | 0.8 | | 4.7 | Toko | 1269AS-H-4R7N=P2 | 1008 | 250 | 1.6 | | 4.7 | Murata | LQM21PN4R7MGR | 0805 | 230 | 0.8 | | 4.7 | FDK | MIPS2520D4R7 | 1008 | 280 | 0.7 | <sup>(1)</sup> See Third-Party Products Disclaimer #### 9.2.1.2.2.2 Input Capacitor Selection (Boost Converter) For best input voltage filtering low ESR ceramic capacitors are recommended. TPS65132 has an analog input pin VIN. A $4.7~\mu F$ minimum bypass capacitor is required as close as possible from VIN to GND. This capacitor is also used as the boost converter input capacitor. For better input voltage filtering, this value can be increased or two capacitors can be used: one 4.7 $\mu$ F input capacitor for the boost converter as well as a 1 $\mu$ F bypass capacitor close to the VIN pin. Refer to the Recommended Operating Conditions, Table 10 and Figure 19 for input capacitor recommendations. #### 9.2.1.2.2.3 Output Capacitor Selection (Boost Converter) For the best output voltage filtering, low-ESR ceramic capacitors are recommended. A minimum of 4.7 µF ceramic output capacitor is required. Higher capacitor values can be used to improve the load transient response. Refer to the *Recommended Operating Conditions*, Table 10 and Figure 19 for output capacitor recommendations. Table 10. Input And Output Capacitor Selection<sup>(1)</sup> | CAPACITOR (µF) | SUPPLIER | COMPONENT CODE | EIA SIZE (Thickness max.) | VOLTAGE RATING<br>(V) | COMMENTS | |----------------|----------|-------------------|---------------------------|-----------------------|----------------------------------------------------------------------------------------------| | 2.2 | Murata | GRM188R61C225KAAD | 0603 (0.9 mm) | 16 | $C_{FLY}$ | | 4.7 | Murata | GRM188R61C475KAAJ | 0603 (0.95 mm) | 16 | $\begin{array}{c} C_{\text{IN}},C_{\text{NEG}},C_{\text{POS}},\\ C_{\text{REG}} \end{array}$ | | 10 | Murata | GRM219R61C106KA73 | 0603 (0.95 mm) | 16 | $C_{NEG}, C_{REG}$ | <sup>(1)</sup> See Third-Party Products Disclaimer #### 9.2.1.2.3 Input Capacitor Selection (LDO) The LDO input capacitor is also the boost converter output capacitor. Refer to the *Recommended Operating Conditions*, Table 10 and Figure 19. ### 9.2.1.2.4 Output Capacitor Selection (LDO) The LDO is designed to operate with a 4.7 μF minimum ceramic output capacitor. Refer to the *Recommended Operating Conditions*, Table 10 and Figure 19. ### 9.2.1.2.5 Input Capacitor Selection (CPN) The CPN input capacitor is also the boost converter output capacitor. Refer to the *Recommended Operating Conditions*, Table 10 and Figure 19. # 9.2.1.2.6 Output Capacitor Selection (CPN) The CPN is designed to operate with a 4.7 µF minimum ceramic output capacitor. Refer to the *Recommended Operating Conditions*, Table 10 and Figure 19. ### 9.2.1.2.7 Flying Capacitor Selection (CPN) The CPN needs an external flying capacitor. The minimum value is 2.2 $\mu$ F. Special care must be taken while choosing the flying capacitor as it will directly impact the output voltage accuracy and load regulation performance. Therefore, a minimum capacitance of 1 $\mu$ F must be achieved by the capacitor at a DC bias voltage of $|V_{NEG}| + 300$ mV. For proper operation, the flying capacitor value must be lower than the output capacitor of the boost converter on REG pin. ### 9.2.1.3 Application Curves $V_{IN} = 3.7 \text{ V}$ , $V_{POS} = 5.4 \text{ V}$ , $V_{NEG} = -5.4 \text{ V}$ , unless otherwise noted **Table 11. Component List Used For The Application Curves** | REFERENCE | DESCRIPTION | MANUFACTURER AND PART NUMBER (1) | |-----------|----------------------------------------------------------|--------------------------------------| | | 2.2 µF, 16 V, 0603, X5R, ceramic | Murata - GRM188R61C225KAAD | | С | 4.7 μF, 16 V, 0603, X5R, ceramic | Murata - GRM188R61C475KAAJ | | | 10 μF, 16 V, 0603, X5R, ceramic | Murata - GRM188R61E106MA73 | | 1 | 2.2 μH, 2.4 A, 130 m $\Omega$ , 2.5 mm × 2.0 mm × 1.0 mm | Toko - DFE252010C (1269AS-H-2R2N=P2) | | L | 4.7 μH, 1.6 A, 250 mΩ, 2.5 mm × 2.0 mm × 1.0 mm | Toko - DFE252010C (1269AS-H-4R7N=P2) | | U1 | TPS65132AYFF | Texas Instruments | (1) See Third-Party Products Disclaimer Table 12. Table Of Graphs | PARAMETER | CONDITIONS | Figure | |----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|-----------| | EFFICIENCY | | | | Efficiency vs. Output<br>Current | ± 5.0 V — 40mA Mode — L = 4.7 μH | Figure 20 | | Efficiency vs. Output<br>Current | ± 5.4 V — 40mA Mode — L = 4.7 μH | Figure 21 | | Efficiency vs. Output<br>Current | ± 5.0 V — 40mA Mode — L = 2.2 μH | Figure 22 | | Efficiency vs. Output<br>Current | ± 5.4 V — 40mA Mode — L = 2.2 μH | Figure 23 | | CONVERTERS WAVEFO | DRMS | · | | V <sub>NEG</sub> Output Ripple | $I_{NEG} = 2 \text{ mA} / 20 \text{ mA} / 40 \text{ mA} - 40 \text{mA} \text{ Mode} - C_{OUT} = 4.7 \mu\text{F}$ | Figure 24 | | V <sub>NEG</sub> Output Ripple | $I_{NEG} = 2 \text{ mA} / 20 \text{ mA} / 40 \text{ mA} - 40 \text{mA} \text{ Mode} - C_{OUT} = 2 \times 4.7 \mu\text{F}$ | Figure 25 | | V <sub>POS</sub> Output Ripple | Any load | Figure 26 | | LOAD TRANSIENT | | · | | Load Transient | $V_{IN}$ = 2.9 V — $I_{POS}$ = $-I_{NEG}$ = 5 mA $\rightarrow$ 35 mA $\rightarrow$ 5 mA — 40mA Mode — L = 4.7 $\mu$ H | Figure 27 | | Load Transient | $V_{IN}$ = 3.7 V — $I_{POS}$ = $-I_{NEG}$ = 5 mA $\rightarrow$ 35 mA $\rightarrow$ 5 mA — 40mA Mode — L = 4.7 $\mu$ H | Figure 28 | | Load Transient | $V_{IN}$ = 4.5 V — $I_{POS}$ = $-I_{NEG}$ = 5 mA $\rightarrow$ 35 mA $\rightarrow$ 5 mA — 40mA Mode — L = 4.7 $\mu$ H | Figure 29 | | LINE TRANSIENT | | • | | Line Transient | $V_{IN}$ = 2.8 V $\rightarrow$ 4.5 V $\rightarrow$ 2.8 V $-$ I <sub>POS</sub> = $-$ I <sub>NEG</sub> = 0 mA $-$ 40mA Mode $-$ L = 4.7 $\mu$ H | Figure 30 | | Line Transient | $V_{IN}$ = 2.8 V $\rightarrow$ 4.5 V $\rightarrow$ 2.8 V $-$ I <sub>POS</sub> = $-$ I <sub>NEG</sub> = 5 mA $-$ 40mA Mode $-$ L = 4.7 $\mu$ H | Figure 31 | | Line Transient | $V_{IN}$ = 2.8 V $\rightarrow$ 4.5 V $\rightarrow$ 2.8 V $-$ I <sub>POS</sub> = $-$ I <sub>NEG</sub> = 35 mA $-$ 40mA Mode $-$ L = 4.7 $\mu$ H | Figure 32 | # **Table 12. Table Of Graphs (continued)** | PARAMETER | CONDITIONS | Figure | |------------------------------------|------------------------------------------------------------------------------------------------------------------------------|-----------| | POWER SEQUENCING | | | | Power-up Sequencing | Simultaneous — no load | Figure 33 | | Power-down Sequencing | Simultaneous — no load with Active Discharge | Figure 34 | | Power-up Sequencing | Sequential — no load | Figure 35 | | Power-down Sequencing | Sequential — no load with Active Discharge | Figure 36 | | Power-up/down<br>Sequencing | Simultaneous — no load with Active Discharge | Figure 37 | | Power-up/down<br>Sequencing | Simultaneous — no load without Active Discharge | Figure 38 | | INRUSH CURRENT | | | | Inrush Current | Simultaneous — no load — 40mA Mode | Figure 39 | | Inrush Current | Sequential — no load — 40mA Mode | Figure 40 | | Inrush Current | Simultaneous — no load — 40mA Mode — TPS65132B2, -Lx, -Sx, -Tx, -Wx | Figure 41 | | Inrush Current | Sequential — no load — 40mA Mode — TPS65132B2, -Lx, -Sx, -Tx, -Wx | Figure 42 | | LOAD REGULATION | | | | V <sub>POS</sub> vs Output Current | $V_{POS}$ = 5.0 V — 40mA Mode — $I_{POS}$ = 0 mA to 40 mA — L = 4.7 $\mu$ H and 2.2 $\mu$ H | Figure 43 | | V <sub>POS</sub> vs Output Current | $V_{POS}$ = 5.4 V — 40mA Mode — $I_{POS}$ = 0 mA to 40 mA — L = 4.7 $\mu$ H and 2.2 $\mu$ H | Figure 44 | | V <sub>NEG</sub> vs Output Current | $V_{NEG}$ = -5.0 V — 40mA Mode — $I_{NEG}$ = 0 mA to 40 mA — L = 4.7 $\mu$ H and 2.2 $\mu$ H | Figure 45 | | V <sub>NEG</sub> vs Output Current | $V_{NEG}$ = -5.4 V — 40mA Mode — $I_{NEG}$ = 0 mA to 40 mA — L = 4.7 $\mu$ H and 2.2 $\mu$ H | Figure 46 | | LINE REGULATION | | | | V <sub>POS</sub> vs Output Voltage | $V_{IN}$ = 2.5 V to 5.5 V — $V_{POS}$ = 5.0 V — 40mA Mode — $I_{POS}$ = 20 mA — L = 4.7 $\mu$ H and 2.2 $\mu$ H | Figure 47 | | V <sub>POS</sub> vs Output Voltage | $V_{\rm IN}$ = 2.5 V to 5.5 V — $V_{\rm POS}$ = 5.4 V — 40mA Mode — $I_{\rm POS}$ = 20 mA — L = 4.7 $\mu$ H and 2.2 $\mu$ H | Figure 48 | | V <sub>NEG</sub> vs Output Voltage | $V_{\rm IN}$ = 2.5 V to 5.5 V — $V_{\rm NEG}$ = -5.0 V — 40mA Mode — $I_{\rm NEG}$ = 20 mA — L = 4.7 $\mu$ H and 2.2 $\mu$ H | Figure 49 | | V <sub>NEG</sub> vs Output Voltage | $V_{IN}$ = 2.5 V to 5.5 V — $V_{NEG}$ = -5.4 V — 40mA Mode — $I_{NEG}$ = 20 mA — L = 4.7 $\mu$ H and 2.2 $\mu$ H | Figure 50 | # $\label{eq:NOTE} \textbf{In this section, $I_{OUT}$ means that the outputs are loaded with $I_{POS} = -I_{NEG}$ simultaneously.}$ #### 9.2.2 Mid-current Applications (≤ 80 mA) The TPS65132 can be programmed to 80mA mode with the APPS bit to support applications that require output currents up to 80 mA (refer to Figure 17). The 80mA mode is limiting the negative charge pump (CPN) output current to 80 mA DC in order to provide the highest efficiency possible where the $V_{(POS)}$ rail can deliver up to 200 mA DC regardless of the mode. Output peak currents are supported by the output capacitors. Figure 51. Typical Mid-current Application Circuit #### 9.2.2.1 Design Requirements **Table 13. Design Parameters** | PARAMETERS | EXAMPLE VALUES | | |------------------------------------------|----------------------------------|--| | Input Voltage Range | 2.5 V to 5.5 V | | | Output Voltages | 4.0 V to 6.0 V, -4.0 V to -6.0 V | | | Output Current Rating | 80 mA | | | Boost Converter Switching Frequency | 1.8 MHz | | | Negative Charge Pump Switching Frequency | 1.0 MHz | | #### 9.2.2.2 Detailed Design Procedure The design procedure for the mid-current applications (80mA mode) is identical to the one for the low-current applications (40mA mode), except for the BOM (bill of materials). Refer to the *Detailed Design Procedure* for details about the sequencing and the general component selection. #### 9.2.2.2.1 Boost Converter Design Procedure #### 9.2.2.2.1.1 Inductor Selection (Boost Converter) In order to keep the ratio $I_{OUT}/\Delta I_L$ low enough for proper sensing operation purpose, it is recommended to use a 2.2 $\mu$ H inductor for 80mA mode. For details, see *Inductor Selection (Boost Converter)*. #### 9.2.2.2.1.2 Input Capacitor Selection (Boost Converter) A 4.7 $\mu$ F minimum bypass capacitor is required as close as possible from VIN to GND. This capacitor is also used as the boost converter input capacitor. For better input voltage filtering, this value can be increased or two capacitors can be used: one 4.7 $\mu$ F input capacitor for the boost converter as well as a 1 $\mu$ F bypass capacitor close to the VIN pin. Refer to the Recommended Operating Conditions, Table 10 and Figure 51 for input capacitor recommendations. #### 9.2.2.2.1.3 Output Capacitor Selection (Boost Converter) For best output voltage filtering low ESR ceramic capacitors are recommended. A minimum of 10 µF ceramic output capacitor is required. Higher capacitor values can be used to improve the load transient response. Refer to the *Recommended Operating Conditions*, Table 10 and Figure 51 for output capacitor recommendations. #### 9.2.2.2.2 Input Capacitor Selection (LDO) The LDO input capacitor is also the boost converter output capacitor. Refer to the *Recommended Operating Conditions*, Table 10 and Figure 51. #### 9.2.2.2.3 Output Capacitor Selection (LDO) The LDO is designed to operate with a 4.7 μF minimum ceramic output capacitor. Refer to the *Recommended Operating Conditions*, Table 10 and Figure 51. #### 9.2.2.2.4 Input Capacitor Selection (CPN) The CPN input capacitor is also the boost converter output capacitor. Refer to the *Recommended Operating Conditions*, Table 10 and Figure 51. #### 9.2.2.2.5 Output Capacitor Selection (CPN) The CPN is designed to operate with a 10 μF minimum ceramic output capacitor. Refer to the *Recommended Operating Conditions*, Table 10 and Figure 51. #### 9.2.2.2.6 Flying Capacitor Selection (CPN) The CPN needs an external flying capacitor. The minimum value is 4.7 $\mu$ F. Special care must be taken while choosing the flying capacitor as it will directly impact the output voltage accuracy and load regulation performance. Therefore, a minimum capacitance of 2.2 $\mu$ F must be achieved by the capacitor at a DC bias voltage of $|V_{NEG}|$ + 300 mV. For proper operation, the flying capacitor value must be lower than the output capacitor of the boost converter on REG pin. #### 9.2.2.3 Application Curves $V_{IN} = 3.7 \text{ V}$ , $V_{POS} = 5.4 \text{ V}$ , $V_{NEG} = -5.4 \text{ V}$ , unless otherwise noted **Table 14. Component List For Typical Characteristics Circuits** | REFERENCE | DESCRIPTION | MANUFACTURER AND PART NUMBER (1) | |-----------|-------------------------------------------------|--------------------------------------| | | 2.2 µF, 16 V, 0603, X5R, ceramic | Murata - GRM188R61C225KAAD | | С | 4.7 μF, 16 V, 0603, X5R, ceramic | Murata - GRM188R61C475KAAJ | | | 10 μF, 16 V, 0603, X5R, ceramic | Murata - GRM188R61E106MA73 | | L | 2.2 μH, 2.4 A, 130 mΩ, 2.5 mm × 2.0 mm × 1.0 mm | Toko - DFE252010C (1269AS-H-2R2N=P2) | | U1 | TPS65132AYFF | Texas Instruments | <sup>(1)</sup> See Third-Party Products Disclaimer # **Table 15. Table Of Graphs** | PARAMETER | CONDITIONS | Figure | |------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------| | EFFICIENCY | | | | Efficiency vs. Output<br>Current | ± 5.0 V — 80mA Mode — L = 2.2 μH | Figure 52 | | Efficiency vs. Output<br>Current | ± 5.4 V — 80mA Mode — L = 2.2 μH | Figure 53 | | CONVERTERS WAVEFOR | RMS | | | V <sub>NEG</sub> Output Ripple | $I_{NEG}$ = 4 mA / 40 mA / 80 mA — 80mA Mode — $C_{OUT}$ = 10 $\mu$ F | Figure 54 | | V <sub>NEG</sub> Output Ripple | $I_{NEG} = 4 \text{ mA} / 40 \text{ mA} / 80 \text{ mA} - 80 \text{mA} \text{ Mode} - C_{OUT} = 2 \times 10 \mu\text{F}$ | Figure 55 | | V <sub>POS</sub> Output Ripple | I <sub>POS</sub> = 150 mA — 80mA Mode | Figure 56 | | LOAD TRANSIENT | | * | | Load Transient | $V_{IN}$ = 2.9 V — $I_{POS}$ = $-I_{NEG}$ = 10 mA $\rightarrow$ 70 mA $\rightarrow$ 10 mA — 80mA Mode — L = 2.2 $\mu$ H | Figure 57 | | Load Transient | $V_{IN}$ = 3.7 V — $I_{POS}$ = $-I_{NEG}$ = 10 mA $\rightarrow$ 70 mA $\rightarrow$ 10 mA — 80mA Mode — L = 2.2 $\mu$ H | Figure 58 | | Load Transient | $V_{IN}$ = 4.5 V — $I_{POS}$ = $-I_{NEG}$ = 10 mA $\rightarrow$ 70 mA $\rightarrow$ 10 mA — 80mA Mode — L = 2.2 $\mu$ H | Figure 59 | | LINE TRANSIENT | | | | Line Transient | $V_{IN}$ = 2.8 V $\rightarrow$ 4.5 V $\rightarrow$ 2.8 V $-$ I <sub>POS</sub> = $-$ I <sub>NEG</sub> = 0 mA $-$ 80mA Mode $-$ L = 2.2 $\mu$ H | Figure 60 | | Line Transient | $V_{IN}$ = 2.8 V $\rightarrow$ 4.5 V $\rightarrow$ 2.8 V $-$ I <sub>POS</sub> = $-$ I <sub>NEG</sub> = 40 mA $-$ 80mA Mode $-$ L = 2.2 $\mu$ H | Figure 61 | | Line Transient | $V_{IN}$ = 2.8 V $\rightarrow$ 4.5 V $\rightarrow$ 2.8 V $\rightarrow$ $I_{POS}$ = $-I_{NEG}$ = 70 mA $\rightarrow$ 80mA Mode $\rightarrow$ L = 2.2 $\mu$ H | Figure 62 | | POWER SEQUENCING | | <u>.</u> | | Power-up Sequencing | Simultaneous — no load | Figure 63 | | Power-down Sequencing | Simultaneous — no load with Active Discharge | Figure 64 | | Power-up Sequencing | Sequential — no load | Figure 65 | | Power-down Sequencing | Sequential — no load with Active Discharge | Figure 66 | | Power-up/down<br>Sequencing | Simultaneous — no load with Active Discharge | Figure 67 | | Power-up/down<br>Sequencing | Simultaneous — no load without Active Discharge | Figure 68 | | INRUSH CURRENT | | | | Inrush Current | Simultaneous — no load — 80mA Mode | Figure 69 | | Inrush Current | Sequential — no load — 80mA Mode | Figure 70 | | Inrush Current | Simultaneous — no load — 80mA Mode — TPS65132B2, -Lx, -Sx, -Tx, -Wx | Figure 71 | | Inrush Current | Sequential — no load — 80mA Mode — TPS65132B2, -Lx, -Sx, -Tx, -Wx | Figure 72 | | LOAD REGULATION | | | | V <sub>POS</sub> vs Output Current | $V_{POS}$ = 5.0 V — 80mA Mode — $I_{POS}$ = 0 mA to 80 mA — L = 2.2 $\mu$ H | Figure 73 | | V <sub>POS</sub> vs Output Current | $V_{POS}$ = 5.4 V — 80mA Mode — $I_{POS}$ = 0 mA to 80 mA — L = 2.2 $\mu$ H | Figure 74 | | V <sub>NEG</sub> vs Output Current | $V_{NEG}$ = -5.0 V — 80mA Mode — $I_{NEG}$ = 0 mA to 80 mA — L = 2.2 $\mu$ H | Figure 75 | | V <sub>NEG</sub> vs Output Current | $V_{NEG}$ = -5.4 V — 80mA Mode — $I_{NEG}$ = 0 mA to 80 mA — L = 2.2 $\mu$ H | Figure 76 | | LINE REGULATION | | | | V <sub>POS</sub> vs Output Voltage | $V_{IN}$ = 2.5 V to 5.5 V — $V_{POS}$ = 5.0 V — 80mA Mode — $I_{POS}$ = 60 mA — L = 2.2 $\mu$ H | Figure 77 | | V <sub>POS</sub> vs Output Voltage | $V_{IN}$ = 2.5 V to 5.5 V — $V_{POS}$ = 5.4 V — 80mA Mode — $I_{POS}$ = 60 mA — L = 2.2 $\mu$ H | Figure 78 | | V <sub>NEG</sub> vs Output Voltage | $V_{IN} = 2.5 \text{ V to } 5.5 \text{ V} - V_{NEG} = -5.0 \text{ V} - 80 \text{mA} \text{ Mode} - I_{NEG} = 60 \text{ mA} - L = 2.2 \mu\text{H}$ | Figure 79 | | V <sub>NEG</sub> vs Output Voltage | $V_{IN} = 2.5 \text{ V to } 5.5 \text{ V} - V_{NEG} = -5.4 \text{ V} - 80 \text{mA} \text{ Mode} - I_{NEG} = 60 \text{ mA} - L = 2.2 \mu\text{H}$ | Figure 80 | $\label{eq:NOTE} \textbf{In this section, } I_{\text{OUT}} \text{ means that the outputs are loaded with } I_{\text{POS}} = -I_{\text{NEG}} \text{ simultaneously.}$ #### 9.2.3 High-current Applications (≤ 150 mA) The TPS65132Sx version allows output current up to 150 mA on both $V_{POS}$ and $V_{NEG}$ when the SYNC pin is pulled HIGH. If the SYNC pin is pulled LOW, the TPS65132Sx can be programmed to 40mA or 80mA mode with the APPS bit to lower the output current capability of the $V_{NEG}$ rail if needed (in the case the efficiency is an important parameter). See *Low-current Applications* ( $\leq$ 40 mA) and *Mid-current Applications* ( $\leq$ 80 mA) for more details about the 40mA and 80mA modes. Figure 81. Typical Application Circuit For High Current ## 9.2.3.1 Design Requirements **Table 16. Design Parameters** | PARAMETERS | EXAMPLE VALUES | |------------------------------------------|----------------------------------| | Input Voltage Range | 2.5 V to 5.5 V | | Output Voltages | 4.0 V to 6.0 V, -4.0 V to -6.0 V | | Output Current Rating | 150 mA | | Boost Converter Switching Frequency | 1.8 MHz | | Negative Charge Pump Switching Frequency | 1.0 MHz | #### 9.2.3.2 Detailed Design Procedure The design procedure and BOM list of the TPS65132Sx is identical to the 80mA mode. Please refer to the *Mid-current Applications* ( $\leq 80 \text{ mA}$ ) for more details about the general component selection. #### 9.2.3.2.1 **Sequencing** The output rails ( $V_{POS}$ and $V_{NEG}$ ) are enabled and disabled using an external logic signal on the EN pin. The power-up and power-down sequencing events are programmable. Please refer to *Programmable Sequencing Scenarios* for the different sequencing as well as *Registers* for the programming options. Figure 98 to Figure 103 show the typical sequencing waveforms. Figure 82. Programmable Sequencing Scenarios #### **NOTE** - In the case where the UVLO falling threshold is triggered while the enable signal is still HIGH (EN), all converters will be shut down instantaneously and both V<sub>POS</sub> and V<sub>NEG</sub> output rails will be actively discharged to GND. - The power-up and power-down sequencing must be finalized (all delays have passed) before re-toggling the EN pin. #### 9.2.3.2.2 SYNC = HIGH When the SYNC pin is pulled HIGH, the boost converter voltage increases instantaneously to allow enough headroom to deliver the 150 mA. See Figure 88 to Figure 91 for detailed waveforms. When SYNC pin is pulled LOW, the boost converter keeps its offset for 300 $\mu$ s typically, and during this time, the device is still capable if supplying 150 mA on both output rail. After these 300 $\mu$ s have passed, current limit settles at 40 mA or 80 mA maximum, depending on the application mode it is programmed to (40mA or 80mA — see *Low-current Applications* ( $\leq$ 40 mA) and *Mid-current Applications* ( $\leq$ 80 mA) for more details ) and the boost output voltage regulates down to its nominal value. ## 9.2.3.2.3 Startup The TPS65132Sx can startup with SYNC = HIGH, however, the boost offset as well as the 150 mA output current capability will only be available as soon as the last rail to start is in regulation. # 9.2.3.3 Application Curves $V_{\text{IN}}\text{=}~3.7~\text{V},~V_{\text{POS}}\text{=}~5.4~\text{V},~V_{\text{NEG}}\text{=}~-5.4~\text{V},~\text{unless otherwise noted}$ # **Table 17. Component List For Typical Characteristics Circuits** | REFERENCE | DESCRIPTION | MANUFACTURER AND PART NUMBER | |-----------|-------------------------------------------------|--------------------------------------| | | 2.2 µF, 16 V, 0603, X5R, ceramic | Murata - GRM188R61C225KAAD | | С | 4.7 μF, 16 V, 0603, X5R, ceramic | Murata - GRM188R61C475KAAJ | | | 10 μF, 16 V, 0603, X5R, ceramic | Murata - GRM188R61E106MA73 | | L | 2.2 μH, 2.4 A, 130 mΩ, 2.5 mm × 2.0 mm × 1.0 mm | Toko - DFE252010C (1269AS-H-2R2N=P2) | | U1 | TPS65132SYFF | Texas Instruments | # **Table 18. Table Of Graphs** | PARAMETER | CONDITIONS | Figure | |-----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------| | EFFICIENCY | | | | Efficiency vs.<br>Output Current | ± 5.0 V — SYNC = HIGH — L = 2.2 μH | Figure 83 | | Efficiency vs. Output Current | ± 5.4 V — SYNC = HIGH — L = 2.2 μH | Figure 84 | | <b>CONVERTERS W</b> | AVEFORMS | | | V <sub>POS</sub> Output<br>Ripple | I <sub>POS</sub> = 150 mA — SYNC = HIGH | Figure 85 | | V <sub>NEG</sub> Output<br>Ripple | $I_{NEG}$ = 10mA / 80 mA / 150 mA — SYNC = HIGH — $C_{OUT}$ = 10 $\mu$ F | Figure 86 | | V <sub>NEG</sub> Output<br>Ripple | $I_{NEG}$ = 4 mA / 40 mA / 80 mA — SYNC = HIGH — $C_{OUT}$ = 2 × 10 $\mu$ F | Figure 87 | | SYNC = HIGH Sig | nal | | | SYNC = HIGH | $I_{POS} = -I_{NEG} = 10 \text{ mA}$ | Figure 88 | | SYNC = HIGH | $I_{POS} = -I_{NEG} = 150 \text{ mA}$ | Figure 89 | | SYNC = HIGH<br>Zoom | $I_{POS} = -I_{NEG} = 10 \text{ mA}$ | Figure 90 | | SYNC = LOW<br>Zoom | $I_{POS} = -I_{NEG} = 10 \text{ mA}$ | Figure 91 | | LOAD TRANSIEN | Т | | | Load Transient | $V_{IN} = 2.9 \text{ V} - I_{POS} = -I_{NEG} = 10 \text{ mA} \rightarrow 150 \text{ mA} \rightarrow 10 \text{ mA} - \text{SYNC} = \text{HIGH} - \text{L} = 2.2 \mu\text{H}$ | Figure 92 | | Load Transient | $V_{IN} = 3.7 \text{ V} - I_{POS} = -I_{NEG} = 10 \text{ mA} \rightarrow 150 \text{ mA} \rightarrow 10 \text{ mA} - \text{SYNC} = \text{HIGH} - \text{L} = 2.2 \mu\text{H}$ | Figure 93 | | Load Transient | $V_{IN}$ = 4.5 V — $I_{POS}$ = $-I_{NEG}$ = 10 mA $\rightarrow$ 150 mA $\rightarrow$ 10mA — SYNC = HIGH — L = 2.2 $\mu$ H | Figure 94 | | LINE TRANSIENT | | | | Line Transient | $V_{\text{IN}} = 2.8 \text{ V} \rightarrow 4.5 \text{ V} \rightarrow 2.8 \text{ V} - I_{\text{POS}} = -I_{\text{NEG}} = 10 \text{ mA} - \text{SYNC} = \text{HIGH} - L = 2.2 \mu\text{H}$ | Figure 95 | | Line Transient | $V_{\text{IN}} = 2.8 \text{ V} \rightarrow 4.5 \text{ V} \rightarrow 2.8 \text{ V} - I_{\text{POS}} = -I_{\text{NEG}} = 100 \text{ mA} - \text{SYNC} = \text{HIGH} - L = 2.2 \mu\text{H}$ | Figure 96 | | Line Transient | $V_{\text{IN}} = 2.8 \text{ V} \rightarrow 4.5 \text{ V} \rightarrow 2.8 \text{ V} - I_{\text{POS}} = -I_{\text{NEG}} = 150 \text{ mA} - \text{SYNC} = \text{HIGH} - L = 2.2 \mu\text{H}$ | Figure 97 | | POWER SEQUEN | CING | | | Power-up<br>Sequencing | Simultaneous — no load | Figure 98 | | Power-down<br>Sequencing | Simultaneous — no load with Active Discharge | Figure 99 | | Power-up<br>Sequencing | Sequential $(V_{POS} \rightarrow V_{NEG})$ — no load | Figure 100 | | Power-down<br>Sequencing | Sequential ( $V_{NEG} \rightarrow V_{POS}$ ) — no load with Active Discharge | Figure 101 | | Power-up<br>Sequencing | Sequential $(V_{NEG} \rightarrow V_{POS})$ — no load | Figure 102 | | Power-down<br>Sequencing | Sequential ( $V_{POS} \rightarrow V_{NEG}$ ) — no load with Active Discharge | Figure 103 | # Table 18. Table Of Graphs (continued) | PARAMETER | CONDITIONS | Figure | |---------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------| | Power-up/down<br>Sequencing | Simultaneous — no load without Active Discharge | Figure 104 | | Power-up/down<br>Sequencing | Simultaneous — no load with Active Discharge | Figure 105 | | INRUSH CURREN | IT . | | | Inrush Current | Simultaneous — no load — SYNC = HIGH — L = 2.2 μH | Figure 106 | | Inrush Current | Sequential — no load — SYNC = HIGH — L = 2.2 μH | Figure 107 | | LOAD REGULATI | ON | | | V <sub>POS</sub> vs Output<br>Current | $V_{POS} = 5.0 \text{ V} - \text{SYNC} = \text{HIGH} - I_{POS} = 0 \text{ mA to } 150 \text{ mA} - L = 2.2 \mu\text{H}$ | Figure 108 | | V <sub>POS</sub> vs Output<br>Current | $V_{POS} = 5.4 \text{ V} - \text{SYNC} = \text{HIGH} - I_{POS} = 0 \text{ mA to } 150 \text{ mA} - L = 2.2 \mu\text{H}$ | Figure 109 | | V <sub>NEG</sub> vs Output<br>Current | $V_{NEG}$ = -5.0 V — SYNC = HIGH — $I_{NEG}$ = 0 mA to 150 mA — L = 2.2 $\mu$ H | Figure 110 | | V <sub>NEG</sub> vs Output<br>Current | $V_{NEG}$ = -5.4 V — SYNC = HIGH — $I_{NEG}$ = 0 mA to 150 mA — L = 2.2 $\mu$ H | Figure 111 | | LINE REGULATIO | N Company of the comp | | | V <sub>POS</sub> vs Output<br>Voltage | $V_{IN} = 2.5 \text{ V to } 5.5 \text{ V} - V_{POS} = 5.0 \text{ V} - \text{SYNC} = \text{HIGH} - I_{POS} = 120 \text{ mA} - L = 2.2 \mu\text{H}$ | Figure 112 | | V <sub>POS</sub> vs Output<br>Voltage | $V_{IN} = 2.5 \text{ V to } 5.5 \text{ V} - V_{POS} = 5.4 \text{ V} - \text{SYNC} = \text{HIGH} - I_{POS} = 120 \text{ mA} - L = 2.2 \mu\text{H}$ | Figure 113 | | V <sub>NEG</sub> vs Output<br>Voltage | $V_{IN} = 2.5 \text{ V to } 5.5 \text{ V} - V_{NEG} = -5.0 \text{ V} - \text{SYNC} = \text{HIGH} - I_{NEG} = 120 \text{ mA} - L = 2.2 \mu\text{H}$ | Figure 114 | | V <sub>NEG</sub> vs Output<br>Voltage | $V_{IN} = 2.5 \text{ V to } 5.5 \text{ V} - V_{NEG} = -5.4 \text{ V} - \text{SYNC} = \text{HIGH} - I_{NEG} = 120 \text{ mA} - L = 2.2 \mu\text{H}$ | Figure 115 | $\label{eq:NOTE} \textbf{In this section, } I_{\text{OUT}} \text{ means that the outputs are loaded with } I_{\text{POS}} = -I_{\text{NEG}} \text{ simultaneously.}$ # 10 Power Supply Recommendations The devices are designed to operate from an input voltage supply range between 2.5 V and 5.5 V. This input supply must be well regulated. A ceramic input capacitor with a value of 4.7 $\mu$ F is a typical choice. # 11 Layout ### 11.1 Layout Guidelines PCB layout is an important task in the power supply design. Good PCB layout minimizes EMI and allows very good output voltage regulation. For the TPS65132 the following PCB layout guidelines are recommended. - Keep the power ground plane on the top layer (all capacitor grounds and PGND pins must be connected together with one uninterrupted ground plane). - AGND and PGND must be connected together on the same ground plane. - Place the flying capacitor as close as possible to the IC. - Always avoid vias when possible. They have high inductance and resistance. If vias are necessary, always use more than one in parallel to decrease parasitics especially for power lines. - Connect REG pins together. - For **high dv/dt** signals (switch pin traces): keep copper area to a minimum to prevent making unintentional parallel plate capacitors with other traces or to a ground plane. Best to route signal and return on same layer. - For **high di/dt** signals: keep traces short, wide and closely spaced. This will reduce stray inductance and decrease the current loop area to help prevent EMI. - Keep input capacitor close to the IC with low inductance traces. - Keep trace from switching node pin to inductor short if possible: it reduces EMI emissions and noise that may couple into other portions of the converter. - Isolate analog signal paths from power paths. ## 11.2 Layout Example # 12 器件和文档支持 ## 12.1 器件支持 #### 12.1.1 第三方产品免责声明 TI 发布的与第三方产品或服务有关的信息,不能构成与此类产品或服务或保修的适用性有关的认可,不能构成此类产品或服务单独或与任何 TI 产品或服务一起的表示或认可。 ## 12.2 接收文档更新通知 如需接收文档更新通知,请访问 www.ti.com.cn 网站上的器件产品文件夹。点击右上角的提醒我 (Alert me) 注册后,即可每周定期收到已更改的产品信息。有关更改的详细信息,请查阅已修订文档中包含的修订历史记录。 #### 12.3 社区资源 The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers. **Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support. #### 12.4 商标 E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners. #### 12.5 静电放电警告 这些装置包含有限的内置 ESD 保护。 存储或装卸时,应将导线一起截短或将装置放置于导电泡棉中,以防止 MOS 门极遭受静电损伤。 ## 12.6 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. # 13 机械、封装和可订购信息 以下页中包括机械、封装和可订购信息。这些信息是针对指定器件可提供的最新数据。这些数据会在无通知且不对本文档进行修订的情况下发生改变。欲获得该数据表的浏览器版本,请查阅左侧的导航栏。 ## 13.1 CSP 封装概要 ## Code: - TI -- TI letters - YM -- Year-Month date code - · LLLL -- Lot trace code - S -- Assembly site code - xx -- Revision code (contains alpha-numeric characters can be left blank), refer to the Ordering Information section for detailed information) ## 13.1.1 芯片级封装尺寸 TPS65132 器件采用 15 凸点芯片级封装 (YFF, NanoFree™)。封装尺寸如下: - D = $2108\mu m \pm 30\mu m$ - D = $1514\mu m \pm 30\mu m$ # CSP 封装概要 (接下页) # 13.1.2 RVC 封装概要 ## (bottom view) 11 12 13 14 15 16 17 10 9 18 PowerPAD 8 19 7 20 5 4 3 2 QFN PACKAGE ## Code: - TI -- TI letters - YM -- Year-Month date code - · LLLL -- Lot trace code - · S -- Assembly site code - xx -- Revision code (contains alpha-numeric characters can be left blank), refer to the Ordering Information section for detailed information) 57 10-Dec-2020 ### **PACKAGING INFORMATION** | Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------| | TPS65132A0YFFR | ACTIVE | DSBGA | YFF | 15 | 3000 | RoHS & Green | SNAGCU | Level-1-260C-UNLIM | -40 to 85 | TPS<br>65132A0 | Samples | | TPS65132AYFFR | ACTIVE | DSBGA | YFF | 15 | 3000 | RoHS & Green | SNAGCU | Level-1-260C-UNLIM | -40 to 85 | TPS<br>65132A | Samples | | TPS65132B0YFFR | ACTIVE | DSBGA | YFF | 15 | 3000 | RoHS & Green | SNAGCU | Level-1-260C-UNLIM | -40 to 85 | TPS<br>65132B0 | Samples | | TPS65132B2YFFR | ACTIVE | DSBGA | YFF | 15 | 3000 | RoHS & Green | SNAGCU | Level-1-260C-UNLIM | -40 to 85 | TPS<br>65132B2 | Samples | | TPS65132B5YFFR | ACTIVE | DSBGA | YFF | 15 | 3000 | RoHS & Green | SNAGCU | Level-1-260C-UNLIM | -40 to 85 | TPS<br>65132B5 | Samples | | TPS65132BYFFR | ACTIVE | DSBGA | YFF | 15 | 3000 | RoHS & Green | SNAGCU | Level-1-260C-UNLIM | -40 to 85 | TPS<br>65132B | Samples | | TPS65132L0YFFR | ACTIVE | DSBGA | YFF | 15 | 3000 | RoHS & Green | SNAGCU | Level-1-260C-UNLIM | -40 to 85 | TPS<br>65132L0 | Samples | | TPS65132L0YFFT | ACTIVE | DSBGA | YFF | 15 | 250 | RoHS & Green | SNAGCU | Level-1-260C-UNLIM | -40 to 85 | TPS<br>65132L0 | Samples | | TPS65132LYFFR | ACTIVE | DSBGA | YFF | 15 | 3000 | RoHS & Green | SNAGCU | Level-1-260C-UNLIM | -40 to 85 | TPS<br>65132L | Samples | | TPS65132SYFFR | ACTIVE | DSBGA | YFF | 15 | 3000 | RoHS & Green | SNAGCU | Level-1-260C-UNLIM | -40 to 85 | TPS<br>65132S | Samples | | TPS65132T6YFFR | ACTIVE | DSBGA | YFF | 15 | 3000 | RoHS & Green | SNAGCU | Level-1-260C-UNLIM | -40 to 85 | TPS<br>65132T6 | Samples | | TPS65132T6YFFT | ACTIVE | DSBGA | YFF | 15 | 250 | RoHS & Green | SNAGCU | Level-1-260C-UNLIM | -40 to 85 | TPS<br>65132T6 | Samples | | TPS65132WRVCR | ACTIVE | WQFN | RVC | 20 | 3000 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | 65132YA | Samples | | TPS65132WRVCT | ACTIVE | WQFN | RVC | 20 | 250 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | 65132YA | Samples | <sup>(1)</sup> The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. **LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. **PREVIEW:** Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. # PACKAGE OPTION ADDENDUM 10-Dec-2020 (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. www.ti.com 20-Apr-2024 # TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | Pins | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |----------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TPS65132A0YFFR | DSBGA | YFF | 15 | 3000 | 180.0 | 8.4 | 1.61 | 2.21 | 0.7 | 4.0 | 8.0 | Q1 | | TPS65132AYFFR | DSBGA | YFF | 15 | 3000 | 180.0 | 8.4 | 1.61 | 2.21 | 0.7 | 4.0 | 8.0 | Q1 | | TPS65132B0YFFR | DSBGA | YFF | 15 | 3000 | 180.0 | 8.4 | 1.61 | 2.21 | 0.7 | 4.0 | 8.0 | Q1 | | TPS65132B2YFFR | DSBGA | YFF | 15 | 3000 | 180.0 | 8.4 | 1.61 | 2.21 | 0.7 | 4.0 | 8.0 | Q1 | | TPS65132B5YFFR | DSBGA | YFF | 15 | 3000 | 180.0 | 8.4 | 1.61 | 2.21 | 0.7 | 4.0 | 8.0 | Q1 | | TPS65132BYFFR | DSBGA | YFF | 15 | 3000 | 180.0 | 8.4 | 1.61 | 2.21 | 0.7 | 4.0 | 8.0 | Q1 | | TPS65132L0YFFR | DSBGA | YFF | 15 | 3000 | 180.0 | 8.4 | 1.61 | 2.21 | 0.7 | 4.0 | 8.0 | Q1 | | TPS65132L0YFFT | DSBGA | YFF | 15 | 250 | 180.0 | 8.4 | 1.61 | 2.21 | 0.7 | 4.0 | 8.0 | Q1 | | TPS65132LYFFR | DSBGA | YFF | 15 | 3000 | 180.0 | 8.4 | 1.61 | 2.21 | 0.7 | 4.0 | 8.0 | Q1 | | TPS65132SYFFR | DSBGA | YFF | 15 | 3000 | 180.0 | 8.4 | 1.61 | 2.21 | 0.7 | 4.0 | 8.0 | Q1 | | TPS65132T6YFFR | DSBGA | YFF | 15 | 3000 | 180.0 | 8.4 | 1.61 | 2.21 | 0.7 | 4.0 | 8.0 | Q1 | | TPS65132T6YFFT | DSBGA | YFF | 15 | 250 | 180.0 | 8.4 | 1.61 | 2.21 | 0.7 | 4.0 | 8.0 | Q1 | | TPS65132WRVCR | WQFN | RVC | 20 | 3000 | 330.0 | 12.4 | 3.3 | 4.3 | 1.1 | 8.0 | 12.0 | Q1 | | TPS65132WRVCT | WQFN | RVC | 20 | 250 | 180.0 | 12.4 | 3.3 | 4.3 | 1.1 | 8.0 | 12.0 | Q1 | www.ti.com 20-Apr-2024 \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |----------------|--------------|-----------------|------|------|-------------|------------|-------------| | TPS65132A0YFFR | DSBGA | YFF | 15 | 3000 | 182.0 | 182.0 | 20.0 | | TPS65132AYFFR | DSBGA | YFF | 15 | 3000 | 182.0 | 182.0 | 20.0 | | TPS65132B0YFFR | DSBGA | YFF | 15 | 3000 | 182.0 | 182.0 | 20.0 | | TPS65132B2YFFR | DSBGA | YFF | 15 | 3000 | 182.0 | 182.0 | 20.0 | | TPS65132B5YFFR | DSBGA | YFF | 15 | 3000 | 182.0 | 182.0 | 20.0 | | TPS65132BYFFR | DSBGA | YFF | 15 | 3000 | 182.0 | 182.0 | 20.0 | | TPS65132L0YFFR | DSBGA | YFF | 15 | 3000 | 182.0 | 182.0 | 20.0 | | TPS65132L0YFFT | DSBGA | YFF | 15 | 250 | 182.0 | 182.0 | 20.0 | | TPS65132LYFFR | DSBGA | YFF | 15 | 3000 | 182.0 | 182.0 | 20.0 | | TPS65132SYFFR | DSBGA | YFF | 15 | 3000 | 182.0 | 182.0 | 20.0 | | TPS65132T6YFFR | DSBGA | YFF | 15 | 3000 | 182.0 | 182.0 | 20.0 | | TPS65132T6YFFT | DSBGA | YFF | 15 | 250 | 182.0 | 182.0 | 20.0 | | TPS65132WRVCR | WQFN | RVC | 20 | 3000 | 552.0 | 346.0 | 36.0 | | TPS65132WRVCT | WQFN | RVC | 20 | 250 | 552.0 | 185.0 | 36.0 | # **PACKAGE MATERIALS INFORMATION** www.ti.com 20-Apr-2024 # **TUBE** ### \*All dimensions are nominal | Device | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) | |---------------|--------------|--------------|------|------|--------|--------|--------|--------| | TPS65132WRVCR | RVC | WQFN | 20 | 3000 | 381 | 4.83 | 2286 | 0 | | TPS65132WRVCT | RVC | WQFN | 20 | 250 | 381 | 4.83 | 2286 | 0 | Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details. 4209819/B PLASTIC QUAD FLATPACK - NO LEAD #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. - 3. The package thermal pad must be soldered to the printed circuit board for optimal thermal and mechanical performance. PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. DIE SIZE BALL GRID ARRAY ## NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. DIE SIZE BALL GRID ARRAY NOTES: (continued) 3. Final dimensions may vary due to manufacturing tolerance considerations and also routing constraints. For more information, see Texas Instruments literature number SNVA009 (www.ti.com/lit/snva009). DIE SIZE BALL GRID ARRAY NOTES: (continued) 4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. # 重要声明和免责声明 TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。 这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。 这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。 TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 TI 反对并拒绝您可能提出的任何其他或不同的条款。 邮寄地址: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024,德州仪器 (TI) 公司