











**SN74LVC7032A** 

ZHCSV70 - MARCH 2024

# SN74LVC7032A 具有施密特触发输入的四通道双输入或门

# 1 特性

- 工作范围为 1.1V 至 3.6V
- 5.5V 容限输入引脚
- 支持标准引脚排列
- 闩锁性能超过 250mA, 符合 JESD 17 规范
- ESD 保护性能超过 JESD 22 规范要求
  - 2000V 人体放电模型 (A114-A)
  - 1000V 充电器件模型 (C101)

# 2 应用

- 使用更少的输入来监测错误信号
- 将低电平有效使能信号进行结合

# 3 说明

此器件包含四个具有施密特触发输入的独立双输入或 门。每个逻辑门以正逻辑执行布尔函数 Y = A + B。

# 封装信息

| 器件型号 封装(1)      |                      | <b>封装</b> 尺寸 <sup>(2)</sup> | 本体尺寸(标称值)   |  |  |  |
|-----------------|----------------------|-----------------------------|-------------|--|--|--|
| SNIZAL VICZOSOA | BQA ( WQFN ,<br>14 ) | 3mm × 2.5mm                 | 3mm × 2.5mm |  |  |  |
| SN74LVC7032A    | PW (TSSOP, 14)       | 5mm × 6.4mm                 | 5mm × 4.4mm |  |  |  |

- (1) 有关更多信息,请参阅节 11
- 封装尺寸(长x宽)为标称值,并包括引脚(如适用) (2)
- 本体尺寸(长×宽)为标称值,不包括引脚。



功能引脚分配

English Data Sheet: SCLSA01



# **Table of Contents**

| 1 特性                                 | 1 7.3 Feature Description             | 10 |
|--------------------------------------|---------------------------------------|----|
| 2 应用                                 |                                       | 11 |
| 3 说明                                 |                                       | 12 |
| 4 Pin Configuration and Functions    |                                       | 12 |
| 5 Specifications                     |                                       | 12 |
| 5.1 Absolute Maximum Ratings         | 0 2 Dayyar Cymaly Dagaranagadatiana   | 14 |
| 5.2 ESD Ratings                      |                                       | 14 |
| 5.3 Recommended Operating Conditions | 0 Danila a anal Danina antatian 0     | 16 |
| 5.4 Thermal Information              |                                       | 16 |
| 5.5 Electrical Characteristics       | 5 9.2 接收文档更新通知                        | 16 |
| 5.6 Switching Characteristics        | a a a a a a a a a a a a a a a a a a a | 16 |
| 5.7 Noise Characteristics            | 6 9.4 Trademarks                      | 16 |
| 5.8 Typical Characteristics          |                                       | 16 |
| 6 Parameter Measurement Information  |                                       |    |
| 7 Detailed Description1              |                                       |    |
| 7.1 Overview1                        |                                       |    |
| 7.2 Functional Block Diagram1        |                                       | 16 |
|                                      |                                       |    |

# **4 Pin Configuration and Functions**





图 4-1. SN74LVC7032A BQA Package, 14-Pin WQFN (Top View)

图 4-2. SN74LVC7032A PW Package, 14-Pin TSSOP (Top View)

表 4-1. Pin Functions

| Р          | PIN TYPE <sup>(1)</sup> |        | DESCRIPTION                                                                                             |
|------------|-------------------------|--------|---------------------------------------------------------------------------------------------------------|
| NAME       | NO.                     | - ITPE | DESCRIPTION                                                                                             |
| 1A         | 1                       | I      | Channel 1, Input A                                                                                      |
| 1B         | 2                       | I      | Channel 1, Input B                                                                                      |
| 1Y         | 3                       | 0      | Channel 1, Output Y                                                                                     |
| 2A         | 4                       | I      | Channel 2, Input A                                                                                      |
| 2B         | 5                       | I      | Channel 2, Input B                                                                                      |
| 2Y         | 6                       | 0      | Channel 2, Output Y                                                                                     |
| GND        | 7                       | _      | Ground                                                                                                  |
| 3Y         | 8                       | 0      | Channel 3, Output Y                                                                                     |
| 3A         | 9                       | I      | Channel 3, Input A                                                                                      |
| 3B         | 10                      | I      | Channel 3, Input B                                                                                      |
| 4Y         | 11                      | 0      | Channel 4, Output Y                                                                                     |
| 4A         | 12                      | I      | Channel 4, Input A                                                                                      |
| 4B         | 13                      | I      | Channel 4, Input B                                                                                      |
| VCC        | 14                      | _      | Positive Supply                                                                                         |
| Thermal Pa | d <sup>(2)</sup>        | _      | The thermal pad can be connected to GND or left floating. Do not connect to any other signal or supply. |

Product Folder Links: SN74LVC7032A

- (1) I = input, O = output, I/O = input or output, G = ground, P = power.
- (2) BQA package only.



# **5 Specifications**

# 5.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)(1)

|                  |                                                          |                                     |      | MIN  | MAX                   | UNIT |
|------------------|----------------------------------------------------------|-------------------------------------|------|------|-----------------------|------|
| V <sub>CC</sub>  | Supply voltage range                                     |                                     |      | -0.5 | 6.5                   | V    |
| VI               | Input voltage range <sup>(2)</sup>                       | Input voltage range <sup>(2)</sup>  |      | -0.5 | 6.5                   | V    |
| Vo               | Output voltage range <sup>(2)</sup>                      | Output voltage range <sup>(2)</sup> |      | -0.5 | V <sub>CC</sub> + 0.5 | V    |
| I <sub>IK</sub>  | Input clamp current                                      | V <sub>I</sub> <                    | 0V   |      | -50                   | mA   |
| I <sub>OK</sub>  | Output clamp current                                     | V <sub>O</sub> <                    | < 0V |      | -50                   | mA   |
| Io               | Continuous output current                                |                                     |      |      | ±50                   | mA   |
| Io               | Continuous output current through V <sub>CC</sub> or GND |                                     |      | ±100 | mA                    |      |
| TJ               | Junction temperature                                     | Junction temperature                |      | -65  | 150                   | °C   |
| T <sub>stg</sub> | Storage temperature                                      |                                     |      | -65  | 150                   | °C   |

<sup>(1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute maximum ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If briefly operating outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not sustain damage, but it may not be fully functional. Operating the device in this manner may affect device reliability, functionality, performance, and shorten the device lifetime.

(2) The input and output voltage ratings may be exceeded if the input and output current ratings are observed.

# 5.2 ESD Ratings

|                  |                                            |                                                                       |       | VALUE | UNIT |
|------------------|--------------------------------------------|-----------------------------------------------------------------------|-------|-------|------|
| V                | V <sub>(ESD)</sub> Electrostatic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>     | ±2000 | V     |      |
| L <sup>v</sup> ( |                                            | Charged-device model (CDM), per ANSI/ESDA/JEDEC JS-002 <sup>(2)</sup> | ±1000 | V     |      |

- (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
- (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

# **5.3 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)

| Specifications  | Description                        | Condition              | MIN | MAX             | UNIT |
|-----------------|------------------------------------|------------------------|-----|-----------------|------|
| V <sub>CC</sub> | Supply voltage                     |                        | 1.1 | 3.6             | V    |
| VI              | Input voltage                      |                        |     | 5.5             | V    |
| Vo              | Output voltage                     | (High or low state)    |     | V <sub>CC</sub> | V    |
|                 |                                    | V <sub>CC</sub> = 1.8V |     | -4              |      |
|                 | High-level output current          | V <sub>CC</sub> = 2.3V |     | -8              | mA   |
| I <sub>OH</sub> |                                    | V <sub>CC</sub> = 2.7V |     | -12             | IIIA |
|                 |                                    | V <sub>CC</sub> = 3V   |     | -24             |      |
|                 |                                    | V <sub>CC</sub> = 1.8V |     | 4               |      |
|                 | Low-level output current           | V <sub>CC</sub> = 2.3V |     | 8               | mA   |
| l <sub>OL</sub> |                                    | V <sub>CC</sub> = 2.7V |     | 12              | IIIA |
|                 |                                    | V <sub>CC</sub> = 3V   |     | 24              |      |
| Δ t/ Δ v        | Input transition rise or fall rate |                        |     | 10              | ns/V |
| T <sub>A</sub>  | Operating free-air temperature     |                        | -40 | 125             | °C   |

Copyright © 2024 Texas Instruments Incorporated
Product Folder Links: SN74LVC7032A

# **5.4 Thermal Information**

| THERMAL METRIC(1)       |                                              | Package    |            |      |
|-------------------------|----------------------------------------------|------------|------------|------|
|                         |                                              | PW (TSSOP) | BQA (WQFN) | UNIT |
|                         |                                              | 14 PINS    | 14 PINS    |      |
| R <sub>0</sub> JA       | Junction-to-ambient thermal resistance       | 150.8      | 102.3      | °C/W |
| R <sub>fl</sub> JC(top) | Junction-to-case (top) thermal resistance    | 78.3       | 96.8       | °C/W |
| R <sub>0</sub> JB       | Junction-to-board thermal resistance         | 93.8       | 70.9       | °C/W |
| $\Psi$ JT               | Junction-to-top characterization parameter   | 24.7       | 16.6       | °C/W |
| $Y_{JB}$                | Junction-to-board characterization parameter | 93.2       | 70.9       | °C/W |
| R <sub>0</sub> JC(bot)  | Junction-to-case (bottom) thermal resistance | -          | 50.1       | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

# 5.5 Electrical Characteristics

over operating free-air temperature range (unless otherwise noted)

| PARAMETER       | TEST CONDITIONS                                 | V <sub>cc</sub> | -40°C to              | -40°C to 125°C |      |  |
|-----------------|-------------------------------------------------|-----------------|-----------------------|----------------|------|--|
|                 |                                                 |                 | MIN                   | TYP MAX        | UNIT |  |
| V <sub>T+</sub> | Positive-going input threshold voltage          | 1.1V            | 0.5                   | 0.8            | V    |  |
| V <sub>T+</sub> | Positive-going input threshold voltage          | 1.5V            | 0.7                   | 1.11           | V    |  |
| V <sub>T+</sub> | Positive-going input threshold voltage          | 1.65V           | 0.4                   | 1.3            | V    |  |
| V <sub>T+</sub> | Positive-going input threshold voltage          | 1.95V           | 0.6                   | 1.5            | V    |  |
| V <sub>T+</sub> | Positive-going input threshold voltage          | 2.3V            | 0.8                   | 1.7            | V    |  |
| V <sub>T+</sub> | Positive-going input threshold voltage          | 2.5V            | 0.8                   | 1.7            | V    |  |
| V <sub>T+</sub> | Positive-going input threshold voltage          | 2.7V            | 0.8                   | 2              | V    |  |
| V <sub>T+</sub> | Positive-going input threshold voltage          | 3V              | 0.9                   | 2              | V    |  |
| V <sub>T+</sub> | Positive-going input threshold voltage          | 3.6V            | 1.1                   | 2              | V    |  |
| V <sub>T-</sub> | Negative-going input threshold voltage          | 1.1V            | 0.2                   | 0.6            | V    |  |
| V <sub>T-</sub> | Negative-going input threshold voltage          | 1.5V            | 0.34                  | 0.75           | V    |  |
| V <sub>T-</sub> | Negative-going input threshold voltage          | 1.65V           | 0.2                   | 0.9            | V    |  |
| V <sub>T-</sub> | Negative-going input threshold voltage          | 1.95V           | 0.3                   | 1              | V    |  |
| V <sub>T-</sub> | Negative-going input threshold voltage          | 2.3V            | 0.4                   | 1.2            | V    |  |
| V <sub>T-</sub> | Negative-going input threshold voltage          | 2.5V            | 0.4                   | 1.2            | V    |  |
| V <sub>T-</sub> | Negative-going input threshold voltage          | 2.7V            | 0.4                   | 1.4            | V    |  |
| V <sub>T-</sub> | Negative-going input threshold voltage          | 3V              | 0.6                   | 1.5            | V    |  |
| V <sub>T-</sub> | Negative-going input threshold voltage          | 3.6V            | 0.8                   | 1.7            | V    |  |
| ΔV <sub>T</sub> | Hysteresis (V <sub>T+</sub> - V <sub>T-</sub> ) | 1.1V            | 0.07                  | 0.53           | V    |  |
| ΔV <sub>T</sub> | Hysteresis (V <sub>T+</sub> - V <sub>T-</sub> ) | 1.5V            | 0.18                  | 0.60           | V    |  |
| ΔV <sub>T</sub> | Hysteresis (V <sub>T+</sub> - V <sub>T-</sub> ) | 1.65V           | 0.1                   | 1.2            | V    |  |
| $\Delta V_T$    | Hysteresis (V <sub>T+</sub> - V <sub>T-</sub> ) | 1.95V           | 0.2                   | 1.3            | V    |  |
| $\Delta V_T$    | Hysteresis (V <sub>T+</sub> - V <sub>T-</sub> ) | 2.3V            | 0.3                   | 1.3            | V    |  |
| $\Delta V_T$    | Hysteresis (V <sub>T+</sub> - V <sub>T-</sub> ) | 2.5V            | 0.3                   | 1.3            | V    |  |
| ΔV <sub>T</sub> | Hysteresis (V <sub>T+</sub> - V <sub>T-</sub> ) | 2.7V            | 0.3                   | 1.1            | V    |  |
| ΔV <sub>T</sub> | Hysteresis (V <sub>T+</sub> - V <sub>T-</sub> ) | 3V              | 0.3                   | 1.2            | V    |  |
| ΔV <sub>T</sub> | Hysteresis (V <sub>T+</sub> - V <sub>T-</sub> ) | 3.6V            | 0.3                   | 1.2            | V    |  |
| V <sub>OH</sub> | I <sub>OH</sub> = - 100 μ A                     | 1.1V to 3.6V    | V <sub>CC</sub> - 0.2 |                | V    |  |

Product Folder Links: SN74LVC7032A



# 5.5 Electrical Characteristics (续)

over operating free-air temperature range (unless otherwise noted)

| PARAMETER        | TEST CONDITIONS                                               | V <sub>CC</sub> | -40°C to | 125°C |      | LINUT |
|------------------|---------------------------------------------------------------|-----------------|----------|-------|------|-------|
| PARAMETER        |                                                               |                 | MIN      | TYP   | MAX  | UNIT  |
| V <sub>OH</sub>  | I <sub>OH</sub> = -4mA                                        | 1.65V           | 1.2      |       |      | V     |
| V <sub>OH</sub>  | I <sub>OH</sub> = -8mA                                        | 2.3V            | 1.75     |       |      | V     |
| V <sub>OH</sub>  | I - 40mA                                                      | 2.7V            | 2.2      |       |      | V     |
| V <sub>OH</sub>  | — I <sub>OH</sub> = − 12mA                                    | 3V              | 2.4      |       |      | V     |
| V <sub>OH</sub>  | I <sub>OH</sub> = - 24mA                                      | 3V              | 2.2      |       |      | V     |
| V <sub>OL</sub>  | I <sub>OH</sub> = 100 μ A                                     | 1.1V to 3.6V    |          |       | 0.15 | V     |
| V <sub>OL</sub>  | I <sub>OH</sub> = 4mA                                         | 1.65V           |          |       | 0.45 | V     |
| V <sub>OL</sub>  | I <sub>OH</sub> = 8mA                                         | 2.3V            |          |       | 0.7  | V     |
| V <sub>OL</sub>  | I <sub>OH</sub> = 12mA                                        | 2.7V            |          |       | 0.4  | V     |
| V <sub>OL</sub>  | I <sub>OH</sub> = 24mA                                        | 3V              |          |       | 0.55 | V     |
| I <sub>I</sub>   | V <sub>I</sub> = V <sub>CC</sub> or GND                       | 3.6V            |          |       | ±5   | μA    |
| I <sub>off</sub> | V <sub>I</sub> or V <sub>O</sub> = V <sub>CC</sub>            | 0V              |          |       | ±10  | μA    |
| I <sub>CC</sub>  | V <sub>I</sub> = V <sub>CC</sub> or GND, I <sub>O</sub> = 0   | 3.6V            |          | -     | 40   | μA    |
| ΔI <sub>CC</sub> | One input at $V_{CC}$ - 0.6V, other inputs at $V_{CC}$ or GND | 2.7V to 3.6V    |          |       | 500  | μΑ    |
| C <sub>I</sub>   | V <sub>I</sub> = V <sub>CC</sub> or GND                       | 3.3V            |          |       |      | pF    |
| Co               | V <sub>O</sub> = V <sub>CC</sub> or GND                       | 3.3V            |          |       |      | pF    |
| C <sub>PD</sub>  | f = 10MHz                                                     | 1.8V            |          | 31    |      | pF    |
| C <sub>PD</sub>  | f = 10MHz                                                     | 2.5V            |          | 31    |      | pF    |
| C <sub>PD</sub>  | f = 10MHz                                                     | 3.3V            |          | 32    |      | pF    |

# **5.6 Switching Characteristics**

over operating free-air temperature range; typical values measured at  $T_A$  = 25°C (unless otherwise noted). See *Parameter Measurement Information* 

| PARAMETER          | FROM    | TO (OUTPUT) | LOAD CADACITANCE      | .,              | -40°C to 125°C |     |      | UNIT |
|--------------------|---------|-------------|-----------------------|-----------------|----------------|-----|------|------|
| PARAMETER          | (INPUT) | 10 (001701) | LOAD CAPACITANCE      | V <sub>cc</sub> | MIN            | TYP | MAX  | UNII |
| t <sub>pd</sub>    | A or B  | Υ           | C <sub>L</sub> = 15pF | 1.2V ± 0.1V     |                | 12  | 44   | ns   |
| t <sub>pd</sub>    | A or B  | Υ           | C <sub>L</sub> = 15pF | 1.5V ± 0.12V    |                | 9   | 15   | ns   |
| t <sub>pd</sub>    | A or B  | Υ           | C <sub>L</sub> = 30pF | 1.8V ± 0.15V    |                |     | 10.2 | ns   |
| t <sub>pd</sub>    | A or B  | Υ           | C <sub>L</sub> = 30pF | 2.5V ± 0.2V     |                |     | 6.9  | ns   |
| t <sub>pd</sub>    | A or B  | Υ           | C <sub>L</sub> = 50pF | 2.7V            |                |     | 6.4  | ns   |
| t <sub>pd</sub>    | A or B  | Υ           | C <sub>L</sub> = 50pF | 3.3V ± 0.3V     |                |     | 5.6  | ns   |
| t <sub>sk(o)</sub> |         |             |                       | 3.3V ± 0.3V     |                |     | 1.5  | ns   |

#### **5.7 Noise Characteristics**

VCC = 3.3V, CL = 50pF, TA = 25°C

| PARAMETER          | DESCRIPTION                                   | MIN  | TYP  | MAX | UNIT |
|--------------------|-----------------------------------------------|------|------|-----|------|
| V <sub>OL(P)</sub> | Quiet output, maximum dynamic V <sub>OL</sub> |      | 0.9  | 0.8 | V    |
| V <sub>OL(V)</sub> | Quiet output, minimum dynamic V <sub>OL</sub> | -0.8 | -0.3 |     | V    |
| V <sub>OH(V)</sub> | Quiet output, minimum dynamic V <sub>OH</sub> | 2.2  | 3.3  |     | V    |
| V <sub>IH(D)</sub> | High-level dynamic input voltage              | 2.0  |      |     | V    |
| $V_{IL(D)}$        | Low-level dynamic input voltage               |      |      | 0.8 | V    |

Product Folder Links: SN74LVC7032A

Copyright © 2024 Texas Instruments Incorporated



# **5.8 Typical Characteristics**

T<sub>A</sub> = 25°C (unless otherwise noted)



English Data Sheet: SCLSA01



# **5.8 Typical Characteristics (continued)**

T<sub>A</sub> = 25°C (unless otherwise noted)



# **6 Parameter Measurement Information**

Phase relationships between waveforms were chosen arbitrarily. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  1MHz,  $Z_0$  = 50 $\Omega$ .

For clock inputs,  $f_{max}$  is measured when the input duty cycle is 50%.

The outputs are measured one at a time with one input transition per measurement.



(1) C<sub>L</sub> includes probe and test-fixture capacitance.

图 6-1. Load Circuit for Push-Pull Outputs



(1) The greater between  $t_{\text{PLH}}$  and  $t_{\text{PHL}}$  is the same as  $t_{\text{pd}}$ .

图 6-2. Voltage Waveforms Propagation Delays



(1) The greater between  $t_{\text{r}}$  and  $t_{\text{f}}$  is the same as  $t_{\text{t}}$ .

图 6-3. Voltage Waveforms, Input and Output Transition Times

Product Folder Links: SN74LVC7032A



# 7 Detailed Description

#### 7.1 Overview

This device contains four independent 2-input OR Gates with Schmitt-trigger inputs. Each gate performs the Boolean function Y = A + B in positive logic.

# 7.2 Functional Block Diagram



#### 7.3 Feature Description

#### 7.3.1 CMOS Schmitt-Trigger Inputs

This device includes inputs with the Schmitt-trigger architecture. These inputs are high impedance and are typically modeled as a resistor in parallel with the input capacitance given in the *Electrical Characteristics* table from the input to ground. The worst case resistance is calculated with the maximum input voltage, given in the *Absolute Maximum Ratings* table, and the maximum input leakage current, given in the *Electrical Characteristics* table, using Ohm's law ( $R = V \div I$ ).

The Schmitt-trigger input architecture provides hysteresis as defined by  $\Delta V_T$  in the *Electrical Characteristics* table, which makes this device extremely tolerant to slow or noisy inputs. While the inputs can be driven much slower than standard CMOS inputs, it is still recommended to properly terminate unused inputs. Driving the inputs with slow transitioning signals will increase dynamic current consumption of the device. For additional information regarding Schmitt-trigger inputs, please see *Understanding Schmitt Triggers*.

# 7.3.2 Balanced CMOS Push-Pull Outputs

A balanced output allows the device to sink and source similar currents. The drive capability of this device may create fast edges into light loads so routing and load conditions should be considered to prevent ringing. Additionally, the outputs of this device are capable of driving larger currents than the device can sustain without being damaged. It is important for the output power of the device to be limited to avoid damage due to overcurrent. The electrical and thermal limits defined in the *Absolute Maximum Ratings* must be followed at all times.

The device can drive a load with a total capacitance less than or equal to the maximum load listed in the *Switching Characteristics* - 74 connected to a high-impedance CMOS input while still meeting all of the data sheet specifications. Larger capacitive loads can be applied, however it is not recommended to exceed the provided load value. If larger capacitive loads are required, it is recommended to add a series resistor between the output and the capacitor to limit output current to the values given in the *Absolute Maximum Ratings*.

#### 7.3.3 Clamp Diode Structure

图 7-1 shows the inputs and outputs to this device have negative clamping diodes only.

小心

Voltages beyond the values specified in the *Absolute Maximum Ratings* table can cause damage to the device. The input and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed.

Copyright © 2024 Texas Instruments Incorporated



图 7-1. Electrical Placement of Clamping Diodes for Each Input and Output

# 7.4 Device Functional Modes

表 7-1. Function Table

| INPU | ITS <sup>(1)</sup> | OUTPUT <sup>(2)</sup> |
|------|--------------------|-----------------------|
| Α    | В                  | Y                     |
| Н    | X                  | Н                     |
| X    | Н                  | Н                     |
| L    | L                  | L                     |

- (1) H = High Voltage Level, L = Low Voltage Level, X = Don't Care
- (2) H = Driving High, L = Driving Low



# 8 Application and Implementation

#### 备注

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

# 8.1 Application Information

In this application, three 2-input OR gates are combined to produce a 4-input OR gate function as shown in \begin{align\*}
8-1. The fourth gate can be used for another application in the system, or the inputs can be grounded and the channel left unused.

The SN74LVC7032A is used to directly control the Enable pin of a fan driver. The fan driver requires only one input signal to be HIGH before being enabled, and should be disabled in the event that all signals go LOW. The 4-input OR gate function combines the four individual overheat signals into a single active-high enable signal.

Temperature sensors can often be spread throughout a system rather than being in a centralized location. This would mean longer length traces or wires to pass signals through leading to slower edge transitions. This makes the SN74LVC7032A an excellent choice for the application since it has Schmitt-trigger inputs that do not have input transition rate requirements.

# 8.2 Typical Application



图 8-1. Typical Application Block Diagram

#### 8.2.1 Design Requirements

#### 8.2.1.1 Power Considerations

Ensure the desired supply voltage is within the range specified in the *Recommended Operating Conditions*. The supply voltage sets the electrical characteristics of the device as described in the *Electrical Characteristics* section.

The positive voltage supply must be capable of sourcing current equal to the total current to be sourced by all outputs of the SN74LVC7032A plus the maximum static supply current,  $I_{CC}$ , listed in the *Electrical Characteristics*, and any transient current required for switching. The logic device can only source as much current that is provided by the positive supply source. Be sure to not exceed the maximum total current through  $V_{CC}$  listed in the *Absolute Maximum Ratings*.

Product Folder Links: SN74LVC7032A

Copyright © 2024 Texas Instruments Incorporated



The ground must be capable of sinking current equal to the total current to be sunk by all outputs of the SN74LVC7032A plus the maximum supply current, I<sub>CC</sub>, listed in the *Electrical Characteristics*, and any transient current required for switching. The logic device can only sink as much current that can be sunk into its ground connection. Be sure to not exceed the maximum total current through GND listed in the Absolute Maximum Ratings.

The SN74LVC7032A can drive a load with a total capacitance less than or equal to 50pF while still meeting all of the data sheet specifications. Larger capacitive loads can be applied; however, it is not recommended to exceed 50pF.

The SN74LVC7032A can drive a load with total resistance described by  $R_L \ge V_O / I_O$ , with the output voltage and current defined in the Electrical Characteristics table with V<sub>OH</sub> and V<sub>OL</sub>. When outputting in the HIGH state, the output voltage in the equation is defined as the difference between the measured output voltage and the supply voltage at the  $V_{CC}$  pin.

Total power consumption can be calculated using the information provided in the CMOS Power Consumption and Cpd Calculation application note.

Thermal increase can be calculated using the information provided in the *Thermal Characteristics of Standard* Linear and Logic (SLL) Packages and Devices application note.

The maximum junction temperature, T<sub>J(max)</sub> listed in the *Absolute Maximum Ratings*, is an additional limitation to prevent damage to the device. Do not violate any values listed in the Absolute Maximum Ratings. These limits are provided to prevent damage to the device.

#### 8.2.1.2 Input Considerations

Input signals must cross  $V_{t-(min)}$  to be considered a logic LOW, and  $V_{t+(max)}$  to be considered a logic HIGH. Do not exceed the maximum input voltage range found in the Absolute Maximum Ratings.

Unused inputs must be terminated to either V<sub>CC</sub> or ground. The unused inputs can be directly terminated if the input is completely unused, or they can be connected with a pull-up or pull-down resistor if the input will be used sometimes, but not always. A pull-up resistor is used for a default state of HIGH, and a pull-down resistor is used for a default state of LOW. The drive current of the controller, leakage current into the SN74LVC7032A (as specified in the *Electrical Characteristics*), and the desired input transition rate limits the resistor size. A 10k  $\Omega$ resistor value is often used due to these factors.

The SN74LVC7032A has no input signal transition rate requirements because it has Schmitt-trigger inputs.

Another benefit to having Schmitt-trigger inputs is the ability to reject noise. Noise with a large enough amplitude can still cause issues. To know how much noise is too much, please refer to the  $\Delta V_{T(min)}$  in the *Electrical* Characteristics. This hysteresis value will provide the peak-to-peak limit.

Unlike what happens with standard CMOS inputs, Schmitt-trigger inputs can be held at any valid value without causing huge increases in power consumption. The typical additional current caused by holding an input at a value other than V<sub>CC</sub> or ground is plotted in the *Typical Characteristics*.

Refer to the Feature Description section for additional information regarding the inputs for this device.

#### 8.2.1.3 Output Considerations

The positive supply voltage is used to produce the output HIGH voltage. Drawing current from the output will decrease the output voltage as specified by the V<sub>OH</sub> specification in the *Electrical Characteristics*. The ground voltage is used to produce the output LOW voltage. Sinking current into the output will increase the output voltage as specified by the V<sub>OL</sub> specification in the *Electrical Characteristics*.

Push-pull outputs that could be in opposite states, even for a very short time period, should never be connected directly together. This can cause excessive current and damage to the device.

Product Folder Links: SN74LVC7032A

Copyright © 2024 Texas Instruments Incorporated

提交文档反馈

13

ZHCSV70 - MARCH 2024



Two channels within the same device with the same input signals can be connected in parallel for additional output drive strength.

Unused outputs can be left floating. Do not connect outputs directly to  $V_{\text{CC}}$  or ground.

Refer to the Feature Description section for additional information regarding the outputs for this device.

## 8.2.2 Detailed Design Procedure

- Add a decoupling capacitor from V<sub>CC</sub> to GND. The capacitor needs to be placed physically close to the device and electrically close to both the V<sub>CC</sub> and GND pins. An example layout is shown in the *Layout Example* section.
- 2. Ensure the capacitive load at the output is ≤ 70pF. This is not a hard limit; by design, however, it will optimize performance. This can be accomplished by providing short, appropriately sized traces from the SN74LVC7032A to the receiving device.
- 3. Ensure the resistive load at the output is larger than  $(V_{CC} / I_O(max)) \Omega$ , so that the maximum output current from the *Absolute Maximum Ratings* is not violated. Most CMOS inputs have a resistive load measured in mega ohms; much larger than the minimum calculated previously.
- 4. Thermal issues are rarely a concern for logic gates, however the power consumption and thermal increase can be calculated using the steps provided in the application report, *CMOS Power Consumption and Cpd Calculation*

#### 8.2.3 Application Curves



图 8-2. Application Timing Diagram

#### 8.3 Power Supply Recommendations

The power supply can be any voltage between the minimum and maximum supply voltage rating located in the *Recommended Operating Conditions*. Each  $V_{CC}$  terminal should have a bypass capacitor to prevent power disturbance. A  $0.1\,\mu$  F capacitor is recommended for this device. It is acceptable to parallel multiple bypass capacitors to reject different frequencies of noise. The  $0.1\,\mu$  F and  $1\,\mu$  F capacitors are commonly used in parallel. The bypass capacitor should be installed as close to the power terminal as possible for best results, as shown in 8.3.

#### 8.4 Layout

# 8.4.1 Layout Guidelines

When using multiple-input and multiple-channel logic devices inputs must never be left floating. In many cases, functions or parts of functions of digital logic devices are unused; for example, when only two inputs of a triple-input AND gate are used. Such unused input pins must not be left unconnected because the undefined voltages at the outside connections result in undefined operational states. All unused inputs of digital logic devices must be connected to a logic high or logic low voltage, as defined by the input voltage specifications, to prevent them from floating. The logic level that must be applied to any particular unused input depends on the function of the device. Generally, the inputs are tied to GND or V<sub>CC</sub>, whichever makes more sense for the logic function or is more convenient.

Copyright © 2024 Texas Instruments Incorporated Product Folder Links: SN74LVC7032A



# 8.4.2 Layout Example



图 8-3. Example Layout for the SN74LVC7032A

Product Folder Links: SN74LVC7032A

15

ZHCSV70 - MARCH 2024



# 9 Device and Documentation Support

TI offers an extensive line of development tools. Tools and software to evaluate the performance of the device, generate code, and develop solutions are listed below.

# 9.1 Documentation Support

#### 9.1.1 Related Documentation

For related documentation, see the following:

- Texas Instruments, CMOS Power Consumption and Cpd Calculation application note
- · Texas Instruments, Designing With Logic application note
- Texas Instruments, Thermal Characteristics of Standard Linear and Logic (SLL) Packages and Devices application note
- Texas Instruments, Implications of Slow or Floating CMOS Inputs application note

### 9.2 接收文档更新通知

要接收文档更新通知,请导航至 ti.com 上的器件产品文件夹。点击*通知* 进行注册,即可每周接收产品信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。

#### 9.3 支持资源

TI E2E™中文支持论坛是工程师的重要参考资料,可直接从专家处获得快速、经过验证的解答和设计帮助。搜索现有解答或提出自己的问题,获得所需的快速设计帮助。

链接的内容由各个贡献者"按原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI 的使用条款。

#### 9.4 Trademarks

TI E2E™ is a trademark of Texas Instruments.

所有商标均为其各自所有者的财产。

#### 9.5 静电放电警告



静电放电 (ESD) 会损坏这个集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理和安装程序,可能会损坏集成电路。

ESD 的损坏小至导致微小的性能降级,大至整个器件故障。精密的集成电路可能更容易受到损坏,这是因为非常细微的参数更改都可能会导致器件与其发布的规格不相符。

#### 9.6 术语表

TI术语表

本术语表列出并解释了术语、首字母缩略词和定义。

# 10 Revision History

| DATE       | REVISION | NOTES           |
|------------|----------|-----------------|
| March 2024 | *        | Initial Release |

# 11 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Copyright © 2024 Texas Instruments Incorporated Product Folder Links: SN74LVC7032A

www.ti.com 13-Nov-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins  | Package qty   Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|--------|---------------|-----------------|-----------------------|------|-------------------------------|----------------------------|--------------|------------------|
| SN74LVC7032ABQAR      | Active | Production    | WQFN (BQA)   14 | 3000   LARGE T&R      | Yes  | SELECTIVE<br>AG (TOP SIDE)    | (5)<br>Level-1-260C-UNLIM  | -40 to 125   | LC732A           |
| SN74LVC7032ABQAR.A    | Active | Production    | WQFN (BQA)   14 | 3000   LARGE T&R      | Yes  | SELECTIVE<br>AG (TOP SIDE)    | Level-1-260C-UNLIM         | -40 to 125   | LC732A           |
| SN74LVC7032APWR       | Active | Production    | TSSOP (PW)   14 | 3000   LARGE T&R      | Yes  | NIPDAU   SN                   | Level-1-260C-UNLIM         | -40 to 125   | LVC7032          |
| SN74LVC7032APWR.A     | Active | Production    | TSSOP (PW)   14 | 3000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | LVC7032          |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

# PACKAGE OPTION ADDENDUM

www.ti.com 13-Nov-2025

#### OTHER QUALIFIED VERSIONS OF SN74LVC7032A:

Automotive: SN74LVC7032A-Q1

NOTE: Qualified Version Definitions:

• Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 25-Jul-2025

# TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device           | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN74LVC7032ABQAR | WQFN            | BQA                | 14 | 3000 | 180.0                    | 12.4                     | 2.8        | 3.3        | 1.1        | 4.0        | 12.0      | Q1               |
| SN74LVC7032APWR  | TSSOP           | PW                 | 14 | 3000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 25-Jul-2025



### \*All dimensions are nominal

| Device           | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN74LVC7032ABQAR | WQFN         | BQA             | 14   | 3000 | 210.0       | 185.0      | 35.0        |
| SN74LVC7032APWR  | TSSOP        | PW              | 14   | 3000 | 353.0       | 353.0      | 32.0        |

2.5 x 3, 0.5 mm pitch

PLASTIC QUAD FLATPACK - NO LEAD

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



www.ti.com

PLASTIC QUAD FLAT PACK-NO LEAD



#### NOTES:

- All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for optimal thermal and mechanical performance.



PLASTIC QUAD FLAT PACK-NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



PLASTIC QUAD FLAT PACK-NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.





SMALL OUTLINE PACKAGE



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.



SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



# 重要通知和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、与某特定用途的适用性或不侵犯任何第三方知识产权的暗示担保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他安全、安保法规或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的相关应用。严禁以其他方式对这些资源进行复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。对于因您对这些资源的使用而对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,您将全额赔偿,TI 对此概不负责。

TI 提供的产品受 TI 销售条款)、TI 通用质量指南 或 ti.com 上其他适用条款或 TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 除非德州仪器 (TI) 明确将某产品指定为定制产品或客户特定产品,否则其产品均为按确定价格收入目录的标准通用器件。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

版权所有 © 2025, 德州仪器 (TI) 公司

最后更新日期: 2025 年 10 月