

Now





🥭 Tools &

Software



# ADS1235-Q1

ZHCSKD9-OCTOBER 2019

# 适用于桥式传感器的 ADS1235-Q1 汽车类精密、3 通道、差动输入、 7200SPS 24 位 $\Delta$ - $\Sigma$ ADC

#### 特性 1

- 符合面向汽车应用的 AEC-Q100 标准 - 温度等级 1: -40°C 至 +125°C, T<sub>A</sub>
- 24 位高精度 ADC:
  - 120,000 无噪声计数 (10mV 输入、10SPS)
  - 温漂: 1nV/℃
  - 增益漂移: 0.5ppm/°C
- 三路差动输入或五路单端输入
- 两路基准输入
- 宽输入电压范围: ±7mV 至 ±5V
- 低噪声 PGA 增益: 1、64 和 128
- 数据速率: 2.5SPS 至 7200SPS
- 交流或直流电桥激励选项
- 可实现零漂移运行的斩波模式
- 同步 50Hz 和 60Hz 抑制模式 .
- 单周期稳定模式
- 缺少基准输入监控器
- 信号超范围监控器
- 温度传感器
- 循环冗余校验 (CRC)
- 5V 或 ±2.5V 电源 •

#### 2 应用

- 车载称重系统 (OBW)
- 称重秤和应变仪数字转换器 ٠
- 动态称重系统
- 压力测量

### 框图



# 3 说明

ADS1235-Q1 是一款具有集成式可编程增益放大器 (PGA) 的精密 7200SPS Δ-Σ (ΔΣ) 模数转换器 (ADC)。此器件还包括诊断 特性,如 PGA 超范围和 基准监控器。该 ADC 可为高度精密的设备(包括称重 秤、应变计和电阻式压力传感器)提供高准确度的零温 漂转换数据。

该 ADC 具有信号和基准多路复用器,可支持三个差动 信号输入和两个基准输入。该 ADC 还包括可提供 1、 64 和 128 的增益的低噪声 PGA。该 ADC 还包括 24 

PGA 的高阻抗输入 (1GΩ) 可减小由传感器负载导致的 测量误差。

该 ADC 支持交流电桥激励,可消除由传感器布线导致 的温漂误差。该 ADC 会提供用于交流激励运行的时钟 控制信号。

灵活的数字滤波器可针对单周期稳定转换进行编程,而 日能够同时提供 50Hz 和 60Hz 线路周期抑制。

ADS1235-Q1 采用 5mm × 5mm VQFN 封装, 额定温 度范围为 -40℃ 至 +125℃。

#### 器件信息<sup>(1)</sup> 器件型号 封装 封装尺寸(标称值) ADS1235-Q1 VQFN (32) 5.0mm × 5.0mm

(1) 如需了解所有可用封装,请参阅产品说明书末尾的封装选项附 录。



## ADC 转换噪声

# ΔĀ

INSTRUMENTS

Texas

# 目录

| 1 | 特性   |                                  | 1  |
|---|------|----------------------------------|----|
| 2 | 应用   |                                  | 1  |
| 3 | 说明   | ]                                | 1  |
| 4 | 修订   | 历史记录                             | 2  |
| 5 | Pin  | Configuration and Functions      | 3  |
| 6 | Spe  | cifications                      | 4  |
|   | 6.1  | Absolute Maximum Ratings         |    |
|   | 6.2  | ESD Ratings                      | 4  |
|   | 6.3  | Recommended Operating Conditions | 5  |
|   | 6.4  | Thermal Information              | 5  |
|   | 6.5  | Electrical Characteristics       | 6  |
|   | 6.6  | Timing Requirements              |    |
|   | 6.7  | Switching Characteristics        |    |
|   | 6.8  | Typical Characteristics 1        |    |
| 7 | Para | ameter Measurement Information 1 | 7  |
|   | 7.1  | Noise Performance 1              |    |
| 8 | Deta | ailed Description 1              | 9  |
|   | 8.1  | Overview 1                       |    |
|   | 8.2  | Functional Block Diagram 2       |    |
|   | 8.3  | Feature Description 2            | 21 |
|   | 8.4  | Device Functional Modes          | 32 |
|   |      |                                  |    |

|    | 8.5  | Programming                | 39              |
|----|------|----------------------------|-----------------|
|    | 8.6  | Register Map               | 48              |
| 9  | Appl | ication and Implementation | 59              |
|    | 9.1  | Application Information    | 59              |
|    | 9.2  | Typical Application        | <mark>63</mark> |
|    | 9.3  | Initialization Setup       | 65              |
| 10 | Pow  | er Supply Recommendations  | 66              |
|    | 10.1 | Power-Supply Decoupling    | <mark>66</mark> |
|    | 10.2 | Analog Power-Supply Clamp  | <mark>66</mark> |
|    | 10.3 | Power-Supply Sequencing    | <mark>66</mark> |
| 11 | Layo | out                        | 67              |
|    | 11.1 | Layout Guidelines          | 67              |
|    | 11.2 | Layout Example             | 67              |
| 12 | 器件   | 和文档支持                      | 68              |
|    | 12.1 | 文档支持                       | 68              |
|    | 12.2 | 接收文档更新通知                   | <mark>68</mark> |
|    | 12.3 | 社区资源                       | 68              |
|    | 12.4 | 商标                         | <mark>68</mark> |
|    | 12.5 | 静电放电警告                     |                 |
|    | 12.6 | Glossary                   |                 |
| 13 | 机械   | 、封装和可订购信息                  | <mark>68</mark> |

# 4 修订历史记录

注: 之前版本的页码可能与当前版本有所不同。

| 日期          | 修订版本 | 说明     |
|-------------|------|--------|
| 2019 年 10 月 | *    | 初始发行版。 |



## 5 Pin Configuration and Functions



#### **Pin Functions**

| PIN   |           | TYPE           | DESCRIPTION                                                                     |  |  |
|-------|-----------|----------------|---------------------------------------------------------------------------------|--|--|
| NO.   | NAME      | TTPE           | DESCRIPTION                                                                     |  |  |
| 1     | NC        | _              | No connection; float or connect to AVSS                                         |  |  |
| 2     | CAPP      | Analog output  | PGA output P; connect a 4.7-nF C0G dielectric capacitor across CAPP and CAPN    |  |  |
| 3     | CAPN      | Analog output  | PGA output N; connect a 4.7-nF C0G dielectric capacitor across CAPP and CAPN    |  |  |
| 4     | AVDD      | Analog         | Positive analog power supply                                                    |  |  |
| 5     | AVSS      | Analog         | Negative analog power supply                                                    |  |  |
| 6     | NC        | —              | No connection - solder the pin for mechanical support, float or connect to DGND |  |  |
| 7     | PWDN      | Digital input  | Power down, active low                                                          |  |  |
| 8     | RESET     | Digital input  | Reset, active low                                                               |  |  |
| 9     | START     | Digital input  | Start conversion control, active high                                           |  |  |
| 10    | CS        | Digital input  | Serial interface chip select, active low                                        |  |  |
| 11    | SCLK      | Digital Input  | Serial interface shift clock                                                    |  |  |
| 12    | DIN       | Digital Input  | Serial interface data input                                                     |  |  |
| 13    | DRDY      | Digital output | Data ready indicator, active low                                                |  |  |
| 14    | DOUT/DRDY | Digital output | Dual function serial interface data output and active-low data ready indicator  |  |  |
| 15    | BYPASS    | Analog output  | Internal subregulator bypass; connect a 1-µF capacitor to DGND                  |  |  |
| 16    | DGND      | Digital        | Digital ground                                                                  |  |  |
| 17    | DVDD      | Digital        | Digital power supply                                                            |  |  |
| 18    | CLKIN     | Digital input  | 1) Internal oscillator: connect to DGND, 2) External clock: connect clock input |  |  |
| 19-24 | NC        | —              | No connection - solder the pin for mechanical support, float or connect to DGND |  |  |

Copyright © 2019, Texas Instruments Incorporated

STRUMENTS

XAS

## Pin Functions (continued)

|     | PIN         | TYPE                | DESCRIPTION                                                                   |  |
|-----|-------------|---------------------|-------------------------------------------------------------------------------|--|
| NO. | NAME        | TYPE                | DESCRIPTION                                                                   |  |
| 25  | AIN5        | Analog input        | Analog input 5                                                                |  |
| 26  | AIN4        | Analog input        | Analog input 4                                                                |  |
| 27  | AIN3        | Analog input/output | Analog input 3, GPIO3, ACX2                                                   |  |
| 28  | AIN2        | Analog input/output | Analog input 2, GPIO2, ACX1                                                   |  |
| 29  | AIN1        | Analog input/output | Analog input 1, GPIO1, ACX2, Reference input 1 negative                       |  |
| 30  | AIN0        | Analog input/output | Analog input 0, GPIO0, ACX1, Reference input 1 positive                       |  |
| 31  | REFN0       | Analog input/output | Reference input 0 negative                                                    |  |
| 32  | REFP0       | Analog input/output | Reference input 0 positive                                                    |  |
| —   | Thermal Pad |                     | Exposed thermal pad - solder the pad for mechanical support; connect to AVSS. |  |

# **6** Specifications

## 6.1 Absolute Maximum Ratings

see (1)

|                       |                                                              | MIN        | MAX        | UNIT |
|-----------------------|--------------------------------------------------------------|------------|------------|------|
|                       | AVDD to AVSS                                                 | -0.3       | 7          |      |
| Power supply voltage  | AVSS to DGND                                                 | -3         | 0.3        | V    |
|                       | DVDD to DGND                                                 | -0.3       | 7          |      |
| Analog input voltage  | AINx, REFP0, REFN0                                           | AVSS - 0.3 | AVDD + 0.3 | V    |
| Digital input voltage | CS, SCLK, DIN, DOUT/DRDY, DRDY, START, RESET, PWDN, CLKIN    | DGND - 0.3 | DVDD + 0.3 | V    |
| Input Current         | Continuous, all pins except power-supply pins <sup>(2)</sup> | -10        | 10         | mA   |
| Tomporatura           | Junction, T <sub>J</sub>                                     |            | 150        | °C   |
| Temperature           | Storage, T <sub>stg</sub>                                    | -60        | 150        | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) Input and output pins are diode-clamped to the internal power supplies. Limit the input current to 10 mA in the event the analog input voltage exceeds AVDD + 0.3 V or AVSS - 0.3 V, or if the digital input voltage exceeds DVDD + 0.3 V or DGND - 0.3 V.

## 6.2 ESD Ratings

|                    |                         |                                                                                           |                           | VALUE | UNIT |
|--------------------|-------------------------|-------------------------------------------------------------------------------------------|---------------------------|-------|------|
|                    |                         | Human-body model (HBM), per AEC Q100-002 <sup>(1)</sup><br>HBM ESD classification level 2 |                           | ±2000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per AEC Q100-011                                              | Corner pins               | ±750  | V    |
|                    |                         | CDM ESD classification level C4B                                                          | All other non-corner pins | ±500  |      |

(1) AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.



# 6.3 Recommended Operating Conditions

|                      |                                |                                       | MIN                        | NOM                      | MAX                       | UNIT |
|----------------------|--------------------------------|---------------------------------------|----------------------------|--------------------------|---------------------------|------|
| POWER                | SUPPLY                         |                                       |                            |                          |                           |      |
|                      |                                | AVDD to AVSS                          | 4.75                       | 5                        | 5.25                      | V    |
|                      | Analog power supply            | AVSS to DGND                          | -2.6                       |                          | 0                         | V    |
|                      | Digital power supply           | DVDD to DGND                          | 2.7                        |                          | 5.25                      | V    |
| ANALOG               | INPUTS                         | •                                     |                            |                          |                           |      |
| N/                   |                                | PGA mode                              |                            | See 公式 3                 |                           | V    |
| V <sub>(AINx)</sub>  | Absolute input voltage         | PGA bypassed                          | AVSS - 0.1                 |                          | AVDD + 0.1                | V    |
| V <sub>IN</sub>      | Differential input voltage     | $V_{IN} = V_{AINP} - V_{AINN}$        |                            | ±V <sub>REF</sub> / Gain | See (1)                   | V    |
| VOLTAG               | E REFERENCE INPUTS             |                                       |                            |                          |                           |      |
| V <sub>REF</sub>     | Differential reference voltage | $V_{REF} = V_{(REFPx)} - V_{(REFNx)}$ | 0.9                        | A۱                       | /DD – AVSS                | V    |
| V <sub>(REFNx)</sub> | Negative reference voltage     |                                       | AVSS-0.05                  | V                        | ( <sub>REFPx)</sub> – 0.9 | V    |
| V <sub>(REFPx)</sub> | Positive reference voltage     |                                       | V <sub>(REFNx)</sub> + 0.9 | A                        | VDD + 0.05                | V    |
|                      | AL CLOCK                       |                                       |                            |                          |                           |      |
| f <sub>CLK</sub>     | Frequency                      |                                       | 1                          | 7.3728                   | 8                         | MHz  |
|                      | Duty cycle                     |                                       | 40%                        |                          | 60%                       |      |
| GENERA               | L-PURPOSE INPUTS/OUTPUTS (GPIC | )s)                                   |                            |                          |                           |      |
|                      | Input voltage                  |                                       | AVSS                       |                          | AVDD                      | V    |
| DIGITAL              | INPUTS (other than GPIOs)      |                                       |                            |                          |                           |      |
|                      | Input voltage                  |                                       | DGND                       |                          | DVDD                      | V    |
| TEMPER               | ATURE                          |                                       |                            |                          |                           |      |
| T <sub>A</sub>       | Operating ambient temperature  |                                       | -40                        |                          | 125                       | °C   |

(1) In PGA mode, the maximum differential input voltage is  $\pm(AVDD - AVSS - 0.6 V)$  / Gain, when operating with  $V_{REF} \ge AVDD - AVSS - 0.6 V$ 

## 6.4 Thermal Information

|                       |                                              | ADS1235-Q1 |      |
|-----------------------|----------------------------------------------|------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | RHM (VQFN) | UNIT |
|                       |                                              | 32 PINS    |      |
| $R_{\thetaJA}$        | Junction-to-ambient thermal resistance       | 29.2       | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 17.6       | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 9.8        | °C/W |
| ΨJT                   | Junction-to-top characterization parameter   | 0.2        | °C/W |
| ΨЈВ                   | Junction-to-board characterization parameter | 9.7        | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 1.1        | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

minimum and maximum specifications apply from  $T_A = -40^{\circ}C$  to +125°C; typical specifications are at  $T_A = 25^{\circ}C$ ; all specifications at AVDD = 5 V, AVSS = 0 V, DVDD = 3.3 V,  $V_{REF} = 5$  V,  $f_{CLK} = 7.3728$  MHz, PGA mode, gain = 1, and data rate = 20 SPS (unless otherwise noted)

|                 | PARAMETER                                   | TEST CONDITIONS                                    | MIN   | TYP              | MAX  | UNIT               |
|-----------------|---------------------------------------------|----------------------------------------------------|-------|------------------|------|--------------------|
| ANALO           | G INPUTS                                    |                                                    |       |                  |      |                    |
|                 | Abaaluta innut aurrant                      | PGA mode, $V_{(AINx)} = 2.5 V$                     |       | 4                | 12   | -                  |
|                 | Absolute input current                      | PGA bypass                                         |       | 200              |      | nA                 |
|                 | Absolute input current drift                |                                                    |       | 0.01             |      | nA/°C              |
|                 |                                             | PGA mode, V <sub>IN</sub> = 39 mV                  |       | ±0.1             |      |                    |
|                 | Differential insult sums at                 | PGA mode, V <sub>IN</sub> = 2.5 V                  | -8    | ±1               | 8    | - 1                |
|                 | Differential input current                  | PGA and chop modes, $V_{IN} = 2.5 V^{(1)}$         |       | ±5               |      | nA                 |
|                 |                                             | PGA bypass, $V_{IN} = 2.5 V$                       |       | ±40              |      |                    |
|                 | Differential input current drift            |                                                    |       | 0.05             |      | nA/°C              |
|                 |                                             | PGA mode                                           |       | 1                |      | GΩ                 |
|                 | Differential input impedance                | PGA bypass                                         |       | 50               |      | MΩ                 |
|                 | Crosstalk                                   |                                                    |       | 0.1              |      | μV/V               |
| PGA             |                                             |                                                    |       |                  |      |                    |
| -               | Gain settings                               |                                                    |       | 1, 64, 128       |      | V/V                |
|                 | Antialias filter frequency                  | C <sub>CAPP, CAPN</sub> = 4.7 nF                   |       | 60               |      | kHz                |
|                 |                                             | Low threshold                                      |       | AVSS + 0.2       |      |                    |
|                 | Output voltage monitor                      | High threshold                                     |       | AVDD - 0.2       |      | V                  |
| PERFOR          | RMANCE                                      |                                                    |       |                  |      |                    |
|                 | Resolution                                  | No missing codes                                   | 24    |                  |      | Bits               |
|                 | Equivalent input noise density              | Gain = 64 and 128                                  |       | 8                |      | nV/√Hz             |
| DR              | Data rate                                   |                                                    | 2.5   |                  | 7200 | SPS                |
|                 | Noise performance                           |                                                    |       | See 表 1          |      |                    |
| NL              | Integral non-linearity                      | Gain = 1, 64 and 128                               | -10   | ±2               | 10   | ppm <sub>FSF</sub> |
|                 |                                             | $T_{A} = 25^{\circ}C, \text{ gain} = 1$            | -355  | ±50              | 355  |                    |
|                 |                                             | $T_A = 25^{\circ}$ C, gain = 64 and 128            | -10   | ±1.5             | 10   |                    |
| ,               |                                             | $T_A = 25^{\circ}C$ , gain = 1, chop mode          | -0.6  | ±0.2             | 0.6  | μV                 |
| V <sub>os</sub> | Offset voltage                              | $T_A = 25^{\circ}C$ , gain = 64 and 128, chop mode | -0.06 | ±0.005           | 0.06 |                    |
|                 |                                             | After calibration                                  | On th | e level of noise |      |                    |
|                 |                                             | Gain = 1                                           |       | 150              | 350  |                    |
|                 | Offset voltage drift                        | Gain = 64 and 128                                  |       | 15               | 75   | nV/°C              |
|                 |                                             | Gain = 1, 64, and 128, chop mode                   |       | 1                | 5    |                    |
|                 |                                             | T <sub>A</sub> = 25°C                              | -0.6% | ±0.05%           | 0.6% |                    |
| GE              | Gain error                                  | After calibration                                  | on th | e level of noise |      |                    |
|                 | Gain drift                                  |                                                    |       | 0.5              | 4    | ppm/°C             |
| MRR             | Normal-mode rejection ratio <sup>(2)</sup>  |                                                    |       | See 表 5          |      |                    |
|                 |                                             | Data rate = 20 SPS                                 |       | 130              |      |                    |
| CMRR            | Common-mode rejection ratio <sup>(3)</sup>  | Data rate = 400 SPS                                | 105   | 115              |      | dB                 |
|                 |                                             | AVDD and AVSS                                      | 85    | 100              |      |                    |
| PSRR            | Power-supply rejection ratio <sup>(4)</sup> | DVDD                                               | 95    | 120              |      | dB                 |
| NTERN           |                                             |                                                    |       |                  |      |                    |
| CLK             | Frequency                                   |                                                    |       | 7.3728           |      | MHz                |
| OLN             | Accuracy                                    |                                                    | -2%   | ±0.5%            | 2%   |                    |

Chop-mode input current scales with data rate. See 🛽 27 for chop mode input current at 20 SPS and 1200 SPS. (1)

Normal-mode rejection ratio performance depends on the digital filter configuration. (2)

(3) (4) Common-mode rejection ratio is specified at  $f_{IN} = 60$  Hz.

Power-supply rejection ratio specified at dc.





## **Electrical Characteristics (continued)**

minimum and maximum specifications apply from  $T_A = -40^{\circ}$ C to +125°C; typical specifications are at  $T_A = 25^{\circ}$ C; all specifications at AVDD = 5 V, AVSS = 0 V, DVDD = 3.3 V,  $V_{REF} = 5$  V,  $f_{CLK} = 7.3728$  MHz, PGA mode, gain = 1, and data rate = 20 SPS (unless otherwise noted)

|                                        | PARAMETER                      | TEST CONDITIONS                    | MIN        | ТҮР         | MAX        | UNIT     |
|----------------------------------------|--------------------------------|------------------------------------|------------|-------------|------------|----------|
| VOLTA                                  | GE REFERENCE INPUTS            |                                    | 1          |             |            |          |
|                                        | Reference input current        |                                    |            | 500         |            | nA       |
|                                        | Input current vs voltage       |                                    |            | 100         |            | nA/V     |
|                                        | Input current drift            |                                    |            | 0.1         |            | nA//V/°C |
|                                        | Input impedance                | Differential                       |            | 5           |            | MΩ       |
|                                        | Low voltage monitor            | Threshold low                      |            | 0.4         | 0.6        | V        |
| TEMPE                                  | RATURE SENSOR                  |                                    |            |             |            |          |
|                                        | Sensor voltage                 | $T_A = 25^{\circ}C$                |            | 122.4       |            | mV       |
|                                        | Temperature coefficient        |                                    |            | 420         |            | μV/°C    |
| GENE                                   | AL-PURPOSE INPUTS/OUTPUTS (    | GPIOs) <sup>(5)</sup>              |            |             |            |          |
| V <sub>OL</sub>                        | Low-level output voltage       | $I_{OL} = -1 \text{ mA}$           |            |             | 0.2 · AVDD | V        |
| V <sub>OH</sub>                        | High-level output voltage      | I <sub>OH</sub> = 1 mA             | 0.8 · AVDD |             |            | V        |
| VIL                                    | Low-level input voltage        |                                    |            |             | 0.3 · AVDD | V        |
| VIH                                    | High-level input voltage       |                                    | 0.7 · AVDD |             |            | V        |
|                                        | Input hysteresis               |                                    |            | 0.5         |            | V        |
| DIGITA                                 | L INPUTS/OUTPUTS (Other Than G | iPIOs)                             |            |             |            |          |
|                                        |                                | $I_{OL} = -1 \text{ mA}$           |            |             | 0.2 · DVDD |          |
| V <sub>OL</sub>                        | Low-level output voltage       | $I_{OL} = -8 \text{ mA}$           |            | 0.2 · DVDD  |            | V        |
|                                        |                                | I <sub>OH</sub> = 1 mA             | 0.8 · DVDD |             |            |          |
| V <sub>OH</sub>                        | High-level output voltage      | I <sub>OH</sub> = 8 mA             |            | 0.75 · DVDD |            | V        |
| V <sub>IL</sub>                        | Low-level input voltage        |                                    |            |             | 0.3 · DVDD | V        |
| V <sub>IH</sub>                        | High-level input voltage       |                                    | 0.7 · DVDD |             |            | V        |
|                                        | Input hysteresis               |                                    |            | 0.1         |            | V        |
|                                        | Input leakage                  | V <sub>IH</sub> or V <sub>IL</sub> | -10        |             | 10         | μΑ       |
| POWE                                   | R SUPPLY                       |                                    |            |             |            |          |
|                                        |                                | PGA bypass                         |            | 2.7         | 4.5        |          |
| I <sub>AVDD</sub><br>I <sub>AVSS</sub> | Analog supply current          | PGA mode, gain = 64 and 128        |            | 4.3         | 6.5        | mA       |
| ·AV55                                  |                                | Power-down mode                    |            | 2           | 8          | μΑ       |
|                                        | Disital averaly average        |                                    |            | 0.4         | 0.7        | mA       |
| IDVDD                                  | Digital supply current         | Power-down mode <sup>(6)</sup>     |            | 30          | 75         | μΑ       |
| D                                      | Davies dissignation            | PGA mode, gain = 64 and 128        |            | 23          | 35         |          |
| P <sub>D</sub>                         | Power dissipation              | Power-down mode                    |            | 0.1         | 0.3        | mW       |

(5) GPIO voltage with respect to AVSS.(6) CLKIN input stopped.

## 6.6 Timing Requirements

over operating ambient temperature range, DVDD = 2.7 V to 5.25 V, and DOUT/ $\overline{DRDY}$  load: 20 pF || 100 k $\Omega$  to DGND (unless otherwise noted)

|                                             |                                                                                                              | MIN | MAX             | UNIT               |
|---------------------------------------------|--------------------------------------------------------------------------------------------------------------|-----|-----------------|--------------------|
| SERIAL IN                                   | TERFACE                                                                                                      |     | ļ.              |                    |
| t <sub>d(CSSC)</sub>                        | Delay time, first SCLK rising edge after CS falling edge <sup>(1)</sup>                                      | 50  |                 | ns                 |
| t <sub>su(DI)</sub>                         | Setup time, DIN valid before SCLK falling edge                                                               | 25  |                 | ns                 |
| t <sub>h(DI)</sub>                          | Hold time, DIN valid after SCLK falling edge                                                                 | 25  |                 | ns                 |
| t <sub>c(SC)</sub>                          | SCLK period <sup>(2)</sup>                                                                                   | 97  | 10 <sup>6</sup> | ns                 |
| t <sub>w(SCH),</sub><br>t <sub>w(SCL)</sub> | Pulse duration, SCLK high or low                                                                             | 40  |                 | ns                 |
| t <sub>d(SCCS)</sub>                        | Delay time, last SCLK falling edge before CS rising edge                                                     | 50  |                 | ns                 |
| t <sub>w(CSH)</sub>                         | Pulse duration, CS high to reset interface                                                                   | 25  |                 | ns                 |
| t <sub>d(SCIR)</sub>                        | Delay time, SCLK high or low to force interface auto-reset                                                   |     | 65540           | 1/f <sub>CLK</sub> |
| RESET                                       |                                                                                                              |     | ·               |                    |
| t <sub>w(RSTL)</sub>                        | Pulse duration, RESET low                                                                                    | 4   |                 | 1/f <sub>CLK</sub> |
| CONVERS                                     | ION CONTROL                                                                                                  |     | ·               |                    |
| t <sub>w(STH)</sub>                         | Pulse duration, START high                                                                                   | 4   |                 | 1/f <sub>CLK</sub> |
| t <sub>w(STL)</sub>                         | Pulse duration, START low                                                                                    | 4   |                 | 1/f <sub>CLK</sub> |
| t <sub>su(DRST)</sub>                       | Setup time, START low or STOP command after DRDY low to stop next conversion (Continuous-conversion mode)    |     | 100             | 1/f <sub>CLK</sub> |
| t <sub>h(DRSP)</sub>                        | Hold time, START low or STOP command after DRDY low to continue next conversion (Continuous-conversion mode) | 150 |                 | 1/f <sub>CLK</sub> |

(1)  $\overline{\text{CS}}$  can be tied low.

(2) Serial interface time-out mode: minimum SCLK frequency = 1 kHz. Otherwise, no minimum SCLK frequency.



#### 6.7 Switching Characteristics

over operating ambient temperature range, DVDD = 2.7 V to 5.25 V, and DOUT/ $\overline{DRDY}$  load: 20 pF || 100 k $\Omega$  to DGND (unless otherwise noted)

|                       | PARAMETER                                                                                | MIN | TYP             | MAX | UNIT               |
|-----------------------|------------------------------------------------------------------------------------------|-----|-----------------|-----|--------------------|
| SERIAL INTE           | RFACE                                                                                    |     |                 |     |                    |
| t <sub>w(DRH)</sub>   | Pulse duration, DRDY high                                                                | 16  |                 |     | 1/f <sub>CLK</sub> |
| t <sub>p(CSDO)</sub>  | Propagation delay time, CS falling edge to DOUT/DRDY driven                              | 0   |                 | 50  | ns                 |
| t <sub>p(SCDO1)</sub> | Propagation delay time, SCLK rising edge to valid DOUT/DRDY                              |     |                 | 40  | ns                 |
| t <sub>h(SCDO1)</sub> | Hold time, SCLK rising edge to invalid data on DOUT/DRDY                                 | 0   |                 |     | ns                 |
| t <sub>h(SCDO2)</sub> | Hold time, last SCLK falling edge of operation to invalid data on DOUT/DRDY              | 15  |                 |     | ns                 |
| t <sub>p(SCDO2)</sub> | Propagation delay time, last SCLK falling edge to valid data ready function on DOUT/DRDY |     |                 | 110 | ns                 |
| t <sub>p(CSDOZ)</sub> | Propagation delay time, CS rising edge to DOUT/DRDY high impedance                       |     |                 | 50  | ns                 |
| RESET                 |                                                                                          |     |                 |     |                    |
| t <sub>p(RSCN)</sub>  | Propagation delay time, RESET rising edge or RESET command to start of conversion        | 512 |                 |     | 1/f <sub>CLK</sub> |
| t <sub>p(PRCM)</sub>  | Propagation delay time, power-on threshold voltage to ADC communication                  |     | 2 <sup>16</sup> |     | 1/f <sub>CLK</sub> |
| t <sub>p(CMCN)</sub>  | Propagation delay time, ADC communication to conversion start                            | 512 |                 |     | 1/f <sub>CLK</sub> |
| AC EXCITAT            | ION                                                                                      |     |                 |     |                    |
| t <sub>d(ACX)</sub>   | Delay time, phase-to-phase blanking period                                               |     | 8               |     | 1/f <sub>CLK</sub> |
| t <sub>c(ACX)</sub>   | ACX period                                                                               | 2   |                 |     | t <sub>STDR</sub>  |
| CONVERSIO             | N CONTROL                                                                                |     |                 |     |                    |
| t <sub>p(STDR)</sub>  | Propagation delay time, START high or START command to DRDY high                         |     |                 | 2   | 1/f <sub>CLK</sub> |



## 图 1. Serial Interface Timing Requirements





<sup>(1)</sup> Before the first SCLK rising edge and after the last SCLK falling edge of a command, the function of DOUT/DRDY is data ready.

图 2. Serial Interface Switching Characteristics



#### 图 3. Serial Interface Auto-Reset Characteristics



#### 图 4. Conversion Control Timing Requirements





## 图 5. Power-Up Characteristics



## 图 6. RESET pin and RESET Command Timing Requirements



#### 图 7. AC-Excitation Switching Characteristics







ADS1235-Q1 ZHCSKD9-OCTOBER 2019

www.ti.com.cn

#### 6.8 Typical Characteristics

at  $T_A = 25^{\circ}$ C, AVDD = 5 V, AVSS = 0 V, DVDD = 3.3 V,  $V_{REF} = 5$  V, data rate = 20 SPS,  $f_{CLK} = 7.3728$  MHz and gain = 128 (unless otherwise noted)





## Typical Characteristics (接下页)

at  $T_A = 25^{\circ}$ C, AVDD = 5 V, AVSS = 0 V, DVDD = 3.3 V,  $V_{REF} = 5$  V, data rate = 20 SPS,  $f_{CLK} = 7.3728$  MHz and gain = 128 (unless otherwise noted)



# ZHCSKD9-OCTOBER 2019 Typical Characteristics (接下页)

ADS1235-Q1

at T<sub>A</sub> = 25°C, AVDD = 5 V, AVSS = 0 V, DVDD = 3.3 V, V<sub>REF</sub> = 5 V, data rate = 20 SPS, f<sub>CLK</sub> = 7.3728 MHz and gain = 128 (unless otherwise noted)





www.ti.com.cn



## Typical Characteristics (接下页)

at  $T_A = 25^{\circ}$ C, AVDD = 5 V, AVSS = 0 V, DVDD = 3.3 V,  $V_{REF} = 5$  V, data rate = 20 SPS,  $f_{CLK} = 7.3728$  MHz and gain = 128 (unless otherwise noted)



# Typical Characteristics (接下页)

at  $T_A = 25^{\circ}$ C, AVDD = 5 V, AVSS = 0 V, DVDD = 3.3 V,  $V_{REF} = 5$  V, data rate = 20 SPS,  $f_{CLK} = 7.3728$  MHz and gain = 128 (unless otherwise noted)





## 7 Parameter Measurement Information

#### 7.1 Noise Performance

The ADS1235-Q1 noise performance depends on the ADC configuration: data rate, PGA gain, digital filter configuration, and chop mode. The combination of the parameters affect noise performance. Two significant factors affecting noise performance are data rate and PGA gain. Since the profile of noise is predominantly white (flat vs frequency), decreasing the data rate proportionally decreases bandwidth and therefore, decreases total noise. Since the noise of the PGA is lower than that of the modulator, increasing the gain decreases overall conversion noise when treated as an input-referred quantity. Noise performance also depends on the digital filter and chop mode. As the order of the digital filter increases, the noise bandwidth correspondingly decreases resulting in decreased noise. Further, as a result of two-point data averaging performed in chop mode, noise decreases by  $\sqrt{2}$  compared to normal operation.

 $\frac{1}{2}$  t shows noise performance in units of μV<sub>RMS</sub> (RMS = root mean square) and in units of effective resolution (bits) under the conditions listed. The values in parenthesis are peak-to-peak values (μV) and noise free resolution (bits). Noise-free resolution is the resolution of the ADC with no code flicker. The noise-free resolution data are calculated based on the peak-to-peak noise data.

The effective resolution data listed in the tables are calculated using 公式 1:

Effective Resolution or Noise-Free Resolution = In (FSR / e<sub>n</sub>) / In (2)

where

- FSR = full scale range = 2 · V<sub>REF</sub> / Gain (See *Recommended Operating Conditions* for limitations of FSR)
- e<sub>n</sub> = Input referred voltage noise (RMS value to calculate effective resolution, p-p value to calculate noise-free resolution)
   (1)

The data shown in the noise performance table represent typical ADC performance at  $T_A = 25^{\circ}$ C. The noiseperformance data are the standard deviation and peak-to-peak computations of the ADC data. The noise data are acquired with inputs shorted, based on consecutive ADC readings for a period of ten seconds or 8192 data points, whichever occurs first. Because of the statistical nature of noise, repeated noise measurements may yield higher or lower noise performance results.

|           |        |             | - A                                          |               |           |                                  |             |
|-----------|--------|-------------|----------------------------------------------|---------------|-----------|----------------------------------|-------------|
| DATA RATE | FILTER | N           | NOISE, µV <sub>RMS</sub> (µV <sub>PP</sub> ) |               |           | SOLUTION (Bits<br>ESOLUTION (Bit |             |
|           |        | GAIN = 1    | GAIN = 64                                    | GAIN = 128    | GAIN = 1  | GAIN = 64                        | GAIN = 128  |
| 2.5 SPS   | FIR    | 0.21 (0.6)  | 0.008 (0.028)                                | 0.011 (0.042) | 24 (23.8) | 24 (22.4)                        | 22.7 (20.8) |
| 2.5 SPS   | Sinc1  | 0.12 (0.3)  | 0.009 (0.037)                                | 0.008 (0.033) | 24 (24)   | 24 (22)                          | 23.2 (21.2) |
| 2.5 SPS   | Sinc2  | 0.15 (0.3)  | 0.007 (0.023)                                | 0.006 (0.021) | 24 (24)   | 24 (22.7)                        | 23.7 (21.8) |
| 2.5 SPS   | Sinc3  | 0.15 (0.3)  | 0.007 (0.023)                                | 0.005 (0.014) | 24 (24)   | 24 (22.7)                        | 24 (22.4)   |
| 2.5 SPS   | Sinc4  | 0.15 (0.3)  | 0.005 (0.019)                                | 0.006 (0.019) | 24 (24)   | 24 (23)                          | 23.7 (22)   |
| 5 SPS     | FIR    | 0.29 (0.89) | 0.013 (0.051)                                | 0.013 (0.051) | 24 (23.2) | 23.6 (21.5)                      | 22.5 (20.5) |
| 5 SPS     | Sinc1  | 0.15 (0.3)  | 0.015 (0.051)                                | 0.01 (0.044)  | 24 (24)   | 23.4 (21.5)                      | 22.9 (20.8) |
| 5 SPS     | Sinc2  | 0.17 (0.6)  | 0.012 (0.047)                                | 0.009 (0.035) | 24 (23.8) | 23.7 (21.7)                      | 23 (21.1)   |
| 5 SPS     | Sinc3  | 0.12 (0.6)  | 0.011 (0.047)                                | 0.008 (0.037) | 24 (23.8) | 23.7 (21.7)                      | 23.1 (21)   |
| 5 SPS     | Sinc4  | 0.088 (0.3) | 0.007 (0.028)                                | 0.007 (0.03)  | 24 (24)   | 24 (22.4)                        | 23.3 (21.3) |
| 10 SPS    | FIR    | 0.36 (1.5)  | 0.022 (0.11)                                 | 0.02 (0.096)  | 24 (22.5) | 22.8 (20.5)                      | 21.9 (19.6) |
| 10 SPS    | Sinc1  | 0.28 (0.89) | 0.015 (0.065)                                | 0.016 (0.082) | 24 (23.2) | 23.3 (21.2)                      | 22.2 (19.9) |
| 10 SPS    | Sinc2  | 0.26 (0.89) | 0.015 (0.061)                                | 0.013 (0.065) | 24 (23.2) | 23.3 (21.3)                      | 22.5 (20.2) |
| 10 SPS    | Sinc3  | 0.26 (0.6)  | 0.014 (0.065)                                | 0.011 (0.047) | 24 (23.8) | 23.4 (21.2)                      | 22.7 (20.7) |
| 10 SPS    | Sinc4  | 0.24 (0.6)  | 0.013 (0.056)                                | 0.01 (0.042)  | 24 (23.8) | 23.6 (21.4)                      | 22.9 (20.8) |
| 16.6 SPS  | Sinc1  | 0.41 (1.8)  | 0.025 (0.12)                                 | 0.022 (0.12)  | 24 (22.2) | 22.6 (20.3)                      | 21.8 (19.4) |
| 16.6 SPS  | Sinc2  | 0.32 (1.5)  | 0.018 (0.089)                                | 0.018 (0.096) | 24 (22.5) | 23 (20.8)                        | 22 (19.6)   |
| 16.6 SPS  | Sinc3  | 0.3 (1.2)   | 0.017 (0.079)                                | 0.018 (0.091) | 24 (22.8) | 23.1 (20.9)                      | 22.1 (19.7) |
| 16.6 SPS  | Sinc4  | 0.23 (1.2)  | 0.015 (0.084)                                | 0.014 (0.072) | 24 (22.8) | 23.3 (20.8)                      | 22.4 (20)   |

# 表 1. Noise in $\mu V_{RMS}$ ( $\mu V_{PP}$ ) and Effective Resolution (Noise-Free Resolution) at T<sub>A</sub> = 25°C and V<sub>REF</sub> = 5 V

版权 © 2019, Texas Instruments Incorporated



# Noise Performance (接下页)

# 表 1. Noise in $\mu V_{RMS}$ ( $\mu V_{PP}$ ) and Effective Resolution (Noise-Free Resolution) at $T_A$ = 25°C and $V_{REF}$ = 5 V (接下页)

| DATA RATE | FILTER | N          | NOISE, µV <sub>RMS</sub> (µV <sub>PP</sub> ) |               |             | SOLUTION (Bits<br>ESOLUTION (Bit |             |
|-----------|--------|------------|----------------------------------------------|---------------|-------------|----------------------------------|-------------|
|           |        | GAIN = 1   | GAIN = 64                                    | GAIN = 128    | GAIN = 1    | GAIN = 64                        | GAIN = 128  |
| 20 SPS    | FIR    | 0.51 (2.1) | 0.032 (0.16)                                 | 0.029 (0.16)  | 24 (22)     | 22.2 (19.9)                      | 21.3 (18.9) |
| 20 SPS    | Sinc1  | 0.44 (2.1) | 0.025 (0.13)                                 | 0.026 (0.13)  | 24 (22)     | 22.6 (20.2)                      | 21.5 (19.2) |
| 20 SPS    | Sinc2  | 0.36 (1.2) | 0.02 (0.12)                                  | 0.02 (0.1)    | 24 (22.8)   | 22.9 (20.4)                      | 21.9 (19.5) |
| 20 SPS    | Sinc3  | 0.32 (1.5) | 0.017 (0.089)                                | 0.018 (0.096) | 24 (22.5)   | 23.1 (20.8)                      | 22 (19.6)   |
| 20 SPS    | Sinc4  | 0.3 (1.2)  | 0.017 (0.084)                                | 0.018 (0.1)   | 24 (22.8)   | 23.1 (20.8)                      | 22.1 (19.6) |
| 50 SPS    | Sinc1  | 0.63 (3.6) | 0.04 (0.25)                                  | 0.038 (0.23)  | 23.7 (21.2) | 21.9 (19.2)                      | 21 (18.4)   |
| 50 SPS    | Sinc2  | 0.57 (3)   | 0.033 (0.21)                                 | 0.032 (0.18)  | 23.9 (21.5) | 22.2 (19.5)                      | 21.2 (18.7) |
| 50 SPS    | Sinc3  | 0.53 (2.4) | 0.03 (0.19)                                  | 0.03 (0.17)   | 24 (21.8)   | 22.3 (19.7)                      | 21.3 (18.8) |
| 50 SPS    | Sinc4  | 0.49 (2.4) | 0.028 (0.15)                                 | 0.026 (0.16)  | 24 (21.8)   | 22.4 (20)                        | 21.5 (18.9) |
| 60 SPS    | Sinc1  | 0.71 (3.9) | 0.043 (0.27)                                 | 0.042 (0.26)  | 23.6 (21.1) | 21.8 (19.1)                      | 20.8 (18.2) |
| 60 SPS    | Sinc2  | 0.6 (3.3)  | 0.036 (0.24)                                 | 0.034 (0.21)  | 23.8 (21.4) | 22.1 (19.3)                      | 21.1 (18.5) |
| 60 SPS    | Sinc3  | 0.56 (3)   | 0.032 (0.19)                                 | 0.03 (0.17)   | 23.9 (21.5) | 22.2 (19.6)                      | 21.3 (18.8) |
| 60 SPS    | Sinc4  | 0.53 (2.7) | 0.031 (0.19)                                 | 0.03 (0.18)   | 24 (21.6)   | 22.3 (19.7)                      | 21.3 (18.7) |
| 100 SPS   | Sinc1  | 0.8 (4.8)  | 0.056 (0.34)                                 | 0.054 (0.35)  | 23.4 (20.8) | 21.4 (18.8)                      | 20.5 (17.8) |
| 100 SPS   | Sinc2  | 0.68 (4.2) | 0.047 (0.29)                                 | 0.043 (0.3)   | 23.6 (21)   | 21.7 (19)                        | 20.8 (18)   |
| 100 SPS   | Sinc3  | 0.67 (4.2) | 0.042 (0.28)                                 | 0.041 (0.27)  | 23.6 (21)   | 21.8 (19.1)                      | 20.9 (18.1) |
| 100 SPS   | Sinc4  | 0.62 (3.6) | 0.039 (0.24)                                 | 0.039 (0.27)  | 23.8 (21.2) | 21.9 (19.3)                      | 20.9 (18.2) |
| 400 SPS   | Sinc1  | 1.4 (11)   | 0.11 (0.81)                                  | 0.11 (0.75)   | 22.6 (19.6) | 20.4 (17.5)                      | 19.5 (16.7) |
| 400 SPS   | Sinc2  | 1.2 (8.3)  | 0.09 (0.64)                                  | 0.086 (0.6)   | 22.8 (20)   | 20.7 (17.9)                      | 19.8 (17)   |
| 400 SPS   | Sinc3  | 1.1 (7.7)  | 0.082 (0.61)                                 | 0.078 (0.56)  | 22.9 (20.1) | 20.9 (18)                        | 19.9 (17.1) |
| 400 SPS   | Sinc4  | 1 (7.7)    | 0.076 (0.59)                                 | 0.072 (0.53)  | 23 (20.1)   | 21 (18)                          | 20 (17.2)   |
| 1200 SPS  | Sinc1  | 2.3 (17)   | 0.18 (1.3)                                   | 0.18 (1.4)    | 21.9 (19)   | 19.7 (16.9)                      | 18.8 (15.7) |
| 1200 SPS  | Sinc2  | 2 (14)     | 0.15 (1.2)                                   | 0.15 (1.1)    | 22.1 (19.3) | 20 (17)                          | 19 (16.1)   |
| 1200 SPS  | Sinc3  | 1.8 (13)   | 0.14 (1)                                     | 0.13 (1)      | 22.2 (19.4) | 20.1 (17.2)                      | 19.2 (16.2) |
| 1200 SPS  | Sinc4  | 1.7 (13)   | 0.13 (1)                                     | 0.13 (0.94)   | 22.3 (19.4) | 20.2 (17.2)                      | 19.2 (16.3) |
| 2400 SPS  | Sinc1  | 3.2 (26)   | 0.25 (2)                                     | 0.24 (1.8)    | 21.4 (18.4) | 19.2 (16.2)                      | 18.3 (15.4) |
| 2400 SPS  | Sinc2  | 2.7 (20)   | 0.22 (1.7)                                   | 0.21 (1.5)    | 21.6 (18.7) | 19.5 (16.5)                      | 18.5 (15.6) |
| 2400 SPS  | Sinc3  | 2.5 (18)   | 0.2 (1.4)                                    | 0.19 (1.4)    | 21.7 (18.9) | 19.6 (16.7)                      | 18.6 (15.8) |
| 2400 SPS  | Sinc4  | 2.3 (18)   | 0.18 (1.5)                                   | 0.18 (1.4)    | 21.8 (18.9) | 19.7 (16.7)                      | 18.8 (15.8) |
| 4800 SPS  | Sinc1  | 4.4 (35)   | 0.34 (2.5)                                   | 0.32 (2.4)    | 20.9 (17.9) | 18.8 (15.9)                      | 17.9 (15)   |
| 4800 SPS  | Sinc2  | 3.9 (30)   | 0.3 (2.3)                                    | 0.29 (2.4)    | 21.1 (18.1) | 19 (16.1)                        | 18 (15)     |
| 4800 SPS  | Sinc3  | 3.6 (27)   | 0.28 (2)                                     | 0.26 (2)      | 21.2 (18.3) | 19.1 (16.3)                      | 18.2 (15.2) |
| 4800 SPS  | Sinc4  | 3.4 (27)   | 0.26 (1.9)                                   | 0.25 (1.9)    | 21.3 (18.3) | 19.2 (16.3)                      | 18.2 (15.3) |
| 7200 SPS  | Sinc1  | 5.2 (42)   | 0.38 (2.9)                                   | 0.37 (3)      | 20.7 (17.7) | 18.6 (15.7)                      | 17.7 (14.7) |
| 7200 SPS  | Sinc2  | 4.7 (37)   | 0.36 (2.8)                                   | 0.34 (2.5)    | 20.8 (17.9) | 18.7 (15.8)                      | 17.8 (14.9) |
| 7200 SPS  | Sinc3  | 4.5 (35)   | 0.34 (2.5)                                   | 0.32 (2.4)    | 20.9 (18)   | 18.8 (15.9)                      | 17.9 (15)   |
| 7200 SPS  | Sinc4  | 4.2 (36)   | 0.32 (2.5)                                   | 0.31 (2.3)    | 21 (17.9)   | 18.9 (16)                        | 18 (15.1)   |



## 8 Detailed Description

#### 8.1 Overview

The ADS1235-Q1 is a three differential-input, precision 24-bit,  $\Delta\Sigma$  ADC with a low-noise PGA and programmable digital filter. The low-noise, low-drift architecture of the PGA makes the ADC suitable for precision measurement of low signal level sensors, such as strain-gauge bridges and resistive pressure transducers. The ADC provides optional chop and ac-bridge excitation modes to eliminate offset drift error.

Key features of the ADC are:

- 1-GΩ input impedance, low-noise PGA
- High-resolution 24-bit  $\Delta\Sigma$  ADC
- Four GPIO with ac-bridge excitation control output
- Internal oscillator
- Voltage reference monitor
- Signal overrange monitor
- Temperature sensor
- CRC communication error detection

The analog inputs (AINx) connect to the input multiplexer (MUX). The ADC supports three differential or five single-ended input measurement configurations. A second voltage reference input and AC-bridge excitation drive outputs (GPIO) are multiplexed with the analog input pins.

The programmable gain amplifier (PGA) follows the input multiplexer. The gain is programmable to 1, 64 or 128. The PGA bypass option connects the analog inputs directly to the precharge buffered modulator, extending the input voltage range to the voltage of the power supplies. The PGA output connects to pins CAPP and CAPN. The ADC antialias filter is provided at the PGA output with an external capacitor. A monitor is used for detection of PGA overrange conditions.

The delta-sigma modulator measures the differential input voltage relative to the reference voltage to produce the 24-bit conversion result. The differential input range of the ADC is  $\pm V_{REF}$  / Gain.

The digital filter averages and decimates the modulator output data to yield the final, down-sampled conversion result. The sinc filter is programmable (sinc1 through sinc4) allowing optimization of conversion time, conversion noise and line-cycle rejection. The finite impulse response (FIR) filter mode provides single-cycle settled data with simultaneous rejection of 50-Hz and 60-Hz at data rates of 20 SPS or less.

Two reference voltage input pairs are provided. The primary reference input pair (REFP0/REFN0) is available as standalone input pins. A second reference input pair (REFP1/REFN1) is multiplexed with analog inputs AIN0 and AIN1. A monitor is used for detection of low or missing reference voltage.

The ADC provides four GPIO control lines. The GPIOs are used for input and output of general-purpose logic signals, as well as providing output drive signals for ac-excited bridges. The GPIOs and ac-bridge excitation drive outputs are multiplexed to the analog inputs.

The internal temperature sensor voltage is read by the ADC through the analog input multiplexer.

The SPI-compatible serial interface is used to read the conversion data and also to configure and <u>control</u> the ADC. Data com<u>munication</u> errors are detected by <u>CRC</u>. The serial interface consists of four signals: <u>CS</u>, SCLK, DIN and DOUT/DRDY. The dual function DOUT/DRDY provides data output and also the data ready signal. The ADC serial interface can be implemented with as little as three pins by tying <u>CS</u> low.

The ADC clock is either internal or external. The ADC detects the mode of clock operation automatically. The clock frequency is 7.3728 MHz.

Data conversions are controlled by the START pin or by the START command. The ADC is programmable for continuous or one-shot conversions. The DRDY or DOUT/DRDY pin provides the conversion-data ready signal. When taken low, the RESET pin resets the ADC. The ADC is powered down by the PWDN pin or is powered down in software mode.

The ADC operates in either bipolar analog supply configuration ( $\pm 2.5$  V), or in single 5-V supply configuration. The digital power supply range is 2.7 V to 5 V. The BYPASS pin is the internal subregulator output used for the ADC digital core.

ADS1235-Q1

ADS1235-Q1 ZHCSKD9-OCTOBER 2019



www.ti.com.cn

## 8.2 Functional Block Diagram





#### 8.3 Feature Description

The following sections describe the functional blocks of the ADC.

#### 8.3.1 Analog Inputs



图 39. Analog Input Block Diagram

#### 8.3.1.1 ESD Diodes

ESD diodes are incorporated to protect the ADC inputs from possible ESD events occurring during the manufacturing process and during PCB assembly when manufactured in an ESD-controlled environment. For system-level ESD protection, consider the use of external ESD protection devices for pins that are exposed to ESD, including the analog inputs.

If either input is driven below AVSS - 0.3 V, or above AVDD + 0.3 V, the internal protection diodes may conduct. If these conditions are possible, use external clamp diodes, series resistors, or both to limit the input current to the specified maximum value.

#### 8.3.1.2 Input Multiplexer

The input multiplexer selects the signal for measurement. The multiplexer consists of independently programmable positive and negative sections. See 🛛 39 for multiplexer register settings. The multiplexers select any input as positive and any input as negative for connection to the PGA. For example, to select AIN5 and AIN4 as a differential input with (+) and (-) polarity, program the INPMUX register to the value of 87h.

When the multiplexer is changed, a break-before-make sequence is performed in order to reduce charge injection into the next measurement channel. Be aware that over-driving unused channels beyond the power supplies can effect conversions taking place on active channels. See the Input Overload section for more information.

ADS1235-Q1

ZHCSKD9-OCTOBER 2019

(2)

### Feature Description (接下页)

#### 8.3.1.3 Temperature Sensor

The ADC has an internal temperature sensor. The temperature sensor is comprised of two internal diodes with one diode having 80 times the current density of the other. The difference in current density of the diodes yields a differential output voltage that is proportional to absolute temperature. The temperature sensor reading is converted by the ADC. See **3** 9 for register settings to select the temperature sensor for measurement.

公式 2 shows how to convert the temperature sensor reading to degrees Celsius (°C):

Temperature (°C) = [(Temperature Reading ( $\mu$ V) – 122,400) / 420  $\mu$ V/°C] + 25°C

Measure the temperature sensor with PGA on, gain = 1 and ac-bridge excitation mode disabled. As a result of the low package-to-PCB thermal resistance, the internal temperature closely tracks the PCB temperature.

#### 8.3.1.4 Inputs Open

This configuration opens the inputs to the PGA. Use this configuration to disconnect the PGA from the sensor. With all inputs disconnected, the conversion data are invalid due to the floating input condition. See 8 39 for the register setting value to open all inputs.

#### 8.3.1.5 Internal V<sub>COM</sub> Connection

This configuration connects the PGA inputs to the internal  $V_{COM}$  voltage as defined: (AVDD + AVSS) / 2. Use this connection to short the inputs to measure the ADC noise performance and offset voltage, or to short the inputs for offset calibration. See  $\boxed{8}$  39 for register settings for the internal  $V_{COM}$  connection.

#### 8.3.1.6 Alternate Functions

The analog input pins have multiplexed alternate functions. The alternate functions are the second reference input and GPIO to provide the ac-bridge excitation drive signals. The functions are enabled by programming the associated function registers. The analog inputs retain measurement capability if the alternate functions are programmed. 表 2 summarizes the alternate functions multiplexed to the analog input pins.

| ANALOG INPUTS | REFERENCE INPUTS | GPIO/AC-BRIDGE EXCITATION (2-wire mode) | GPIO/AC-BRIDGE EXCITATION (4-wire mode) |
|---------------|------------------|-----------------------------------------|-----------------------------------------|
| AIN0          | REFP1            | GPIO0/ACX1                              | GPIO0/ACX1                              |
| AIN1          | REFN1            | GPIO1/ACX2                              | GPIO1/ACX2                              |
| AIN2          |                  |                                         | GPIO2/ACX1                              |
| AIN3          |                  |                                         | GPIO3/ACX2                              |
| AIN4          |                  |                                         |                                         |
| AIN5          |                  |                                         |                                         |

#### 表 2. Analog Input Alternate Functions



#### 8.3.2 PGA

The PGA is a low-noise, CMOS differential-input, differential-output amplifier. The PGA extends the dynamic range of the ADC, important when used with low-level output sensors. Gain is controlled by the GAIN[2:0] register bits as shown in 🕅 40. In PGA bypass mode, the input voltage range extends to the analog supplies. The PGA is powered down in bypass mode.



图 40. PGA Block Diagram

The PGA consists of two chopper-stabilized amplifiers (A1 and A2), and a resistor network that determines the PGA gain. The resistor network is precision-matched, providing low drift performance. The PGA has internal noise filters to reduce sensitivity to electromagnetic-interference (EMI). The PGA output is monitored to provide indication of a possible PGA overload condition.

Pins CAPP and CAPN are the PGA positive and negative outputs, respectively. Connect an external 4.7-nF capacitor (type C0G) as shown in 🕅 40. The capacitor filters the sample pulses caused by the modulator, and with the internal resistors the antialias filter is provided. Place the capacitor as close as possible to the pins using short, direct traces. Avoid running clock traces or other digital traces close to these pins.

#### 8.3.2.1 Input Voltage Range

The input voltage range is determined by the magnitude of the reference voltage and ADC gain. As shown in  $\mathbb{R}$  19, conversion voltage noise is constant over the specified reference voltage range.  $\frac{19}{5}$  3 shows the differential input voltage range verses gain for V<sub>RFF</sub> = 5 V.

| GAIN[2:0] BITS | GAIN | FULL-SCALE DIFFERENTIAL INPUT VOLTAGE RANGE |  |
|----------------|------|---------------------------------------------|--|
| 000            | 1    | ±5.000 V                                    |  |
| 110            | 64   | ±0.078 V                                    |  |
| 111            | 128  | ±0.039 V                                    |  |

| 表 3. | Input | Voltage | Range |
|------|-------|---------|-------|
|------|-------|---------|-------|

(1)  $V_{REF} = 5$  V. Input voltage range scales with  $V_{REF}$ . For gain = 1 and PGA mode, the input voltage range is limited by evaluation of 公式 3.

ADS1235-Q1 ZHCSKD9-OCTOBER 2019



As with many amplifiers, the PGA has an input voltage range specification that must not be exceeded in order to maintain linear operation. The input range is specified as an absolute voltage (signal plus common mode voltage) at both positive and negative inputs. As specified in  $\Delta \pm 3$ , the maximum and minimum absolute input voltage depends on gain, the expected maximum differential voltage, and the minimum value of the analog power supply voltage.

AVSS + 0.3 V + V<sub>IN</sub> 
$$\cdot$$
 (Gain – 1) / 2  $\cdot$  < V<sub>AINP</sub> and V<sub>AINN</sub> < AVDD – 0.3 V – V<sub>IN</sub>  $\cdot$  (Gain – 1) / 2

where

- V<sub>AINP</sub>, V<sub>AINN</sub> = absolute input voltage
- $V_{IN} = V_{AINP} V_{AINN}$ , maximum differential input voltage
- Gain (for gains = 64 and 128, use 32 for calculation)
- AVDD = minimum AVDD voltage
- AVSS = maximum AVSS voltage

(3)

The relationship of the PGA input to the PGA output is shown graphically in B 41. The PGA output voltages (V<sub>OUTP</sub>, V<sub>OUTN</sub>) depend on the respective absolute input voltage, the differential input voltage, and the PGA gain. To maintain the PGA within the linear operating range, the PGA output voltages must be restricted within AVDD - 0.3 V and AVSS + 0.3 V. The diagram depicts a positive differential input voltage that results in a positive differential output voltage.





#### 8.3.2.2 PGA Bypass Mode

Bypass the PGA to extend the input voltage range to the analog power supply voltages. In bypass mode, the PGA is bypassed and the analog inputs are connected directly to the precharge buffers of the modulator, thereby extending the input voltage range. Be aware of the increased input current in bypass mode. See the *Electrical Characteristics* for the input current specification.

#### 8.3.3 PGA Voltage Monitor

The PGA has internal monitors to alarm of possible overrange conditions. Overrange conditions are possible if the signal voltage is over-driven, the common-mode voltage is out of range or if too much gain is used for the normal range of input signal. When overranged, the PGA output nodes are in saturation resulting in invalid conversion data. The high alarm bit asserts high (PGAH\_ALM) If *either* the positive or negative PGA output is greater than AVDD – 0.2 V. Similarly, the low alarm bit asserts high (PGAL\_ALM) if *either* positive or negative PGA output is less than AVSS + 0.2 V. The status of the alarm bits are read in the STATUS byte. The alarm bits are read-only and automatically reset at the start of the next conversion cycle after the overrange condition is cleared. The PGA voltage monitor diagram and threshold values are shown in  $\mathbb{8}$  42 and  $\mathbb{8}$  43.





#### 图 42. PGA Voltage Monitor Diagram

#### 图 43. PGA Monitor Thresholds

The PGA voltage monitors are fast-responding voltage comparators. Comparator operation is disabled during multiplexer changes to minimize triggering of false alarms. However, it is possible the alarms can trigger on other transient overload conditions that may occur after gain changes, sensor connection changes, and so on.

#### 8.3.4 Reference Voltage

The ADC requires a reference voltage for operation. The ADC allows two external inputs and the internal analog power supply as reference options. The reference voltage is selected by independent positive and negative multiplexers. The default reference is the 5-V analog power supply (AVDD – AVSS). 🕅 44 shows the block diagram of the reference multiplexer.



图 44. Reference Input Block Diagram

Program the RMUXP[1:0] and RMUXN[1:0] bits of the REF register to select the positive and negative reference voltages, respectively. The positive reference selections are AVDD, REFP0 and AIN0 (REFP1). The negative reference input selections are internal AVSS, REFN0, AIN1 (REFN1). The reference low-voltage monitor is located after the reference multiplexer. See the *Reference Monitor* section for more information.

#### 8.3.4.1 External Reference

Use the external reference by applying the reference voltage to the designated reference input pins. The reference input pins are differential with positive and negative inputs. Program the reference multiplexer bits RMUXP[1:0] and RMUXN[1:0] to select the respective reference voltage for operation. For example, to select REFP0 and REFN0 as the reference voltage, program the REF register to the value of 0Ah. Follow the specified absolute and differential reference voltage operating conditions, as specified in the *Recommended Operating Conditions*.

Be aware of the reference input current when reference impedances are present, such as by the use of a resistor divider. Consider the effect of the resistance to system accuracy. Connect a capacitor across the reference input pins to filter noise. When R-C filters are used, match the time constants of the input signal filter to the reference voltage filter to maintain constant conversion noise over the signal operating range.



#### 8.3.4.2 AVDD – AVSS Reference (Default)

A third reference option is the 5-V analog power supply (AVDD – AVSS). Select this reference option by programming the REF register to 05h. For 6-wire strain-gauge bridge applications that use excitation-sense connections, or for ac-bridge excitation operation, connect the excitation sense lines to the reference input pins and program the ADC for external reference operation.

#### 8.3.4.3 Reference Monitor

The ADC incorporates an internal low-voltage monitor of the reference voltage. As shown in  $\[Begin{bmatrix}45\]$  and  $\[Begin{bmatrix}46\]$ , the REFL\_ALM bit of the STATUS byte asserts if the reference voltage (V<sub>REF</sub> = V<sub>REFP</sub> – V<sub>REFN</sub>) falls below 0.4 V. The alarm is read-only and resets at the next conversion after the low reference condition is no longer present.

Use the reference monitor to detect a missing or failed reference voltage. To implement detection of a missing reference, use a 100-k $\Omega$  resistor across the reference inputs. If either reference input is disconnected, the resistor biases the differential reference input toward 0 V so that the reference monitor detects the disconnected reference.



图 45. Reference Monitor



#### 图 46. Reference Monitor Threshold

#### 8.3.5 General-Purpose Input/Outputs (GPIOs)

The ADC includes four GPIO pins, GPIO0 through GPIO3. The GPIOs are digital inputs/outputs that are referenced to analog AVDD and AVSS. The GPIOs are read and written by the GPIO\_DAT bits of the MODE3 register. The GPIOs are multiplexed with analog inputs AIN0 to AIN3. As shown in [3] 47, the GPIOs are configured through a series of programming registers. Bits GPIO\_CON[3:0] connect the GPIOs to the associated pin (1 = connect). Bits GPIO\_DIR program the direction of the GPIOs; (0 = output, 1 = input). The input voltage threshold is the voltage value between AVDD and AVSS. Bits GPIO\_DAT[3:0] are the data values for the GPIOs. Observe that if a GPIO pin is programmed as an output, the value read is the value previously written to the register data, not the actual voltage at the pin.

The GPIOs also provide the ac-bridge excitation drive signals. AC-bridge excitation mode overrides the GPIO register data values. See the *AC-Bridge Excitation Mode* section for details.



图 47. GPIO Block Diagram



#### 8.3.6 Modulator

The modulator is an inherently stable, fourth-order, 2 + 2 pipelined  $\Delta\Sigma$  modulator. The modulator samples the analog input voltage at a high sample rate ( $f_{MOD} = f_{CLK} / 8$ ) and converts the analog input to a ones-density bit-stream with the density given by the ratio of the input signal to the reference voltage. The modulator shapes the noise of the converter to high frequency, where the noise is removed by the digital filter.

#### 8.3.7 Digital Filter

The ADC operates on the principle of oversampling. Oversampling is defined as the ratio of the sample rate of the modulator to that of the ADC output data rate. Oversampling improves ADC noise by digital bandwidth limiting (low-pass filtering) of the data.

The digital filter receives the modulator output data and produces a high-resolution conversion result. The digital filter low-pass filters and decimates the modulator data (data rate reduction), yielding the final data output. By adjusting the type of filtering, tradeoffs are made between resolution, data throughput and line-cycle rejection.

The digital filter has two selectable modes:  $\sin (x) / x$  (sinc) mode and finite impulse response (FIR) mode (see (32, 48)). The sinc mode provides data rates of 2.5 SPS through 7200 SPS with variable sinc orders of 1 through 4. The FIR filter provides simultaneous rejection of 50-Hz and 60-Hz frequencies with data rates of 2.5 SPS through 20 SPS while providing single-cycle settled conversions.



图 48. Digital Filter Block Diagram

#### 8.3.7.1 Sinc Filter

The sinc filter is comprised of two stages: a fixed-decimation sinc5 filter, followed by a variable-decimation, variable-order sinc filter. The first stage filters and down-samples the input data from the modulator to produce an intermediate data rate of 14400 SPS. The second stage receives the intermediate data to provide final output data rates of 7200 SPS through 2.5 SPS. The second stage has programmable orders of sinc.

The data rate is programmed by the DR[3:0] bits of the MODE0 register. The filter mode is programmed by the FILTER[2:0] bits of the MODE0 register (see 8 48).

#### 8.3.7.1.1 Sinc Filter Frequency Response

The overall frequency response of the sinc filter is low pass. The filter reduces signal and noise beginning at the -3-dB bandwidth. Changing the data rate and filter order changes the filter bandwidth together with the rate of frequency roll-off. See the *Filter Bandwidth* section for the bandwidth of the filter settings.



图 51 and 图 52 show the frequency response of data rates 50 SPS and 60 SPS, respectively. Increase the attenuation at 50 Hz or 60 Hz and harmonics by increasing the order of the sinc filter, as shown in the figures.





#### 图 53 and 图 54 show the detailed frequency response at 50 SPS and 60 SPS, respectively.



#### 8.3.7.2 FIR Filter

The finite impulse response (FIR) filter is a coefficient based filter that provides an overall low-pass filter response. The filter provides simultaneous attenuation of 50 Hz and 60 Hz and harmonics at data rates of 2.5 SPS through 20 SPS. The conversion latency time of the FIR filter data rates is single-cycle. As shown in 图 48, the FIR filter receives pre-filtered data from the sinc filter. The FIR filter decimates the data to yield the output data rates of 20 SPS. A variable averager (sinc1) provides data rates of 10 SPS, 5 SPS, and 2.5 SPS. 表 4 lists the bandwidth of the data rates in FIR filter mode.

#### 8.3.7.2.1 FIR Filter Frequency Response

图 55 and 图 56 show the FIR filter attenuation at 50 Hz and 60 Hz provided by a series of response nulls placed close to these frequencies. The response nulls are repeated at harmonics of 50 Hz and 60 Hz.



TEXAS INSTRUMENTS

www.ti.com.cn



图 57. FIR Frequency Response (10 SPS)

#### 8.3.7.3 Filter Bandwidth

The bandwidth of the digital filter depends on the data rate, filter type and order. Be aware that the bandwidth of the entire system is the combined response of the digital filter, the antialias filter and the use of external analog filters.  $\frac{1}{2}$  4 lists the bandwidth of the digital filter versus data rate and filter mode.

|                 | -3-dB BANDWIDTH (Hz) |       |       |       |       |  |
|-----------------|----------------------|-------|-------|-------|-------|--|
| DATA RATE (SPS) | FIR                  | SINC1 | SINC2 | SINC3 | SINC4 |  |
| 2.5             | 1.2                  | 1.10  | 0.80  | 0.65  | 0.58  |  |
| 5               | 2.4                  | 2.23  | 1.60  | 1.33  | 1.15  |  |
| 10              | 4.7                  | 4.43  | 3.20  | 2.62  | 2.28  |  |
| 16.6            | —                    | 7.38  | 5.33  | 4.37  | 3.80  |  |
| 20              | 13                   | 8.85  | 6.38  | 5.25  | 4.63  |  |
| 50              | —                    | 22.1  | 16.0  | 13.1  | 11.4  |  |
| 60              | —                    | 26.6  | 19.1  | 15.7  | 13.7  |  |
| 100             | —                    | 44.3  | 31.9  | 26.2  | 22.8  |  |
| 400             | —                    | 177   | 128   | 105   | 91.0  |  |
| 1200            | —                    | 525   | 381   | 314   | 273   |  |
| 2400            | —                    | 1015  | 751   | 623   | 544   |  |
| 4800            | _                    | 1798  | 1421  | 1214  | 1077  |  |
| 7200            | —                    | 2310  | 1972  | 1750  | 1590  |  |

#### 表 4. Filter Bandwidth



#### 8.3.7.4 50-Hz and 60-Hz Normal Mode Rejection

To reduce 50-Hz and 60-Hz noise interference, configure the data rate and filter to reject noise at 50 Hz and 60 Hz.  $\frac{1}{85}$  5 summarizes the 50-Hz and 60-Hz noise rejection versus data rate and filter mode. The table values are based on 2% and 6% tolerance of signal frequency to ADC clock frequency. For the sinc filter, increase noise rejection by increasing the order of the filter. Common-mode noise is also rejected at these frequencies.

|                 |             | DIGITAL FILTER RESPONSE (dB) |           |           |           |
|-----------------|-------------|------------------------------|-----------|-----------|-----------|
| DATA RATE (SPS) | FILTER TYPE | 50 Hz ±2%                    | 60 Hz ±2% | 50 Hz ±6% | 60 Hz ±6% |
| 2.5             | FIR         | -113                         | -99       | -88       | -80       |
| 2.5             | Sinc1       | -36                          | -37       | -40       | -37       |
| 2.5             | Sinc2       | -72                          | -74       | -80       | -74       |
| 2.5             | Sinc3       | -108                         | -111      | -120      | -111      |
| 2.5             | Sinc4       | -144                         | -148      | -160      | -148      |
| 5               | FIR         | -111                         | -95       | -77       | -76       |
| 5               | Sinc1       | -34                          | -34       | -30       | -30       |
| 5               | Sinc2       | 68                           | 68        | -60       | -60       |
| 5               | Sinc3       | -102                         | -102      | -90       | -90       |
| 5               | Sinc4       | -136                         | -136      | -120      | -120      |
| 10              | FIR         | -111                         | -94       | -73       | -68       |
| 10              | Sinc1       | -34                          | -34       | -25       | -25       |
| 10              | Sinc2       | 68                           | 68        | -50       | -50       |
| 10              | Sinc3       | -102                         | -102      | -75       | -75       |
| 10              | Sinc4       | -136                         | -136      | -100      | -100      |
| 16.6            | Sinc1       | -34                          | -21       | -24       | -21       |
| 16.6            | Sinc2       | -68                          | -42       | -48       | -42       |
| 16.6            | Sinc3       | -102                         | -63       | -72       | -63       |
| 16.6            | Sinc4       | -136                         | 84        | -96       | -84       |
| 20              | FIR         | -95                          | -94       | -66       | -66       |
| 20              | Sinc1       | -18                          | -34       | -18       | -24       |
| 20              | Sinc2       | -36                          | -68       | -36       | -48       |
| 20              | Sinc3       | -54                          | -102      | -54       | -72       |
| 20              | Sinc4       | -72                          | -136      | -72       | -96       |
| 50              | Sinc1       | -34                          | -15       | -24       | -15       |
| 50              | Sinc2       | -68                          | -30       | -48       | -30       |
| 50              | Sinc3       | -102                         | -45       | -72       | -45       |
| 50              | Sinc4       | -136                         | -60       | -96       | -60       |
| 60              | Sinc1       | -13                          | -34       | -12       | -24       |
| 60              | Sinc2       | -27                          | 68        | -24       | -48       |
| 60              | Sinc3       | -40                          | -102      | -36       | -72       |
| 60              | Sinc4       | -53                          | -136      | -48       | -96       |

#### 表 5. 50-Hz and 60-Hz Normal Mode Rejection



#### 8.4 Device Functional Modes

#### 8.4.1 Conversion Control

Conversions are controlled by either the START pin or by the START command. If using commands to control conversions, keep the START pin low to avoid contentions between pin and commands. Commands take affect on the 16th falling SCLK edge (CRC mode disabled) or on the 32nd falling SCLK edge (CRC mode enabled). See 🛛 4 for conversion-control timing details.

The ADC provides two conversion modes: continuous and pulse. The continuous-conversion mode performs conversions indefinitely until stopped by the user. Pulse-conversion mode performs one conversion and then stops. The conversion mode is programmed by the CONVRT bit (bit 4 of register MODE0).

#### 8.4.1.1 Continuous-Conversion Mode

This conversion mode performs continuous conversions until stopped by the user. To start conversions, take the START pin high or send the START command. DRDY is driven high at the time the conversion is initiated. DRDY is driven low when the conversion data are ready. Conversion data are available to read at that time. Conversions are stopped by taking the START pin low or by sending the STOP command. When conversions are stopped, the conversion in progress runs to completion. To restart a conversion that is in progress, toggle the START pin low-then-high or send a new START command.

#### 8.4.1.2 Pulse-Conversion Mode

In pulse-conversion mode, the ADC performs one conversion when START is taken high or when the START command is sent. When the conversion completes, further conversions stop. The DRDY output is driven high to indicate the conversion is in progress, and is driven low when the conversion data are ready. Conversion data are available to read at that time. To restart a conversion in progress, toggle the START pin low-then-high or send a new START command. Driving START low or sending the STOP command does not interrupt the current conversion.

#### 8.4.1.3 Conversion Latency

The digital filter averages data from the modulator in order to produce the conversion result. The stages of the digital filter must have settled data in order to provide fully-settled output data. The order and the decimation ratio of the digital filter determine the amount of data averaged, and in turn, affect the latency of the conversion data. The FIR and sinc1 filter modes are zero latency because the ADC provides the conversion result in one conversion cycle. Latency time is an important consideration for the data throughput rate in multiplexed applications.

 $\frac{1}{5}$  6 lists the conversion latency values of the ADC. Conversion latency is defined as the time from the start of the first conversion, by taking the START pin high or sending the START command, to the time when fully settled conversion data are ready. If the input signal is settled, then the ADC provides fully settled data. The conversion latency values listed in the table are with the start-conversion delay parameter = 50 μs, and include the overhead time needed to process the data. After the first conversion completes (in continuous conversion mode), the period of the following conversions are equal to  $1/f_{DATA}$ . The first conversion latency in chop and ac-excitation modes are twice the values listed in the table. Also when operating in these modes, the period of following conversions are equal to the table.



|           |                                                              |       | •     |       |       |  |
|-----------|--------------------------------------------------------------|-------|-------|-------|-------|--|
| DATA RATE | CONVERSION LATENCY - t <sub>(STDR)</sub> <sup>(1)</sup> (ms) |       |       |       |       |  |
| (SPS)     | FIR                                                          | SINC1 | SINC2 | SINC3 | SINC4 |  |
| 2.5       | 402.2                                                        | 400.4 | 800.4 | 1,200 | 1,600 |  |
| 5         | 202.2                                                        | 200.4 | 400.4 | 600.4 | 800.4 |  |
| 10        | 102.2                                                        | 100.4 | 200.4 | 300.4 | 400.4 |  |
| 16.6      | —                                                            | 60.43 | 120.4 | 180.4 | 240.4 |  |
| 20        | 52.23                                                        | 50.43 | 100.4 | 150.4 | 200.4 |  |
| 50        | —                                                            | 20.43 | 40.43 | 60.43 | 80.43 |  |
| 60        | —                                                            | 17.09 | 33.76 | 50.43 | 67.09 |  |
| 100       | —                                                            | 10.43 | 20.43 | 30.43 | 40.43 |  |
| 400       | —                                                            | 2.925 | 5.425 | 7.925 | 10.43 |  |
| 1200      | —                                                            | 1.258 | 2.091 | 2.925 | 3.758 |  |
| 2400      | —                                                            | 0.841 | 1.258 | 1.675 | 2.091 |  |
| 4800      | _                                                            | 0.633 | 0.841 | 1.050 | 1.258 |  |
| 7200      | _                                                            | 0.564 | 0.702 | 0.841 | 0.980 |  |

#### 表 6. Conversion Latency

(1) Chop mode off, conversion-start delay = 50  $\mu$ s (DELAY[3:0] = 0001)

If the input signal changes while free-running conversions, the conversion data are a mix of old and new data, as shown in 🛽 58. After an input change, the number of conversion periods required for fully settled data are determined by dividing the conversion latency by the period of the data rate, plus add one conversion period to the result. In chop and ac-bridge excitation modes, use twice the latency values listed in the table.



图 58. Input Change During Conversions

#### 8.4.1.4 Start-Conversion Delay

Some applications require a delay at the start of a conversion in order to allow settling time for the PGA antialias filter or to allow time after input and configuration changes. The ADC provides a user programmable delay time that delays the start of a new conversion. The default value is 50  $\mu$ s. 50  $\mu$ s allows for settling of the antialiasing filter placed at the PGA output. Use additional delay time as needed to provide settling time for external components. The delay time increases the conversion latency values listed in  $\frac{1}{8}$  6. As an alternative to the programmable start-conversion delay, manually delay the start of conversion after input and configuration changes.

Start-conversion delay is an important consideration for operation in ac-bridge excitation mode. In this mode, the reference inputs to the bridge, and therefore, the bridge output signals are reversed for each conversion. As a result, time delay is required to allow for settling of external filter components after the bridge voltage is reversed. As a general guideline, set the start-conversion delay parameter to a minimum of 15 times the R-C time constant of the signal input and reference input filters.

Texas Instruments

#### 8.4.2 Chop Mode

The PGA and modulator are chopper-stabilized at high frequency in order to reduce offset voltage, offset voltage drift and 1/f noise. The offset and noise artifacts are modulated to a high frequency by the chop operation, which are removed by the digital filter. Although chopper stabilization is designed to remove all offset, a small offset voltage may remain. The optional *global* chop mode removes the remaining offset errors, providing near zero offset voltage drift performance.

Chop mode alternates the signal polarity between consecutive conversions in order to remove offset. The ADC subtracts consecutive, alternate-polarity conversions to yield the final conversion data. The result of subtraction removes the offset.



图 59. ADC Chop Mode

As shown in 🛿 59, the internal chop switch reverses the signal after the input multiplexer. V<sub>OFS</sub> models the internal offset voltage. The operational sequence of chop mode is as follows:

**Conversion C1**:  $V_{AINP} - V_{AINN} - V_{OFS} \rightarrow$  First conversion withheld after start

**Conversion C2**:  $V_{AINN} - V_{AINP} - V_{OFS} \rightarrow Output 1 = (C1 - C2) / 2 = V_{AINP} - V_{AINN}$ 

Conversion C3:  $V_{AINP} - V_{AINN} - V_{OFS} \rightarrow Output 2 = -(C3 - C2) / 2 = V_{AINP} - V_{AINN}$ 

The sequence repeats for all conversions. Because of the required settling time to alternate the internal polarity, the effective data rate in chop mode operation is reduced. The chop mode data rate is proportional to the order of the sinc filter. Referring to  $\overline{\mathbf{x}}$  6, the new data rate is equal to 1 / latency values; and be aware the chop mode first conversion latency is 2 × latency values. As a consequence of the internal data subtraction, two data points are effectively averaged together. Averaging of data reduces noise by  $\sqrt{2}$ . Divide the noise data values shown in  $\overline{\mathbf{x}}$  1 by  $\sqrt{2}$  to derive the chop mode noise performance data. The null frequencies of the digital filter are not changed in chop-mode operation. However, new null frequencies appear at multiples of  $f_{DATA}$  / 2 as a result of averaging.

#### 8.4.3 AC-Bridge Excitation Mode

Resistive bridge sensors are excited by dc or ac voltages; or by dc or ac currents. DC voltage excitation is the most common type of excitation. AC excitation reverses the polarity of the excitation voltage by the use of external switching components. Similar in concept to chop mode, the result of the voltage reversal removes offset voltage in the connections leading from the bridge to the ADC inputs. This also includes the offset voltage of the ADC provides the signals necessary to drive the external switching components in order to reverse the bridge voltage.

The timing of the drive signals is synchronized to the ADC conversion phase. During one conversion phase, the voltage polarity is normal. For the alternate conversion phase, the voltage polarity is reversed. The ADC compensates the reversed polarity conversion by internal reversing the reference voltage. The ADC subtracts the data corresponding to the normal and reverse phases in order to remove offset voltage from the input.

The ADC output drive signals are non-overlapping in order to avoid bridge cross-conduction that can otherwise occur during excitation voltage reversal. The switch rate of the ac-excitation drive signals are performed at the data rate to avoid unnecessary fast switching. See 🛛 7 for output drive timing.



表 7 shows the ac-bridge excitation drive signals and the associated GPIO pins. Program the ac-bridge excitation mode using the CHOP[1:0] bits in register MODE1. AC-bridge excitation can be programmed for two-wire or fourwire drive mode. For two-wire operation, two drive signals are provided on the GPIOs. If needed, use two external inverters to derive four signals to drive discrete transistors. The GPIO drive levels are referred to the 5-V analog supply. Be aware that the ac-bridge excitation mode changes the nominal data rate, depending on the order of the sinc filter. See the *Chop Mode* section for details of the effective data rate.

| DEVICE PIN | GPIO  | 2-WIRE MODE (CHOP[1:0] = 10) | 4-WIRE MODE (CHOP[1:0] = 11) |
|------------|-------|------------------------------|------------------------------|
| AIN0       | GPIO0 | ACX1                         | ACX1                         |
| AIN1       | GPIO1 | ACX2                         | ACX2                         |
| AIN2       | GPIO2 | _                            | ACX1                         |
| AIN3       | GPIO3 | _                            | ACX2                         |

#### 表 7. AC-Bridge Excitation Drive Pins

#### 8.4.4 ADC Clock Mode

Operate the ADC with an external clock or with the internal oscillator. The clock frequency is 7.3728 MHz. For external clock operation, apply the clock signal to CLKIN. For internal-clock operation, connect CLKIN to DGND. The internal oscillator begins operation immediately at power-up. The ADC automatically selects the clock mode of operation. Read the clock mode bit in the STATUS register to determine the clock mode.

#### 8.4.5 Power-Down Mode

The ADC has two power-down modes: hardware and software. In both power-down modes, the digital outputs remain driven. The digital inputs must be maintained at  $V_{IH}$  or  $V_{IL}$  levels (do not float the digital inputs). The internal low-dropout regulator remains on, drawing 25  $\mu$ A (typical) from DVDD.

#### 8.4.5.1 Hardware Power-Down

Take the PWDN pin low to engage hardware power-down mode. Except for the internal LDO, all ADC functions are disabled. To exit hardware power-down mode (wake-up) take the PWDN pin high. The register values are not reset at wake-up.

#### 8.4.5.2 Software Power-Down

Set the PWDN bit (bit 7 of register MODE3) to engage software power-down mode. Similar to the operation of hardware power-down mode, software mode powers down the internal functions except in this case the serial interface. Exit the software power-down mode by clearing the PWDN bit. The register values are not reset.

#### 8.4.6 Reset

The ADC is reset in three ways: at power-on, by the RESET pin, and by the RESET command. When reset, the serial interface, conversion-control logic, digital filter, and register values are reset. The RESET bit of the STATUS byte is set to indicate a device reset has occurred by any of the three reset methods. Clear the bit to detect the next device reset. If the START pin is high after reset, the ADC begins conversions.

#### 8.4.6.1 Power-on Reset

At power-on, after the supply voltages cross the reset-voltage thresholds, the ADC is reset and  $2^{16}$  f<sub>CLK</sub> cycles later the ADC is ready for communication. Until this time, DRDY is held low. DRDY is driven high to indicate when the ADC is ready for communication. If the START pin is high, the conversion cycle starts 512 / f<sub>CLK</sub> cycles after DRDY asserts high. 85 shows the power-on reset behavior.

#### 8.4.6.2 Reset by Pin

Reset the ADC by taking the  $\overrightarrow{\text{RESET}}$  pin low and then returning the pin high. After reset, the conversion starts 512 /  $f_{\text{CLK}}$  cycles later. See  $\boxed{8}$  6 for RESET timing.



(4)

#### 8.4.6.3 Reset by Command

Reset the ADC by the RESET command. Toggle  $\overline{CS}$  high to make sure the serial interface resets before sending the command. For applications that tie  $\overline{CS}$  low, see the *Serial Interface Auto-Reset* section for information on how to reset the serial interface. After reset, the conversion starts 512 /  $f_{CLK}$  cycles later. See  $\mathbb{R}$  6 for timing details.

#### 8.4.7 Calibration

The ADC incorporates calibration registers and associated commands to calibrate offset and full-scale errors. Calibrate by using calibration commands, or calibrate by writing to the calibration registers directly (user calibration). To calibrate by command, send the offset or full-scale calibration commands. To user calibrate, write values to the calibration registers based on calculations of the conversion data. Perform offset calibration before full-scale calibration.

#### 8.4.7.1 Offset and Full-Scale Calibration

Use the offset and full-scale (gain) registers to correct offset or full-scale errors, respectively. As shown in 🛽 60, the offset calibration register is subtracted from the output data before multiplication by the full-scale register, which is divided by 400000h. After the calibration operation, the final output data are clipped to 24 bits.



图 60. Calibration Block Diagram

公式 4 shows the internal calibration.

Final Output Data = (Filter Output - OFCAL[2:0]) · FSCAL[2:0] / 400000h

#### 8.4.7.1.1 Offset Calibration Registers

The offset calibration word is 24 bits, consisting of three 8-bit registers, as listed in  $\frac{1}{8}$  8. The offset value is subtracted from the conversion result. The offset value is in two's complement format with a maximum positive value equal to 7FFFFFh, and a maximum negative value equal to 800000h. A register value equal to 000000h has no offset correction. Although the offset calibration register provides a wide range of possible offset values, the input signal after calibration cannot exceed ±106% of the pre-calibrated range; otherwise, the ADC is overranged.  $\frac{1}{8}$  9 lists example values of the offset register.

| 表 8. Offset | Calibration | Registers |
|-------------|-------------|-----------|
|-------------|-------------|-----------|

| REGISTER | BYTE<br>ORDER | ADDRESS |           |     |     | BIT O | RDER |     |     |          |
|----------|---------------|---------|-----------|-----|-----|-------|------|-----|-----|----------|
| OFCAL0   | LSB           | 07h     | B7        | B6  | B5  | B4    | B3   | B2  | B1  | B0 (LSB) |
| OFCAL1   | MID           | 08h     | B15       | B14 | B13 | B12   | B11  | B10 | B9  | B8       |
| OFCAL2   | MSB           | 09h     | B23 (MSB) | B22 | B21 | B20   | B19  | B18 | B17 | B16      |

| 表 9. Offset Calibration Register Values | 表 9. | Offset | Calibration | Register | Values |
|-----------------------------------------|------|--------|-------------|----------|--------|
|-----------------------------------------|------|--------|-------------|----------|--------|

| OFCAL[2:0] REGISTER VALUE | IDEAL OUTPUT VALUE <sup>(1)</sup> |
|---------------------------|-----------------------------------|
| 000001h                   | FFFFFh                            |
| 000000h                   | 000000h                           |
| FFFFFh                    | 000001h                           |

(1) Output value with no offset error



#### 8.4.7.1.2 Full-Scale Calibration Registers

The full-scale calibration word is 24 bits consisting of three 8-bit registers, as listed in  $\frac{10}{5}$  The full-scale calibration value is in straight-binary format, normalized to a unity-gain factor at a value of 400000h.  $\frac{11}{5}$  11 lists register values for selected gain factors. Gain errors greater than unity are corrected by using full-scale values less than 400000h. Although the full-scale register provides a wide range of possible values, the input signal after calibration must not exceed ±106% of the precalibrated input range; otherwise, the ADC is overranged.

| _ |          |               |         |           |           |     | -   |     |     |     |          |
|---|----------|---------------|---------|-----------|-----------|-----|-----|-----|-----|-----|----------|
|   | REGISTER | BYTE<br>ORDER | ADDRESS |           | BIT ORDER |     |     |     |     |     |          |
|   | FSCAL0   | LSB           | 0Ah     | B7        | B6        | B5  | B4  | B3  | B2  | B1  | B0 (LSB) |
|   | FSCAL1   | MID           | 0Bh     | B15       | B14       | B13 | B12 | B11 | B10 | B9  | B8       |
|   | FSCAL2   | MSB           | 0Ch     | B23 (MSB) | B22       | B21 | B20 | B19 | B18 | B17 | B16      |

#### 表 10. Full-Scale Calibration Registers

#### 表 11. Full-Scale Calibration Register Values

| FSCAL[2:0] REGISTER VALUE | GAIN FACTOR |
|---------------------------|-------------|
| 433333h                   | 1.05        |
| 400000h                   | 1.00        |
| 3CCCCCh                   | 0.95        |

#### 8.4.7.2 Offset Self-Calibration (SFOCAL)

The offset self-calibration command corrects offset errors internal to the ADC. When the offset self-calibration command is sent, the ADC disconnects the external inputs, shorts the inputs to the PGA, and then averages 16 conversion results to compute the calibration value. Averaging the data reduces conversion noise to improve calibration accuracy. When calibration is complete, the ADC restores the user input and performs one conversion using the new calibration value.

#### 8.4.7.3 Offset System-Calibration (SYOCAL)

The offset system-calibration command corrects system offset errors. For this type of calibration, the user shorts the inputs to either the ADC or to the system. When the command is sent, the ADC averages 16 conversion results to compute the calibration value. Averaging the data reduces conversion noise to improve calibration accuracy. When calibration is complete, the ADC performs one conversion using the new calibration value.

#### 8.4.7.4 Full-Scale Calibration (GANCAL)

The full-scale calibration command corrects gain error. To calibrate, apply a positive full-scale calibration voltage to the ADC, wait for the signal to settle, and then send the calibration command. The ADC averages 16 conversion results to compute the calibration value. Averaging the data reduces conversion noise to improve calibration accuracy. The ADC computes the full-scale calibration value so that the calibration voltage is scaled to positive full scale output code. When calibration is complete, the ADC performs one new conversion using the new calibration value.



#### 8.4.7.5 Calibration Command Procedure

Use the following procedure to calibrate using commands. The register-lock mode must be UNLOCK for all calibration commands. After power-on, make sure the reference voltage has stabilized before calibrating. Perform offset calibration before full-scale calibration.

- 1. Configure the ADC as required.
- 2. Apply the appropriate calibration signal (zero or full-scale)
- 3. Take the START pin high or send the START command to start conversions. DRDY is driven high.
- 4. Before the conversion cycle completes, send the calibration command. Keep CS low otherwise the command is cancelled. Send no other commands during the calibration period.
- 5. Calibration time depends on the data rate and digital filter mode. See 表 12. DRDY asserts low when calibration is complete. The offset or full-scale calibration registers are updated with new values. At calibration completion, new conversion data are ready using the new calibration value.

| DATA RATE | FILTER MODE <sup>(1)</sup> |       |       |       |       |  |  |  |
|-----------|----------------------------|-------|-------|-------|-------|--|--|--|
| (SPS)     | FIR                        | SINC1 | SINC2 | SINC3 | SINC4 |  |  |  |
| 2.5       | 6805                       | 6801  | 7601  | 8401  | 9201  |  |  |  |
| 5         | 3405                       | 3401  | 3801  | 4201  | 4601  |  |  |  |
| 10        | 1705                       | 1701  | 1901  | 2101  | 2301  |  |  |  |
| 16.6      | —                          | 1021  | 1141  | 1261  | 1381  |  |  |  |
| 20        | 854.5                      | 850.9 | 951.0 | 1051  | 1151  |  |  |  |
| 50        | —                          | 340.9 | 380.9 | 420.9 | 460.9 |  |  |  |
| 60        | —                          | 284.2 | 317.5 | 350.9 | 384.2 |  |  |  |
| 100       | —                          | 170.9 | 190.9 | 210.9 | 230.9 |  |  |  |
| 400       | —                          | 43.36 | 48.36 | 53.36 | 58.36 |  |  |  |
| 1200      | —                          | 15.02 | 16.69 | 18.36 | 20.02 |  |  |  |
| 2400      | —                          | 7.938 | 8.772 | 9.605 | 10.44 |  |  |  |
| 4800      | —                          | 4.397 | 4.813 | 5.230 | 5.647 |  |  |  |
| 7200      | _                          | 3.216 | 3.494 | 3.772 | 4.050 |  |  |  |

#### 表 12. Calibration Time (ms)

(1) Nominal clock frequency. Chop and AC-Excitation modes disabled.

#### 8.4.7.6 User Calibration Procedure

To user calibrate, apply the calibration voltage, acquire conversion data, and compute the calibration value. The computed value is written to the corresponding calibration registers. Before starting calibration, preset the offset and full-scale registers to 000000h and 400000h, respectively.

To offset calibrate, short the ADC inputs (or inputs to the system) and average n number of the conversion results. Averaging conversion data reduces noise to improve calibration accuracy. Write the averaged value of the conversion data to the offset registers.

To gain calibrate using a full scale calibration voltage, temporarily reduce the full scale register 95% to avoid output clipped codes (set FSCAL[2:0] to 3CCCCCh). Acquire n number of conversions and average the conversions to reduce noise to improve calibration accuracy. Compute the full-scale calibration value as shown in 公式 5:

Full-Scale Calibration Value = Expected Code / Actual Code · 400000h

where

• Expected code = 799998h using full scale calibration signal and 95% scale factor

(5)



#### 8.5 Programming

#### 8.5.1 Serial Interface

The serial interface is SPI-compatible and is used to read conversion data, configure registers, and control the ADC. The serial interface consists of four control lines:  $\overline{CS}$ , SCLK, DIN, and DOUT/DRDY. Most microcontroller SPI peripherals can operate with the ADC. The interface operates in SPI mode 1, where CPOL = 0 and CPHA = 1. In SPI mode 1, SCLK idles low and data are updated or changed on SCLK rising edges; data are latched or read on SCLK falling edges. Timing details of the SPI protocol are found in  $\mathbb{R}$  1 and  $\mathbb{R}$  2.

#### 8.5.1.1 Chip Select $\overline{(CS)}$

 $\overline{CS}$  is an active-low input that selects the serial interface for communication.  $\overline{CS}$  must be low during the entire data transaction. When  $\overline{CS}$  is taken high, the serial interface resets, SCLK input activity is ignored (blocking commands), and DOUT/DRDY enters the high-impedance state. The operation of DRDY is not effected by  $\overline{CS}$ . If the ADC is a single device connected to the serial bus,  $\overline{CS}$  can be tied low in order to reduce the serial interface to three lines.

#### 8.5.1.2 Serial Clock (SCLK)

SCLK is the serial clock input that shifts data into and out of the ADC. Output data are updated on the rising edge of SCLK and input data are latched on the falling edge of SCLK. Return SCLK low after the data operation is completed. SCLK is a Schmidt-triggered input designed to improve noise immunity. Even though SCLK is noise resistant, keep SCLK as noise-free as possible to avoid unintentional SCLK transitions. Avoid ringing and overshoot on the SCLK input. Place a series termination resistor close to the SCLK drive pin to reduce ringing.

#### 8.5.1.3 Data Input (DIN)

DIN is the serial data input to the ADC. DIN is used to input commands and register data to the ADC. Data are latched on the falling edge of SCLK.

#### 8.5.1.4 Data Output/Data Ready (DOUT/DRDY)

The DOUT/DRDY pin is a dual-function output. The functions of this pin are data output and data ready. The functionality changes automatically based on whether a read data operation is in progress. During a read data operation, the functionality is data output. After the read operation is complete, the functionality changes to data ready.

In data output mode, data are updated on the SCLK rising edge, therefore the host latches the data on the falling edge of SCLK. In data-ready mode, the pin functions the same as DRDY (if CS is low) by asserting low when data are ready. <u>Therefore</u>, monitor either DOUT/DRDY or DRDY to determine when data are ready. When CS is high, the DOUT/DRDY pin is in the high-impedance mode (tri-state).

#### 8.5.1.5 Serial Interface Auto-Reset

The serial interface is reset by taking  $\overline{CS}$  high. Applications that tie  $\overline{CS}$  low do not have the ability to reset the serial interface by  $\overline{CS}$ . If a false SCLK occurs (for example, caused by a noise pulse or clocking glitch), the serial interface may inadvertently advance one or more bit positions, resulting in loss of synchronization to the host. If loss of synchronization occurs, the ADC interface does not respond correctly until the interface is reset.

For applications that tie  $\overline{CS}$  low, the serial interface auto-reset feature recovers the interface in the event that an unintentional SCLK glitch occurs. When the first SCLK low-to-high transition occurs (either caused by a glitch or by normal SCLK activity), seven SCLK transitions must occur within 65536 f<sub>CLK</sub> cycles (8.9 ms) to complete the byte transaction, otherwise the serial interface resets. After reset, the interface is ready to begin the next byte transaction. If the byte transaction is completed within the 65536 f<sub>CLK</sub> cycles, the serial interface does not reset. The cycle of SCLK detection re-starts at the next rising edge of SCLK. The serial interface is reset by holding SCLK low for a minimum 65536 f<sub>CLK</sub> cycles.

The auto-reset function is enabled by the SPITIM bit (default is off). See 8 3 for timing details.

# Programming (接下页)

## 8.5.2 Data Ready (DRDY)

DRDY is an output that asserts low when conversion data are ready. After power-up, DRDY also indicates when the ADC is ready for communication. The operation of DRDY depends on the conversion mode (continuous or pulse) and whether the conversion data are retrieved or not. 图 61 shows DRDY operation with and without data retrieval in the two modes of conversion.



## 8.5.2.1 DRDY in Continuous-Conversion Mode

In continuous-conversion mode,  $\overline{DRDY}$  is driven high when conversions are started and is driven low when conversion data are ready. During data readback,  $\overline{DRDY}$  returns high at the end of the read operation. If the conversion data are not read,  $\overline{DRDY}$  pulses high 16 f<sub>CLK</sub> cycles prior to the next falling edge.

To read conversion data before the next conversion is ready, send the complete read-data command 16  $f_{CLK}$  cycles before the next DRDY falling edge. If the readback command is sent less than 16  $f_{CLK}$  cycles before the DRDY falling edge, either old or new conversion data are provided, depending on the timing of when the command is sent. In the case that old conversion data are provided, DRDY driven low is delayed until after the read data operation is completed. In this case, the DRDY bit of the STATUS byte is cleared to indicate the same data have been read. If new conversion data are provided, DRDY transitions low at the normal period of the data rate. In this case, the DRDY bit of the <u>STATUS</u> byte is set to indicate that new data have been read. To make sure new data are read back, wait until DRDY asserts low before starting the data read operation.

#### 8.5.2.2 DRDY in Pulse-Conversion Mode

DRDY is driven high at conversion start and is driven low when the conversion data are ready. During the data read operation DRDY remains low until a new conversion is started.

#### 8.5.2.3 Data Ready by Software Polling

Use software polling of data ready in lieu of hardware polling of DRDY or DOUT/DRDY. To software poll, read the STATUS register and poll the DRDY bit. In order to not skip conversion data in continuous conversion mode, poll the bit at least as often as the period of the data rate. If the DRDY bit is set, then conversion data are new since the previous data read operation. If the bit is cleared, conversion data are not new since the previous data read operation. In this case, the previous conversion data are returned.

#### 8.5.3 Conversion Data

Conversion data are read by the RDATA command. To read data, take  $\overline{CS}$  low and issue the read data command. The data field response consists of the optional STATUS byte, three data bytes, and the optional CRC byte. The CRC is computed over the combination of status byte and conversion data bytes. See the RDATA Command for details to read conversion data.



# Programming (接下页)

#### 8.5.3.1 Status byte (STATUS)

The status byte contains information on the operating state of the ADC. The STATUS byte is included with the conversion data by enabling bit STATENB of register MODE3. Optionally, read the STATUS register to directly determine status information without the need to read conversion data. See 8 67 for details.

#### 8.5.3.2 Conversion Data Format

The conversion data are 24 bits, in two's-complement format to represent positive and negative values. The data output begins with the most significant bit (sign bit) first. The data are scaled so that  $V_{IN} = 0$  V results in an uncalibrated code value of 000000h; positive full scale equals 7FFFFh and negative full scale equals 800000h; see  $\frac{13}{5}$  for the uncalibrated code values. The data are clipped to 7FFFFh (positive full scale) and 800000h (negative full scale) during positive and negative signal overdrive, respectively.

| DESCRIPTION         | INPUT SIGNAL (V)                                             | 24-BIT CONVERSION DATA <sup>(1)</sup> |
|---------------------|--------------------------------------------------------------|---------------------------------------|
| Positive Full Scale | ≥ $V_{REF}$ / Gain · (2 <sup>23</sup> - 1) / 2 <sup>23</sup> | 7FFFFh                                |
| 1 LSB               | $V_{REF}$ / (Gain $\cdot 2^{23}$ )                           | 000001h                               |
| Zero scale          | 0                                                            | 000000h                               |
| -1 LSB              | –V <sub>REF</sub> / (Gain · 2 <sup>23</sup> )                | FFFFFh                                |
| Negative Full Scale | ≤ –V <sub>REF</sub> / Gain                                   | 800000h                               |

表 13. ADC Conversion Data Codes

(1) Ideal (calibrated) conversion data

#### 8.5.4 CRC

Cyclic redundancy check (CRC) is an error checking code that detects communication errors to and from the host. CRC is the division remainder of the data payload bytes by a fixed polynomial. The data payload is 1, 2, 3 or 4 bytes depending on the data operation. The CRC mode is optional and is enabled by the CRCENB bit. See  $\frac{1}{5}$  33 to program the CRC mode.

The user computes the CRC corresponding to the two command bytes and appends the CRC to the command string (3rd byte). A 4th, zero-value byte completes the command field. The ADC repeats the CRC calculation and compares the calculation to the received CRC. If the user and repeated CRC values match, the command executes and the ADC responds by transmitting the repeated CRC during the 4th byte of the command. If the operation is conversion data or register data read, the ADC responds with a 2nd CRC that is computed over the requested data payload bytes. The response data payload is 1, 3, or 4 bytes depending on the data operation.

If the user and repeated CRC values do not match, the command does not execute and the ADC responds with an inverted CRC for the actual received command bytes. The inverted CRC is intended to signal the host of the failed operation. The user terminates transmission of the command bytes to match the action of ADC termination. The CRCERR bit is set in the STATUS register when a CRC error is detected. The ADC is ready to accept the next command after a CRC error occurs at the end of the 4th byte.

The CRC data byte is the 8-bit remainder of the bitwise exclusive-OR (XOR) operation of the argument by a CRC polynomial. The CRC polynomial is based on the CRC-8-ATM (HEC):  $X^8 + X^2 + X^1 + 1$ . The nine binary polynomial coefficients are: 100000111. The CRC calculation is preset with "1" data values.

The CRC mnemonics apply to the following command sections.

- CRC-2: Input CRC of command bytes 1 and 2. Except for WREG command, the value of byte 2 is arbitrary
- Out CRC-1: Output CRC of one register data byte
- Out CRC-2: Output CRC of two command bytes, inverted value if input CRC error detected
- Out CRC-3: Output CRC of three conversion data bytes
- Out CRC-4: Output CRC of three conversion data bytes plus STATUS byte
- Echo Byte 1: Echo of received input byte 1
- Echo Byte 2: Echo of received input byte 2



#### 8.5.5 Commands

Commands read conversion data, control the ADC, and read and write register data. See 表 14 for the list of commands. Send only the commands that are listed in 表 14. The ADC executes commands at completion of the 2nd byte (no CRC verification) or at completion of the 4th byte (with CRC verification). Follow the two byte or four byte format according to the CRC mode. Except for register write commands, the value of the second command byte is arbitrary but the value is included in the CRC calculation (total of two-byte CRC). If a CRC error is detected, the ADC does not execute the command. Taking CS high before the command is completed results in termination of the command. When CS is taken low, the communication frame is reset to begin a new command.

| MNEMONIC       | DESCRIPTION               | BYTE 1                   | BYTE 2        | BYTE 3<br>(CRC Mode Only) | BYTE 4<br>(CRC Mode only) |
|----------------|---------------------------|--------------------------|---------------|---------------------------|---------------------------|
| Control Com    | nands                     |                          |               |                           |                           |
| NOP            | No operation              | 00h                      | Arbitrary     | CRC-2                     | 00h                       |
| RESET          | Reset                     | 06h                      | Arbitrary     | CRC-2                     | 00h                       |
| START          | Start conversion          | 08h                      | Arbitrary     | CRC-2                     | 00h                       |
| STOP           | Stop conversion           | 0Ah                      | Arbitrary     | CRC-2                     | 00h                       |
| Read Data Co   | mmand                     |                          |               |                           |                           |
| RDATA          | Read conversion data      | 12h                      | Arbitrary     | CRC-2                     | 00h                       |
| Calibration Co | ommands                   |                          |               |                           |                           |
| SYOCAL         | System offset calibration | 16h                      | Arbitrary     | CRC-2                     | 00h                       |
| GANCAL         | Gain calibration          | 17h                      | Arbitrary     | CRC-2                     | 00h                       |
| SFOCAL         | Self offset calibration   | 19h                      | Arbitrary     | CRC-2                     | 00h                       |
| Register Com   | mands                     |                          |               |                           |                           |
| RREG           | Read register data        | 20h + rrh <sup>(1)</sup> | Arbitrary     | CRC-2                     | 00h                       |
| WREG           | Write register data       | 40h + rrh <sup>(1)</sup> | Register data | CRC-2                     | 00h                       |
| Protection Co  | mmands                    |                          |               | ·                         | ·                         |
| LOCK           | Register lock             | F2h                      | Arbitrary     | CRC-2                     | 00h                       |
| UNLOCK         | Register unlock           | F5h                      | Arbitrary     | CRC-2                     | 00h                       |

(1) rrh = 5-bit register address.

#### 8.5.5.1 NOP Command

This command is no operation. Use the NOP command to validate the CRC response byte and error detection without affecting normal operation. 表 15 shows the NOP command byte sequence.

| DIRECTION | BYTE 1      | BYTE 2      | BYTE 4      |           |  |  |  |  |  |
|-----------|-------------|-------------|-------------|-----------|--|--|--|--|--|
|           | No CRC mode |             |             |           |  |  |  |  |  |
| DIN       | 00h         | Arbitrary   |             |           |  |  |  |  |  |
| DOUT/DRDY | FFh         | Echo byte 1 |             |           |  |  |  |  |  |
|           | CRC mode    |             |             |           |  |  |  |  |  |
| DIN       | 00h         | Arbitrary   | CRC-2       | 00h       |  |  |  |  |  |
| DOUT/DRDY | FFh         | Echo byte 1 | Echo byte 2 | Out CRC-2 |  |  |  |  |  |

#### 表 15. NOP Command

#### 8.5.5.2 RESET Command

The RESET command resets ADC operation and resets the registers to default values. See the *Reset by Command* section for details. 表 16 shows the RESET command byte sequence.

表 16. RESET Command

| DIRECTION BYTE 1 |  | BYTE 2 | BYTE 3 | BYTE 4 |  |  |  |
|------------------|--|--------|--------|--------|--|--|--|
| No CRC mode      |  |        |        |        |  |  |  |

| DIRECTION BYTE 1 |                   | BYTE 2      | BYTE 3      | BYTE 4    |  |  |  |
|------------------|-------------------|-------------|-------------|-----------|--|--|--|
| DIN              | DIN 06h Arbitrary |             |             |           |  |  |  |
| DOUT/DRDY FFh    |                   | Echo byte 1 |             |           |  |  |  |
|                  |                   | CRC mode    |             |           |  |  |  |
| DIN              | 06h               | Arbitrary   | CRC-2       | 00H       |  |  |  |
| DOUT/DRDY FFh    |                   | Echo byte 1 | Echo byte 2 | Out CRC-2 |  |  |  |

#### 表 16. RESET Command (接下页)

#### 8.5.5.3 START Command

This command starts conversions. See the *Conversion Control* section for details. 表 17 shows the START command byte sequence.

| DIRECTION BYTE 1 |          | BYTE 2      | BYTE 2 BYTE 3 |           |  |  |  |  |
|------------------|----------|-------------|---------------|-----------|--|--|--|--|
| No CRC mode      |          |             |               |           |  |  |  |  |
| DIN              | 08h      | Arbitrary   |               |           |  |  |  |  |
| DOUT/DRDY        | FFh      | Echo byte 1 |               |           |  |  |  |  |
|                  | CRC mode |             |               |           |  |  |  |  |
| DIN              | 08h      | Arbitrary   | CRC-2         | 00h       |  |  |  |  |
| DOUT/DRDY FFh    |          | Echo byte 1 | Echo byte 2   | Out CRC-2 |  |  |  |  |

# 表 17 START Command

#### 8.5.5.4 STOP Command

This command stops conversions. See the *Conversion Control* section for details. 表 18 shows the STOP command byte sequence.

| DIRECTION   | DIRECTION BYTE 1 BYTE 2 BYTE 3 |             | BYTE 3      | BYTE 4    |  |  |  |  |  |
|-------------|--------------------------------|-------------|-------------|-----------|--|--|--|--|--|
| No CRC mode |                                |             |             |           |  |  |  |  |  |
| DIN         | 0Ah                            | Arbitrary   |             |           |  |  |  |  |  |
| DOUT/DRDY   | FFh                            | Echo byte 1 |             |           |  |  |  |  |  |
|             | CRC mode                       |             |             |           |  |  |  |  |  |
| DIN         | 0Ah                            | Arbitrary   | CRC-2       | 00h       |  |  |  |  |  |
| DOUT/DRDY   | FFh                            | Echo byte 1 | Echo byte 2 | Out CRC-2 |  |  |  |  |  |

#### 表 18. STOP Command

#### 8.5.5.5 RDATA Command

This command reads conversion data. Because the data are buffered, the data can be read at any time during the conversion phase. If data are read near the completion of the next conversion, old or new conversion data are returned. See the *Data Ready (DRDY)* section for details.

The response of conversion data varies in length from 3 to 5 bytes depending if the STATUS byte and CRC bytes are included. See the *Conversion Data Format* section for the numeric data format. See 表 19, 图 62 (minimum configuration) and 图 63 (maximum configuration) for operation of the RDATA command.

|           | 表 19. RDATA Command |             |                       |           |                       |          |          |          |                           |
|-----------|---------------------|-------------|-----------------------|-----------|-----------------------|----------|----------|----------|---------------------------|
| DIRECTION | BYTE 1              | BYTE 2      | BYTE 3                | BYTE 4    | BYTE 5                | BYTE 6   | BYTE 7   | BYTE 8   | BYTE 9                    |
|           | No CRC mode         |             |                       |           |                       |          |          |          |                           |
| DIN       | 12h                 | Arbitrary   | 00h                   | 00h       | 00h                   | 00h      |          |          |                           |
| DOUT/DRDY | FFh                 | Echo byte 1 | STATUS <sup>(1)</sup> | MSB data  | MID data              | LSB data |          |          |                           |
|           | CRC mode            |             |                       |           |                       |          |          |          |                           |
| DIN       | 12h                 | Arbitrary   | CRC-2                 | 00h       | 00h                   | 00h      | 00h      | 00h      | 00h                       |
| DOUT/DRDY | FFh                 | Echo byte 1 | Echo byte 2           | Out CRC-2 | STATUS <sup>(1)</sup> | MSB data | MID data | LSB data | Out CRC-3 or<br>Out CRC-4 |

#### + 40 n m a n d

#### (1) Optional STATUS byte



(1) CS can be tied low

# 图 62. Conversion Data Read Operation (STATUS Byte and CRC Mode Disabled)



## 图 63. Conversion Data Read Operation (STATUS Byte and CRC Mode Enabled)

#### 8.5.5.6 SYOCAL Command

This command is used for system offset calibration. See the Offset System-Calibration (SYOCAL) section for details. 表 20 shows the SYOCAL command byte sequence.

| DIRECTION   | BYTE 1 | BYTE 2      | BYTE 3 | BYTE 4 |  |  |  |  |  |  |
|-------------|--------|-------------|--------|--------|--|--|--|--|--|--|
| No CRC mode |        |             |        |        |  |  |  |  |  |  |
| DIN         | 16h    | Arbitrary   |        |        |  |  |  |  |  |  |
| DOUT/DRDY   | FFh    | Echo byte 1 |        |        |  |  |  |  |  |  |
|             |        | CRC mode    |        |        |  |  |  |  |  |  |
| DIN         | 16h    | Arbitrary   | CRC-2  | 00h    |  |  |  |  |  |  |
| DOUT/DRDY   | FFh    | Echo byte 1 |        |        |  |  |  |  |  |  |

| 表 20. | SYOCAL Command |
|-------|----------------|
|-------|----------------|

#### 8.5.5.7 GANCAL Command

This command is for gain calibration. See the *Calibration* section for details. Full-Scale Calibration (GANCAL) shows the GANCAL command byte sequence.

| DIRECTION | BYTE 1      | BYTE 2      | BYTE 3      | BYTE 4    |  |  |  |  |  |  |  |
|-----------|-------------|-------------|-------------|-----------|--|--|--|--|--|--|--|
|           | No CRC mode |             |             |           |  |  |  |  |  |  |  |
| DIN       | 17h         | Arbitrary   |             |           |  |  |  |  |  |  |  |
| DOUT/DRDY | FFh         | Echo byte 1 |             |           |  |  |  |  |  |  |  |
|           | CRC mode    |             |             |           |  |  |  |  |  |  |  |
| DIN       | 17h         | Arbitrary   | CRC-2       | 00h       |  |  |  |  |  |  |  |
| DOUT/DRDY | FFh         | Echo byte 1 | Echo Byte 2 | Out CRC-2 |  |  |  |  |  |  |  |

#### 表 21. GANCAL Command

#### 8.5.5.8 SFOCAL Command

This command is used for *self* offset calibration. See the *Offset Self-Calibration (SFOCAL)* section for details. 表 22 shows the SFOCAL command byte sequence.

| DIRECTION   | BYTE 1   | BYTE 2                  | BYTE 3 | BYTE 4    |  |  |  |  |  |  |
|-------------|----------|-------------------------|--------|-----------|--|--|--|--|--|--|
| No CRC mode |          |                         |        |           |  |  |  |  |  |  |
| DIN         | 19h      | Arbitrary               |        |           |  |  |  |  |  |  |
| DOUT/DRDY   | FFh      | Echo byte 1             |        |           |  |  |  |  |  |  |
|             | CRC mode |                         |        |           |  |  |  |  |  |  |
| DIN         | 19h      | Arbitrary               | CRC-2  | 00h       |  |  |  |  |  |  |
| DOUT/DRDY   | FFh      | Echo Byte 1 Echo Byte 2 |        | Out CRC-2 |  |  |  |  |  |  |

#### 表 22. SFOCAL Command

#### 8.5.5.9 RREG Command

Use the RREG command to read register data. The register data are read one byte at a time by issuing the RREG command for each operation. Add the register address (rrh) to the base opcode (20h) to construct the command byte (20h + rrh). 表 23 shows the command byte sequence. The ADC responds with the register data byte, most significant bit first. The response to registers outside the valid address range is 00h. 图 64 shows an example of the register read operation. The Out CRC-1 byte is the CRC calculated for the register data byte.

| DIRECTION   | BYTE 1                   | BYTE 2      | BYTE 3        | BYTE 4    | BYTE 5        | BYTE 6    |  |  |  |  |  |
|-------------|--------------------------|-------------|---------------|-----------|---------------|-----------|--|--|--|--|--|
| No CRC mode |                          |             |               |           |               |           |  |  |  |  |  |
| DIN         | 20h + rrh <sup>(1)</sup> | Arbitrary   | 00h           |           |               |           |  |  |  |  |  |
| DOUT/DRDY   | FFh                      | Echo byte 1 | Register data |           |               |           |  |  |  |  |  |
|             |                          |             | CRC mode      |           |               |           |  |  |  |  |  |
| DIN         | 20h + rrh                | Arbitrary   | CRC-2         | 00h       | 00h           | 00h       |  |  |  |  |  |
| DOUT/DRDY   | FFh                      | Echo byte 1 | Echo byte 2   | Out CRC-2 | Register data | Out CRC-1 |  |  |  |  |  |

#### 表 23. RREG Command

(1) rrh = 5-bit register address



图 64. Register Read Operation (address = 02h, CRC Mode Enabled)

## 8.5.5.10 WREG Command

Use the WREG command to write register data. The register data are written one byte at a time by issuing the WREG command for each operation. Add the register address (rrh) to the base opcode (40h) to construct the command byte (40h + rrh). 表 24 shows the command byte sequence. 图 65 shows an example of the WREG operation. Be aware that writing to certain registers results in conversion restart. 表 27 lists the registers that restart an ongoing conversion when written to. Do not write to registers outside the address range.

|                                     | 表 24. WREG Command       |               |             |           |  |  |  |  |  |  |  |
|-------------------------------------|--------------------------|---------------|-------------|-----------|--|--|--|--|--|--|--|
| DIRECTION BYTE 1 BYTE 2 BYTE 3 BYTE |                          |               |             |           |  |  |  |  |  |  |  |
|                                     | No CRC mode              |               |             |           |  |  |  |  |  |  |  |
| DIN                                 | 40h + rrh <sup>(1)</sup> | Register data |             |           |  |  |  |  |  |  |  |
| DOUT/DRDY                           | FFh                      | Echo byte 1   |             |           |  |  |  |  |  |  |  |
|                                     |                          | CRC mode      |             |           |  |  |  |  |  |  |  |
| DIN                                 | 40h + rrh                | Register data | CRC-2       | 00h       |  |  |  |  |  |  |  |
| DOUT/DRDY                           | FFh                      | Echo byte 1   | Echo byte 2 | Out CRC-2 |  |  |  |  |  |  |  |

(1) rrh = 5-bit register address.



图 65. Register Write Operation (address = 02h, CRC Mode Enabled)



#### 8.5.5.11 LOCK Command

The LOCK command locks-out write access to the registers including the calibration registers that are changed by calibration commands. The default mode is UNLOCK. Read access is allowed in LOCK mode. 表 25 shows the LOCK command byte sequence.

| DIRECTION | BYTE 1      | BYTE 2      | BYTE 3     | BYTE 4    |  |  |  |  |  |  |  |
|-----------|-------------|-------------|------------|-----------|--|--|--|--|--|--|--|
|           | No CRC mode |             |            |           |  |  |  |  |  |  |  |
| DIN       | F2h         | Arbitrary   |            |           |  |  |  |  |  |  |  |
| DOUT/DRDY | FFh         | Echo byte 1 |            |           |  |  |  |  |  |  |  |
|           | CRC mode    |             |            |           |  |  |  |  |  |  |  |
| DIN       | F2h         | Arbitrary   | CRC-2      | 00h       |  |  |  |  |  |  |  |
| DOUT/DRDY | FFh         | Echo byte 1 | Echo Byte2 | out CRC-2 |  |  |  |  |  |  |  |

#### 表 25. LOCK Command

#### 8.5.5.12 UNLOCK Command

The UNLOCK command allows register write access, including access to the contents of the calibration registers that can be changed by the calibration commands. 表 26 shows the UNLOCK command byte sequence.

| DIRECTION | BYTE 1      | BYTE 2                 | BYTE 3 | BYTE 4    |  |  |  |  |  |  |  |
|-----------|-------------|------------------------|--------|-----------|--|--|--|--|--|--|--|
|           | No CRC mode |                        |        |           |  |  |  |  |  |  |  |
| DIN       | F5h         | Arbitrary              |        |           |  |  |  |  |  |  |  |
| DOUT/DRDY | FFh         | Echo byte 1            |        |           |  |  |  |  |  |  |  |
|           |             | CRC mode               |        |           |  |  |  |  |  |  |  |
| DIN       | F5h         | Arbitrary              | CRC-2  | 00h       |  |  |  |  |  |  |  |
| DOUT/DRDY | FFh         | Echo byte 1 Echo Byte2 |        | Out CRC-2 |  |  |  |  |  |  |  |

#### 表 26. UNLOCK Command



#### 8.6 Register Map

The register map consists of 18, one-byte registers. Collectively, the registers are used to configure the ADC to the desired operating mode. Access the registers by using the RREG and WREG (read-register and write-register) commands. Register data are accessed one register byte at a time for each command operation. At power-on or device reset, the registers are reset to the default values, as shown in the *Default* column of  $\frac{1}{5}$  27. Writing new data to certain registers causes the ADC conversion in progress to restart. The affected registers are listed in the *Restart* column in  $\frac{1}{5}$  27.

Register-write access is enabled or disabled by the UNLOCK and LOCK commands, respectively. The default mode is register UNLOCK. See the *LOCK Command* section for more details.

| (rrh) | REGISTER | DEFAULT | RESTART | BIT 7     | BIT 6      | BIT 5    | BIT 4    | BIT 3    | BIT 2 | BIT 1      | BIT 0 |
|-------|----------|---------|---------|-----------|------------|----------|----------|----------|-------|------------|-------|
| 00h   | ID       | Cxh     |         |           | DEV_I      | D[3:0]   |          |          | REV   | /_ID[3:0]  |       |
| 01h   | STATUS   | 01h     |         | LOCK      | CRCERR     | PGAL_ALM | PGAH_ALM | REFL_ALM | DRDY  | CLOCK      | RESET |
| 02h   | MODE0    | 24h     | Yes     | 0         |            | DR[3     | :0]      |          |       | FILTER[2:0 | ]     |
| 03h   | MODE1    | 01h     | Yes     | 0         | СНО        | P[1:0]   | CONVRT   |          | DEI   | _AY[3:0]   |       |
| 04h   | MODE2    | 00h     |         |           | GPIO_C     | ON[3:0]  |          |          | GPIO  | _DIR[3:0]  |       |
| 05h   | MODE3    | 00h     |         | PWDN      | STATENB    | CRCENB   | SPITIM   |          | GPIO  | _DAT[3:0]  |       |
| 06h   | REF      | 05h     | Yes     | 0         | 0 0 0 0 RI |          | RMUX     | P[1:0]   | RMU   | XN[1:0]    |       |
| 07h   | OFCAL0   | 00h     |         | OFC[7:0]  |            |          |          |          |       |            |       |
| 08h   | OFCAL1   | 00h     |         | OFC[15:8] |            |          |          |          |       |            |       |
| 09h   | OFCAL2   | 00h     |         |           |            |          | OFC[23:  | 16]      |       |            |       |
| 0Ah   | FSCAL0   | 00h     |         |           |            |          | FSC[7:   | 0]       |       |            |       |
| 0Bh   | FSCAL1   | 00h     |         |           |            |          | FSC[15   | :8]      |       |            |       |
| 0Ch   | FSCAL2   | 40h     |         |           |            |          | FSC[23:  | 16]      |       |            |       |
| 0Dh   | RESERVED | FFh     |         |           |            |          | FFh      |          |       |            |       |
| 0Eh   | RESERVED | 00h     |         |           |            |          | 00h      |          |       |            |       |
| 0Fh   | RESERVED | 00h     |         | 00h       |            |          |          |          |       |            |       |
| 10h   | PGA      | 00h     | Yes     | BYPASS    | 0          | 0        | 0        | 0        |       | GAIN[2:0]  |       |
| 11h   | INPMUX   | FFh     | Yes     |           | MUXF       | P[3:0]   |          |          | MU    | XN[3:0]    |       |

#### 表 27. Register Map Summary

## 8.6.1 Device Identification (ID) Register (address = 00h) [reset = Cxh]

#### 图 66. ID Register

| 7 | 6 | 5       | 4                | 3                 | 2    | 1       | 0 |
|---|---|---------|------------------|-------------------|------|---------|---|
|   |   | ID[3:0] |                  |                   | REV_ | ID[3:0] |   |
|   |   | NO      | TE: Reset values | are device depend | dent |         |   |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

#### 表 28. ID Register Field Descriptions

| Bit | Field       | Туре | Reset | Description                                       |
|-----|-------------|------|-------|---------------------------------------------------|
| 7:4 | DEV_ID[3:0] | R    | Ch    | Device ID                                         |
|     |             |      |       | 1100                                              |
| 3:0 | REV_ID[3:0] | R    | xh    | Revision ID                                       |
|     |             |      |       | Note: Revision ID can change without notification |



# 8.6.2 Device Status (STATUS) Register (address = 01h) [reset = 01h]

# 图 67. STATUS Register

| 7    | 6      | 5        | 4        | 3        | 2    | 1     | 0      |
|------|--------|----------|----------|----------|------|-------|--------|
| LOCK | CRCERR | PGAL_ALM | PGAH_ALM | REFL_ALM | DRDY | CLOCK | RESET  |
| R-0h | R/W-0h | R-0h     | R-0h     | R-0h     | R-0h | R-xh  | R/W-1h |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

# 表 29. STATUS Register Field Descriptions

| Bit | Field    | Туре | Reset | Description                                                                                                        |
|-----|----------|------|-------|--------------------------------------------------------------------------------------------------------------------|
| 7   | LOCK     | R    | 0h    | Register Lock Status                                                                                               |
|     |          |      |       | Indicates register lock status. Register writes are locked by the LOCK command and unlocked by the UNLOCK command. |
|     |          |      |       | 0: Register write not locked (default)                                                                             |
|     |          |      |       | 1: Register write locked                                                                                           |
| 6   | CRCERR   | R/W  | 0h    | CRC Error                                                                                                          |
| 0   | ONCENIX  |      |       | Indicates that a CRC error is detected by the ADC. The CRC error bit remains set until cleared by the user.        |
|     |          |      |       | 0: No CRC error                                                                                                    |
|     |          |      |       | 1: CRC error                                                                                                       |
| 5   | PGAL_ALM | R    | 0h    | PGA Low Alarm                                                                                                      |
|     |          |      |       | Indicates PGA output voltage is below the low limit. The alarm resets at the start of conversion cycles.           |
|     |          |      |       | 0: No Alarm                                                                                                        |
|     |          |      |       | 1: Alarm                                                                                                           |
| 4   | PGAH_ALM | R    | 0h    | PGA High Alarm                                                                                                     |
|     |          |      |       | Indicates PGA output voltage is above the high limit. The alarm resets at the start of conversion cycles.          |
|     |          |      |       | 0: No Alarm                                                                                                        |
|     |          |      |       | 1: Alarm                                                                                                           |
| 3   | REFL_ALM | R    | 0h    | Reference Low Alarm                                                                                                |
|     |          |      |       | Indicates reference voltage is below the low limit. The alarm resets at the start of conversion cycles.            |
|     |          |      |       | 0: No Alarm                                                                                                        |
|     |          |      |       | 1: Alarm                                                                                                           |
| 2   | DRDY     | R    | 0h    | Data Ready                                                                                                         |
|     |          |      |       | Indicates conversion data ready.                                                                                   |
|     |          |      |       | 0: Conversion data <b>not new</b> since the previous read operation                                                |
|     |          |      |       | 1: Conversion data <b>new</b> since the previous read operation                                                    |
| 1   | CLOCK    | R    | xh    | Clock                                                                                                              |
|     |          |      |       | Indicates internal or external clock mode. The ADC automatically selects the clock source.                         |
|     |          |      |       | 0: ADC clock is internal                                                                                           |
|     |          |      |       | 1: ADC clock is external                                                                                           |
| 0   | RESET    | R/W  | 1h    | Reset                                                                                                              |
|     |          |      |       | Indicates ADC reset. Clear the bit to detect next device reset.                                                    |
|     |          |      |       | 0: No reset                                                                                                        |
|     |          |      |       | 1: Reset (default)                                                                                                 |

STRUMENTS

ÈXAS

# 8.6.3 Mode 0 (MODE0) Register (address = 02h) [reset = 24h]

| 7      | 6       | 5 | 4 | 3 | 2           | 1      | 0 |
|--------|---------|---|---|---|-------------|--------|---|
| 0      | DR[3:0] |   |   |   | FILTER[2:0] |        |   |
| R/W-0h | R/W-4h  |   |   |   |             | R/W-4h |   |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

| Bit | Field       | Туре | Reset | Description                     |  |  |
|-----|-------------|------|-------|---------------------------------|--|--|
| 7   | 0           | R/W  | 0h    | Reserved                        |  |  |
|     |             |      |       | Always write 0                  |  |  |
| 6:3 | DR[3:0]     | R/W  | 4h    | Data Rate                       |  |  |
|     |             |      |       | Select the ADC data rate.       |  |  |
|     |             |      |       | 0000: 2.5 SPS                   |  |  |
|     |             |      |       | 0001: 5 SPS                     |  |  |
|     |             |      |       | 0010: 10 SPS                    |  |  |
|     |             |      |       | 0011: 16.6 SPS                  |  |  |
|     |             |      |       | 0100: 20 SPS (default)          |  |  |
|     |             |      |       | 0101: 50 SPS                    |  |  |
|     |             |      |       | 0110: 60 SPS                    |  |  |
|     |             |      |       | 0111: 100 SPS                   |  |  |
|     |             |      |       | 1000: 400 SPS                   |  |  |
|     |             |      |       | 1001: 1200 SPS                  |  |  |
|     |             |      |       | 1010: 2400 SPS                  |  |  |
|     |             |      |       | 1011: 4800 SPS                  |  |  |
|     |             |      |       | 1100: 7200 SPS                  |  |  |
|     |             |      |       | 1101 - 1111: Reserved           |  |  |
| 2:0 | FILTER[2:0] | R/W  | 4h    | Digital Filter                  |  |  |
|     |             |      |       | Select the digital filter mode. |  |  |
|     |             |      |       | 000: sinc1                      |  |  |
|     |             |      |       | 001: sinc2                      |  |  |
|     |             |      |       | 010: sinc3                      |  |  |
|     |             |      |       | 011: sinc4                      |  |  |
|     |             |      |       | 100: FIR (default)              |  |  |
|     |             |      |       | 101 - 111: Reserved             |  |  |



# 8.6.4 Mode 1 (MODE1) Register (address = 03h) [reset = 01h]

# 图 69. MODE1 Register

| 7      | 6      | 5      | 4      | 3 | 2    | 1      | 0 |
|--------|--------|--------|--------|---|------|--------|---|
| 0      | СНО    | P[1:0] | CONVRT |   | DELA | Y[3:0] |   |
| R/W-0h | R/W-0h |        | R/W-0h |   | R/W  | /-1h   |   |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

| 表 31. MODE1 Reg | er Field Descriptions |
|-----------------|-----------------------|
|-----------------|-----------------------|

| Bit | Field      | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|-----|------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | 0          | R/W  | 0h    | Reserved<br>Always write 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 6:5 | CHOP[1:0]  | R/W  | Oh    | Chop and AC-Bridge Excitation Modes<br>Select the Chop and ac-bridge excitation modes.<br>00: Normal mode (default)<br>01: Chop mode<br>10: 2-wire ac-bridge excitation mode<br>11: 4-wire ac-bridge excitation mode                                                                                                                                                                                                                                                                                                                              |
| 4   | CONVRT     | R/W  | Oh    | ADC Conversion Mode<br>Select the ADC conversion mode.<br>0: Continuous conversions (default)<br>1: Pulse (one shot) conversion                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 3:0 | DELAY[3:0] | R/W  | 1h    | Conversion Start Delay           Program the time delay at conversion start. Delay values are with $f_{CLK} = 7.3728$ MHz.           0000: 0 $\mu$ s           0001: 50 $\mu$ s (default)           0010: 59 $\mu$ s           0011: 67 $\mu$ s           0100: 85 $\mu$ s           0101: 119 $\mu$ s           0110: 189 $\mu$ s           0111: 328 $\mu$ s           1000: 605 $\mu$ s           1001: 1.16 ms           1010: 2.27 ms           1011: 4.49 ms           1100: 8.93 ms           1101: 17.8 ms           1110, 1111: Reserved |

STRUMENTS

**EXAS** 

# 8.6.5 Mode 2 (MODE2) Register (address = 04h) [reset = 00h]

# 图 70. MODE2 Register

| 7      | 6      | 5       | 4 | 3             | 2   | 1    | 0 |
|--------|--------|---------|---|---------------|-----|------|---|
|        | GPIO_C | ON[3:0] |   | GPIO_DIR[3:0] |     |      |   |
| R/W-0h |        |         |   |               | R/W | /-0h |   |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

# 表 32. MODE2 Register Field Descriptions

| Bit | Field       | Туре | Reset | Description                                                                                                                                                                     |
|-----|-------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | GPIO_CON[3] | R/W  | Oh    | GPIO3 Pin Connection<br>Connect GPIO3 to analog input AIN3.<br>0: GPIO3 not connected to AIN3 (default)<br>1: GPIO3 connected to AIN3                                           |
| 6   | GPIO_CON[2] | R/W  | Oh    | <ul> <li>GPIO2 Pin Connection</li> <li>Connect GPIO2 to analog input AIN2.</li> <li>0: GPIO2 not connected to AIN2 (default)</li> <li>1: GPIO2 connected to AIN2</li> </ul>     |
| 5   | GPIO_CON[1] | R/W  | Oh    | <ul><li>GPIO1 Pin Connection</li><li>Connect GPIO1 to analog input AIN1.</li><li>0: GPIO1 not connected to AIN1 (default)</li><li>1: GPIO1 connected to AIN1</li></ul>          |
| 4   | GPIO_CON[0] | R/W  | Oh    | GPIO0 Pin Connection<br>Connect GPIO0 to analog input AIN0<br>0: GPIO0 not connected to AIN0 (default)<br>1: GPIO0 connected to AIN0                                            |
| 3   | GPIO_DIR[3] | R/W  | Oh    | GPIO3 Pin Direction<br>Configure GPIO3 as a GPIO input or GPIO output on AIN3.<br>0: GPIO3 is an output (default)<br>1: GPIO3 is an input                                       |
| 2   | GPIO_DIR[2] | R/W  | Oh    | <ul> <li>GPIO2 Pin Direction</li> <li>Configure GPIO2 as a GPIO input or GPIO output on AIN2.</li> <li>0: GPIO2 is an output (default)</li> <li>1: GPIO2 is an input</li> </ul> |
| 1   | GPIO_DIR[1] | R/W  | Oh    | GPIO1 Pin Direction<br>Configure GPIO1 as a GPIO input or GPIO output on AIN1.<br>0: GPIO1 is an output (default)<br>1: GPIO1 is an input                                       |
| 0   | GPIO_DIR[0] | R/W  | Oh    | <ul> <li>GPIO0 Pin Direction</li> <li>Configure GPIO0 as a GPIO input or GPIO output on AIN0.</li> <li>0: GPIO0 is an output (default)</li> <li>1: GPIO0 is an input</li> </ul> |



# 8.6.6 Mode 3 (MODE3) Register (address = 05h) [reset = 00h]

# 图 71. MODE3 Register

| 7      | 6       | 5      | 4      | 3 | 2      | 1       | 0 |
|--------|---------|--------|--------|---|--------|---------|---|
| PWDN   | STATENB | CRCENB | SPITIM |   | GPIO_D | AT[3:0] |   |
| R/W-0h | R/W-0h  | R/W-0h | R/W-0h |   | R/W    | /-0h    |   |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

# 表 33. MODE3 Register Field Descriptions

| Bit | Field       | Туре | Reset | Description                                                                                                                                                          |
|-----|-------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | PWDN        | R/W  | Oh    | Software Power-down Mode<br>Enable the software power-down mode.<br>0: Normal mode (default)<br>1: Software power-down mode                                          |
| 6   | STATENB     | R/W  | Oh    | STATUS ByteEnable the Status byte in the conversion data read operation.0: No Status byte (default)1: Status byte enabled                                            |
| 5   | CRCENB      | R/W  | Oh    | CRC Data Verification<br>Enable the CRC data verification.<br>0: No CRC (default)<br>1: CRC enabled                                                                  |
| 4   | SPITIM      | R/W  | 0h    | <ul><li>SPI Auto-Reset Function</li><li>Enable the SPI auto-reset function.</li><li>0: SPI auto-reset disabled (default)</li><li>1: SPI auto-reset enabled</li></ul> |
| 3   | GPIO_DAT[3] | R/W  | Oh    | GPIO3 Data<br>Read or write the GPIO3 data on AIN3.<br>0: GPIO3 is low (default)<br>1: GPIO3 is high                                                                 |
| 2   | GPIO_DAT[2] | R/W  | Oh    | GPIO2 Data<br>Read or write the GPIO2 data on AIN2.<br>0: GPIO2 is low (default)<br>1: GPIO2 is high                                                                 |
| 1   | GPIO_DAT[1] | R/W  | Oh    | GPIO1 Data<br>Read or write the GPIO1 data on AIN1.<br>0: GPIO1 is low (default)<br>1: GPIO1 is high                                                                 |
| 0   | GPIO_DAT[0] | R/W  | Oh    | GPIO0 Data<br>Read or write the GPIO1 data on AIN0.<br>0: GPIO0 is low (default)<br>1: GPIO0 is high                                                                 |

ADS1235-Q1 ZHCSKD9-OCTOBER 2019

www.ti.com.cn

ISTRUMENTS

EXAS

# 8.6.7 Reference Configuration (REF) Register (address = 06h) [reset = 05h]

| 图 72. | REF | Register |
|-------|-----|----------|
|-------|-----|----------|

| 7      | 6      | 5      | 4      | 3    | 2       | 1    | 0      |
|--------|--------|--------|--------|------|---------|------|--------|
| 0      | 0      | 0      | 0      | RMUX | (P[1:0] | RMUX | N[1:0] |
| R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W  | /-1h    | R/W  | '-1h   |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

#### 表 34. REF Register Field Descriptions

| Bit | Field      | Туре | Reset | Description                                                                                                                                                      |
|-----|------------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:4 | 0          | R/W  | Oh    | Reserved<br>Always write 0h                                                                                                                                      |
| 3:2 | RMUXP[1:0] | R/W  | 1h    | Reference Positive Input         Select the positive reference input.         00: Reserved         01: AVDD (default)         10: REFP0         11: AIN0 (REFP1) |
| 1:0 | RMUXN[1:0] | R/W  | 1h    | Reference Negative InputSelect the negative reference input.00: Reserved01: AVSS (default)10: REFN011: AIN1 (REFN1)                                              |



## 8.6.8 Offset Calibration (OFCALx) Registers (address = 07h, 08h, 09h) [reset = 00h, 00h, 00h]

#### 图 73. OFCAL0, OFCAL1, OFCAL2 Registers

| 7          | 6         | 5  | 4   | 3      | 2  | 1  | 0  |
|------------|-----------|----|-----|--------|----|----|----|
|            |           |    | OFC | C[7:0] |    |    |    |
|            | R/W-00h   |    |     |        |    |    |    |
| 15         | 14        | 13 | 12  | 11     | 10 | 9  | 8  |
|            | OFC[15:8] |    |     |        |    |    |    |
|            |           |    | R/W | /-00h  |    |    |    |
| 23         | 22        | 21 | 20  | 19     | 18 | 17 | 16 |
| OFC[23:16] |           |    |     |        |    |    |    |
|            |           |    | R/W | /-00h  |    |    |    |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

#### 表 35. OFCAL0, OFCAL1, OFCAL2 Registers Field Description

| Bit  | Field     | Туре | Reset   | Description                                                                                                                                                                                                     |
|------|-----------|------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 23:0 | OFC[23:0] | R/W  | 000000h | Offset Calibration                                                                                                                                                                                              |
|      |           |      |         | These three registers are the 24-bit offset calibration word. The offset calibration is two's complement format. The ADC subtracts the offset value from the conversion result before the full-scale operation. |

#### 8.6.9 Full-Scale Calibration (FSCALx) Registers (address = 0Ah, 0Bh, 0Ch) [reset = 00h, 00h, 40h]

| 图 74. FSCAL0, FSCAL1, FSCAL2 Registers |                         |    |     |         |    |   |   |  |
|----------------------------------------|-------------------------|----|-----|---------|----|---|---|--|
| 7                                      | 6                       | 5  | 4   | 3       | 2  | 1 | 0 |  |
|                                        | FSC[7:0]                |    |     |         |    |   |   |  |
| R/W-00h                                |                         |    |     |         |    |   |   |  |
| 15                                     | 14                      | 13 | 12  | 11      | 10 | 9 | 8 |  |
|                                        |                         |    | FSC | [15:8]  |    |   |   |  |
|                                        |                         |    | R/V | V-00h   |    |   |   |  |
| 23                                     | 23 22 21 20 19 18 17 16 |    |     |         |    |   |   |  |
|                                        |                         |    | FSC | [23:16] |    |   |   |  |
|                                        |                         |    | R/V | V-40h   |    |   |   |  |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

#### 表 36. FSCAL0, FSCAL1, FSCAL2 Registers Field Description

| Bit  | Field     | Туре | Reset   | Description                                                                                                                                                                                                                                                                                     |
|------|-----------|------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 23:0 | FSC[23:0] | R/W  | 400000h | Full-Scale Calibration                                                                                                                                                                                                                                                                          |
|      |           |      |         | These three registers are the 24-bit full scale calibration word.<br>The full-scale calibration is straight binary format. The ADC<br>divides the register value by 400000h then multiplies the result<br>with the conversion data. The scaling operation occurs after the<br>offset operation. |

TEXAS INSTRUMENTS

www.ti.com.cn

#### 8.6.10 Reserved (RESERVED) Register (address = 0Dh) [reset = FFh]

#### 图 75. RESERVED Register

| 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|------|------|------|------|------|------|------|------|
| 1    | 1    | 1    | 1    | 1    | 1    | 1    | 1    |
| R-0h |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

#### 表 37. RESERVED Register Field Descriptions

| Bit | Field | Туре | Reset | Description                                  |
|-----|-------|------|-------|----------------------------------------------|
| 7:0 | 0     | R    | FFh   | Reserved                                     |
|     |       |      |       | These bits are read only and always return 0 |

#### 8.6.11 Reserved (RESERVED) Register (address = 0Eh) [reset = 00h]

#### 图 76. RESERVED Register

| 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|------|------|------|------|------|------|------|------|
| 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    |
| R-0h |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

#### 表 38. RESERVED Register Field Descriptions

| Bit | Field | Туре | Reset | Description                                  |
|-----|-------|------|-------|----------------------------------------------|
| 7:0 | 0     | R    | 0h    | Reserved                                     |
|     |       |      |       | These bits are read only and always return 0 |

#### 8.6.12 Reserved (RESERVED) Register (address = 0Fh) [reset = 00h]

#### 图 77. RESERVED Register

| 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|------|------|------|------|------|------|------|------|
| 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    |
| R-0h |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

# 表 39. RESERVED Register Field Descriptions

| Bit | Field | Туре | Reset | Description                                  |
|-----|-------|------|-------|----------------------------------------------|
| 7:0 | 0     | R    | 0h    | Reserved                                     |
|     |       |      |       | These bits are read only and always return 0 |



# 8.6.13 PGA Configuration (PGA) Register (address = 10h) [reset = 00h]

# 图 78. PGA Register

| 7      | 6      | 5      | 4      | 3      | 2 | 1         | 0 |
|--------|--------|--------|--------|--------|---|-----------|---|
| BYPASS | 0      | 0      | 0      | 0      |   | GAIN[2:0] |   |
| R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |   | R/W-0h    |   |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

#### 表 40. PGA Register Field Descriptions

| Bit | Bit Field Type Reset Description |     |    |                                                                                                                               |  |  |  |  |  |  |
|-----|----------------------------------|-----|----|-------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| 7   | BYPASS                           | R/W | Oh | PGA Bypass Mode         Select the PGA mode.         0: PGA mode (default)         1: PGA bypass                              |  |  |  |  |  |  |
| 6:3 | 0                                | R/W | Oh | Reserved       Always write 0                                                                                                 |  |  |  |  |  |  |
| 2:0 | GAIN[2:0]                        | R/W | Oh | Gain           Select the gain.           000: 1 (default)           001 - 101: Reserved           110: 64           111: 128 |  |  |  |  |  |  |

ADS1235-Q1 ZHCSKD9-OCTOBER 2019

www.ti.com.cn

STRUMENTS

ÈXAS

# 8.6.14 Input Multiplexer (INPMUX) Register (address = 11h) [reset = FFh]

#### 图 79. INPMUX Register

| 7 | 6   | 5      | 4 | 3         | 2   | 1    | 0 |  |
|---|-----|--------|---|-----------|-----|------|---|--|
|   | MUX | P[3:0] |   | MUXN[3:0] |     |      |   |  |
|   | R/V | V-Fh   |   |           | R/W | /-Fh |   |  |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

#### 表 41. INPMUX Register Field Descriptions

| Bit | Field     | Туре | Reset | Description                                             |  |  |  |  |  |
|-----|-----------|------|-------|---------------------------------------------------------|--|--|--|--|--|
| 7:4 | MUXP[3:0] | R/W  | Fh    | Positive Input Multiplexer                              |  |  |  |  |  |
|     |           |      |       | Select the positive multiplexer input.                  |  |  |  |  |  |
|     |           |      |       | 0000 - 0010: Reserved                                   |  |  |  |  |  |
|     |           |      |       | 0011: AIN0                                              |  |  |  |  |  |
|     |           |      |       | 0100: AIN1                                              |  |  |  |  |  |
|     |           |      |       | 0101: AIN2                                              |  |  |  |  |  |
|     |           |      |       | 0110: AIN3                                              |  |  |  |  |  |
|     |           |      |       | 0111: AIN4                                              |  |  |  |  |  |
|     |           |      |       | 1000: AIN5                                              |  |  |  |  |  |
|     |           |      |       | 1001, 1010: Reserved                                    |  |  |  |  |  |
|     |           |      |       | 1011: Internal temperature sensor positive              |  |  |  |  |  |
|     |           |      |       | 1100, 1101: Reserved                                    |  |  |  |  |  |
|     |           |      |       | 1110: PGA P input open                                  |  |  |  |  |  |
|     |           |      |       | 1111: Internal connection to V <sub>COM</sub> (default) |  |  |  |  |  |
| 3:0 | MUXN[3:0] | R/W  | Fh    | Negative Input Multiplexer                              |  |  |  |  |  |
|     |           |      |       | Select the negative multiplexer input.                  |  |  |  |  |  |
|     |           |      |       | 0000 - 0010: Reserved                                   |  |  |  |  |  |
|     |           |      |       | 0011: AIN0                                              |  |  |  |  |  |
|     |           |      |       | 0100: AIN1                                              |  |  |  |  |  |
|     |           |      |       | 0101: AIN2                                              |  |  |  |  |  |
|     |           |      |       | 0110: AIN3                                              |  |  |  |  |  |
|     |           |      |       | 0111: AIN4                                              |  |  |  |  |  |
|     |           |      |       | 1000: AIN5                                              |  |  |  |  |  |
|     |           |      |       | 1001, 1010: Reserved                                    |  |  |  |  |  |
|     |           |      |       | 1011: Internal temperature sensor negative              |  |  |  |  |  |
|     |           |      |       | 1100, 1101: Reserved                                    |  |  |  |  |  |
|     |           |      |       | 1110: PGA N Input open                                  |  |  |  |  |  |
|     |           |      |       | 1111: Internal connection to V <sub>COM</sub> (default) |  |  |  |  |  |



## 9 Application and Implementation

#### 注

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 9.1 Application Information

#### 9.1.1 Input Range

The input voltage must be maintained within the specified input range for linear ADC operation otherwise the conversion data is invalid. Use  $\Delta \pm 3$  to verify the input voltage of the PGA is within specification. The input requirement can also be verified by measuring the PGA output voltages (pins CAPP and CAPN) with a voltmeter under the conditions of maximum expected input signal, ADC gain, and worst case (low) power-supply voltage. Check that voltages measured on the pins are within the range: AVSS + 0.3 V < V<sub>(CAPP)</sub> and V<sub>(CAPN)</sub> < AVDD - 0.3 V.

#### 9.1.2 Input Overload

Observe the input overvoltage precautions as outlined in the ESD Diodes section. If an overvoltage condition occurs on an unused channel, the overvoltage channel may crosstalk to the measurement channel. One solution is to externally clamp the inputs with low-forward voltage diodes as shown in 🕅 80. The external diodes divert the overvoltage current around the ADC inputs to the power supply and ground. Be aware of the reverse leakage current of the Schottky diodes that may lead to measurement errors.



图 80. External Diode Clamps

# Application Information (接下页)

#### 9.1.3 Unused Inputs and Outputs

Analog Inputs

To minimize input leakage of the measurement channel, tie unused inputs to mid-supply voltage (AVDD + AVSS) / 2 or to AVDD.

Digital I/O

Not all the digital I/Os may be needed to operate the ADC. Be sure not to float both used and unused digital inputs, including during power-down mode. The following is a summary of the optional digital I/Os connection:

- $\overline{CS}$ : Tie  $\overline{CS}$  low to permanently enable the serial interface.
- CLKIN: Tie CLKIN to DGND to permanently operate the ADC with the internal oscillator.
- START: Tie START to DGND to control conversions by command. Tie START to DVDD to permanently free-run conversions (Continuous-conversion mode only)
- RESET: Tie RESET to DVDD if not using hardware reset. The ADC is reset at power-on. The ADC is also reset by the RESET command.
- PWDN: Tie PWDN to DVDD if not using the hardware power-down mode. The ADC can be powered down by software.
- DRDY: The functionality of the DRDY output is also provided by the dual-mode DOUT/DRDY pin. The DOUT/DRDY output is active when CS is low. Data ready is also determined by software polling. Because the conversion data are buffered, data can be read at any time without the need to synchronize to data ready.

#### 9.1.4 Multiplexed 2-Bridge Input Example



图 81. Multiplexed 2-Bridge Application



#### Application Information (接下页)

#### 9.1.5 AC-Bridge Excitation Example



图 82. AC-Bridge Excitation Application

The recommended configuration sequence for ac-bridge excitation mode follows:

- 1. Stop conversions by taking the START pin low, or by control of conversions in software mode; send the STOP command
- 2. Program the signal and reference input multiplexers, gain, data rata, filter mode and other configurations as needed
- 3. Program the 2-wire or 4-wire ac-bridge excitation mode. 2-wire mode requires complementary output switching devices
- 4. Program the GPIO internal connection to the analog input pins
- 5. Program the GPIO as outputs to enable drive signals at the analog input pins. The bridge output drive signals appear on the GPIO pins.

Start the conversions. Adjust the time delay parameter as necessary to provide sufficient bridge switch delay. The delay is based on the time constant of the input and reference filters.



# Application Information (接下页)

## 9.1.6 Serial Interface and Digital Connections

 $\mathbb{R}$  83 shows an example of the digital connections between the host  $\mu$ C and ADC. Not all I/O connections are necessary for basic ADC operation; see the Unused Inputs and Outputs section. Impedance-matching resistors in series with the I/O PCB traces help reduce overshoot and ringing, and are particularly helpful over long trace runs.



图 83. Serial Interface and Digital I/O Connections



#### 9.2 Typical Application

The input signal and reference voltage paths are filtered with equal-value components to remove high frequency noise from affecting the measurement.



图 84. Bridge Input Application

#### 9.2.1 Design Requirements

The ADC can be configured to provide tradeoffs between conversion noise, sample rate and conversion settling time.  $\frac{1}{5}$  42 summarizes the design performance goals.  $\frac{1}{5}$  43 summarizes the design parameters.

1 k $\Omega$  fixed-value precision resistors simulate the bridge circuit. One of the four resistor values is unbalanced (1.008 k $\Omega$ ) in order to generate a 10 mV output signal to simulate a full scale output with 2 mV/V bridge gauge factor when used with 5 V excitation.

表 42. Design Goals

| DESIGN GOAL                    | VALUE            |  |  |  |  |  |  |  |
|--------------------------------|------------------|--|--|--|--|--|--|--|
| Noise free resolution (counts) | > 100,000 counts |  |  |  |  |  |  |  |
| Sample rate                    | 10 SPS           |  |  |  |  |  |  |  |
| Settling time                  | 200 ms           |  |  |  |  |  |  |  |

| -                         |              |  |  |  |  |
|---------------------------|--------------|--|--|--|--|
| DESIGN PARAMETER          | DESIGN VALUE |  |  |  |  |
| Bridge resistance         | 1 kΩ         |  |  |  |  |
| Bridge excitation voltage | 5 V          |  |  |  |  |
| Bridge gauge factor       | 2 mV/V       |  |  |  |  |
| Bridge full scale signal  | 10 mV        |  |  |  |  |



#### 9.2.2 Detailed Design Procedure

A key consideration in the design of a bridge transducer for weigh applications is noise-free resolution. Noise-free resolution is defined by the ratio of full scale signal to the conversion noise of the ADC. Other considerations are data throughput rate and input signal settling time.

表 1 shows the ADC conversion noise expressed as an input-referred quantity. The table shows various tradeoffs among gain, sample rate and sinc filter in order to optimize noise for a given design. For this example, the configuration of the ADC that yields the lowest noise while achieving the sample rate and settling time requirement is gain = 128, 10 SPS, filter order = sinc 1 and by using the chop mode. Use of the chop mode has the additional advantage of eliminating offset drift from the ADC.

Configuring the ADC for 10 SPS, the sinc4 filter order and disabling chop mode yields approximately the same noise performance compared to the target configuration (shown above) but do not satisfy the settling time requirement of 200 ms. The sinc4 filter order settles in four conversion periods, or 400 ms.

Noise-free counts are improved by increasing the signal output from the bridge. Increasing the signal output is possible by the use of a bridge with a higher gauge-factor, or by increasing the excitation voltage. Operation with an excitation voltage above 5 V requires voltage division of the bridge sense voltage before it is input to the ADC reference pins.

External filter components filter the signal and reference inputs of the ADC. The filters remove both differential and common-mode high-frequency noise. Component value mismatch in the common-mode filter converts common-mode noise into differential noise. To minimize the effect of the mismatch, the differential filter capacitor values (10 nF) are 10x higher value than the common-mode capacitors (1 nF). Increase the capacitor values to provides additional noise filtering. Maintain the resistors at low values to minimize thermal noise. For consistent noise performance, match the corner frequencies of the input and reference filters. More information is found in the *RTD Ratiometric Measurements and Filtering Using the ADS1148 and ADS1248 Family of Devices Application Report*.

#### 9.2.3 Application Curves





#### 9.3 Initialization Setup

图 87 shows a general configuration and measurement procedure.



图 87. ADC Configuration and Measurement Procedure



## **10** Power Supply Recommendations

The ADC requires an analog power supply (AVDD, AVSS) and digital power supply (DVDD). The analog power supply can be bipolar (AVDD =  $\pm 2.5$  V and AVSS = -2.5 V) or unipolar (AVDD = 5 V and AVSS = DGND). The digital supply range is 2.7 V to 5.25 V. DVDD powers the ADC core by use of an internal regulator. DVDD also sets the digital I/O voltage. Keep in mind that the GPIO I/O voltages are AVDD and AVSS. Voltage ripple produced by switch-mode power supplies may interfere with the ADC conversions. Use low-dropout regulators (LDOs) to reduce voltage ripple caused by switch-mode power supplies.

#### **10.1 Power-Supply Decoupling**

Good power-supply decoupling is important in order to achieve rated performance. Power supplies must be decoupled close to the power supply pins using short, direct connections to ground. For the analog supply, place 0.1- $\mu$ F and 10- $\mu$ F capacitors between AVDD and AVSS. Connect a 1- $\mu$ F capacitor from DVDD to the ground plane. Connect a 1- $\mu$ F capacitor from BYPASS to the ground plane.

#### 10.2 Analog Power-Supply Clamp

It is important to evaluate circumstances when an input signal is present with the ADC, both powered and unpowered. When the input signal exceeds the power-supply voltage, it is possible to *backdrive* the analog power-supply voltage with the input signal through a conduction path of the internal ESD diodes. Backdriving the ADC power supply can also occur when the power-supply is on. The backdriven current path is illustrated in **8**. Depending on how the power supply responds during a backdriven condition, it is possible to exceed the maximum rated ADC supply voltage. The ADC voltage must not be exceeded at all times. One solution is to clamp the analog supply to safe voltage using an external zener diode.



图 88. Analog Power-Supply Clamp

#### 10.3 Power-Supply Sequencing

The power supplies can be sequenced in any order, but do not allow the analog or digital inputs to exceed the respective analog or digital power-supply voltage without external limits of the possible input fault currents.



## 11 Layout

Good layout practices are crucial to realize the full-performance of the ADC. Poor grounding can quickly degrade the noise performance. The following layout guidelines help provide the best results.

#### 11.1 Layout Guidelines

For best performance, dedicate an entire PCB layer to a ground plane and do not route any other signal traces on this layer. However, depending on restrictions imposed by specific end equipment, a dedicated ground plane may not be practical. If ground plane separation is necessary, make a direct connection of the planes at the ADC. Do not connect individual ground planes at multiple locations because this configuration creates ground loops.

Route digital traces away from the CAPP and CAPN pins and away from all analog inputs and associated components in order to minimize interference.

Avoid long traces on DOUT/DRDY, because high capacitance on this pin can lead to increased ADC noise levels. Use a series resistor or a buffer if long traces are used.

COG capacitors are preferred for the analog input filters. Evaluate other types of capacitors carefully for input filtering use. Use a COG-type capacitor for the CAPP to CAPN capacitor. Use X7R-type capacitors for the power supply decoupling capacitors. High-K type capacitors (Y5V) are not recommended. Place the capacitors as close as possible to the device pins using short, direct traces. For optimum performance, use low-impedance connections on the ground-side connections of the bypass capacitors.

When applying an external clock, be sure the clock is free of overshoot and glitches. A source-termination resistor placed at the clock buffer helps control reflections and overshoot. Glitches present on the clock signal can lead to increased noise and possible mis-operation.

#### 11.2 Layout Example



图 89. ADS1235-Q1 Layout Example

INSTRUMENTS www.ti.com.cn

Texas

## 12 器件和文档支持

12.1 文档支持

12.1.1 相关文档

请参阅如下相关文档:

德州仪器 (TI), 《ADS1261 和 ADS1235 评估模块》用户指南

#### 12.2 接收文档更新通知

要接收文档更新通知,请导航至 ti.com. 上的器件产品文件夹。单击右上角的通知我进行注册,即可每周接收产品 信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。

#### 12.3 社区资源

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 12.4 商标

E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners.

#### 12.5 静电放电警告



ESD 可能会损坏该集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理措施和安装程序,可能会损坏集成电路。

ESD 的损坏小至导致微小的性能降级,大至整个器件故障。 精密的集成电路可能更容易受到损坏,这是因为非常细微的参数更改都可能会导致器件与其发布的规格不相符。

#### 12.6 Glossary

#### SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 13 机械、封装和可订购信息

以下页面包含机械、封装和可订购信息。这些信息是指定器件的最新可用数据。数据如有变更, 恕不另行通知, 且 不会对此文档进行修订。如需获取此数据表的浏览器版本, 请查阅左侧的导航栏。



# PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|-------------------------------|----------------------|--------------|-------------------------|---------|
| ADS1235QWRHMRQ1  | ACTIVE        | VQFN         | RHM                | 32   | 3000           | RoHS & Green    | NIPDAUAG                      | Level-3-260C-168 HR  | -40 to 125   | ADS<br>1235Q            | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



# PACKAGE OPTION ADDENDUM

1-Aug-2022

#### OTHER QUALIFIED VERSIONS OF ADS1235-Q1 :

• Catalog : ADS1235

NOTE: Qualified Version Definitions:

• Catalog - TI's standard catalog product

# **RHM 32**

# **GENERIC PACKAGE VIEW**

# VQFNP - 0.9 mm max height PLASTIC QUAD FLATPACK - NO LEAD



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



# **RHM0032A**



# **PACKAGE OUTLINE**

# VQFNP - 0.9 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice.

3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



# **RHM0032A**

# **EXAMPLE BOARD LAYOUT**

# VQFNP - 0.9 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



# RHM0032A

# **EXAMPLE STENCIL DESIGN**

# VQFNP - 0.9 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



#### 重要声明和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源, 不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担 保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验 证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。 您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成 本、损失和债务,TI 对此概不负责。

TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022,德州仪器 (TI) 公司